ni_dpm.c 123 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "nid.h"
  26. #include "r600_dpm.h"
  27. #include "ni_dpm.h"
  28. #include "atom.h"
  29. #define MC_CG_ARB_FREQ_F0 0x0a
  30. #define MC_CG_ARB_FREQ_F1 0x0b
  31. #define MC_CG_ARB_FREQ_F2 0x0c
  32. #define MC_CG_ARB_FREQ_F3 0x0d
  33. #define SMC_RAM_END 0xC000
  34. static const struct ni_cac_weights cac_weights_cayman_xt =
  35. {
  36. 0x15,
  37. 0x2,
  38. 0x19,
  39. 0x2,
  40. 0x8,
  41. 0x14,
  42. 0x2,
  43. 0x16,
  44. 0xE,
  45. 0x17,
  46. 0x13,
  47. 0x2B,
  48. 0x10,
  49. 0x7,
  50. 0x5,
  51. 0x5,
  52. 0x5,
  53. 0x2,
  54. 0x3,
  55. 0x9,
  56. 0x10,
  57. 0x10,
  58. 0x2B,
  59. 0xA,
  60. 0x9,
  61. 0x4,
  62. 0xD,
  63. 0xD,
  64. 0x3E,
  65. 0x18,
  66. 0x14,
  67. 0,
  68. 0x3,
  69. 0x3,
  70. 0x5,
  71. 0,
  72. 0x2,
  73. 0,
  74. 0,
  75. 0,
  76. 0,
  77. 0,
  78. 0,
  79. 0,
  80. 0,
  81. 0,
  82. 0x1CC,
  83. 0,
  84. 0x164,
  85. 1,
  86. 1,
  87. 1,
  88. 1,
  89. 12,
  90. 12,
  91. 12,
  92. 0x12,
  93. 0x1F,
  94. 132,
  95. 5,
  96. 7,
  97. 0,
  98. { 0, 0, 0, 0, 0, 0, 0, 0 },
  99. { 0, 0, 0, 0 },
  100. true
  101. };
  102. static const struct ni_cac_weights cac_weights_cayman_pro =
  103. {
  104. 0x16,
  105. 0x4,
  106. 0x10,
  107. 0x2,
  108. 0xA,
  109. 0x16,
  110. 0x2,
  111. 0x18,
  112. 0x10,
  113. 0x1A,
  114. 0x16,
  115. 0x2D,
  116. 0x12,
  117. 0xA,
  118. 0x6,
  119. 0x6,
  120. 0x6,
  121. 0x2,
  122. 0x4,
  123. 0xB,
  124. 0x11,
  125. 0x11,
  126. 0x2D,
  127. 0xC,
  128. 0xC,
  129. 0x7,
  130. 0x10,
  131. 0x10,
  132. 0x3F,
  133. 0x1A,
  134. 0x16,
  135. 0,
  136. 0x7,
  137. 0x4,
  138. 0x6,
  139. 1,
  140. 0x2,
  141. 0x1,
  142. 0,
  143. 0,
  144. 0,
  145. 0,
  146. 0,
  147. 0,
  148. 0x30,
  149. 0,
  150. 0x1CF,
  151. 0,
  152. 0x166,
  153. 1,
  154. 1,
  155. 1,
  156. 1,
  157. 12,
  158. 12,
  159. 12,
  160. 0x15,
  161. 0x1F,
  162. 132,
  163. 6,
  164. 6,
  165. 0,
  166. { 0, 0, 0, 0, 0, 0, 0, 0 },
  167. { 0, 0, 0, 0 },
  168. true
  169. };
  170. static const struct ni_cac_weights cac_weights_cayman_le =
  171. {
  172. 0x7,
  173. 0xE,
  174. 0x1,
  175. 0xA,
  176. 0x1,
  177. 0x3F,
  178. 0x2,
  179. 0x18,
  180. 0x10,
  181. 0x1A,
  182. 0x1,
  183. 0x3F,
  184. 0x1,
  185. 0xE,
  186. 0x6,
  187. 0x6,
  188. 0x6,
  189. 0x2,
  190. 0x4,
  191. 0x9,
  192. 0x1A,
  193. 0x1A,
  194. 0x2C,
  195. 0xA,
  196. 0x11,
  197. 0x8,
  198. 0x19,
  199. 0x19,
  200. 0x1,
  201. 0x1,
  202. 0x1A,
  203. 0,
  204. 0x8,
  205. 0x5,
  206. 0x8,
  207. 0x1,
  208. 0x3,
  209. 0x1,
  210. 0,
  211. 0,
  212. 0,
  213. 0,
  214. 0,
  215. 0,
  216. 0x38,
  217. 0x38,
  218. 0x239,
  219. 0x3,
  220. 0x18A,
  221. 1,
  222. 1,
  223. 1,
  224. 1,
  225. 12,
  226. 12,
  227. 12,
  228. 0x15,
  229. 0x22,
  230. 132,
  231. 6,
  232. 6,
  233. 0,
  234. { 0, 0, 0, 0, 0, 0, 0, 0 },
  235. { 0, 0, 0, 0 },
  236. true
  237. };
  238. #define NISLANDS_MGCG_SEQUENCE 300
  239. static const u32 cayman_cgcg_cgls_default[] =
  240. {
  241. 0x000008f8, 0x00000010, 0xffffffff,
  242. 0x000008fc, 0x00000000, 0xffffffff,
  243. 0x000008f8, 0x00000011, 0xffffffff,
  244. 0x000008fc, 0x00000000, 0xffffffff,
  245. 0x000008f8, 0x00000012, 0xffffffff,
  246. 0x000008fc, 0x00000000, 0xffffffff,
  247. 0x000008f8, 0x00000013, 0xffffffff,
  248. 0x000008fc, 0x00000000, 0xffffffff,
  249. 0x000008f8, 0x00000014, 0xffffffff,
  250. 0x000008fc, 0x00000000, 0xffffffff,
  251. 0x000008f8, 0x00000015, 0xffffffff,
  252. 0x000008fc, 0x00000000, 0xffffffff,
  253. 0x000008f8, 0x00000016, 0xffffffff,
  254. 0x000008fc, 0x00000000, 0xffffffff,
  255. 0x000008f8, 0x00000017, 0xffffffff,
  256. 0x000008fc, 0x00000000, 0xffffffff,
  257. 0x000008f8, 0x00000018, 0xffffffff,
  258. 0x000008fc, 0x00000000, 0xffffffff,
  259. 0x000008f8, 0x00000019, 0xffffffff,
  260. 0x000008fc, 0x00000000, 0xffffffff,
  261. 0x000008f8, 0x0000001a, 0xffffffff,
  262. 0x000008fc, 0x00000000, 0xffffffff,
  263. 0x000008f8, 0x0000001b, 0xffffffff,
  264. 0x000008fc, 0x00000000, 0xffffffff,
  265. 0x000008f8, 0x00000020, 0xffffffff,
  266. 0x000008fc, 0x00000000, 0xffffffff,
  267. 0x000008f8, 0x00000021, 0xffffffff,
  268. 0x000008fc, 0x00000000, 0xffffffff,
  269. 0x000008f8, 0x00000022, 0xffffffff,
  270. 0x000008fc, 0x00000000, 0xffffffff,
  271. 0x000008f8, 0x00000023, 0xffffffff,
  272. 0x000008fc, 0x00000000, 0xffffffff,
  273. 0x000008f8, 0x00000024, 0xffffffff,
  274. 0x000008fc, 0x00000000, 0xffffffff,
  275. 0x000008f8, 0x00000025, 0xffffffff,
  276. 0x000008fc, 0x00000000, 0xffffffff,
  277. 0x000008f8, 0x00000026, 0xffffffff,
  278. 0x000008fc, 0x00000000, 0xffffffff,
  279. 0x000008f8, 0x00000027, 0xffffffff,
  280. 0x000008fc, 0x00000000, 0xffffffff,
  281. 0x000008f8, 0x00000028, 0xffffffff,
  282. 0x000008fc, 0x00000000, 0xffffffff,
  283. 0x000008f8, 0x00000029, 0xffffffff,
  284. 0x000008fc, 0x00000000, 0xffffffff,
  285. 0x000008f8, 0x0000002a, 0xffffffff,
  286. 0x000008fc, 0x00000000, 0xffffffff,
  287. 0x000008f8, 0x0000002b, 0xffffffff,
  288. 0x000008fc, 0x00000000, 0xffffffff
  289. };
  290. #define CAYMAN_CGCG_CGLS_DEFAULT_LENGTH sizeof(cayman_cgcg_cgls_default) / (3 * sizeof(u32))
  291. static const u32 cayman_cgcg_cgls_disable[] =
  292. {
  293. 0x000008f8, 0x00000010, 0xffffffff,
  294. 0x000008fc, 0xffffffff, 0xffffffff,
  295. 0x000008f8, 0x00000011, 0xffffffff,
  296. 0x000008fc, 0xffffffff, 0xffffffff,
  297. 0x000008f8, 0x00000012, 0xffffffff,
  298. 0x000008fc, 0xffffffff, 0xffffffff,
  299. 0x000008f8, 0x00000013, 0xffffffff,
  300. 0x000008fc, 0xffffffff, 0xffffffff,
  301. 0x000008f8, 0x00000014, 0xffffffff,
  302. 0x000008fc, 0xffffffff, 0xffffffff,
  303. 0x000008f8, 0x00000015, 0xffffffff,
  304. 0x000008fc, 0xffffffff, 0xffffffff,
  305. 0x000008f8, 0x00000016, 0xffffffff,
  306. 0x000008fc, 0xffffffff, 0xffffffff,
  307. 0x000008f8, 0x00000017, 0xffffffff,
  308. 0x000008fc, 0xffffffff, 0xffffffff,
  309. 0x000008f8, 0x00000018, 0xffffffff,
  310. 0x000008fc, 0xffffffff, 0xffffffff,
  311. 0x000008f8, 0x00000019, 0xffffffff,
  312. 0x000008fc, 0xffffffff, 0xffffffff,
  313. 0x000008f8, 0x0000001a, 0xffffffff,
  314. 0x000008fc, 0xffffffff, 0xffffffff,
  315. 0x000008f8, 0x0000001b, 0xffffffff,
  316. 0x000008fc, 0xffffffff, 0xffffffff,
  317. 0x000008f8, 0x00000020, 0xffffffff,
  318. 0x000008fc, 0x00000000, 0xffffffff,
  319. 0x000008f8, 0x00000021, 0xffffffff,
  320. 0x000008fc, 0x00000000, 0xffffffff,
  321. 0x000008f8, 0x00000022, 0xffffffff,
  322. 0x000008fc, 0x00000000, 0xffffffff,
  323. 0x000008f8, 0x00000023, 0xffffffff,
  324. 0x000008fc, 0x00000000, 0xffffffff,
  325. 0x000008f8, 0x00000024, 0xffffffff,
  326. 0x000008fc, 0x00000000, 0xffffffff,
  327. 0x000008f8, 0x00000025, 0xffffffff,
  328. 0x000008fc, 0x00000000, 0xffffffff,
  329. 0x000008f8, 0x00000026, 0xffffffff,
  330. 0x000008fc, 0x00000000, 0xffffffff,
  331. 0x000008f8, 0x00000027, 0xffffffff,
  332. 0x000008fc, 0x00000000, 0xffffffff,
  333. 0x000008f8, 0x00000028, 0xffffffff,
  334. 0x000008fc, 0x00000000, 0xffffffff,
  335. 0x000008f8, 0x00000029, 0xffffffff,
  336. 0x000008fc, 0x00000000, 0xffffffff,
  337. 0x000008f8, 0x0000002a, 0xffffffff,
  338. 0x000008fc, 0x00000000, 0xffffffff,
  339. 0x000008f8, 0x0000002b, 0xffffffff,
  340. 0x000008fc, 0x00000000, 0xffffffff,
  341. 0x00000644, 0x000f7902, 0x001f4180,
  342. 0x00000644, 0x000f3802, 0x001f4180
  343. };
  344. #define CAYMAN_CGCG_CGLS_DISABLE_LENGTH sizeof(cayman_cgcg_cgls_disable) / (3 * sizeof(u32))
  345. static const u32 cayman_cgcg_cgls_enable[] =
  346. {
  347. 0x00000644, 0x000f7882, 0x001f4080,
  348. 0x000008f8, 0x00000010, 0xffffffff,
  349. 0x000008fc, 0x00000000, 0xffffffff,
  350. 0x000008f8, 0x00000011, 0xffffffff,
  351. 0x000008fc, 0x00000000, 0xffffffff,
  352. 0x000008f8, 0x00000012, 0xffffffff,
  353. 0x000008fc, 0x00000000, 0xffffffff,
  354. 0x000008f8, 0x00000013, 0xffffffff,
  355. 0x000008fc, 0x00000000, 0xffffffff,
  356. 0x000008f8, 0x00000014, 0xffffffff,
  357. 0x000008fc, 0x00000000, 0xffffffff,
  358. 0x000008f8, 0x00000015, 0xffffffff,
  359. 0x000008fc, 0x00000000, 0xffffffff,
  360. 0x000008f8, 0x00000016, 0xffffffff,
  361. 0x000008fc, 0x00000000, 0xffffffff,
  362. 0x000008f8, 0x00000017, 0xffffffff,
  363. 0x000008fc, 0x00000000, 0xffffffff,
  364. 0x000008f8, 0x00000018, 0xffffffff,
  365. 0x000008fc, 0x00000000, 0xffffffff,
  366. 0x000008f8, 0x00000019, 0xffffffff,
  367. 0x000008fc, 0x00000000, 0xffffffff,
  368. 0x000008f8, 0x0000001a, 0xffffffff,
  369. 0x000008fc, 0x00000000, 0xffffffff,
  370. 0x000008f8, 0x0000001b, 0xffffffff,
  371. 0x000008fc, 0x00000000, 0xffffffff,
  372. 0x000008f8, 0x00000020, 0xffffffff,
  373. 0x000008fc, 0xffffffff, 0xffffffff,
  374. 0x000008f8, 0x00000021, 0xffffffff,
  375. 0x000008fc, 0xffffffff, 0xffffffff,
  376. 0x000008f8, 0x00000022, 0xffffffff,
  377. 0x000008fc, 0xffffffff, 0xffffffff,
  378. 0x000008f8, 0x00000023, 0xffffffff,
  379. 0x000008fc, 0xffffffff, 0xffffffff,
  380. 0x000008f8, 0x00000024, 0xffffffff,
  381. 0x000008fc, 0xffffffff, 0xffffffff,
  382. 0x000008f8, 0x00000025, 0xffffffff,
  383. 0x000008fc, 0xffffffff, 0xffffffff,
  384. 0x000008f8, 0x00000026, 0xffffffff,
  385. 0x000008fc, 0xffffffff, 0xffffffff,
  386. 0x000008f8, 0x00000027, 0xffffffff,
  387. 0x000008fc, 0xffffffff, 0xffffffff,
  388. 0x000008f8, 0x00000028, 0xffffffff,
  389. 0x000008fc, 0xffffffff, 0xffffffff,
  390. 0x000008f8, 0x00000029, 0xffffffff,
  391. 0x000008fc, 0xffffffff, 0xffffffff,
  392. 0x000008f8, 0x0000002a, 0xffffffff,
  393. 0x000008fc, 0xffffffff, 0xffffffff,
  394. 0x000008f8, 0x0000002b, 0xffffffff,
  395. 0x000008fc, 0xffffffff, 0xffffffff
  396. };
  397. #define CAYMAN_CGCG_CGLS_ENABLE_LENGTH sizeof(cayman_cgcg_cgls_enable) / (3 * sizeof(u32))
  398. static const u32 cayman_mgcg_default[] =
  399. {
  400. 0x0000802c, 0xc0000000, 0xffffffff,
  401. 0x00003fc4, 0xc0000000, 0xffffffff,
  402. 0x00005448, 0x00000100, 0xffffffff,
  403. 0x000055e4, 0x00000100, 0xffffffff,
  404. 0x0000160c, 0x00000100, 0xffffffff,
  405. 0x00008984, 0x06000100, 0xffffffff,
  406. 0x0000c164, 0x00000100, 0xffffffff,
  407. 0x00008a18, 0x00000100, 0xffffffff,
  408. 0x0000897c, 0x06000100, 0xffffffff,
  409. 0x00008b28, 0x00000100, 0xffffffff,
  410. 0x00009144, 0x00800200, 0xffffffff,
  411. 0x00009a60, 0x00000100, 0xffffffff,
  412. 0x00009868, 0x00000100, 0xffffffff,
  413. 0x00008d58, 0x00000100, 0xffffffff,
  414. 0x00009510, 0x00000100, 0xffffffff,
  415. 0x0000949c, 0x00000100, 0xffffffff,
  416. 0x00009654, 0x00000100, 0xffffffff,
  417. 0x00009030, 0x00000100, 0xffffffff,
  418. 0x00009034, 0x00000100, 0xffffffff,
  419. 0x00009038, 0x00000100, 0xffffffff,
  420. 0x0000903c, 0x00000100, 0xffffffff,
  421. 0x00009040, 0x00000100, 0xffffffff,
  422. 0x0000a200, 0x00000100, 0xffffffff,
  423. 0x0000a204, 0x00000100, 0xffffffff,
  424. 0x0000a208, 0x00000100, 0xffffffff,
  425. 0x0000a20c, 0x00000100, 0xffffffff,
  426. 0x00009744, 0x00000100, 0xffffffff,
  427. 0x00003f80, 0x00000100, 0xffffffff,
  428. 0x0000a210, 0x00000100, 0xffffffff,
  429. 0x0000a214, 0x00000100, 0xffffffff,
  430. 0x000004d8, 0x00000100, 0xffffffff,
  431. 0x00009664, 0x00000100, 0xffffffff,
  432. 0x00009698, 0x00000100, 0xffffffff,
  433. 0x000004d4, 0x00000200, 0xffffffff,
  434. 0x000004d0, 0x00000000, 0xffffffff,
  435. 0x000030cc, 0x00000104, 0xffffffff,
  436. 0x0000d0c0, 0x00000100, 0xffffffff,
  437. 0x0000d8c0, 0x00000100, 0xffffffff,
  438. 0x0000802c, 0x40000000, 0xffffffff,
  439. 0x00003fc4, 0x40000000, 0xffffffff,
  440. 0x0000915c, 0x00010000, 0xffffffff,
  441. 0x00009160, 0x00030002, 0xffffffff,
  442. 0x00009164, 0x00050004, 0xffffffff,
  443. 0x00009168, 0x00070006, 0xffffffff,
  444. 0x00009178, 0x00070000, 0xffffffff,
  445. 0x0000917c, 0x00030002, 0xffffffff,
  446. 0x00009180, 0x00050004, 0xffffffff,
  447. 0x0000918c, 0x00010006, 0xffffffff,
  448. 0x00009190, 0x00090008, 0xffffffff,
  449. 0x00009194, 0x00070000, 0xffffffff,
  450. 0x00009198, 0x00030002, 0xffffffff,
  451. 0x0000919c, 0x00050004, 0xffffffff,
  452. 0x000091a8, 0x00010006, 0xffffffff,
  453. 0x000091ac, 0x00090008, 0xffffffff,
  454. 0x000091b0, 0x00070000, 0xffffffff,
  455. 0x000091b4, 0x00030002, 0xffffffff,
  456. 0x000091b8, 0x00050004, 0xffffffff,
  457. 0x000091c4, 0x00010006, 0xffffffff,
  458. 0x000091c8, 0x00090008, 0xffffffff,
  459. 0x000091cc, 0x00070000, 0xffffffff,
  460. 0x000091d0, 0x00030002, 0xffffffff,
  461. 0x000091d4, 0x00050004, 0xffffffff,
  462. 0x000091e0, 0x00010006, 0xffffffff,
  463. 0x000091e4, 0x00090008, 0xffffffff,
  464. 0x000091e8, 0x00000000, 0xffffffff,
  465. 0x000091ec, 0x00070000, 0xffffffff,
  466. 0x000091f0, 0x00030002, 0xffffffff,
  467. 0x000091f4, 0x00050004, 0xffffffff,
  468. 0x00009200, 0x00010006, 0xffffffff,
  469. 0x00009204, 0x00090008, 0xffffffff,
  470. 0x00009208, 0x00070000, 0xffffffff,
  471. 0x0000920c, 0x00030002, 0xffffffff,
  472. 0x00009210, 0x00050004, 0xffffffff,
  473. 0x0000921c, 0x00010006, 0xffffffff,
  474. 0x00009220, 0x00090008, 0xffffffff,
  475. 0x00009224, 0x00070000, 0xffffffff,
  476. 0x00009228, 0x00030002, 0xffffffff,
  477. 0x0000922c, 0x00050004, 0xffffffff,
  478. 0x00009238, 0x00010006, 0xffffffff,
  479. 0x0000923c, 0x00090008, 0xffffffff,
  480. 0x00009240, 0x00070000, 0xffffffff,
  481. 0x00009244, 0x00030002, 0xffffffff,
  482. 0x00009248, 0x00050004, 0xffffffff,
  483. 0x00009254, 0x00010006, 0xffffffff,
  484. 0x00009258, 0x00090008, 0xffffffff,
  485. 0x0000925c, 0x00070000, 0xffffffff,
  486. 0x00009260, 0x00030002, 0xffffffff,
  487. 0x00009264, 0x00050004, 0xffffffff,
  488. 0x00009270, 0x00010006, 0xffffffff,
  489. 0x00009274, 0x00090008, 0xffffffff,
  490. 0x00009278, 0x00070000, 0xffffffff,
  491. 0x0000927c, 0x00030002, 0xffffffff,
  492. 0x00009280, 0x00050004, 0xffffffff,
  493. 0x0000928c, 0x00010006, 0xffffffff,
  494. 0x00009290, 0x00090008, 0xffffffff,
  495. 0x000092a8, 0x00070000, 0xffffffff,
  496. 0x000092ac, 0x00030002, 0xffffffff,
  497. 0x000092b0, 0x00050004, 0xffffffff,
  498. 0x000092bc, 0x00010006, 0xffffffff,
  499. 0x000092c0, 0x00090008, 0xffffffff,
  500. 0x000092c4, 0x00070000, 0xffffffff,
  501. 0x000092c8, 0x00030002, 0xffffffff,
  502. 0x000092cc, 0x00050004, 0xffffffff,
  503. 0x000092d8, 0x00010006, 0xffffffff,
  504. 0x000092dc, 0x00090008, 0xffffffff,
  505. 0x00009294, 0x00000000, 0xffffffff,
  506. 0x0000802c, 0x40010000, 0xffffffff,
  507. 0x00003fc4, 0x40010000, 0xffffffff,
  508. 0x0000915c, 0x00010000, 0xffffffff,
  509. 0x00009160, 0x00030002, 0xffffffff,
  510. 0x00009164, 0x00050004, 0xffffffff,
  511. 0x00009168, 0x00070006, 0xffffffff,
  512. 0x00009178, 0x00070000, 0xffffffff,
  513. 0x0000917c, 0x00030002, 0xffffffff,
  514. 0x00009180, 0x00050004, 0xffffffff,
  515. 0x0000918c, 0x00010006, 0xffffffff,
  516. 0x00009190, 0x00090008, 0xffffffff,
  517. 0x00009194, 0x00070000, 0xffffffff,
  518. 0x00009198, 0x00030002, 0xffffffff,
  519. 0x0000919c, 0x00050004, 0xffffffff,
  520. 0x000091a8, 0x00010006, 0xffffffff,
  521. 0x000091ac, 0x00090008, 0xffffffff,
  522. 0x000091b0, 0x00070000, 0xffffffff,
  523. 0x000091b4, 0x00030002, 0xffffffff,
  524. 0x000091b8, 0x00050004, 0xffffffff,
  525. 0x000091c4, 0x00010006, 0xffffffff,
  526. 0x000091c8, 0x00090008, 0xffffffff,
  527. 0x000091cc, 0x00070000, 0xffffffff,
  528. 0x000091d0, 0x00030002, 0xffffffff,
  529. 0x000091d4, 0x00050004, 0xffffffff,
  530. 0x000091e0, 0x00010006, 0xffffffff,
  531. 0x000091e4, 0x00090008, 0xffffffff,
  532. 0x000091e8, 0x00000000, 0xffffffff,
  533. 0x000091ec, 0x00070000, 0xffffffff,
  534. 0x000091f0, 0x00030002, 0xffffffff,
  535. 0x000091f4, 0x00050004, 0xffffffff,
  536. 0x00009200, 0x00010006, 0xffffffff,
  537. 0x00009204, 0x00090008, 0xffffffff,
  538. 0x00009208, 0x00070000, 0xffffffff,
  539. 0x0000920c, 0x00030002, 0xffffffff,
  540. 0x00009210, 0x00050004, 0xffffffff,
  541. 0x0000921c, 0x00010006, 0xffffffff,
  542. 0x00009220, 0x00090008, 0xffffffff,
  543. 0x00009224, 0x00070000, 0xffffffff,
  544. 0x00009228, 0x00030002, 0xffffffff,
  545. 0x0000922c, 0x00050004, 0xffffffff,
  546. 0x00009238, 0x00010006, 0xffffffff,
  547. 0x0000923c, 0x00090008, 0xffffffff,
  548. 0x00009240, 0x00070000, 0xffffffff,
  549. 0x00009244, 0x00030002, 0xffffffff,
  550. 0x00009248, 0x00050004, 0xffffffff,
  551. 0x00009254, 0x00010006, 0xffffffff,
  552. 0x00009258, 0x00090008, 0xffffffff,
  553. 0x0000925c, 0x00070000, 0xffffffff,
  554. 0x00009260, 0x00030002, 0xffffffff,
  555. 0x00009264, 0x00050004, 0xffffffff,
  556. 0x00009270, 0x00010006, 0xffffffff,
  557. 0x00009274, 0x00090008, 0xffffffff,
  558. 0x00009278, 0x00070000, 0xffffffff,
  559. 0x0000927c, 0x00030002, 0xffffffff,
  560. 0x00009280, 0x00050004, 0xffffffff,
  561. 0x0000928c, 0x00010006, 0xffffffff,
  562. 0x00009290, 0x00090008, 0xffffffff,
  563. 0x000092a8, 0x00070000, 0xffffffff,
  564. 0x000092ac, 0x00030002, 0xffffffff,
  565. 0x000092b0, 0x00050004, 0xffffffff,
  566. 0x000092bc, 0x00010006, 0xffffffff,
  567. 0x000092c0, 0x00090008, 0xffffffff,
  568. 0x000092c4, 0x00070000, 0xffffffff,
  569. 0x000092c8, 0x00030002, 0xffffffff,
  570. 0x000092cc, 0x00050004, 0xffffffff,
  571. 0x000092d8, 0x00010006, 0xffffffff,
  572. 0x000092dc, 0x00090008, 0xffffffff,
  573. 0x00009294, 0x00000000, 0xffffffff,
  574. 0x0000802c, 0xc0000000, 0xffffffff,
  575. 0x00003fc4, 0xc0000000, 0xffffffff,
  576. 0x000008f8, 0x00000010, 0xffffffff,
  577. 0x000008fc, 0x00000000, 0xffffffff,
  578. 0x000008f8, 0x00000011, 0xffffffff,
  579. 0x000008fc, 0x00000000, 0xffffffff,
  580. 0x000008f8, 0x00000012, 0xffffffff,
  581. 0x000008fc, 0x00000000, 0xffffffff,
  582. 0x000008f8, 0x00000013, 0xffffffff,
  583. 0x000008fc, 0x00000000, 0xffffffff,
  584. 0x000008f8, 0x00000014, 0xffffffff,
  585. 0x000008fc, 0x00000000, 0xffffffff,
  586. 0x000008f8, 0x00000015, 0xffffffff,
  587. 0x000008fc, 0x00000000, 0xffffffff,
  588. 0x000008f8, 0x00000016, 0xffffffff,
  589. 0x000008fc, 0x00000000, 0xffffffff,
  590. 0x000008f8, 0x00000017, 0xffffffff,
  591. 0x000008fc, 0x00000000, 0xffffffff,
  592. 0x000008f8, 0x00000018, 0xffffffff,
  593. 0x000008fc, 0x00000000, 0xffffffff,
  594. 0x000008f8, 0x00000019, 0xffffffff,
  595. 0x000008fc, 0x00000000, 0xffffffff,
  596. 0x000008f8, 0x0000001a, 0xffffffff,
  597. 0x000008fc, 0x00000000, 0xffffffff,
  598. 0x000008f8, 0x0000001b, 0xffffffff,
  599. 0x000008fc, 0x00000000, 0xffffffff
  600. };
  601. #define CAYMAN_MGCG_DEFAULT_LENGTH sizeof(cayman_mgcg_default) / (3 * sizeof(u32))
  602. static const u32 cayman_mgcg_disable[] =
  603. {
  604. 0x0000802c, 0xc0000000, 0xffffffff,
  605. 0x000008f8, 0x00000000, 0xffffffff,
  606. 0x000008fc, 0xffffffff, 0xffffffff,
  607. 0x000008f8, 0x00000001, 0xffffffff,
  608. 0x000008fc, 0xffffffff, 0xffffffff,
  609. 0x000008f8, 0x00000002, 0xffffffff,
  610. 0x000008fc, 0xffffffff, 0xffffffff,
  611. 0x000008f8, 0x00000003, 0xffffffff,
  612. 0x000008fc, 0xffffffff, 0xffffffff,
  613. 0x00009150, 0x00600000, 0xffffffff
  614. };
  615. #define CAYMAN_MGCG_DISABLE_LENGTH sizeof(cayman_mgcg_disable) / (3 * sizeof(u32))
  616. static const u32 cayman_mgcg_enable[] =
  617. {
  618. 0x0000802c, 0xc0000000, 0xffffffff,
  619. 0x000008f8, 0x00000000, 0xffffffff,
  620. 0x000008fc, 0x00000000, 0xffffffff,
  621. 0x000008f8, 0x00000001, 0xffffffff,
  622. 0x000008fc, 0x00000000, 0xffffffff,
  623. 0x000008f8, 0x00000002, 0xffffffff,
  624. 0x000008fc, 0x00600000, 0xffffffff,
  625. 0x000008f8, 0x00000003, 0xffffffff,
  626. 0x000008fc, 0x00000000, 0xffffffff,
  627. 0x00009150, 0x96944200, 0xffffffff
  628. };
  629. #define CAYMAN_MGCG_ENABLE_LENGTH sizeof(cayman_mgcg_enable) / (3 * sizeof(u32))
  630. #define NISLANDS_SYSLS_SEQUENCE 100
  631. static const u32 cayman_sysls_default[] =
  632. {
  633. /* Register, Value, Mask bits */
  634. 0x000055e8, 0x00000000, 0xffffffff,
  635. 0x0000d0bc, 0x00000000, 0xffffffff,
  636. 0x0000d8bc, 0x00000000, 0xffffffff,
  637. 0x000015c0, 0x000c1401, 0xffffffff,
  638. 0x0000264c, 0x000c0400, 0xffffffff,
  639. 0x00002648, 0x000c0400, 0xffffffff,
  640. 0x00002650, 0x000c0400, 0xffffffff,
  641. 0x000020b8, 0x000c0400, 0xffffffff,
  642. 0x000020bc, 0x000c0400, 0xffffffff,
  643. 0x000020c0, 0x000c0c80, 0xffffffff,
  644. 0x0000f4a0, 0x000000c0, 0xffffffff,
  645. 0x0000f4a4, 0x00680fff, 0xffffffff,
  646. 0x00002f50, 0x00000404, 0xffffffff,
  647. 0x000004c8, 0x00000001, 0xffffffff,
  648. 0x000064ec, 0x00000000, 0xffffffff,
  649. 0x00000c7c, 0x00000000, 0xffffffff,
  650. 0x00008dfc, 0x00000000, 0xffffffff
  651. };
  652. #define CAYMAN_SYSLS_DEFAULT_LENGTH sizeof(cayman_sysls_default) / (3 * sizeof(u32))
  653. static const u32 cayman_sysls_disable[] =
  654. {
  655. /* Register, Value, Mask bits */
  656. 0x0000d0c0, 0x00000000, 0xffffffff,
  657. 0x0000d8c0, 0x00000000, 0xffffffff,
  658. 0x000055e8, 0x00000000, 0xffffffff,
  659. 0x0000d0bc, 0x00000000, 0xffffffff,
  660. 0x0000d8bc, 0x00000000, 0xffffffff,
  661. 0x000015c0, 0x00041401, 0xffffffff,
  662. 0x0000264c, 0x00040400, 0xffffffff,
  663. 0x00002648, 0x00040400, 0xffffffff,
  664. 0x00002650, 0x00040400, 0xffffffff,
  665. 0x000020b8, 0x00040400, 0xffffffff,
  666. 0x000020bc, 0x00040400, 0xffffffff,
  667. 0x000020c0, 0x00040c80, 0xffffffff,
  668. 0x0000f4a0, 0x000000c0, 0xffffffff,
  669. 0x0000f4a4, 0x00680000, 0xffffffff,
  670. 0x00002f50, 0x00000404, 0xffffffff,
  671. 0x000004c8, 0x00000001, 0xffffffff,
  672. 0x000064ec, 0x00007ffd, 0xffffffff,
  673. 0x00000c7c, 0x0000ff00, 0xffffffff,
  674. 0x00008dfc, 0x0000007f, 0xffffffff
  675. };
  676. #define CAYMAN_SYSLS_DISABLE_LENGTH sizeof(cayman_sysls_disable) / (3 * sizeof(u32))
  677. static const u32 cayman_sysls_enable[] =
  678. {
  679. /* Register, Value, Mask bits */
  680. 0x000055e8, 0x00000001, 0xffffffff,
  681. 0x0000d0bc, 0x00000100, 0xffffffff,
  682. 0x0000d8bc, 0x00000100, 0xffffffff,
  683. 0x000015c0, 0x000c1401, 0xffffffff,
  684. 0x0000264c, 0x000c0400, 0xffffffff,
  685. 0x00002648, 0x000c0400, 0xffffffff,
  686. 0x00002650, 0x000c0400, 0xffffffff,
  687. 0x000020b8, 0x000c0400, 0xffffffff,
  688. 0x000020bc, 0x000c0400, 0xffffffff,
  689. 0x000020c0, 0x000c0c80, 0xffffffff,
  690. 0x0000f4a0, 0x000000c0, 0xffffffff,
  691. 0x0000f4a4, 0x00680fff, 0xffffffff,
  692. 0x00002f50, 0x00000903, 0xffffffff,
  693. 0x000004c8, 0x00000000, 0xffffffff,
  694. 0x000064ec, 0x00000000, 0xffffffff,
  695. 0x00000c7c, 0x00000000, 0xffffffff,
  696. 0x00008dfc, 0x00000000, 0xffffffff
  697. };
  698. #define CAYMAN_SYSLS_ENABLE_LENGTH sizeof(cayman_sysls_enable) / (3 * sizeof(u32))
  699. struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
  700. struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
  701. static struct ni_power_info *ni_get_pi(struct radeon_device *rdev)
  702. {
  703. struct ni_power_info *pi = rdev->pm.dpm.priv;
  704. return pi;
  705. }
  706. struct ni_ps *ni_get_ps(struct radeon_ps *rps)
  707. {
  708. struct ni_ps *ps = rps->ps_priv;
  709. return ps;
  710. }
  711. /* XXX: fix for kernel use */
  712. #if 0
  713. static double ni_exp(double x)
  714. {
  715. int count = 1;
  716. double sum = 1.0, term, tolerance = 0.000000001, y = x;
  717. if (x < 0)
  718. y = -1 * x;
  719. term = y;
  720. while (term >= tolerance) {
  721. sum = sum + term;
  722. count = count + 1;
  723. term = term * (y / count);
  724. }
  725. if (x < 0)
  726. sum = 1.0 / sum;
  727. return sum;
  728. }
  729. #endif
  730. static void ni_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
  731. u16 v, s32 t,
  732. u32 ileakage,
  733. u32 *leakage)
  734. {
  735. /* XXX: fix for kernel use */
  736. #if 0
  737. double kt, kv, leakage_w, i_leakage, vddc, temperature;
  738. i_leakage = ((double)ileakage) / 1000;
  739. vddc = ((double)v) / 1000;
  740. temperature = ((double)t) / 1000;
  741. kt = (((double)(coeff->at)) / 1000) * ni_exp((((double)(coeff->bt)) / 1000) * temperature);
  742. kv = (((double)(coeff->av)) / 1000) * ni_exp((((double)(coeff->bv)) / 1000) * vddc);
  743. leakage_w = i_leakage * kt * kv * vddc;
  744. *leakage = (u32)(leakage_w * 1000);
  745. #endif
  746. }
  747. static void ni_calculate_leakage_for_v_and_t(struct radeon_device *rdev,
  748. const struct ni_leakage_coeffients *coeff,
  749. u16 v,
  750. s32 t,
  751. u32 i_leakage,
  752. u32 *leakage)
  753. {
  754. ni_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
  755. }
  756. static void ni_apply_state_adjust_rules(struct radeon_device *rdev,
  757. struct radeon_ps *rps)
  758. {
  759. struct ni_ps *ps = ni_get_ps(rps);
  760. struct radeon_clock_and_voltage_limits *max_limits;
  761. bool disable_mclk_switching;
  762. u32 mclk, sclk;
  763. u16 vddc, vddci;
  764. int i;
  765. if (rdev->pm.dpm.new_active_crtc_count > 1)
  766. disable_mclk_switching = true;
  767. else
  768. disable_mclk_switching = false;
  769. if (rdev->pm.dpm.ac_power)
  770. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  771. else
  772. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  773. if (rdev->pm.dpm.ac_power == false) {
  774. for (i = 0; i < ps->performance_level_count; i++) {
  775. if (ps->performance_levels[i].mclk > max_limits->mclk)
  776. ps->performance_levels[i].mclk = max_limits->mclk;
  777. if (ps->performance_levels[i].sclk > max_limits->sclk)
  778. ps->performance_levels[i].sclk = max_limits->sclk;
  779. if (ps->performance_levels[i].vddc > max_limits->vddc)
  780. ps->performance_levels[i].vddc = max_limits->vddc;
  781. if (ps->performance_levels[i].vddci > max_limits->vddci)
  782. ps->performance_levels[i].vddci = max_limits->vddci;
  783. }
  784. }
  785. /* XXX validate the min clocks required for display */
  786. if (disable_mclk_switching) {
  787. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  788. sclk = ps->performance_levels[0].sclk;
  789. vddc = ps->performance_levels[0].vddc;
  790. vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
  791. } else {
  792. sclk = ps->performance_levels[0].sclk;
  793. mclk = ps->performance_levels[0].mclk;
  794. vddc = ps->performance_levels[0].vddc;
  795. vddci = ps->performance_levels[0].vddci;
  796. }
  797. /* adjusted low state */
  798. ps->performance_levels[0].sclk = sclk;
  799. ps->performance_levels[0].mclk = mclk;
  800. ps->performance_levels[0].vddc = vddc;
  801. ps->performance_levels[0].vddci = vddci;
  802. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  803. &ps->performance_levels[0].sclk,
  804. &ps->performance_levels[0].mclk);
  805. for (i = 1; i < ps->performance_level_count; i++) {
  806. if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
  807. ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
  808. if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
  809. ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
  810. }
  811. if (disable_mclk_switching) {
  812. mclk = ps->performance_levels[0].mclk;
  813. for (i = 1; i < ps->performance_level_count; i++) {
  814. if (mclk < ps->performance_levels[i].mclk)
  815. mclk = ps->performance_levels[i].mclk;
  816. }
  817. for (i = 0; i < ps->performance_level_count; i++) {
  818. ps->performance_levels[i].mclk = mclk;
  819. ps->performance_levels[i].vddci = vddci;
  820. }
  821. } else {
  822. for (i = 1; i < ps->performance_level_count; i++) {
  823. if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
  824. ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
  825. if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
  826. ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
  827. }
  828. }
  829. for (i = 1; i < ps->performance_level_count; i++)
  830. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  831. &ps->performance_levels[i].sclk,
  832. &ps->performance_levels[i].mclk);
  833. for (i = 0; i < ps->performance_level_count; i++)
  834. btc_adjust_clock_combinations(rdev, max_limits,
  835. &ps->performance_levels[i]);
  836. for (i = 0; i < ps->performance_level_count; i++) {
  837. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  838. ps->performance_levels[i].sclk,
  839. max_limits->vddc, &ps->performance_levels[i].vddc);
  840. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  841. ps->performance_levels[i].mclk,
  842. max_limits->vddci, &ps->performance_levels[i].vddci);
  843. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  844. ps->performance_levels[i].mclk,
  845. max_limits->vddc, &ps->performance_levels[i].vddc);
  846. /* XXX validate the voltage required for display */
  847. }
  848. for (i = 0; i < ps->performance_level_count; i++) {
  849. btc_apply_voltage_delta_rules(rdev,
  850. max_limits->vddc, max_limits->vddci,
  851. &ps->performance_levels[i].vddc,
  852. &ps->performance_levels[i].vddci);
  853. }
  854. ps->dc_compatible = true;
  855. for (i = 0; i < ps->performance_level_count; i++) {
  856. if (ps->performance_levels[i].vddc > rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
  857. ps->dc_compatible = false;
  858. if (ps->performance_levels[i].vddc < rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2)
  859. ps->performance_levels[i].flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
  860. }
  861. }
  862. static void ni_cg_clockgating_default(struct radeon_device *rdev)
  863. {
  864. u32 count;
  865. const u32 *ps = NULL;
  866. ps = (const u32 *)&cayman_cgcg_cgls_default;
  867. count = CAYMAN_CGCG_CGLS_DEFAULT_LENGTH;
  868. btc_program_mgcg_hw_sequence(rdev, ps, count);
  869. }
  870. static void ni_gfx_clockgating_enable(struct radeon_device *rdev,
  871. bool enable)
  872. {
  873. u32 count;
  874. const u32 *ps = NULL;
  875. if (enable) {
  876. ps = (const u32 *)&cayman_cgcg_cgls_enable;
  877. count = CAYMAN_CGCG_CGLS_ENABLE_LENGTH;
  878. } else {
  879. ps = (const u32 *)&cayman_cgcg_cgls_disable;
  880. count = CAYMAN_CGCG_CGLS_DISABLE_LENGTH;
  881. }
  882. btc_program_mgcg_hw_sequence(rdev, ps, count);
  883. }
  884. static void ni_mg_clockgating_default(struct radeon_device *rdev)
  885. {
  886. u32 count;
  887. const u32 *ps = NULL;
  888. ps = (const u32 *)&cayman_mgcg_default;
  889. count = CAYMAN_MGCG_DEFAULT_LENGTH;
  890. btc_program_mgcg_hw_sequence(rdev, ps, count);
  891. }
  892. static void ni_mg_clockgating_enable(struct radeon_device *rdev,
  893. bool enable)
  894. {
  895. u32 count;
  896. const u32 *ps = NULL;
  897. if (enable) {
  898. ps = (const u32 *)&cayman_mgcg_enable;
  899. count = CAYMAN_MGCG_ENABLE_LENGTH;
  900. } else {
  901. ps = (const u32 *)&cayman_mgcg_disable;
  902. count = CAYMAN_MGCG_DISABLE_LENGTH;
  903. }
  904. btc_program_mgcg_hw_sequence(rdev, ps, count);
  905. }
  906. static void ni_ls_clockgating_default(struct radeon_device *rdev)
  907. {
  908. u32 count;
  909. const u32 *ps = NULL;
  910. ps = (const u32 *)&cayman_sysls_default;
  911. count = CAYMAN_SYSLS_DEFAULT_LENGTH;
  912. btc_program_mgcg_hw_sequence(rdev, ps, count);
  913. }
  914. static void ni_ls_clockgating_enable(struct radeon_device *rdev,
  915. bool enable)
  916. {
  917. u32 count;
  918. const u32 *ps = NULL;
  919. if (enable) {
  920. ps = (const u32 *)&cayman_sysls_enable;
  921. count = CAYMAN_SYSLS_ENABLE_LENGTH;
  922. } else {
  923. ps = (const u32 *)&cayman_sysls_disable;
  924. count = CAYMAN_SYSLS_DISABLE_LENGTH;
  925. }
  926. btc_program_mgcg_hw_sequence(rdev, ps, count);
  927. }
  928. static int ni_patch_single_dependency_table_based_on_leakage(struct radeon_device *rdev,
  929. struct radeon_clock_voltage_dependency_table *table)
  930. {
  931. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  932. u32 i;
  933. if (table) {
  934. for (i = 0; i < table->count; i++) {
  935. if (0xff01 == table->entries[i].v) {
  936. if (pi->max_vddc == 0)
  937. return -EINVAL;
  938. table->entries[i].v = pi->max_vddc;
  939. }
  940. }
  941. }
  942. return 0;
  943. }
  944. static int ni_patch_dependency_tables_based_on_leakage(struct radeon_device *rdev)
  945. {
  946. int ret = 0;
  947. ret = ni_patch_single_dependency_table_based_on_leakage(rdev,
  948. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  949. ret = ni_patch_single_dependency_table_based_on_leakage(rdev,
  950. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  951. return ret;
  952. }
  953. static void ni_stop_dpm(struct radeon_device *rdev)
  954. {
  955. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  956. }
  957. #if 0
  958. static int ni_notify_hw_of_power_source(struct radeon_device *rdev,
  959. bool ac_power)
  960. {
  961. if (ac_power)
  962. return (rv770_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
  963. 0 : -EINVAL;
  964. return 0;
  965. }
  966. #endif
  967. static PPSMC_Result ni_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  968. PPSMC_Msg msg, u32 parameter)
  969. {
  970. WREG32(SMC_SCRATCH0, parameter);
  971. return rv770_send_msg_to_smc(rdev, msg);
  972. }
  973. static int ni_restrict_performance_levels_before_switch(struct radeon_device *rdev)
  974. {
  975. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
  976. return -EINVAL;
  977. return (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
  978. 0 : -EINVAL;
  979. }
  980. #if 0
  981. static int ni_unrestrict_performance_levels_after_switch(struct radeon_device *rdev)
  982. {
  983. if (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  984. return -EINVAL;
  985. return (ni_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 0) == PPSMC_Result_OK) ?
  986. 0 : -EINVAL;
  987. }
  988. #endif
  989. static void ni_stop_smc(struct radeon_device *rdev)
  990. {
  991. u32 tmp;
  992. int i;
  993. for (i = 0; i < rdev->usec_timeout; i++) {
  994. tmp = RREG32(LB_SYNC_RESET_SEL) & LB_SYNC_RESET_SEL_MASK;
  995. if (tmp != 1)
  996. break;
  997. udelay(1);
  998. }
  999. udelay(100);
  1000. r7xx_stop_smc(rdev);
  1001. }
  1002. static int ni_process_firmware_header(struct radeon_device *rdev)
  1003. {
  1004. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1005. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1006. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1007. u32 tmp;
  1008. int ret;
  1009. ret = rv770_read_smc_sram_dword(rdev,
  1010. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1011. NISLANDS_SMC_FIRMWARE_HEADER_stateTable,
  1012. &tmp, pi->sram_end);
  1013. if (ret)
  1014. return ret;
  1015. pi->state_table_start = (u16)tmp;
  1016. ret = rv770_read_smc_sram_dword(rdev,
  1017. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1018. NISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
  1019. &tmp, pi->sram_end);
  1020. if (ret)
  1021. return ret;
  1022. pi->soft_regs_start = (u16)tmp;
  1023. ret = rv770_read_smc_sram_dword(rdev,
  1024. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1025. NISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
  1026. &tmp, pi->sram_end);
  1027. if (ret)
  1028. return ret;
  1029. eg_pi->mc_reg_table_start = (u16)tmp;
  1030. ret = rv770_read_smc_sram_dword(rdev,
  1031. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1032. NISLANDS_SMC_FIRMWARE_HEADER_fanTable,
  1033. &tmp, pi->sram_end);
  1034. if (ret)
  1035. return ret;
  1036. ni_pi->fan_table_start = (u16)tmp;
  1037. ret = rv770_read_smc_sram_dword(rdev,
  1038. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1039. NISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
  1040. &tmp, pi->sram_end);
  1041. if (ret)
  1042. return ret;
  1043. ni_pi->arb_table_start = (u16)tmp;
  1044. ret = rv770_read_smc_sram_dword(rdev,
  1045. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1046. NISLANDS_SMC_FIRMWARE_HEADER_cacTable,
  1047. &tmp, pi->sram_end);
  1048. if (ret)
  1049. return ret;
  1050. ni_pi->cac_table_start = (u16)tmp;
  1051. ret = rv770_read_smc_sram_dword(rdev,
  1052. NISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  1053. NISLANDS_SMC_FIRMWARE_HEADER_spllTable,
  1054. &tmp, pi->sram_end);
  1055. if (ret)
  1056. return ret;
  1057. ni_pi->spll_table_start = (u16)tmp;
  1058. return ret;
  1059. }
  1060. static void ni_read_clock_registers(struct radeon_device *rdev)
  1061. {
  1062. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1063. ni_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  1064. ni_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
  1065. ni_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
  1066. ni_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
  1067. ni_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
  1068. ni_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
  1069. ni_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  1070. ni_pi->clock_registers.mpll_ad_func_cntl_2 = RREG32(MPLL_AD_FUNC_CNTL_2);
  1071. ni_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  1072. ni_pi->clock_registers.mpll_dq_func_cntl_2 = RREG32(MPLL_DQ_FUNC_CNTL_2);
  1073. ni_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  1074. ni_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  1075. ni_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  1076. ni_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  1077. }
  1078. #if 0
  1079. static int ni_enter_ulp_state(struct radeon_device *rdev)
  1080. {
  1081. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1082. if (pi->gfx_clock_gating) {
  1083. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  1084. WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
  1085. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
  1086. RREG32(GB_ADDR_CONFIG);
  1087. }
  1088. WREG32_P(SMC_MSG, HOST_SMC_MSG(PPSMC_MSG_SwitchToMinimumPower),
  1089. ~HOST_SMC_MSG_MASK);
  1090. udelay(25000);
  1091. return 0;
  1092. }
  1093. #endif
  1094. static void ni_program_response_times(struct radeon_device *rdev)
  1095. {
  1096. u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
  1097. u32 vddc_dly, bb_dly, acpi_dly, vbi_dly, mclk_switch_limit;
  1098. u32 reference_clock;
  1099. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
  1100. voltage_response_time = (u32)rdev->pm.dpm.voltage_response_time;
  1101. backbias_response_time = (u32)rdev->pm.dpm.backbias_response_time;
  1102. if (voltage_response_time == 0)
  1103. voltage_response_time = 1000;
  1104. if (backbias_response_time == 0)
  1105. backbias_response_time = 1000;
  1106. acpi_delay_time = 15000;
  1107. vbi_time_out = 100000;
  1108. reference_clock = radeon_get_xclk(rdev);
  1109. vddc_dly = (voltage_response_time * reference_clock) / 1600;
  1110. bb_dly = (backbias_response_time * reference_clock) / 1600;
  1111. acpi_dly = (acpi_delay_time * reference_clock) / 1600;
  1112. vbi_dly = (vbi_time_out * reference_clock) / 1600;
  1113. mclk_switch_limit = (460 * reference_clock) / 100;
  1114. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
  1115. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_delay_bbias, bb_dly);
  1116. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
  1117. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
  1118. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
  1119. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_mclk_switch_lim, mclk_switch_limit);
  1120. }
  1121. static void ni_populate_smc_voltage_table(struct radeon_device *rdev,
  1122. struct atom_voltage_table *voltage_table,
  1123. NISLANDS_SMC_STATETABLE *table)
  1124. {
  1125. unsigned int i;
  1126. for (i = 0; i < voltage_table->count; i++) {
  1127. table->highSMIO[i] = 0;
  1128. table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
  1129. }
  1130. }
  1131. static void ni_populate_smc_voltage_tables(struct radeon_device *rdev,
  1132. NISLANDS_SMC_STATETABLE *table)
  1133. {
  1134. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1135. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1136. unsigned char i;
  1137. if (eg_pi->vddc_voltage_table.count) {
  1138. ni_populate_smc_voltage_table(rdev, &eg_pi->vddc_voltage_table, table);
  1139. table->voltageMaskTable.highMask[NISLANDS_SMC_VOLTAGEMASK_VDDC] = 0;
  1140. table->voltageMaskTable.lowMask[NISLANDS_SMC_VOLTAGEMASK_VDDC] =
  1141. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  1142. for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
  1143. if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
  1144. table->maxVDDCIndexInPPTable = i;
  1145. break;
  1146. }
  1147. }
  1148. }
  1149. if (eg_pi->vddci_voltage_table.count) {
  1150. ni_populate_smc_voltage_table(rdev, &eg_pi->vddci_voltage_table, table);
  1151. table->voltageMaskTable.highMask[NISLANDS_SMC_VOLTAGEMASK_VDDCI] = 0;
  1152. table->voltageMaskTable.lowMask[NISLANDS_SMC_VOLTAGEMASK_VDDCI] =
  1153. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  1154. }
  1155. }
  1156. static int ni_populate_voltage_value(struct radeon_device *rdev,
  1157. struct atom_voltage_table *table,
  1158. u16 value,
  1159. NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1160. {
  1161. unsigned int i;
  1162. for (i = 0; i < table->count; i++) {
  1163. if (value <= table->entries[i].value) {
  1164. voltage->index = (u8)i;
  1165. voltage->value = cpu_to_be16(table->entries[i].value);
  1166. break;
  1167. }
  1168. }
  1169. if (i >= table->count)
  1170. return -EINVAL;
  1171. return 0;
  1172. }
  1173. static void ni_populate_mvdd_value(struct radeon_device *rdev,
  1174. u32 mclk,
  1175. NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1176. {
  1177. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1178. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1179. if (!pi->mvdd_control) {
  1180. voltage->index = eg_pi->mvdd_high_index;
  1181. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1182. return;
  1183. }
  1184. if (mclk <= pi->mvdd_split_frequency) {
  1185. voltage->index = eg_pi->mvdd_low_index;
  1186. voltage->value = cpu_to_be16(MVDD_LOW_VALUE);
  1187. } else {
  1188. voltage->index = eg_pi->mvdd_high_index;
  1189. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1190. }
  1191. }
  1192. static int ni_get_std_voltage_value(struct radeon_device *rdev,
  1193. NISLANDS_SMC_VOLTAGE_VALUE *voltage,
  1194. u16 *std_voltage)
  1195. {
  1196. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries &&
  1197. ((u32)voltage->index < rdev->pm.dpm.dyn_state.cac_leakage_table.count))
  1198. *std_voltage = rdev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
  1199. else
  1200. *std_voltage = be16_to_cpu(voltage->value);
  1201. return 0;
  1202. }
  1203. static void ni_populate_std_voltage_value(struct radeon_device *rdev,
  1204. u16 value, u8 index,
  1205. NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1206. {
  1207. voltage->index = index;
  1208. voltage->value = cpu_to_be16(value);
  1209. }
  1210. static u32 ni_get_smc_power_scaling_factor(struct radeon_device *rdev)
  1211. {
  1212. u32 xclk_period;
  1213. u32 xclk = radeon_get_xclk(rdev);
  1214. u32 tmp = RREG32(CG_CAC_CTRL) & TID_CNT_MASK;
  1215. xclk_period = (1000000000UL / xclk);
  1216. xclk_period /= 10000UL;
  1217. return tmp * xclk_period;
  1218. }
  1219. static u32 ni_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
  1220. {
  1221. return (power_in_watts * scaling_factor) << 2;
  1222. }
  1223. static u32 ni_calculate_power_boost_limit(struct radeon_device *rdev,
  1224. struct radeon_ps *radeon_state,
  1225. u32 near_tdp_limit)
  1226. {
  1227. struct ni_ps *state = ni_get_ps(radeon_state);
  1228. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1229. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1230. u32 power_boost_limit = 0;
  1231. int ret;
  1232. if (ni_pi->enable_power_containment &&
  1233. ni_pi->use_power_boost_limit) {
  1234. NISLANDS_SMC_VOLTAGE_VALUE vddc;
  1235. u16 std_vddc_med;
  1236. u16 std_vddc_high;
  1237. u64 tmp, n, d;
  1238. if (state->performance_level_count < 3)
  1239. return 0;
  1240. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  1241. state->performance_levels[state->performance_level_count - 2].vddc,
  1242. &vddc);
  1243. if (ret)
  1244. return 0;
  1245. ret = ni_get_std_voltage_value(rdev, &vddc, &std_vddc_med);
  1246. if (ret)
  1247. return 0;
  1248. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  1249. state->performance_levels[state->performance_level_count - 1].vddc,
  1250. &vddc);
  1251. if (ret)
  1252. return 0;
  1253. ret = ni_get_std_voltage_value(rdev, &vddc, &std_vddc_high);
  1254. if (ret)
  1255. return 0;
  1256. n = ((u64)near_tdp_limit * ((u64)std_vddc_med * (u64)std_vddc_med) * 90);
  1257. d = ((u64)std_vddc_high * (u64)std_vddc_high * 100);
  1258. tmp = div64_u64(n, d);
  1259. if (tmp >> 32)
  1260. return 0;
  1261. power_boost_limit = (u32)tmp;
  1262. }
  1263. return power_boost_limit;
  1264. }
  1265. static int ni_calculate_adjusted_tdp_limits(struct radeon_device *rdev,
  1266. bool adjust_polarity,
  1267. u32 tdp_adjustment,
  1268. u32 *tdp_limit,
  1269. u32 *near_tdp_limit)
  1270. {
  1271. if (tdp_adjustment > (u32)rdev->pm.dpm.tdp_od_limit)
  1272. return -EINVAL;
  1273. if (adjust_polarity) {
  1274. *tdp_limit = ((100 + tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
  1275. *near_tdp_limit = rdev->pm.dpm.near_tdp_limit + (*tdp_limit - rdev->pm.dpm.tdp_limit);
  1276. } else {
  1277. *tdp_limit = ((100 - tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
  1278. *near_tdp_limit = rdev->pm.dpm.near_tdp_limit - (rdev->pm.dpm.tdp_limit - *tdp_limit);
  1279. }
  1280. return 0;
  1281. }
  1282. static int ni_populate_smc_tdp_limits(struct radeon_device *rdev,
  1283. struct radeon_ps *radeon_state)
  1284. {
  1285. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1286. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1287. if (ni_pi->enable_power_containment) {
  1288. NISLANDS_SMC_STATETABLE *smc_table = &ni_pi->smc_statetable;
  1289. u32 scaling_factor = ni_get_smc_power_scaling_factor(rdev);
  1290. u32 tdp_limit;
  1291. u32 near_tdp_limit;
  1292. u32 power_boost_limit;
  1293. int ret;
  1294. if (scaling_factor == 0)
  1295. return -EINVAL;
  1296. memset(smc_table, 0, sizeof(NISLANDS_SMC_STATETABLE));
  1297. ret = ni_calculate_adjusted_tdp_limits(rdev,
  1298. false, /* ??? */
  1299. rdev->pm.dpm.tdp_adjustment,
  1300. &tdp_limit,
  1301. &near_tdp_limit);
  1302. if (ret)
  1303. return ret;
  1304. power_boost_limit = ni_calculate_power_boost_limit(rdev, radeon_state,
  1305. near_tdp_limit);
  1306. smc_table->dpm2Params.TDPLimit =
  1307. cpu_to_be32(ni_scale_power_for_smc(tdp_limit, scaling_factor));
  1308. smc_table->dpm2Params.NearTDPLimit =
  1309. cpu_to_be32(ni_scale_power_for_smc(near_tdp_limit, scaling_factor));
  1310. smc_table->dpm2Params.SafePowerLimit =
  1311. cpu_to_be32(ni_scale_power_for_smc((near_tdp_limit * NISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100,
  1312. scaling_factor));
  1313. smc_table->dpm2Params.PowerBoostLimit =
  1314. cpu_to_be32(ni_scale_power_for_smc(power_boost_limit, scaling_factor));
  1315. ret = rv770_copy_bytes_to_smc(rdev,
  1316. (u16)(pi->state_table_start + offsetof(NISLANDS_SMC_STATETABLE, dpm2Params) +
  1317. offsetof(PP_NIslands_DPM2Parameters, TDPLimit)),
  1318. (u8 *)(&smc_table->dpm2Params.TDPLimit),
  1319. sizeof(u32) * 4, pi->sram_end);
  1320. if (ret)
  1321. return ret;
  1322. }
  1323. return 0;
  1324. }
  1325. static int ni_copy_and_switch_arb_sets(struct radeon_device *rdev,
  1326. u32 arb_freq_src, u32 arb_freq_dest)
  1327. {
  1328. u32 mc_arb_dram_timing;
  1329. u32 mc_arb_dram_timing2;
  1330. u32 burst_time;
  1331. u32 mc_cg_config;
  1332. switch (arb_freq_src) {
  1333. case MC_CG_ARB_FREQ_F0:
  1334. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1335. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1336. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE0_MASK) >> STATE0_SHIFT;
  1337. break;
  1338. case MC_CG_ARB_FREQ_F1:
  1339. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_1);
  1340. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_1);
  1341. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE1_MASK) >> STATE1_SHIFT;
  1342. break;
  1343. case MC_CG_ARB_FREQ_F2:
  1344. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_2);
  1345. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_2);
  1346. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE2_MASK) >> STATE2_SHIFT;
  1347. break;
  1348. case MC_CG_ARB_FREQ_F3:
  1349. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_3);
  1350. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_3);
  1351. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE3_MASK) >> STATE3_SHIFT;
  1352. break;
  1353. default:
  1354. return -EINVAL;
  1355. }
  1356. switch (arb_freq_dest) {
  1357. case MC_CG_ARB_FREQ_F0:
  1358. WREG32(MC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  1359. WREG32(MC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  1360. WREG32_P(MC_ARB_BURST_TIME, STATE0(burst_time), ~STATE0_MASK);
  1361. break;
  1362. case MC_CG_ARB_FREQ_F1:
  1363. WREG32(MC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  1364. WREG32(MC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  1365. WREG32_P(MC_ARB_BURST_TIME, STATE1(burst_time), ~STATE1_MASK);
  1366. break;
  1367. case MC_CG_ARB_FREQ_F2:
  1368. WREG32(MC_ARB_DRAM_TIMING_2, mc_arb_dram_timing);
  1369. WREG32(MC_ARB_DRAM_TIMING2_2, mc_arb_dram_timing2);
  1370. WREG32_P(MC_ARB_BURST_TIME, STATE2(burst_time), ~STATE2_MASK);
  1371. break;
  1372. case MC_CG_ARB_FREQ_F3:
  1373. WREG32(MC_ARB_DRAM_TIMING_3, mc_arb_dram_timing);
  1374. WREG32(MC_ARB_DRAM_TIMING2_3, mc_arb_dram_timing2);
  1375. WREG32_P(MC_ARB_BURST_TIME, STATE3(burst_time), ~STATE3_MASK);
  1376. break;
  1377. default:
  1378. return -EINVAL;
  1379. }
  1380. mc_cg_config = RREG32(MC_CG_CONFIG) | 0x0000000F;
  1381. WREG32(MC_CG_CONFIG, mc_cg_config);
  1382. WREG32_P(MC_ARB_CG, CG_ARB_REQ(arb_freq_dest), ~CG_ARB_REQ_MASK);
  1383. return 0;
  1384. }
  1385. static int ni_init_arb_table_index(struct radeon_device *rdev)
  1386. {
  1387. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1388. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1389. u32 tmp;
  1390. int ret;
  1391. ret = rv770_read_smc_sram_dword(rdev, ni_pi->arb_table_start,
  1392. &tmp, pi->sram_end);
  1393. if (ret)
  1394. return ret;
  1395. tmp &= 0x00FFFFFF;
  1396. tmp |= ((u32)MC_CG_ARB_FREQ_F1) << 24;
  1397. return rv770_write_smc_sram_dword(rdev, ni_pi->arb_table_start,
  1398. tmp, pi->sram_end);
  1399. }
  1400. static int ni_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
  1401. {
  1402. return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  1403. }
  1404. static int ni_force_switch_to_arb_f0(struct radeon_device *rdev)
  1405. {
  1406. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1407. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1408. u32 tmp;
  1409. int ret;
  1410. ret = rv770_read_smc_sram_dword(rdev, ni_pi->arb_table_start,
  1411. &tmp, pi->sram_end);
  1412. if (ret)
  1413. return ret;
  1414. tmp = (tmp >> 24) & 0xff;
  1415. if (tmp == MC_CG_ARB_FREQ_F0)
  1416. return 0;
  1417. return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
  1418. }
  1419. static int ni_populate_memory_timing_parameters(struct radeon_device *rdev,
  1420. struct rv7xx_pl *pl,
  1421. SMC_NIslands_MCArbDramTimingRegisterSet *arb_regs)
  1422. {
  1423. u32 dram_timing;
  1424. u32 dram_timing2;
  1425. arb_regs->mc_arb_rfsh_rate =
  1426. (u8)rv770_calculate_memory_refresh_rate(rdev, pl->sclk);
  1427. radeon_atom_set_engine_dram_timings(rdev,
  1428. pl->sclk,
  1429. pl->mclk);
  1430. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1431. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1432. arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
  1433. arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
  1434. return 0;
  1435. }
  1436. static int ni_do_program_memory_timing_parameters(struct radeon_device *rdev,
  1437. struct radeon_ps *radeon_state,
  1438. unsigned int first_arb_set)
  1439. {
  1440. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1441. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1442. struct ni_ps *state = ni_get_ps(radeon_state);
  1443. SMC_NIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  1444. int i, ret = 0;
  1445. for (i = 0; i < state->performance_level_count; i++) {
  1446. ret = ni_populate_memory_timing_parameters(rdev, &state->performance_levels[i], &arb_regs);
  1447. if (ret)
  1448. break;
  1449. ret = rv770_copy_bytes_to_smc(rdev,
  1450. (u16)(ni_pi->arb_table_start +
  1451. offsetof(SMC_NIslands_MCArbDramTimingRegisters, data) +
  1452. sizeof(SMC_NIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i)),
  1453. (u8 *)&arb_regs,
  1454. (u16)sizeof(SMC_NIslands_MCArbDramTimingRegisterSet),
  1455. pi->sram_end);
  1456. if (ret)
  1457. break;
  1458. }
  1459. return ret;
  1460. }
  1461. static int ni_program_memory_timing_parameters(struct radeon_device *rdev,
  1462. struct radeon_ps *radeon_new_state)
  1463. {
  1464. return ni_do_program_memory_timing_parameters(rdev, radeon_new_state,
  1465. NISLANDS_DRIVER_STATE_ARB_INDEX);
  1466. }
  1467. static void ni_populate_initial_mvdd_value(struct radeon_device *rdev,
  1468. struct NISLANDS_SMC_VOLTAGE_VALUE *voltage)
  1469. {
  1470. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1471. voltage->index = eg_pi->mvdd_high_index;
  1472. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1473. }
  1474. static int ni_populate_smc_initial_state(struct radeon_device *rdev,
  1475. struct radeon_ps *radeon_initial_state,
  1476. NISLANDS_SMC_STATETABLE *table)
  1477. {
  1478. struct ni_ps *initial_state = ni_get_ps(radeon_initial_state);
  1479. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1480. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1481. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1482. u32 reg;
  1483. int ret;
  1484. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  1485. cpu_to_be32(ni_pi->clock_registers.mpll_ad_func_cntl);
  1486. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL_2 =
  1487. cpu_to_be32(ni_pi->clock_registers.mpll_ad_func_cntl_2);
  1488. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  1489. cpu_to_be32(ni_pi->clock_registers.mpll_dq_func_cntl);
  1490. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL_2 =
  1491. cpu_to_be32(ni_pi->clock_registers.mpll_dq_func_cntl_2);
  1492. table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  1493. cpu_to_be32(ni_pi->clock_registers.mclk_pwrmgt_cntl);
  1494. table->initialState.levels[0].mclk.vDLL_CNTL =
  1495. cpu_to_be32(ni_pi->clock_registers.dll_cntl);
  1496. table->initialState.levels[0].mclk.vMPLL_SS =
  1497. cpu_to_be32(ni_pi->clock_registers.mpll_ss1);
  1498. table->initialState.levels[0].mclk.vMPLL_SS2 =
  1499. cpu_to_be32(ni_pi->clock_registers.mpll_ss2);
  1500. table->initialState.levels[0].mclk.mclk_value =
  1501. cpu_to_be32(initial_state->performance_levels[0].mclk);
  1502. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  1503. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl);
  1504. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  1505. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl_2);
  1506. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  1507. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl_3);
  1508. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  1509. cpu_to_be32(ni_pi->clock_registers.cg_spll_func_cntl_4);
  1510. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
  1511. cpu_to_be32(ni_pi->clock_registers.cg_spll_spread_spectrum);
  1512. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  1513. cpu_to_be32(ni_pi->clock_registers.cg_spll_spread_spectrum_2);
  1514. table->initialState.levels[0].sclk.sclk_value =
  1515. cpu_to_be32(initial_state->performance_levels[0].sclk);
  1516. table->initialState.levels[0].arbRefreshState =
  1517. NISLANDS_INITIAL_STATE_ARB_INDEX;
  1518. table->initialState.levels[0].ACIndex = 0;
  1519. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  1520. initial_state->performance_levels[0].vddc,
  1521. &table->initialState.levels[0].vddc);
  1522. if (!ret) {
  1523. u16 std_vddc;
  1524. ret = ni_get_std_voltage_value(rdev,
  1525. &table->initialState.levels[0].vddc,
  1526. &std_vddc);
  1527. if (!ret)
  1528. ni_populate_std_voltage_value(rdev, std_vddc,
  1529. table->initialState.levels[0].vddc.index,
  1530. &table->initialState.levels[0].std_vddc);
  1531. }
  1532. if (eg_pi->vddci_control)
  1533. ni_populate_voltage_value(rdev,
  1534. &eg_pi->vddci_voltage_table,
  1535. initial_state->performance_levels[0].vddci,
  1536. &table->initialState.levels[0].vddci);
  1537. ni_populate_initial_mvdd_value(rdev, &table->initialState.levels[0].mvdd);
  1538. reg = CG_R(0xffff) | CG_L(0);
  1539. table->initialState.levels[0].aT = cpu_to_be32(reg);
  1540. table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
  1541. if (pi->boot_in_gen2)
  1542. table->initialState.levels[0].gen2PCIE = 1;
  1543. else
  1544. table->initialState.levels[0].gen2PCIE = 0;
  1545. if (pi->mem_gddr5) {
  1546. table->initialState.levels[0].strobeMode =
  1547. cypress_get_strobe_mode_settings(rdev,
  1548. initial_state->performance_levels[0].mclk);
  1549. if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
  1550. table->initialState.levels[0].mcFlags = NISLANDS_SMC_MC_EDC_RD_FLAG | NISLANDS_SMC_MC_EDC_WR_FLAG;
  1551. else
  1552. table->initialState.levels[0].mcFlags = 0;
  1553. }
  1554. table->initialState.levelCount = 1;
  1555. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  1556. table->initialState.levels[0].dpm2.MaxPS = 0;
  1557. table->initialState.levels[0].dpm2.NearTDPDec = 0;
  1558. table->initialState.levels[0].dpm2.AboveSafeInc = 0;
  1559. table->initialState.levels[0].dpm2.BelowSafeInc = 0;
  1560. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  1561. table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  1562. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  1563. table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  1564. return 0;
  1565. }
  1566. static int ni_populate_smc_acpi_state(struct radeon_device *rdev,
  1567. NISLANDS_SMC_STATETABLE *table)
  1568. {
  1569. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1570. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1571. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1572. u32 mpll_ad_func_cntl = ni_pi->clock_registers.mpll_ad_func_cntl;
  1573. u32 mpll_ad_func_cntl_2 = ni_pi->clock_registers.mpll_ad_func_cntl_2;
  1574. u32 mpll_dq_func_cntl = ni_pi->clock_registers.mpll_dq_func_cntl;
  1575. u32 mpll_dq_func_cntl_2 = ni_pi->clock_registers.mpll_dq_func_cntl_2;
  1576. u32 spll_func_cntl = ni_pi->clock_registers.cg_spll_func_cntl;
  1577. u32 spll_func_cntl_2 = ni_pi->clock_registers.cg_spll_func_cntl_2;
  1578. u32 spll_func_cntl_3 = ni_pi->clock_registers.cg_spll_func_cntl_3;
  1579. u32 spll_func_cntl_4 = ni_pi->clock_registers.cg_spll_func_cntl_4;
  1580. u32 mclk_pwrmgt_cntl = ni_pi->clock_registers.mclk_pwrmgt_cntl;
  1581. u32 dll_cntl = ni_pi->clock_registers.dll_cntl;
  1582. u32 reg;
  1583. int ret;
  1584. table->ACPIState = table->initialState;
  1585. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  1586. if (pi->acpi_vddc) {
  1587. ret = ni_populate_voltage_value(rdev,
  1588. &eg_pi->vddc_voltage_table,
  1589. pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
  1590. if (!ret) {
  1591. u16 std_vddc;
  1592. ret = ni_get_std_voltage_value(rdev,
  1593. &table->ACPIState.levels[0].vddc, &std_vddc);
  1594. if (!ret)
  1595. ni_populate_std_voltage_value(rdev, std_vddc,
  1596. table->ACPIState.levels[0].vddc.index,
  1597. &table->ACPIState.levels[0].std_vddc);
  1598. }
  1599. if (pi->pcie_gen2) {
  1600. if (pi->acpi_pcie_gen2)
  1601. table->ACPIState.levels[0].gen2PCIE = 1;
  1602. else
  1603. table->ACPIState.levels[0].gen2PCIE = 0;
  1604. } else {
  1605. table->ACPIState.levels[0].gen2PCIE = 0;
  1606. }
  1607. } else {
  1608. ret = ni_populate_voltage_value(rdev,
  1609. &eg_pi->vddc_voltage_table,
  1610. pi->min_vddc_in_table,
  1611. &table->ACPIState.levels[0].vddc);
  1612. if (!ret) {
  1613. u16 std_vddc;
  1614. ret = ni_get_std_voltage_value(rdev,
  1615. &table->ACPIState.levels[0].vddc,
  1616. &std_vddc);
  1617. if (!ret)
  1618. ni_populate_std_voltage_value(rdev, std_vddc,
  1619. table->ACPIState.levels[0].vddc.index,
  1620. &table->ACPIState.levels[0].std_vddc);
  1621. }
  1622. table->ACPIState.levels[0].gen2PCIE = 0;
  1623. }
  1624. if (eg_pi->acpi_vddci) {
  1625. if (eg_pi->vddci_control)
  1626. ni_populate_voltage_value(rdev,
  1627. &eg_pi->vddci_voltage_table,
  1628. eg_pi->acpi_vddci,
  1629. &table->ACPIState.levels[0].vddci);
  1630. }
  1631. mpll_ad_func_cntl &= ~PDNB;
  1632. mpll_ad_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
  1633. if (pi->mem_gddr5)
  1634. mpll_dq_func_cntl &= ~PDNB;
  1635. mpll_dq_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN | BYPASS;
  1636. mclk_pwrmgt_cntl |= (MRDCKA0_RESET |
  1637. MRDCKA1_RESET |
  1638. MRDCKB0_RESET |
  1639. MRDCKB1_RESET |
  1640. MRDCKC0_RESET |
  1641. MRDCKC1_RESET |
  1642. MRDCKD0_RESET |
  1643. MRDCKD1_RESET);
  1644. mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
  1645. MRDCKA1_PDNB |
  1646. MRDCKB0_PDNB |
  1647. MRDCKB1_PDNB |
  1648. MRDCKC0_PDNB |
  1649. MRDCKC1_PDNB |
  1650. MRDCKD0_PDNB |
  1651. MRDCKD1_PDNB);
  1652. dll_cntl |= (MRDCKA0_BYPASS |
  1653. MRDCKA1_BYPASS |
  1654. MRDCKB0_BYPASS |
  1655. MRDCKB1_BYPASS |
  1656. MRDCKC0_BYPASS |
  1657. MRDCKC1_BYPASS |
  1658. MRDCKD0_BYPASS |
  1659. MRDCKD1_BYPASS);
  1660. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  1661. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  1662. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  1663. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
  1664. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  1665. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
  1666. table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  1667. table->ACPIState.levels[0].mclk.vDLL_CNTL = cpu_to_be32(dll_cntl);
  1668. table->ACPIState.levels[0].mclk.mclk_value = 0;
  1669. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl);
  1670. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2);
  1671. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3);
  1672. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(spll_func_cntl_4);
  1673. table->ACPIState.levels[0].sclk.sclk_value = 0;
  1674. ni_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
  1675. if (eg_pi->dynamic_ac_timing)
  1676. table->ACPIState.levels[0].ACIndex = 1;
  1677. table->ACPIState.levels[0].dpm2.MaxPS = 0;
  1678. table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
  1679. table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
  1680. table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
  1681. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  1682. table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  1683. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  1684. table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  1685. return 0;
  1686. }
  1687. static int ni_init_smc_table(struct radeon_device *rdev)
  1688. {
  1689. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1690. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1691. int ret;
  1692. struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
  1693. NISLANDS_SMC_STATETABLE *table = &ni_pi->smc_statetable;
  1694. memset(table, 0, sizeof(NISLANDS_SMC_STATETABLE));
  1695. ni_populate_smc_voltage_tables(rdev, table);
  1696. switch (rdev->pm.int_thermal_type) {
  1697. case THERMAL_TYPE_NI:
  1698. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  1699. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  1700. break;
  1701. case THERMAL_TYPE_NONE:
  1702. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  1703. break;
  1704. default:
  1705. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  1706. break;
  1707. }
  1708. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  1709. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  1710. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1711. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  1712. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  1713. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  1714. if (pi->mem_gddr5)
  1715. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  1716. ret = ni_populate_smc_initial_state(rdev, radeon_boot_state, table);
  1717. if (ret)
  1718. return ret;
  1719. ret = ni_populate_smc_acpi_state(rdev, table);
  1720. if (ret)
  1721. return ret;
  1722. table->driverState = table->initialState;
  1723. table->ULVState = table->initialState;
  1724. ret = ni_do_program_memory_timing_parameters(rdev, radeon_boot_state,
  1725. NISLANDS_INITIAL_STATE_ARB_INDEX);
  1726. if (ret)
  1727. return ret;
  1728. return rv770_copy_bytes_to_smc(rdev, pi->state_table_start, (u8 *)table,
  1729. sizeof(NISLANDS_SMC_STATETABLE), pi->sram_end);
  1730. }
  1731. static int ni_calculate_sclk_params(struct radeon_device *rdev,
  1732. u32 engine_clock,
  1733. NISLANDS_SMC_SCLK_VALUE *sclk)
  1734. {
  1735. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1736. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1737. struct atom_clock_dividers dividers;
  1738. u32 spll_func_cntl = ni_pi->clock_registers.cg_spll_func_cntl;
  1739. u32 spll_func_cntl_2 = ni_pi->clock_registers.cg_spll_func_cntl_2;
  1740. u32 spll_func_cntl_3 = ni_pi->clock_registers.cg_spll_func_cntl_3;
  1741. u32 spll_func_cntl_4 = ni_pi->clock_registers.cg_spll_func_cntl_4;
  1742. u32 cg_spll_spread_spectrum = ni_pi->clock_registers.cg_spll_spread_spectrum;
  1743. u32 cg_spll_spread_spectrum_2 = ni_pi->clock_registers.cg_spll_spread_spectrum_2;
  1744. u64 tmp;
  1745. u32 reference_clock = rdev->clock.spll.reference_freq;
  1746. u32 reference_divider;
  1747. u32 fbdiv;
  1748. int ret;
  1749. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  1750. engine_clock, false, &dividers);
  1751. if (ret)
  1752. return ret;
  1753. reference_divider = 1 + dividers.ref_div;
  1754. tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16834;
  1755. do_div(tmp, reference_clock);
  1756. fbdiv = (u32) tmp;
  1757. spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
  1758. spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
  1759. spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
  1760. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  1761. spll_func_cntl_2 |= SCLK_MUX_SEL(2);
  1762. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  1763. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  1764. spll_func_cntl_3 |= SPLL_DITHEN;
  1765. if (pi->sclk_ss) {
  1766. struct radeon_atom_ss ss;
  1767. u32 vco_freq = engine_clock * dividers.post_div;
  1768. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  1769. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  1770. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  1771. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  1772. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  1773. cg_spll_spread_spectrum |= CLK_S(clk_s);
  1774. cg_spll_spread_spectrum |= SSEN;
  1775. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  1776. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  1777. }
  1778. }
  1779. sclk->sclk_value = engine_clock;
  1780. sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
  1781. sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
  1782. sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
  1783. sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
  1784. sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
  1785. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
  1786. return 0;
  1787. }
  1788. static int ni_populate_sclk_value(struct radeon_device *rdev,
  1789. u32 engine_clock,
  1790. NISLANDS_SMC_SCLK_VALUE *sclk)
  1791. {
  1792. NISLANDS_SMC_SCLK_VALUE sclk_tmp;
  1793. int ret;
  1794. ret = ni_calculate_sclk_params(rdev, engine_clock, &sclk_tmp);
  1795. if (!ret) {
  1796. sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
  1797. sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
  1798. sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
  1799. sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
  1800. sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
  1801. sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
  1802. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
  1803. }
  1804. return ret;
  1805. }
  1806. static int ni_init_smc_spll_table(struct radeon_device *rdev)
  1807. {
  1808. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1809. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1810. SMC_NISLANDS_SPLL_DIV_TABLE *spll_table;
  1811. NISLANDS_SMC_SCLK_VALUE sclk_params;
  1812. u32 fb_div;
  1813. u32 p_div;
  1814. u32 clk_s;
  1815. u32 clk_v;
  1816. u32 sclk = 0;
  1817. int i, ret;
  1818. u32 tmp;
  1819. if (ni_pi->spll_table_start == 0)
  1820. return -EINVAL;
  1821. spll_table = kzalloc(sizeof(SMC_NISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
  1822. if (spll_table == NULL)
  1823. return -ENOMEM;
  1824. for (i = 0; i < 256; i++) {
  1825. ret = ni_calculate_sclk_params(rdev, sclk, &sclk_params);
  1826. if (ret)
  1827. break;
  1828. p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
  1829. fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  1830. clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
  1831. clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
  1832. fb_div &= ~0x00001FFF;
  1833. fb_div >>= 1;
  1834. clk_v >>= 6;
  1835. if (p_div & ~(SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
  1836. ret = -EINVAL;
  1837. if (clk_s & ~(SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  1838. ret = -EINVAL;
  1839. if (clk_s & ~(SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  1840. ret = -EINVAL;
  1841. if (clk_v & ~(SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
  1842. ret = -EINVAL;
  1843. if (ret)
  1844. break;
  1845. tmp = ((fb_div << SMC_NISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
  1846. ((p_div << SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
  1847. spll_table->freq[i] = cpu_to_be32(tmp);
  1848. tmp = ((clk_v << SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
  1849. ((clk_s << SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_NISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
  1850. spll_table->ss[i] = cpu_to_be32(tmp);
  1851. sclk += 512;
  1852. }
  1853. if (!ret)
  1854. ret = rv770_copy_bytes_to_smc(rdev, ni_pi->spll_table_start, (u8 *)spll_table,
  1855. sizeof(SMC_NISLANDS_SPLL_DIV_TABLE), pi->sram_end);
  1856. kfree(spll_table);
  1857. return ret;
  1858. }
  1859. static int ni_populate_mclk_value(struct radeon_device *rdev,
  1860. u32 engine_clock,
  1861. u32 memory_clock,
  1862. NISLANDS_SMC_MCLK_VALUE *mclk,
  1863. bool strobe_mode,
  1864. bool dll_state_on)
  1865. {
  1866. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1867. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1868. u32 mpll_ad_func_cntl = ni_pi->clock_registers.mpll_ad_func_cntl;
  1869. u32 mpll_ad_func_cntl_2 = ni_pi->clock_registers.mpll_ad_func_cntl_2;
  1870. u32 mpll_dq_func_cntl = ni_pi->clock_registers.mpll_dq_func_cntl;
  1871. u32 mpll_dq_func_cntl_2 = ni_pi->clock_registers.mpll_dq_func_cntl_2;
  1872. u32 mclk_pwrmgt_cntl = ni_pi->clock_registers.mclk_pwrmgt_cntl;
  1873. u32 dll_cntl = ni_pi->clock_registers.dll_cntl;
  1874. u32 mpll_ss1 = ni_pi->clock_registers.mpll_ss1;
  1875. u32 mpll_ss2 = ni_pi->clock_registers.mpll_ss2;
  1876. struct atom_clock_dividers dividers;
  1877. u32 ibias;
  1878. u32 dll_speed;
  1879. int ret;
  1880. u32 mc_seq_misc7;
  1881. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
  1882. memory_clock, strobe_mode, &dividers);
  1883. if (ret)
  1884. return ret;
  1885. if (!strobe_mode) {
  1886. mc_seq_misc7 = RREG32(MC_SEQ_MISC7);
  1887. if (mc_seq_misc7 & 0x8000000)
  1888. dividers.post_div = 1;
  1889. }
  1890. ibias = cypress_map_clkf_to_ibias(rdev, dividers.whole_fb_div);
  1891. mpll_ad_func_cntl &= ~(CLKR_MASK |
  1892. YCLK_POST_DIV_MASK |
  1893. CLKF_MASK |
  1894. CLKFRAC_MASK |
  1895. IBIAS_MASK);
  1896. mpll_ad_func_cntl |= CLKR(dividers.ref_div);
  1897. mpll_ad_func_cntl |= YCLK_POST_DIV(dividers.post_div);
  1898. mpll_ad_func_cntl |= CLKF(dividers.whole_fb_div);
  1899. mpll_ad_func_cntl |= CLKFRAC(dividers.frac_fb_div);
  1900. mpll_ad_func_cntl |= IBIAS(ibias);
  1901. if (dividers.vco_mode)
  1902. mpll_ad_func_cntl_2 |= VCO_MODE;
  1903. else
  1904. mpll_ad_func_cntl_2 &= ~VCO_MODE;
  1905. if (pi->mem_gddr5) {
  1906. mpll_dq_func_cntl &= ~(CLKR_MASK |
  1907. YCLK_POST_DIV_MASK |
  1908. CLKF_MASK |
  1909. CLKFRAC_MASK |
  1910. IBIAS_MASK);
  1911. mpll_dq_func_cntl |= CLKR(dividers.ref_div);
  1912. mpll_dq_func_cntl |= YCLK_POST_DIV(dividers.post_div);
  1913. mpll_dq_func_cntl |= CLKF(dividers.whole_fb_div);
  1914. mpll_dq_func_cntl |= CLKFRAC(dividers.frac_fb_div);
  1915. mpll_dq_func_cntl |= IBIAS(ibias);
  1916. if (strobe_mode)
  1917. mpll_dq_func_cntl &= ~PDNB;
  1918. else
  1919. mpll_dq_func_cntl |= PDNB;
  1920. if (dividers.vco_mode)
  1921. mpll_dq_func_cntl_2 |= VCO_MODE;
  1922. else
  1923. mpll_dq_func_cntl_2 &= ~VCO_MODE;
  1924. }
  1925. if (pi->mclk_ss) {
  1926. struct radeon_atom_ss ss;
  1927. u32 vco_freq = memory_clock * dividers.post_div;
  1928. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  1929. ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
  1930. u32 reference_clock = rdev->clock.mpll.reference_freq;
  1931. u32 decoded_ref = rv740_get_decoded_reference_divider(dividers.ref_div);
  1932. u32 clk_s = reference_clock * 5 / (decoded_ref * ss.rate);
  1933. u32 clk_v = ss.percentage *
  1934. (0x4000 * dividers.whole_fb_div + 0x800 * dividers.frac_fb_div) / (clk_s * 625);
  1935. mpll_ss1 &= ~CLKV_MASK;
  1936. mpll_ss1 |= CLKV(clk_v);
  1937. mpll_ss2 &= ~CLKS_MASK;
  1938. mpll_ss2 |= CLKS(clk_s);
  1939. }
  1940. }
  1941. dll_speed = rv740_get_dll_speed(pi->mem_gddr5,
  1942. memory_clock);
  1943. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  1944. mclk_pwrmgt_cntl |= DLL_SPEED(dll_speed);
  1945. if (dll_state_on)
  1946. mclk_pwrmgt_cntl |= (MRDCKA0_PDNB |
  1947. MRDCKA1_PDNB |
  1948. MRDCKB0_PDNB |
  1949. MRDCKB1_PDNB |
  1950. MRDCKC0_PDNB |
  1951. MRDCKC1_PDNB |
  1952. MRDCKD0_PDNB |
  1953. MRDCKD1_PDNB);
  1954. else
  1955. mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
  1956. MRDCKA1_PDNB |
  1957. MRDCKB0_PDNB |
  1958. MRDCKB1_PDNB |
  1959. MRDCKC0_PDNB |
  1960. MRDCKC1_PDNB |
  1961. MRDCKD0_PDNB |
  1962. MRDCKD1_PDNB);
  1963. mclk->mclk_value = cpu_to_be32(memory_clock);
  1964. mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  1965. mclk->vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
  1966. mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  1967. mclk->vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
  1968. mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  1969. mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
  1970. mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
  1971. mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
  1972. return 0;
  1973. }
  1974. static void ni_populate_smc_sp(struct radeon_device *rdev,
  1975. struct radeon_ps *radeon_state,
  1976. NISLANDS_SMC_SWSTATE *smc_state)
  1977. {
  1978. struct ni_ps *ps = ni_get_ps(radeon_state);
  1979. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1980. int i;
  1981. for (i = 0; i < ps->performance_level_count - 1; i++)
  1982. smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
  1983. smc_state->levels[ps->performance_level_count - 1].bSP =
  1984. cpu_to_be32(pi->psp);
  1985. }
  1986. static int ni_convert_power_level_to_smc(struct radeon_device *rdev,
  1987. struct rv7xx_pl *pl,
  1988. NISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
  1989. {
  1990. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1991. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1992. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1993. int ret;
  1994. bool dll_state_on;
  1995. u16 std_vddc;
  1996. u32 tmp = RREG32(DC_STUTTER_CNTL);
  1997. level->gen2PCIE = pi->pcie_gen2 ?
  1998. ((pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0) : 0;
  1999. ret = ni_populate_sclk_value(rdev, pl->sclk, &level->sclk);
  2000. if (ret)
  2001. return ret;
  2002. level->mcFlags = 0;
  2003. if (pi->mclk_stutter_mode_threshold &&
  2004. (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
  2005. !eg_pi->uvd_enabled &&
  2006. (tmp & DC_STUTTER_ENABLE_A) &&
  2007. (tmp & DC_STUTTER_ENABLE_B))
  2008. level->mcFlags |= NISLANDS_SMC_MC_STUTTER_EN;
  2009. if (pi->mem_gddr5) {
  2010. if (pl->mclk > pi->mclk_edc_enable_threshold)
  2011. level->mcFlags |= NISLANDS_SMC_MC_EDC_RD_FLAG;
  2012. if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
  2013. level->mcFlags |= NISLANDS_SMC_MC_EDC_WR_FLAG;
  2014. level->strobeMode = cypress_get_strobe_mode_settings(rdev, pl->mclk);
  2015. if (level->strobeMode & NISLANDS_SMC_STROBE_ENABLE) {
  2016. if (cypress_get_mclk_frequency_ratio(rdev, pl->mclk, true) >=
  2017. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  2018. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2019. else
  2020. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2021. } else {
  2022. dll_state_on = false;
  2023. if (pl->mclk > ni_pi->mclk_rtt_mode_threshold)
  2024. level->mcFlags |= NISLANDS_SMC_MC_RTT_ENABLE;
  2025. }
  2026. ret = ni_populate_mclk_value(rdev, pl->sclk, pl->mclk,
  2027. &level->mclk,
  2028. (level->strobeMode & NISLANDS_SMC_STROBE_ENABLE) != 0,
  2029. dll_state_on);
  2030. } else
  2031. ret = ni_populate_mclk_value(rdev, pl->sclk, pl->mclk, &level->mclk, 1, 1);
  2032. if (ret)
  2033. return ret;
  2034. ret = ni_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  2035. pl->vddc, &level->vddc);
  2036. if (ret)
  2037. return ret;
  2038. ret = ni_get_std_voltage_value(rdev, &level->vddc, &std_vddc);
  2039. if (ret)
  2040. return ret;
  2041. ni_populate_std_voltage_value(rdev, std_vddc,
  2042. level->vddc.index, &level->std_vddc);
  2043. if (eg_pi->vddci_control) {
  2044. ret = ni_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
  2045. pl->vddci, &level->vddci);
  2046. if (ret)
  2047. return ret;
  2048. }
  2049. ni_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
  2050. return ret;
  2051. }
  2052. static int ni_populate_smc_t(struct radeon_device *rdev,
  2053. struct radeon_ps *radeon_state,
  2054. NISLANDS_SMC_SWSTATE *smc_state)
  2055. {
  2056. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2057. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2058. struct ni_ps *state = ni_get_ps(radeon_state);
  2059. u32 a_t;
  2060. u32 t_l, t_h;
  2061. u32 high_bsp;
  2062. int i, ret;
  2063. if (state->performance_level_count >= 9)
  2064. return -EINVAL;
  2065. if (state->performance_level_count < 2) {
  2066. a_t = CG_R(0xffff) | CG_L(0);
  2067. smc_state->levels[0].aT = cpu_to_be32(a_t);
  2068. return 0;
  2069. }
  2070. smc_state->levels[0].aT = cpu_to_be32(0);
  2071. for (i = 0; i <= state->performance_level_count - 2; i++) {
  2072. if (eg_pi->uvd_enabled)
  2073. ret = r600_calculate_at(
  2074. 1000 * (i * (eg_pi->smu_uvd_hs ? 2 : 8) + 2),
  2075. 100 * R600_AH_DFLT,
  2076. state->performance_levels[i + 1].sclk,
  2077. state->performance_levels[i].sclk,
  2078. &t_l,
  2079. &t_h);
  2080. else
  2081. ret = r600_calculate_at(
  2082. 1000 * (i + 1),
  2083. 100 * R600_AH_DFLT,
  2084. state->performance_levels[i + 1].sclk,
  2085. state->performance_levels[i].sclk,
  2086. &t_l,
  2087. &t_h);
  2088. if (ret) {
  2089. t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
  2090. t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
  2091. }
  2092. a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
  2093. a_t |= CG_R(t_l * pi->bsp / 20000);
  2094. smc_state->levels[i].aT = cpu_to_be32(a_t);
  2095. high_bsp = (i == state->performance_level_count - 2) ?
  2096. pi->pbsp : pi->bsp;
  2097. a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
  2098. smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
  2099. }
  2100. return 0;
  2101. }
  2102. static int ni_populate_power_containment_values(struct radeon_device *rdev,
  2103. struct radeon_ps *radeon_state,
  2104. NISLANDS_SMC_SWSTATE *smc_state)
  2105. {
  2106. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2107. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2108. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2109. struct ni_ps *state = ni_get_ps(radeon_state);
  2110. u32 prev_sclk;
  2111. u32 max_sclk;
  2112. u32 min_sclk;
  2113. int i, ret;
  2114. u32 tdp_limit;
  2115. u32 near_tdp_limit;
  2116. u32 power_boost_limit;
  2117. u8 max_ps_percent;
  2118. if (ni_pi->enable_power_containment == false)
  2119. return 0;
  2120. if (state->performance_level_count == 0)
  2121. return -EINVAL;
  2122. if (smc_state->levelCount != state->performance_level_count)
  2123. return -EINVAL;
  2124. ret = ni_calculate_adjusted_tdp_limits(rdev,
  2125. false, /* ??? */
  2126. rdev->pm.dpm.tdp_adjustment,
  2127. &tdp_limit,
  2128. &near_tdp_limit);
  2129. if (ret)
  2130. return ret;
  2131. power_boost_limit = ni_calculate_power_boost_limit(rdev, radeon_state, near_tdp_limit);
  2132. ret = rv770_write_smc_sram_dword(rdev,
  2133. pi->state_table_start +
  2134. offsetof(NISLANDS_SMC_STATETABLE, dpm2Params) +
  2135. offsetof(PP_NIslands_DPM2Parameters, PowerBoostLimit),
  2136. ni_scale_power_for_smc(power_boost_limit, ni_get_smc_power_scaling_factor(rdev)),
  2137. pi->sram_end);
  2138. if (ret)
  2139. power_boost_limit = 0;
  2140. smc_state->levels[0].dpm2.MaxPS = 0;
  2141. smc_state->levels[0].dpm2.NearTDPDec = 0;
  2142. smc_state->levels[0].dpm2.AboveSafeInc = 0;
  2143. smc_state->levels[0].dpm2.BelowSafeInc = 0;
  2144. smc_state->levels[0].stateFlags |= power_boost_limit ? PPSMC_STATEFLAG_POWERBOOST : 0;
  2145. for (i = 1; i < state->performance_level_count; i++) {
  2146. prev_sclk = state->performance_levels[i-1].sclk;
  2147. max_sclk = state->performance_levels[i].sclk;
  2148. max_ps_percent = (i != (state->performance_level_count - 1)) ?
  2149. NISLANDS_DPM2_MAXPS_PERCENT_M : NISLANDS_DPM2_MAXPS_PERCENT_H;
  2150. if (max_sclk < prev_sclk)
  2151. return -EINVAL;
  2152. if ((max_ps_percent == 0) || (prev_sclk == max_sclk) || eg_pi->uvd_enabled)
  2153. min_sclk = max_sclk;
  2154. else if (1 == i)
  2155. min_sclk = prev_sclk;
  2156. else
  2157. min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
  2158. if (min_sclk < state->performance_levels[0].sclk)
  2159. min_sclk = state->performance_levels[0].sclk;
  2160. if (min_sclk == 0)
  2161. return -EINVAL;
  2162. smc_state->levels[i].dpm2.MaxPS =
  2163. (u8)((NISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
  2164. smc_state->levels[i].dpm2.NearTDPDec = NISLANDS_DPM2_NEAR_TDP_DEC;
  2165. smc_state->levels[i].dpm2.AboveSafeInc = NISLANDS_DPM2_ABOVE_SAFE_INC;
  2166. smc_state->levels[i].dpm2.BelowSafeInc = NISLANDS_DPM2_BELOW_SAFE_INC;
  2167. smc_state->levels[i].stateFlags |=
  2168. ((i != (state->performance_level_count - 1)) && power_boost_limit) ?
  2169. PPSMC_STATEFLAG_POWERBOOST : 0;
  2170. }
  2171. return 0;
  2172. }
  2173. static int ni_populate_sq_ramping_values(struct radeon_device *rdev,
  2174. struct radeon_ps *radeon_state,
  2175. NISLANDS_SMC_SWSTATE *smc_state)
  2176. {
  2177. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2178. struct ni_ps *state = ni_get_ps(radeon_state);
  2179. u32 sq_power_throttle;
  2180. u32 sq_power_throttle2;
  2181. bool enable_sq_ramping = ni_pi->enable_sq_ramping;
  2182. int i;
  2183. if (state->performance_level_count == 0)
  2184. return -EINVAL;
  2185. if (smc_state->levelCount != state->performance_level_count)
  2186. return -EINVAL;
  2187. if (rdev->pm.dpm.sq_ramping_threshold == 0)
  2188. return -EINVAL;
  2189. if (NISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
  2190. enable_sq_ramping = false;
  2191. if (NISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
  2192. enable_sq_ramping = false;
  2193. if (NISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
  2194. enable_sq_ramping = false;
  2195. if (NISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
  2196. enable_sq_ramping = false;
  2197. if (NISLANDS_DPM2_SQ_RAMP_LTI_RATIO <= (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
  2198. enable_sq_ramping = false;
  2199. for (i = 0; i < state->performance_level_count; i++) {
  2200. sq_power_throttle = 0;
  2201. sq_power_throttle2 = 0;
  2202. if ((state->performance_levels[i].sclk >= rdev->pm.dpm.sq_ramping_threshold) &&
  2203. enable_sq_ramping) {
  2204. sq_power_throttle |= MAX_POWER(NISLANDS_DPM2_SQ_RAMP_MAX_POWER);
  2205. sq_power_throttle |= MIN_POWER(NISLANDS_DPM2_SQ_RAMP_MIN_POWER);
  2206. sq_power_throttle2 |= MAX_POWER_DELTA(NISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
  2207. sq_power_throttle2 |= STI_SIZE(NISLANDS_DPM2_SQ_RAMP_STI_SIZE);
  2208. sq_power_throttle2 |= LTI_RATIO(NISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
  2209. } else {
  2210. sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
  2211. sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  2212. }
  2213. smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
  2214. smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
  2215. }
  2216. return 0;
  2217. }
  2218. static int ni_enable_power_containment(struct radeon_device *rdev,
  2219. struct radeon_ps *radeon_new_state,
  2220. bool enable)
  2221. {
  2222. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2223. PPSMC_Result smc_result;
  2224. int ret = 0;
  2225. if (ni_pi->enable_power_containment) {
  2226. if (enable) {
  2227. if (!r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) {
  2228. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_TDPClampingActive);
  2229. if (smc_result != PPSMC_Result_OK) {
  2230. ret = -EINVAL;
  2231. ni_pi->pc_enabled = false;
  2232. } else {
  2233. ni_pi->pc_enabled = true;
  2234. }
  2235. }
  2236. } else {
  2237. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_TDPClampingInactive);
  2238. if (smc_result != PPSMC_Result_OK)
  2239. ret = -EINVAL;
  2240. ni_pi->pc_enabled = false;
  2241. }
  2242. }
  2243. return ret;
  2244. }
  2245. static int ni_convert_power_state_to_smc(struct radeon_device *rdev,
  2246. struct radeon_ps *radeon_state,
  2247. NISLANDS_SMC_SWSTATE *smc_state)
  2248. {
  2249. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2250. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2251. struct ni_ps *state = ni_get_ps(radeon_state);
  2252. int i, ret;
  2253. u32 threshold = state->performance_levels[state->performance_level_count - 1].sclk * 100 / 100;
  2254. if (!(radeon_state->caps & ATOM_PPLIB_DISALLOW_ON_DC))
  2255. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  2256. smc_state->levelCount = 0;
  2257. if (state->performance_level_count > NISLANDS_MAX_SMC_PERFORMANCE_LEVELS_PER_SWSTATE)
  2258. return -EINVAL;
  2259. for (i = 0; i < state->performance_level_count; i++) {
  2260. ret = ni_convert_power_level_to_smc(rdev, &state->performance_levels[i],
  2261. &smc_state->levels[i]);
  2262. smc_state->levels[i].arbRefreshState =
  2263. (u8)(NISLANDS_DRIVER_STATE_ARB_INDEX + i);
  2264. if (ret)
  2265. return ret;
  2266. if (ni_pi->enable_power_containment)
  2267. smc_state->levels[i].displayWatermark =
  2268. (state->performance_levels[i].sclk < threshold) ?
  2269. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  2270. else
  2271. smc_state->levels[i].displayWatermark = (i < 2) ?
  2272. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  2273. if (eg_pi->dynamic_ac_timing)
  2274. smc_state->levels[i].ACIndex = NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
  2275. else
  2276. smc_state->levels[i].ACIndex = 0;
  2277. smc_state->levelCount++;
  2278. }
  2279. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_watermark_threshold,
  2280. cpu_to_be32(threshold / 512));
  2281. ni_populate_smc_sp(rdev, radeon_state, smc_state);
  2282. ret = ni_populate_power_containment_values(rdev, radeon_state, smc_state);
  2283. if (ret)
  2284. ni_pi->enable_power_containment = false;
  2285. ret = ni_populate_sq_ramping_values(rdev, radeon_state, smc_state);
  2286. if (ret)
  2287. ni_pi->enable_sq_ramping = false;
  2288. return ni_populate_smc_t(rdev, radeon_state, smc_state);
  2289. }
  2290. static int ni_upload_sw_state(struct radeon_device *rdev,
  2291. struct radeon_ps *radeon_new_state)
  2292. {
  2293. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2294. u16 address = pi->state_table_start +
  2295. offsetof(NISLANDS_SMC_STATETABLE, driverState);
  2296. u16 state_size = sizeof(NISLANDS_SMC_SWSTATE) +
  2297. ((NISLANDS_MAX_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1) * sizeof(NISLANDS_SMC_HW_PERFORMANCE_LEVEL));
  2298. int ret;
  2299. NISLANDS_SMC_SWSTATE *smc_state = kzalloc(state_size, GFP_KERNEL);
  2300. if (smc_state == NULL)
  2301. return -ENOMEM;
  2302. ret = ni_convert_power_state_to_smc(rdev, radeon_new_state, smc_state);
  2303. if (ret)
  2304. goto done;
  2305. ret = rv770_copy_bytes_to_smc(rdev, address, (u8 *)smc_state, state_size, pi->sram_end);
  2306. done:
  2307. kfree(smc_state);
  2308. return ret;
  2309. }
  2310. static int ni_set_mc_special_registers(struct radeon_device *rdev,
  2311. struct ni_mc_reg_table *table)
  2312. {
  2313. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2314. u8 i, j, k;
  2315. u32 temp_reg;
  2316. for (i = 0, j = table->last; i < table->last; i++) {
  2317. switch (table->mc_reg_address[i].s1) {
  2318. case MC_SEQ_MISC1 >> 2:
  2319. if (j >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2320. return -EINVAL;
  2321. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  2322. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  2323. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  2324. for (k = 0; k < table->num_entries; k++)
  2325. table->mc_reg_table_entry[k].mc_data[j] =
  2326. ((temp_reg & 0xffff0000)) |
  2327. ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  2328. j++;
  2329. if (j >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2330. return -EINVAL;
  2331. temp_reg = RREG32(MC_PMG_CMD_MRS);
  2332. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  2333. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  2334. for(k = 0; k < table->num_entries; k++) {
  2335. table->mc_reg_table_entry[k].mc_data[j] =
  2336. (temp_reg & 0xffff0000) |
  2337. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  2338. if (!pi->mem_gddr5)
  2339. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  2340. }
  2341. j++;
  2342. if (j > SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2343. return -EINVAL;
  2344. break;
  2345. case MC_SEQ_RESERVE_M >> 2:
  2346. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  2347. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  2348. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  2349. for (k = 0; k < table->num_entries; k++)
  2350. table->mc_reg_table_entry[k].mc_data[j] =
  2351. (temp_reg & 0xffff0000) |
  2352. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  2353. j++;
  2354. if (j > SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2355. return -EINVAL;
  2356. break;
  2357. default:
  2358. break;
  2359. }
  2360. }
  2361. table->last = j;
  2362. return 0;
  2363. }
  2364. static bool ni_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  2365. {
  2366. bool result = true;
  2367. switch (in_reg) {
  2368. case MC_SEQ_RAS_TIMING >> 2:
  2369. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  2370. break;
  2371. case MC_SEQ_CAS_TIMING >> 2:
  2372. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  2373. break;
  2374. case MC_SEQ_MISC_TIMING >> 2:
  2375. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  2376. break;
  2377. case MC_SEQ_MISC_TIMING2 >> 2:
  2378. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  2379. break;
  2380. case MC_SEQ_RD_CTL_D0 >> 2:
  2381. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  2382. break;
  2383. case MC_SEQ_RD_CTL_D1 >> 2:
  2384. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  2385. break;
  2386. case MC_SEQ_WR_CTL_D0 >> 2:
  2387. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  2388. break;
  2389. case MC_SEQ_WR_CTL_D1 >> 2:
  2390. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  2391. break;
  2392. case MC_PMG_CMD_EMRS >> 2:
  2393. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  2394. break;
  2395. case MC_PMG_CMD_MRS >> 2:
  2396. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  2397. break;
  2398. case MC_PMG_CMD_MRS1 >> 2:
  2399. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  2400. break;
  2401. case MC_SEQ_PMG_TIMING >> 2:
  2402. *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
  2403. break;
  2404. case MC_PMG_CMD_MRS2 >> 2:
  2405. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
  2406. break;
  2407. default:
  2408. result = false;
  2409. break;
  2410. }
  2411. return result;
  2412. }
  2413. static void ni_set_valid_flag(struct ni_mc_reg_table *table)
  2414. {
  2415. u8 i, j;
  2416. for (i = 0; i < table->last; i++) {
  2417. for (j = 1; j < table->num_entries; j++) {
  2418. if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
  2419. table->valid_flag |= 1 << i;
  2420. break;
  2421. }
  2422. }
  2423. }
  2424. }
  2425. static void ni_set_s0_mc_reg_index(struct ni_mc_reg_table *table)
  2426. {
  2427. u32 i;
  2428. u16 address;
  2429. for (i = 0; i < table->last; i++)
  2430. table->mc_reg_address[i].s0 =
  2431. ni_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  2432. address : table->mc_reg_address[i].s1;
  2433. }
  2434. static int ni_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
  2435. struct ni_mc_reg_table *ni_table)
  2436. {
  2437. u8 i, j;
  2438. if (table->last > SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2439. return -EINVAL;
  2440. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  2441. return -EINVAL;
  2442. for (i = 0; i < table->last; i++)
  2443. ni_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  2444. ni_table->last = table->last;
  2445. for (i = 0; i < table->num_entries; i++) {
  2446. ni_table->mc_reg_table_entry[i].mclk_max =
  2447. table->mc_reg_table_entry[i].mclk_max;
  2448. for (j = 0; j < table->last; j++)
  2449. ni_table->mc_reg_table_entry[i].mc_data[j] =
  2450. table->mc_reg_table_entry[i].mc_data[j];
  2451. }
  2452. ni_table->num_entries = table->num_entries;
  2453. return 0;
  2454. }
  2455. static int ni_initialize_mc_reg_table(struct radeon_device *rdev)
  2456. {
  2457. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2458. int ret;
  2459. struct atom_mc_reg_table *table;
  2460. struct ni_mc_reg_table *ni_table = &ni_pi->mc_reg_table;
  2461. u8 module_index = rv770_get_memory_module_index(rdev);
  2462. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  2463. if (!table)
  2464. return -ENOMEM;
  2465. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  2466. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  2467. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  2468. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  2469. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  2470. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  2471. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  2472. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  2473. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  2474. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  2475. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  2476. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  2477. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  2478. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  2479. if (ret)
  2480. goto init_mc_done;
  2481. ret = ni_copy_vbios_mc_reg_table(table, ni_table);
  2482. if (ret)
  2483. goto init_mc_done;
  2484. ni_set_s0_mc_reg_index(ni_table);
  2485. ret = ni_set_mc_special_registers(rdev, ni_table);
  2486. if (ret)
  2487. goto init_mc_done;
  2488. ni_set_valid_flag(ni_table);
  2489. init_mc_done:
  2490. kfree(table);
  2491. return ret;
  2492. }
  2493. static void ni_populate_mc_reg_addresses(struct radeon_device *rdev,
  2494. SMC_NIslands_MCRegisters *mc_reg_table)
  2495. {
  2496. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2497. u32 i, j;
  2498. for (i = 0, j = 0; j < ni_pi->mc_reg_table.last; j++) {
  2499. if (ni_pi->mc_reg_table.valid_flag & (1 << j)) {
  2500. if (i >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
  2501. break;
  2502. mc_reg_table->address[i].s0 =
  2503. cpu_to_be16(ni_pi->mc_reg_table.mc_reg_address[j].s0);
  2504. mc_reg_table->address[i].s1 =
  2505. cpu_to_be16(ni_pi->mc_reg_table.mc_reg_address[j].s1);
  2506. i++;
  2507. }
  2508. }
  2509. mc_reg_table->last = (u8)i;
  2510. }
  2511. static void ni_convert_mc_registers(struct ni_mc_reg_entry *entry,
  2512. SMC_NIslands_MCRegisterSet *data,
  2513. u32 num_entries, u32 valid_flag)
  2514. {
  2515. u32 i, j;
  2516. for (i = 0, j = 0; j < num_entries; j++) {
  2517. if (valid_flag & (1 << j)) {
  2518. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  2519. i++;
  2520. }
  2521. }
  2522. }
  2523. static void ni_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  2524. struct rv7xx_pl *pl,
  2525. SMC_NIslands_MCRegisterSet *mc_reg_table_data)
  2526. {
  2527. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2528. u32 i = 0;
  2529. for (i = 0; i < ni_pi->mc_reg_table.num_entries; i++) {
  2530. if (pl->mclk <= ni_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  2531. break;
  2532. }
  2533. if ((i == ni_pi->mc_reg_table.num_entries) && (i > 0))
  2534. --i;
  2535. ni_convert_mc_registers(&ni_pi->mc_reg_table.mc_reg_table_entry[i],
  2536. mc_reg_table_data,
  2537. ni_pi->mc_reg_table.last,
  2538. ni_pi->mc_reg_table.valid_flag);
  2539. }
  2540. static void ni_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  2541. struct radeon_ps *radeon_state,
  2542. SMC_NIslands_MCRegisters *mc_reg_table)
  2543. {
  2544. struct ni_ps *state = ni_get_ps(radeon_state);
  2545. int i;
  2546. for (i = 0; i < state->performance_level_count; i++) {
  2547. ni_convert_mc_reg_table_entry_to_smc(rdev,
  2548. &state->performance_levels[i],
  2549. &mc_reg_table->data[NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
  2550. }
  2551. }
  2552. static int ni_populate_mc_reg_table(struct radeon_device *rdev,
  2553. struct radeon_ps *radeon_boot_state)
  2554. {
  2555. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2556. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2557. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2558. struct ni_ps *boot_state = ni_get_ps(radeon_boot_state);
  2559. SMC_NIslands_MCRegisters *mc_reg_table = &ni_pi->smc_mc_reg_table;
  2560. memset(mc_reg_table, 0, sizeof(SMC_NIslands_MCRegisters));
  2561. rv770_write_smc_soft_register(rdev, NI_SMC_SOFT_REGISTER_seq_index, 1);
  2562. ni_populate_mc_reg_addresses(rdev, mc_reg_table);
  2563. ni_convert_mc_reg_table_entry_to_smc(rdev, &boot_state->performance_levels[0],
  2564. &mc_reg_table->data[0]);
  2565. ni_convert_mc_registers(&ni_pi->mc_reg_table.mc_reg_table_entry[0],
  2566. &mc_reg_table->data[1],
  2567. ni_pi->mc_reg_table.last,
  2568. ni_pi->mc_reg_table.valid_flag);
  2569. ni_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, mc_reg_table);
  2570. return rv770_copy_bytes_to_smc(rdev, eg_pi->mc_reg_table_start,
  2571. (u8 *)mc_reg_table,
  2572. sizeof(SMC_NIslands_MCRegisters),
  2573. pi->sram_end);
  2574. }
  2575. static int ni_upload_mc_reg_table(struct radeon_device *rdev,
  2576. struct radeon_ps *radeon_new_state)
  2577. {
  2578. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2579. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2580. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2581. struct ni_ps *ni_new_state = ni_get_ps(radeon_new_state);
  2582. SMC_NIslands_MCRegisters *mc_reg_table = &ni_pi->smc_mc_reg_table;
  2583. u16 address;
  2584. memset(mc_reg_table, 0, sizeof(SMC_NIslands_MCRegisters));
  2585. ni_convert_mc_reg_table_to_smc(rdev, radeon_new_state, mc_reg_table);
  2586. address = eg_pi->mc_reg_table_start +
  2587. (u16)offsetof(SMC_NIslands_MCRegisters, data[NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
  2588. return rv770_copy_bytes_to_smc(rdev, address,
  2589. (u8 *)&mc_reg_table->data[NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
  2590. sizeof(SMC_NIslands_MCRegisterSet) * ni_new_state->performance_level_count,
  2591. pi->sram_end);
  2592. }
  2593. static int ni_init_driver_calculated_leakage_table(struct radeon_device *rdev,
  2594. PP_NIslands_CACTABLES *cac_tables)
  2595. {
  2596. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2597. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2598. u32 leakage = 0;
  2599. unsigned int i, j, table_size;
  2600. s32 t;
  2601. u32 smc_leakage, max_leakage = 0;
  2602. u32 scaling_factor;
  2603. table_size = eg_pi->vddc_voltage_table.count;
  2604. if (SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES < table_size)
  2605. table_size = SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2606. scaling_factor = ni_get_smc_power_scaling_factor(rdev);
  2607. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++) {
  2608. for (j = 0; j < table_size; j++) {
  2609. t = (1000 * ((i + 1) * 8));
  2610. if (t < ni_pi->cac_data.leakage_minimum_temperature)
  2611. t = ni_pi->cac_data.leakage_minimum_temperature;
  2612. ni_calculate_leakage_for_v_and_t(rdev,
  2613. &ni_pi->cac_data.leakage_coefficients,
  2614. eg_pi->vddc_voltage_table.entries[j].value,
  2615. t,
  2616. ni_pi->cac_data.i_leakage,
  2617. &leakage);
  2618. smc_leakage = ni_scale_power_for_smc(leakage, scaling_factor) / 1000;
  2619. if (smc_leakage > max_leakage)
  2620. max_leakage = smc_leakage;
  2621. cac_tables->cac_lkge_lut[i][j] = cpu_to_be32(smc_leakage);
  2622. }
  2623. }
  2624. for (j = table_size; j < SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2625. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++)
  2626. cac_tables->cac_lkge_lut[i][j] = cpu_to_be32(max_leakage);
  2627. }
  2628. return 0;
  2629. }
  2630. static int ni_init_simplified_leakage_table(struct radeon_device *rdev,
  2631. PP_NIslands_CACTABLES *cac_tables)
  2632. {
  2633. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2634. struct radeon_cac_leakage_table *leakage_table =
  2635. &rdev->pm.dpm.dyn_state.cac_leakage_table;
  2636. u32 i, j, table_size;
  2637. u32 smc_leakage, max_leakage = 0;
  2638. u32 scaling_factor;
  2639. if (!leakage_table)
  2640. return -EINVAL;
  2641. table_size = leakage_table->count;
  2642. if (eg_pi->vddc_voltage_table.count != table_size)
  2643. table_size = (eg_pi->vddc_voltage_table.count < leakage_table->count) ?
  2644. eg_pi->vddc_voltage_table.count : leakage_table->count;
  2645. if (SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES < table_size)
  2646. table_size = SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2647. if (table_size == 0)
  2648. return -EINVAL;
  2649. scaling_factor = ni_get_smc_power_scaling_factor(rdev);
  2650. for (j = 0; j < table_size; j++) {
  2651. smc_leakage = leakage_table->entries[j].leakage;
  2652. if (smc_leakage > max_leakage)
  2653. max_leakage = smc_leakage;
  2654. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++)
  2655. cac_tables->cac_lkge_lut[i][j] =
  2656. cpu_to_be32(ni_scale_power_for_smc(smc_leakage, scaling_factor));
  2657. }
  2658. for (j = table_size; j < SMC_NISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2659. for (i = 0; i < SMC_NISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES; i++)
  2660. cac_tables->cac_lkge_lut[i][j] =
  2661. cpu_to_be32(ni_scale_power_for_smc(max_leakage, scaling_factor));
  2662. }
  2663. return 0;
  2664. }
  2665. static int ni_initialize_smc_cac_tables(struct radeon_device *rdev)
  2666. {
  2667. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2668. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2669. PP_NIslands_CACTABLES *cac_tables = NULL;
  2670. int i, ret;
  2671. u32 reg;
  2672. if (ni_pi->enable_cac == false)
  2673. return 0;
  2674. cac_tables = kzalloc(sizeof(PP_NIslands_CACTABLES), GFP_KERNEL);
  2675. if (!cac_tables)
  2676. return -ENOMEM;
  2677. reg = RREG32(CG_CAC_CTRL) & ~(TID_CNT_MASK | TID_UNIT_MASK);
  2678. reg |= (TID_CNT(ni_pi->cac_weights->tid_cnt) |
  2679. TID_UNIT(ni_pi->cac_weights->tid_unit));
  2680. WREG32(CG_CAC_CTRL, reg);
  2681. for (i = 0; i < NISLANDS_DCCAC_MAX_LEVELS; i++)
  2682. ni_pi->dc_cac_table[i] = ni_pi->cac_weights->dc_cac[i];
  2683. for (i = 0; i < SMC_NISLANDS_BIF_LUT_NUM_OF_ENTRIES; i++)
  2684. cac_tables->cac_bif_lut[i] = ni_pi->cac_weights->pcie_cac[i];
  2685. ni_pi->cac_data.i_leakage = rdev->pm.dpm.cac_leakage;
  2686. ni_pi->cac_data.pwr_const = 0;
  2687. ni_pi->cac_data.dc_cac_value = ni_pi->dc_cac_table[NISLANDS_DCCAC_LEVEL_0];
  2688. ni_pi->cac_data.bif_cac_value = 0;
  2689. ni_pi->cac_data.mc_wr_weight = ni_pi->cac_weights->mc_write_weight;
  2690. ni_pi->cac_data.mc_rd_weight = ni_pi->cac_weights->mc_read_weight;
  2691. ni_pi->cac_data.allow_ovrflw = 0;
  2692. ni_pi->cac_data.l2num_win_tdp = ni_pi->lta_window_size;
  2693. ni_pi->cac_data.num_win_tdp = 0;
  2694. ni_pi->cac_data.lts_truncate_n = ni_pi->lts_truncate;
  2695. if (ni_pi->driver_calculate_cac_leakage)
  2696. ret = ni_init_driver_calculated_leakage_table(rdev, cac_tables);
  2697. else
  2698. ret = ni_init_simplified_leakage_table(rdev, cac_tables);
  2699. if (ret)
  2700. goto done_free;
  2701. cac_tables->pwr_const = cpu_to_be32(ni_pi->cac_data.pwr_const);
  2702. cac_tables->dc_cacValue = cpu_to_be32(ni_pi->cac_data.dc_cac_value);
  2703. cac_tables->bif_cacValue = cpu_to_be32(ni_pi->cac_data.bif_cac_value);
  2704. cac_tables->AllowOvrflw = ni_pi->cac_data.allow_ovrflw;
  2705. cac_tables->MCWrWeight = ni_pi->cac_data.mc_wr_weight;
  2706. cac_tables->MCRdWeight = ni_pi->cac_data.mc_rd_weight;
  2707. cac_tables->numWin_TDP = ni_pi->cac_data.num_win_tdp;
  2708. cac_tables->l2numWin_TDP = ni_pi->cac_data.l2num_win_tdp;
  2709. cac_tables->lts_truncate_n = ni_pi->cac_data.lts_truncate_n;
  2710. ret = rv770_copy_bytes_to_smc(rdev, ni_pi->cac_table_start, (u8 *)cac_tables,
  2711. sizeof(PP_NIslands_CACTABLES), pi->sram_end);
  2712. done_free:
  2713. if (ret) {
  2714. ni_pi->enable_cac = false;
  2715. ni_pi->enable_power_containment = false;
  2716. }
  2717. kfree(cac_tables);
  2718. return 0;
  2719. }
  2720. static int ni_initialize_hardware_cac_manager(struct radeon_device *rdev)
  2721. {
  2722. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2723. u32 reg;
  2724. if (!ni_pi->enable_cac ||
  2725. !ni_pi->cac_configuration_required)
  2726. return 0;
  2727. if (ni_pi->cac_weights == NULL)
  2728. return -EINVAL;
  2729. reg = RREG32_CG(CG_CAC_REGION_1_WEIGHT_0) & ~(WEIGHT_TCP_SIG0_MASK |
  2730. WEIGHT_TCP_SIG1_MASK |
  2731. WEIGHT_TA_SIG_MASK);
  2732. reg |= (WEIGHT_TCP_SIG0(ni_pi->cac_weights->weight_tcp_sig0) |
  2733. WEIGHT_TCP_SIG1(ni_pi->cac_weights->weight_tcp_sig1) |
  2734. WEIGHT_TA_SIG(ni_pi->cac_weights->weight_ta_sig));
  2735. WREG32_CG(CG_CAC_REGION_1_WEIGHT_0, reg);
  2736. reg = RREG32_CG(CG_CAC_REGION_1_WEIGHT_1) & ~(WEIGHT_TCC_EN0_MASK |
  2737. WEIGHT_TCC_EN1_MASK |
  2738. WEIGHT_TCC_EN2_MASK);
  2739. reg |= (WEIGHT_TCC_EN0(ni_pi->cac_weights->weight_tcc_en0) |
  2740. WEIGHT_TCC_EN1(ni_pi->cac_weights->weight_tcc_en1) |
  2741. WEIGHT_TCC_EN2(ni_pi->cac_weights->weight_tcc_en2));
  2742. WREG32_CG(CG_CAC_REGION_1_WEIGHT_1, reg);
  2743. reg = RREG32_CG(CG_CAC_REGION_2_WEIGHT_0) & ~(WEIGHT_CB_EN0_MASK |
  2744. WEIGHT_CB_EN1_MASK |
  2745. WEIGHT_CB_EN2_MASK |
  2746. WEIGHT_CB_EN3_MASK);
  2747. reg |= (WEIGHT_CB_EN0(ni_pi->cac_weights->weight_cb_en0) |
  2748. WEIGHT_CB_EN1(ni_pi->cac_weights->weight_cb_en1) |
  2749. WEIGHT_CB_EN2(ni_pi->cac_weights->weight_cb_en2) |
  2750. WEIGHT_CB_EN3(ni_pi->cac_weights->weight_cb_en3));
  2751. WREG32_CG(CG_CAC_REGION_2_WEIGHT_0, reg);
  2752. reg = RREG32_CG(CG_CAC_REGION_2_WEIGHT_1) & ~(WEIGHT_DB_SIG0_MASK |
  2753. WEIGHT_DB_SIG1_MASK |
  2754. WEIGHT_DB_SIG2_MASK |
  2755. WEIGHT_DB_SIG3_MASK);
  2756. reg |= (WEIGHT_DB_SIG0(ni_pi->cac_weights->weight_db_sig0) |
  2757. WEIGHT_DB_SIG1(ni_pi->cac_weights->weight_db_sig1) |
  2758. WEIGHT_DB_SIG2(ni_pi->cac_weights->weight_db_sig2) |
  2759. WEIGHT_DB_SIG3(ni_pi->cac_weights->weight_db_sig3));
  2760. WREG32_CG(CG_CAC_REGION_2_WEIGHT_1, reg);
  2761. reg = RREG32_CG(CG_CAC_REGION_2_WEIGHT_2) & ~(WEIGHT_SXM_SIG0_MASK |
  2762. WEIGHT_SXM_SIG1_MASK |
  2763. WEIGHT_SXM_SIG2_MASK |
  2764. WEIGHT_SXS_SIG0_MASK |
  2765. WEIGHT_SXS_SIG1_MASK);
  2766. reg |= (WEIGHT_SXM_SIG0(ni_pi->cac_weights->weight_sxm_sig0) |
  2767. WEIGHT_SXM_SIG1(ni_pi->cac_weights->weight_sxm_sig1) |
  2768. WEIGHT_SXM_SIG2(ni_pi->cac_weights->weight_sxm_sig2) |
  2769. WEIGHT_SXS_SIG0(ni_pi->cac_weights->weight_sxs_sig0) |
  2770. WEIGHT_SXS_SIG1(ni_pi->cac_weights->weight_sxs_sig1));
  2771. WREG32_CG(CG_CAC_REGION_2_WEIGHT_2, reg);
  2772. reg = RREG32_CG(CG_CAC_REGION_3_WEIGHT_0) & ~(WEIGHT_XBR_0_MASK |
  2773. WEIGHT_XBR_1_MASK |
  2774. WEIGHT_XBR_2_MASK |
  2775. WEIGHT_SPI_SIG0_MASK);
  2776. reg |= (WEIGHT_XBR_0(ni_pi->cac_weights->weight_xbr_0) |
  2777. WEIGHT_XBR_1(ni_pi->cac_weights->weight_xbr_1) |
  2778. WEIGHT_XBR_2(ni_pi->cac_weights->weight_xbr_2) |
  2779. WEIGHT_SPI_SIG0(ni_pi->cac_weights->weight_spi_sig0));
  2780. WREG32_CG(CG_CAC_REGION_3_WEIGHT_0, reg);
  2781. reg = RREG32_CG(CG_CAC_REGION_3_WEIGHT_1) & ~(WEIGHT_SPI_SIG1_MASK |
  2782. WEIGHT_SPI_SIG2_MASK |
  2783. WEIGHT_SPI_SIG3_MASK |
  2784. WEIGHT_SPI_SIG4_MASK |
  2785. WEIGHT_SPI_SIG5_MASK);
  2786. reg |= (WEIGHT_SPI_SIG1(ni_pi->cac_weights->weight_spi_sig1) |
  2787. WEIGHT_SPI_SIG2(ni_pi->cac_weights->weight_spi_sig2) |
  2788. WEIGHT_SPI_SIG3(ni_pi->cac_weights->weight_spi_sig3) |
  2789. WEIGHT_SPI_SIG4(ni_pi->cac_weights->weight_spi_sig4) |
  2790. WEIGHT_SPI_SIG5(ni_pi->cac_weights->weight_spi_sig5));
  2791. WREG32_CG(CG_CAC_REGION_3_WEIGHT_1, reg);
  2792. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_0) & ~(WEIGHT_LDS_SIG0_MASK |
  2793. WEIGHT_LDS_SIG1_MASK |
  2794. WEIGHT_SC_MASK);
  2795. reg |= (WEIGHT_LDS_SIG0(ni_pi->cac_weights->weight_lds_sig0) |
  2796. WEIGHT_LDS_SIG1(ni_pi->cac_weights->weight_lds_sig1) |
  2797. WEIGHT_SC(ni_pi->cac_weights->weight_sc));
  2798. WREG32_CG(CG_CAC_REGION_4_WEIGHT_0, reg);
  2799. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_1) & ~(WEIGHT_BIF_MASK |
  2800. WEIGHT_CP_MASK |
  2801. WEIGHT_PA_SIG0_MASK |
  2802. WEIGHT_PA_SIG1_MASK |
  2803. WEIGHT_VGT_SIG0_MASK);
  2804. reg |= (WEIGHT_BIF(ni_pi->cac_weights->weight_bif) |
  2805. WEIGHT_CP(ni_pi->cac_weights->weight_cp) |
  2806. WEIGHT_PA_SIG0(ni_pi->cac_weights->weight_pa_sig0) |
  2807. WEIGHT_PA_SIG1(ni_pi->cac_weights->weight_pa_sig1) |
  2808. WEIGHT_VGT_SIG0(ni_pi->cac_weights->weight_vgt_sig0));
  2809. WREG32_CG(CG_CAC_REGION_4_WEIGHT_1, reg);
  2810. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_2) & ~(WEIGHT_VGT_SIG1_MASK |
  2811. WEIGHT_VGT_SIG2_MASK |
  2812. WEIGHT_DC_SIG0_MASK |
  2813. WEIGHT_DC_SIG1_MASK |
  2814. WEIGHT_DC_SIG2_MASK);
  2815. reg |= (WEIGHT_VGT_SIG1(ni_pi->cac_weights->weight_vgt_sig1) |
  2816. WEIGHT_VGT_SIG2(ni_pi->cac_weights->weight_vgt_sig2) |
  2817. WEIGHT_DC_SIG0(ni_pi->cac_weights->weight_dc_sig0) |
  2818. WEIGHT_DC_SIG1(ni_pi->cac_weights->weight_dc_sig1) |
  2819. WEIGHT_DC_SIG2(ni_pi->cac_weights->weight_dc_sig2));
  2820. WREG32_CG(CG_CAC_REGION_4_WEIGHT_2, reg);
  2821. reg = RREG32_CG(CG_CAC_REGION_4_WEIGHT_3) & ~(WEIGHT_DC_SIG3_MASK |
  2822. WEIGHT_UVD_SIG0_MASK |
  2823. WEIGHT_UVD_SIG1_MASK |
  2824. WEIGHT_SPARE0_MASK |
  2825. WEIGHT_SPARE1_MASK);
  2826. reg |= (WEIGHT_DC_SIG3(ni_pi->cac_weights->weight_dc_sig3) |
  2827. WEIGHT_UVD_SIG0(ni_pi->cac_weights->weight_uvd_sig0) |
  2828. WEIGHT_UVD_SIG1(ni_pi->cac_weights->weight_uvd_sig1) |
  2829. WEIGHT_SPARE0(ni_pi->cac_weights->weight_spare0) |
  2830. WEIGHT_SPARE1(ni_pi->cac_weights->weight_spare1));
  2831. WREG32_CG(CG_CAC_REGION_4_WEIGHT_3, reg);
  2832. reg = RREG32_CG(CG_CAC_REGION_5_WEIGHT_0) & ~(WEIGHT_SQ_VSP_MASK |
  2833. WEIGHT_SQ_VSP0_MASK);
  2834. reg |= (WEIGHT_SQ_VSP(ni_pi->cac_weights->weight_sq_vsp) |
  2835. WEIGHT_SQ_VSP0(ni_pi->cac_weights->weight_sq_vsp0));
  2836. WREG32_CG(CG_CAC_REGION_5_WEIGHT_0, reg);
  2837. reg = RREG32_CG(CG_CAC_REGION_5_WEIGHT_1) & ~(WEIGHT_SQ_GPR_MASK);
  2838. reg |= WEIGHT_SQ_GPR(ni_pi->cac_weights->weight_sq_gpr);
  2839. WREG32_CG(CG_CAC_REGION_5_WEIGHT_1, reg);
  2840. reg = RREG32_CG(CG_CAC_REGION_4_OVERRIDE_4) & ~(OVR_MODE_SPARE_0_MASK |
  2841. OVR_VAL_SPARE_0_MASK |
  2842. OVR_MODE_SPARE_1_MASK |
  2843. OVR_VAL_SPARE_1_MASK);
  2844. reg |= (OVR_MODE_SPARE_0(ni_pi->cac_weights->ovr_mode_spare_0) |
  2845. OVR_VAL_SPARE_0(ni_pi->cac_weights->ovr_val_spare_0) |
  2846. OVR_MODE_SPARE_1(ni_pi->cac_weights->ovr_mode_spare_1) |
  2847. OVR_VAL_SPARE_1(ni_pi->cac_weights->ovr_val_spare_1));
  2848. WREG32_CG(CG_CAC_REGION_4_OVERRIDE_4, reg);
  2849. reg = RREG32(SQ_CAC_THRESHOLD) & ~(VSP_MASK |
  2850. VSP0_MASK |
  2851. GPR_MASK);
  2852. reg |= (VSP(ni_pi->cac_weights->vsp) |
  2853. VSP0(ni_pi->cac_weights->vsp0) |
  2854. GPR(ni_pi->cac_weights->gpr));
  2855. WREG32(SQ_CAC_THRESHOLD, reg);
  2856. reg = (MCDW_WR_ENABLE |
  2857. MCDX_WR_ENABLE |
  2858. MCDY_WR_ENABLE |
  2859. MCDZ_WR_ENABLE |
  2860. INDEX(0x09D4));
  2861. WREG32(MC_CG_CONFIG, reg);
  2862. reg = (READ_WEIGHT(ni_pi->cac_weights->mc_read_weight) |
  2863. WRITE_WEIGHT(ni_pi->cac_weights->mc_write_weight) |
  2864. ALLOW_OVERFLOW);
  2865. WREG32(MC_CG_DATAPORT, reg);
  2866. return 0;
  2867. }
  2868. static int ni_enable_smc_cac(struct radeon_device *rdev,
  2869. struct radeon_ps *radeon_new_state,
  2870. bool enable)
  2871. {
  2872. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2873. int ret = 0;
  2874. PPSMC_Result smc_result;
  2875. if (ni_pi->enable_cac) {
  2876. if (enable) {
  2877. if (!r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) {
  2878. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_CollectCAC_PowerCorreln);
  2879. if (ni_pi->support_cac_long_term_average) {
  2880. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgEnable);
  2881. if (PPSMC_Result_OK != smc_result)
  2882. ni_pi->support_cac_long_term_average = false;
  2883. }
  2884. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
  2885. if (PPSMC_Result_OK != smc_result)
  2886. ret = -EINVAL;
  2887. ni_pi->cac_enabled = (PPSMC_Result_OK == smc_result) ? true : false;
  2888. }
  2889. } else if (ni_pi->cac_enabled) {
  2890. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
  2891. ni_pi->cac_enabled = false;
  2892. if (ni_pi->support_cac_long_term_average) {
  2893. smc_result = rv770_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgDisable);
  2894. if (PPSMC_Result_OK != smc_result)
  2895. ni_pi->support_cac_long_term_average = false;
  2896. }
  2897. }
  2898. }
  2899. return ret;
  2900. }
  2901. static int ni_pcie_performance_request(struct radeon_device *rdev,
  2902. u8 perf_req, bool advertise)
  2903. {
  2904. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2905. #if defined(CONFIG_ACPI)
  2906. if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) ||
  2907. (perf_req == PCIE_PERF_REQ_PECI_GEN2)) {
  2908. if (eg_pi->pcie_performance_request_registered == false)
  2909. radeon_acpi_pcie_notify_device_ready(rdev);
  2910. eg_pi->pcie_performance_request_registered = true;
  2911. return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
  2912. } else if ((perf_req == PCIE_PERF_REQ_REMOVE_REGISTRY) &&
  2913. eg_pi->pcie_performance_request_registered) {
  2914. eg_pi->pcie_performance_request_registered = false;
  2915. return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
  2916. }
  2917. #endif
  2918. return 0;
  2919. }
  2920. static int ni_advertise_gen2_capability(struct radeon_device *rdev)
  2921. {
  2922. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2923. u32 tmp;
  2924. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  2925. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  2926. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
  2927. pi->pcie_gen2 = true;
  2928. else
  2929. pi->pcie_gen2 = false;
  2930. if (!pi->pcie_gen2)
  2931. ni_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, true);
  2932. return 0;
  2933. }
  2934. static void ni_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
  2935. bool enable)
  2936. {
  2937. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2938. u32 tmp, bif;
  2939. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  2940. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  2941. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  2942. if (enable) {
  2943. if (!pi->boot_in_gen2) {
  2944. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  2945. bif |= CG_CLIENT_REQ(0xd);
  2946. WREG32(CG_BIF_REQ_AND_RSP, bif);
  2947. }
  2948. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  2949. tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
  2950. tmp |= LC_GEN2_EN_STRAP;
  2951. tmp |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  2952. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  2953. udelay(10);
  2954. tmp &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  2955. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  2956. } else {
  2957. if (!pi->boot_in_gen2) {
  2958. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  2959. bif |= CG_CLIENT_REQ(0xd);
  2960. WREG32(CG_BIF_REQ_AND_RSP, bif);
  2961. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  2962. tmp &= ~LC_GEN2_EN_STRAP;
  2963. }
  2964. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  2965. }
  2966. }
  2967. }
  2968. static void ni_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
  2969. bool enable)
  2970. {
  2971. ni_enable_bif_dynamic_pcie_gen2(rdev, enable);
  2972. if (enable)
  2973. WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
  2974. else
  2975. WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
  2976. }
  2977. void ni_dpm_setup_asic(struct radeon_device *rdev)
  2978. {
  2979. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2980. ni_read_clock_registers(rdev);
  2981. btc_read_arb_registers(rdev);
  2982. rv770_get_memory_type(rdev);
  2983. if (eg_pi->pcie_performance_request)
  2984. ni_advertise_gen2_capability(rdev);
  2985. rv770_get_pcie_gen2_status(rdev);
  2986. rv770_enable_acpi_pm(rdev);
  2987. }
  2988. static void ni_update_current_ps(struct radeon_device *rdev,
  2989. struct radeon_ps *rps)
  2990. {
  2991. struct ni_ps *new_ps = ni_get_ps(rps);
  2992. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2993. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2994. eg_pi->current_rps = *rps;
  2995. ni_pi->current_ps = *new_ps;
  2996. eg_pi->current_rps.ps_priv = &ni_pi->current_ps;
  2997. }
  2998. static void ni_update_requested_ps(struct radeon_device *rdev,
  2999. struct radeon_ps *rps)
  3000. {
  3001. struct ni_ps *new_ps = ni_get_ps(rps);
  3002. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3003. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  3004. eg_pi->requested_rps = *rps;
  3005. ni_pi->requested_ps = *new_ps;
  3006. eg_pi->requested_rps.ps_priv = &ni_pi->requested_ps;
  3007. }
  3008. int ni_dpm_enable(struct radeon_device *rdev)
  3009. {
  3010. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3011. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3012. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3013. if (pi->gfx_clock_gating)
  3014. ni_cg_clockgating_default(rdev);
  3015. if (btc_dpm_enabled(rdev))
  3016. return -EINVAL;
  3017. if (pi->mg_clock_gating)
  3018. ni_mg_clockgating_default(rdev);
  3019. if (eg_pi->ls_clock_gating)
  3020. ni_ls_clockgating_default(rdev);
  3021. if (pi->voltage_control) {
  3022. rv770_enable_voltage_control(rdev, true);
  3023. cypress_construct_voltage_tables(rdev);
  3024. }
  3025. if (eg_pi->dynamic_ac_timing)
  3026. ni_initialize_mc_reg_table(rdev);
  3027. if (pi->dynamic_ss)
  3028. cypress_enable_spread_spectrum(rdev, true);
  3029. if (pi->thermal_protection)
  3030. rv770_enable_thermal_protection(rdev, true);
  3031. rv770_setup_bsp(rdev);
  3032. rv770_program_git(rdev);
  3033. rv770_program_tp(rdev);
  3034. rv770_program_tpp(rdev);
  3035. rv770_program_sstp(rdev);
  3036. cypress_enable_display_gap(rdev);
  3037. rv770_program_vc(rdev);
  3038. if (pi->dynamic_pcie_gen2)
  3039. ni_enable_dynamic_pcie_gen2(rdev, true);
  3040. if (rv770_upload_firmware(rdev))
  3041. return -EINVAL;
  3042. ni_process_firmware_header(rdev);
  3043. ni_initial_switch_from_arb_f0_to_f1(rdev);
  3044. ni_init_smc_table(rdev);
  3045. ni_init_smc_spll_table(rdev);
  3046. ni_init_arb_table_index(rdev);
  3047. if (eg_pi->dynamic_ac_timing)
  3048. ni_populate_mc_reg_table(rdev, boot_ps);
  3049. ni_initialize_smc_cac_tables(rdev);
  3050. ni_initialize_hardware_cac_manager(rdev);
  3051. ni_populate_smc_tdp_limits(rdev, boot_ps);
  3052. ni_program_response_times(rdev);
  3053. r7xx_start_smc(rdev);
  3054. cypress_notify_smc_display_change(rdev, false);
  3055. cypress_enable_sclk_control(rdev, true);
  3056. if (eg_pi->memory_transition)
  3057. cypress_enable_mclk_control(rdev, true);
  3058. cypress_start_dpm(rdev);
  3059. if (pi->gfx_clock_gating)
  3060. ni_gfx_clockgating_enable(rdev, true);
  3061. if (pi->mg_clock_gating)
  3062. ni_mg_clockgating_enable(rdev, true);
  3063. if (eg_pi->ls_clock_gating)
  3064. ni_ls_clockgating_enable(rdev, true);
  3065. if (rdev->irq.installed &&
  3066. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  3067. PPSMC_Result result;
  3068. rv770_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, 0xff * 1000);
  3069. rdev->irq.dpm_thermal = true;
  3070. radeon_irq_set(rdev);
  3071. result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  3072. if (result != PPSMC_Result_OK)
  3073. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  3074. }
  3075. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  3076. ni_update_current_ps(rdev, boot_ps);
  3077. return 0;
  3078. }
  3079. void ni_dpm_disable(struct radeon_device *rdev)
  3080. {
  3081. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3082. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3083. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  3084. if (!btc_dpm_enabled(rdev))
  3085. return;
  3086. rv770_clear_vc(rdev);
  3087. if (pi->thermal_protection)
  3088. rv770_enable_thermal_protection(rdev, false);
  3089. ni_enable_power_containment(rdev, boot_ps, false);
  3090. ni_enable_smc_cac(rdev, boot_ps, false);
  3091. cypress_enable_spread_spectrum(rdev, false);
  3092. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  3093. if (pi->dynamic_pcie_gen2)
  3094. ni_enable_dynamic_pcie_gen2(rdev, false);
  3095. if (rdev->irq.installed &&
  3096. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  3097. rdev->irq.dpm_thermal = false;
  3098. radeon_irq_set(rdev);
  3099. }
  3100. if (pi->gfx_clock_gating)
  3101. ni_gfx_clockgating_enable(rdev, false);
  3102. if (pi->mg_clock_gating)
  3103. ni_mg_clockgating_enable(rdev, false);
  3104. if (eg_pi->ls_clock_gating)
  3105. ni_ls_clockgating_enable(rdev, false);
  3106. ni_stop_dpm(rdev);
  3107. btc_reset_to_default(rdev);
  3108. ni_stop_smc(rdev);
  3109. ni_force_switch_to_arb_f0(rdev);
  3110. ni_update_current_ps(rdev, boot_ps);
  3111. }
  3112. int ni_power_control_set_level(struct radeon_device *rdev)
  3113. {
  3114. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  3115. ni_restrict_performance_levels_before_switch(rdev);
  3116. rv770_halt_smc(rdev);
  3117. ni_populate_smc_tdp_limits(rdev, new_ps);
  3118. rv770_resume_smc(rdev);
  3119. rv770_set_sw_state(rdev);
  3120. return 0;
  3121. }
  3122. int ni_dpm_pre_set_power_state(struct radeon_device *rdev)
  3123. {
  3124. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3125. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  3126. struct radeon_ps *new_ps = &requested_ps;
  3127. ni_update_requested_ps(rdev, new_ps);
  3128. ni_apply_state_adjust_rules(rdev, &eg_pi->requested_rps);
  3129. return 0;
  3130. }
  3131. int ni_dpm_set_power_state(struct radeon_device *rdev)
  3132. {
  3133. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3134. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  3135. struct radeon_ps *old_ps = &eg_pi->current_rps;
  3136. int ret;
  3137. ni_restrict_performance_levels_before_switch(rdev);
  3138. rv770_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  3139. ni_enable_power_containment(rdev, new_ps, false);
  3140. ni_enable_smc_cac(rdev, new_ps, false);
  3141. rv770_halt_smc(rdev);
  3142. if (eg_pi->smu_uvd_hs)
  3143. btc_notify_uvd_to_smc(rdev, new_ps);
  3144. ni_upload_sw_state(rdev, new_ps);
  3145. if (eg_pi->dynamic_ac_timing)
  3146. ni_upload_mc_reg_table(rdev, new_ps);
  3147. ret = ni_program_memory_timing_parameters(rdev, new_ps);
  3148. if (ret)
  3149. return ret;
  3150. ni_populate_smc_tdp_limits(rdev, new_ps);
  3151. rv770_resume_smc(rdev);
  3152. rv770_set_sw_state(rdev);
  3153. rv770_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  3154. ni_enable_smc_cac(rdev, new_ps, true);
  3155. ni_enable_power_containment(rdev, new_ps, true);
  3156. #if 0
  3157. /* XXX */
  3158. ni_unrestrict_performance_levels_after_switch(rdev);
  3159. #endif
  3160. return 0;
  3161. }
  3162. void ni_dpm_post_set_power_state(struct radeon_device *rdev)
  3163. {
  3164. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3165. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  3166. ni_update_current_ps(rdev, new_ps);
  3167. }
  3168. void ni_dpm_reset_asic(struct radeon_device *rdev)
  3169. {
  3170. ni_restrict_performance_levels_before_switch(rdev);
  3171. rv770_set_boot_state(rdev);
  3172. }
  3173. union power_info {
  3174. struct _ATOM_POWERPLAY_INFO info;
  3175. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  3176. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  3177. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  3178. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  3179. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  3180. };
  3181. union pplib_clock_info {
  3182. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  3183. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  3184. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  3185. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  3186. };
  3187. union pplib_power_state {
  3188. struct _ATOM_PPLIB_STATE v1;
  3189. struct _ATOM_PPLIB_STATE_V2 v2;
  3190. };
  3191. static void ni_parse_pplib_non_clock_info(struct radeon_device *rdev,
  3192. struct radeon_ps *rps,
  3193. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  3194. u8 table_rev)
  3195. {
  3196. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  3197. rps->class = le16_to_cpu(non_clock_info->usClassification);
  3198. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  3199. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  3200. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  3201. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  3202. } else if (r600_is_uvd_state(rps->class, rps->class2)) {
  3203. rps->vclk = RV770_DEFAULT_VCLK_FREQ;
  3204. rps->dclk = RV770_DEFAULT_DCLK_FREQ;
  3205. } else {
  3206. rps->vclk = 0;
  3207. rps->dclk = 0;
  3208. }
  3209. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  3210. rdev->pm.dpm.boot_ps = rps;
  3211. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  3212. rdev->pm.dpm.uvd_ps = rps;
  3213. }
  3214. static void ni_parse_pplib_clock_info(struct radeon_device *rdev,
  3215. struct radeon_ps *rps, int index,
  3216. union pplib_clock_info *clock_info)
  3217. {
  3218. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3219. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3220. struct ni_ps *ps = ni_get_ps(rps);
  3221. u16 vddc;
  3222. struct rv7xx_pl *pl = &ps->performance_levels[index];
  3223. ps->performance_level_count = index + 1;
  3224. pl->sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
  3225. pl->sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
  3226. pl->mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
  3227. pl->mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
  3228. pl->vddc = le16_to_cpu(clock_info->evergreen.usVDDC);
  3229. pl->vddci = le16_to_cpu(clock_info->evergreen.usVDDCI);
  3230. pl->flags = le32_to_cpu(clock_info->evergreen.ulFlags);
  3231. /* patch up vddc if necessary */
  3232. if (pl->vddc == 0xff01) {
  3233. if (radeon_atom_get_max_vddc(rdev, 0, 0, &vddc) == 0)
  3234. pl->vddc = vddc;
  3235. }
  3236. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  3237. pi->acpi_vddc = pl->vddc;
  3238. eg_pi->acpi_vddci = pl->vddci;
  3239. if (ps->performance_levels[0].flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
  3240. pi->acpi_pcie_gen2 = true;
  3241. else
  3242. pi->acpi_pcie_gen2 = false;
  3243. }
  3244. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  3245. eg_pi->ulv.supported = true;
  3246. eg_pi->ulv.pl = pl;
  3247. }
  3248. if (pi->min_vddc_in_table > pl->vddc)
  3249. pi->min_vddc_in_table = pl->vddc;
  3250. if (pi->max_vddc_in_table < pl->vddc)
  3251. pi->max_vddc_in_table = pl->vddc;
  3252. /* patch up boot state */
  3253. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  3254. u16 vddc, vddci;
  3255. radeon_atombios_get_default_voltages(rdev, &vddc, &vddci);
  3256. pl->mclk = rdev->clock.default_mclk;
  3257. pl->sclk = rdev->clock.default_sclk;
  3258. pl->vddc = vddc;
  3259. pl->vddci = vddci;
  3260. }
  3261. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  3262. ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  3263. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
  3264. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
  3265. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
  3266. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
  3267. }
  3268. }
  3269. static int ni_parse_power_table(struct radeon_device *rdev)
  3270. {
  3271. struct radeon_mode_info *mode_info = &rdev->mode_info;
  3272. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  3273. union pplib_power_state *power_state;
  3274. int i, j;
  3275. union pplib_clock_info *clock_info;
  3276. union power_info *power_info;
  3277. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  3278. u16 data_offset;
  3279. u8 frev, crev;
  3280. struct ni_ps *ps;
  3281. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  3282. &frev, &crev, &data_offset))
  3283. return -EINVAL;
  3284. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  3285. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  3286. power_info->pplib.ucNumStates, GFP_KERNEL);
  3287. if (!rdev->pm.dpm.ps)
  3288. return -ENOMEM;
  3289. rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
  3290. rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
  3291. rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
  3292. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  3293. power_state = (union pplib_power_state *)
  3294. (mode_info->atom_context->bios + data_offset +
  3295. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  3296. i * power_info->pplib.ucStateEntrySize);
  3297. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  3298. (mode_info->atom_context->bios + data_offset +
  3299. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  3300. (power_state->v1.ucNonClockStateIndex *
  3301. power_info->pplib.ucNonClockSize));
  3302. if (power_info->pplib.ucStateEntrySize - 1) {
  3303. ps = kzalloc(sizeof(struct ni_ps), GFP_KERNEL);
  3304. if (ps == NULL) {
  3305. kfree(rdev->pm.dpm.ps);
  3306. return -ENOMEM;
  3307. }
  3308. rdev->pm.dpm.ps[i].ps_priv = ps;
  3309. ni_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  3310. non_clock_info,
  3311. power_info->pplib.ucNonClockSize);
  3312. for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
  3313. clock_info = (union pplib_clock_info *)
  3314. (mode_info->atom_context->bios + data_offset +
  3315. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  3316. (power_state->v1.ucClockStateIndices[j] *
  3317. power_info->pplib.ucClockInfoSize));
  3318. ni_parse_pplib_clock_info(rdev,
  3319. &rdev->pm.dpm.ps[i], j,
  3320. clock_info);
  3321. }
  3322. }
  3323. }
  3324. rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
  3325. return 0;
  3326. }
  3327. int ni_dpm_init(struct radeon_device *rdev)
  3328. {
  3329. struct rv7xx_power_info *pi;
  3330. struct evergreen_power_info *eg_pi;
  3331. struct ni_power_info *ni_pi;
  3332. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  3333. u16 data_offset, size;
  3334. u8 frev, crev;
  3335. struct atom_clock_dividers dividers;
  3336. int ret;
  3337. ni_pi = kzalloc(sizeof(struct ni_power_info), GFP_KERNEL);
  3338. if (ni_pi == NULL)
  3339. return -ENOMEM;
  3340. rdev->pm.dpm.priv = ni_pi;
  3341. eg_pi = &ni_pi->eg;
  3342. pi = &eg_pi->rv7xx;
  3343. rv770_get_max_vddc(rdev);
  3344. eg_pi->ulv.supported = false;
  3345. pi->acpi_vddc = 0;
  3346. eg_pi->acpi_vddci = 0;
  3347. pi->min_vddc_in_table = 0;
  3348. pi->max_vddc_in_table = 0;
  3349. ret = ni_parse_power_table(rdev);
  3350. if (ret)
  3351. return ret;
  3352. ret = r600_parse_extended_power_table(rdev);
  3353. if (ret)
  3354. return ret;
  3355. ni_patch_dependency_tables_based_on_leakage(rdev);
  3356. if (rdev->pm.dpm.voltage_response_time == 0)
  3357. rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  3358. if (rdev->pm.dpm.backbias_response_time == 0)
  3359. rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  3360. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  3361. 0, false, &dividers);
  3362. if (ret)
  3363. pi->ref_div = dividers.ref_div + 1;
  3364. else
  3365. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  3366. pi->rlp = RV770_RLP_DFLT;
  3367. pi->rmp = RV770_RMP_DFLT;
  3368. pi->lhp = RV770_LHP_DFLT;
  3369. pi->lmp = RV770_LMP_DFLT;
  3370. eg_pi->ats[0].rlp = RV770_RLP_DFLT;
  3371. eg_pi->ats[0].rmp = RV770_RMP_DFLT;
  3372. eg_pi->ats[0].lhp = RV770_LHP_DFLT;
  3373. eg_pi->ats[0].lmp = RV770_LMP_DFLT;
  3374. eg_pi->ats[1].rlp = BTC_RLP_UVD_DFLT;
  3375. eg_pi->ats[1].rmp = BTC_RMP_UVD_DFLT;
  3376. eg_pi->ats[1].lhp = BTC_LHP_UVD_DFLT;
  3377. eg_pi->ats[1].lmp = BTC_LMP_UVD_DFLT;
  3378. eg_pi->smu_uvd_hs = true;
  3379. if (rdev->pdev->device == 0x6707) {
  3380. pi->mclk_strobe_mode_threshold = 55000;
  3381. pi->mclk_edc_enable_threshold = 55000;
  3382. eg_pi->mclk_edc_wr_enable_threshold = 55000;
  3383. } else {
  3384. pi->mclk_strobe_mode_threshold = 40000;
  3385. pi->mclk_edc_enable_threshold = 40000;
  3386. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  3387. }
  3388. ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
  3389. pi->voltage_control =
  3390. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC);
  3391. pi->mvdd_control =
  3392. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC);
  3393. eg_pi->vddci_control =
  3394. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  3395. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  3396. &frev, &crev, &data_offset)) {
  3397. pi->sclk_ss = true;
  3398. pi->mclk_ss = true;
  3399. pi->dynamic_ss = true;
  3400. } else {
  3401. pi->sclk_ss = false;
  3402. pi->mclk_ss = false;
  3403. pi->dynamic_ss = true;
  3404. }
  3405. pi->asi = RV770_ASI_DFLT;
  3406. pi->pasi = CYPRESS_HASI_DFLT;
  3407. pi->vrc = CYPRESS_VRC_DFLT;
  3408. pi->power_gating = false;
  3409. pi->gfx_clock_gating = true;
  3410. pi->mg_clock_gating = true;
  3411. pi->mgcgtssm = true;
  3412. eg_pi->ls_clock_gating = false;
  3413. eg_pi->sclk_deep_sleep = false;
  3414. pi->dynamic_pcie_gen2 = true;
  3415. if (pi->gfx_clock_gating &&
  3416. (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE))
  3417. pi->thermal_protection = true;
  3418. else
  3419. pi->thermal_protection = false;
  3420. pi->display_gap = true;
  3421. pi->dcodt = true;
  3422. pi->ulps = true;
  3423. eg_pi->dynamic_ac_timing = true;
  3424. eg_pi->abm = true;
  3425. eg_pi->mcls = true;
  3426. eg_pi->light_sleep = true;
  3427. eg_pi->memory_transition = true;
  3428. #if defined(CONFIG_ACPI)
  3429. eg_pi->pcie_performance_request =
  3430. radeon_acpi_is_pcie_performance_request_supported(rdev);
  3431. #else
  3432. eg_pi->pcie_performance_request = false;
  3433. #endif
  3434. eg_pi->dll_default_on = false;
  3435. eg_pi->sclk_deep_sleep = false;
  3436. pi->mclk_stutter_mode_threshold = 0;
  3437. pi->sram_end = SMC_RAM_END;
  3438. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 3;
  3439. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  3440. rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2 = 900;
  3441. rdev->pm.dpm.dyn_state.valid_sclk_values.count = ARRAY_SIZE(btc_valid_sclk);
  3442. rdev->pm.dpm.dyn_state.valid_sclk_values.values = btc_valid_sclk;
  3443. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  3444. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  3445. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 12500;
  3446. ni_pi->cac_data.leakage_coefficients.at = 516;
  3447. ni_pi->cac_data.leakage_coefficients.bt = 18;
  3448. ni_pi->cac_data.leakage_coefficients.av = 51;
  3449. ni_pi->cac_data.leakage_coefficients.bv = 2957;
  3450. switch (rdev->pdev->device) {
  3451. case 0x6700:
  3452. case 0x6701:
  3453. case 0x6702:
  3454. case 0x6703:
  3455. case 0x6718:
  3456. ni_pi->cac_weights = &cac_weights_cayman_xt;
  3457. break;
  3458. case 0x6705:
  3459. case 0x6719:
  3460. case 0x671D:
  3461. case 0x671C:
  3462. default:
  3463. ni_pi->cac_weights = &cac_weights_cayman_pro;
  3464. break;
  3465. case 0x6704:
  3466. case 0x6706:
  3467. case 0x6707:
  3468. case 0x6708:
  3469. case 0x6709:
  3470. ni_pi->cac_weights = &cac_weights_cayman_le;
  3471. break;
  3472. }
  3473. if (ni_pi->cac_weights->enable_power_containment_by_default) {
  3474. ni_pi->enable_power_containment = true;
  3475. ni_pi->enable_cac = true;
  3476. ni_pi->enable_sq_ramping = true;
  3477. } else {
  3478. ni_pi->enable_power_containment = false;
  3479. ni_pi->enable_cac = false;
  3480. ni_pi->enable_sq_ramping = false;
  3481. }
  3482. ni_pi->driver_calculate_cac_leakage = false;
  3483. ni_pi->cac_configuration_required = true;
  3484. if (ni_pi->cac_configuration_required) {
  3485. ni_pi->support_cac_long_term_average = true;
  3486. ni_pi->lta_window_size = ni_pi->cac_weights->l2_lta_window_size;
  3487. ni_pi->lts_truncate = ni_pi->cac_weights->lts_truncate;
  3488. } else {
  3489. ni_pi->support_cac_long_term_average = false;
  3490. ni_pi->lta_window_size = 0;
  3491. ni_pi->lts_truncate = 0;
  3492. }
  3493. ni_pi->use_power_boost_limit = true;
  3494. return 0;
  3495. }
  3496. void ni_dpm_fini(struct radeon_device *rdev)
  3497. {
  3498. int i;
  3499. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  3500. kfree(rdev->pm.dpm.ps[i].ps_priv);
  3501. }
  3502. kfree(rdev->pm.dpm.ps);
  3503. kfree(rdev->pm.dpm.priv);
  3504. r600_free_extended_power_table(rdev);
  3505. }
  3506. void ni_dpm_print_power_state(struct radeon_device *rdev,
  3507. struct radeon_ps *rps)
  3508. {
  3509. struct ni_ps *ps = ni_get_ps(rps);
  3510. struct rv7xx_pl *pl;
  3511. int i;
  3512. r600_dpm_print_class_info(rps->class, rps->class2);
  3513. r600_dpm_print_cap_info(rps->caps);
  3514. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  3515. for (i = 0; i < ps->performance_level_count; i++) {
  3516. pl = &ps->performance_levels[i];
  3517. printk("\t\tpower level 0 sclk: %u mclk: %u vddc: %u vddci: %u\n",
  3518. pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  3519. }
  3520. r600_dpm_print_ps_status(rdev, rps);
  3521. }
  3522. u32 ni_dpm_get_sclk(struct radeon_device *rdev, bool low)
  3523. {
  3524. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3525. struct ni_ps *requested_state = ni_get_ps(&eg_pi->requested_rps);
  3526. if (low)
  3527. return requested_state->performance_levels[0].sclk;
  3528. else
  3529. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  3530. }
  3531. u32 ni_dpm_get_mclk(struct radeon_device *rdev, bool low)
  3532. {
  3533. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3534. struct ni_ps *requested_state = ni_get_ps(&eg_pi->requested_rps);
  3535. if (low)
  3536. return requested_state->performance_levels[0].mclk;
  3537. else
  3538. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  3539. }