ni.c 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include <drm/radeon_drm.h>
  32. #include "nid.h"
  33. #include "atom.h"
  34. #include "ni_reg.h"
  35. #include "cayman_blit_shaders.h"
  36. #include "radeon_ucode.h"
  37. #include "clearstate_cayman.h"
  38. static u32 tn_rlc_save_restore_register_list[] =
  39. {
  40. 0x98fc,
  41. 0x98f0,
  42. 0x9834,
  43. 0x9838,
  44. 0x9870,
  45. 0x9874,
  46. 0x8a14,
  47. 0x8b24,
  48. 0x8bcc,
  49. 0x8b10,
  50. 0x8c30,
  51. 0x8d00,
  52. 0x8d04,
  53. 0x8c00,
  54. 0x8c04,
  55. 0x8c10,
  56. 0x8c14,
  57. 0x8d8c,
  58. 0x8cf0,
  59. 0x8e38,
  60. 0x9508,
  61. 0x9688,
  62. 0x9608,
  63. 0x960c,
  64. 0x9610,
  65. 0x9614,
  66. 0x88c4,
  67. 0x8978,
  68. 0x88d4,
  69. 0x900c,
  70. 0x9100,
  71. 0x913c,
  72. 0x90e8,
  73. 0x9354,
  74. 0xa008,
  75. 0x98f8,
  76. 0x9148,
  77. 0x914c,
  78. 0x3f94,
  79. 0x98f4,
  80. 0x9b7c,
  81. 0x3f8c,
  82. 0x8950,
  83. 0x8954,
  84. 0x8a18,
  85. 0x8b28,
  86. 0x9144,
  87. 0x3f90,
  88. 0x915c,
  89. 0x9160,
  90. 0x9178,
  91. 0x917c,
  92. 0x9180,
  93. 0x918c,
  94. 0x9190,
  95. 0x9194,
  96. 0x9198,
  97. 0x919c,
  98. 0x91a8,
  99. 0x91ac,
  100. 0x91b0,
  101. 0x91b4,
  102. 0x91b8,
  103. 0x91c4,
  104. 0x91c8,
  105. 0x91cc,
  106. 0x91d0,
  107. 0x91d4,
  108. 0x91e0,
  109. 0x91e4,
  110. 0x91ec,
  111. 0x91f0,
  112. 0x91f4,
  113. 0x9200,
  114. 0x9204,
  115. 0x929c,
  116. 0x8030,
  117. 0x9150,
  118. 0x9a60,
  119. 0x920c,
  120. 0x9210,
  121. 0x9228,
  122. 0x922c,
  123. 0x9244,
  124. 0x9248,
  125. 0x91e8,
  126. 0x9294,
  127. 0x9208,
  128. 0x9224,
  129. 0x9240,
  130. 0x9220,
  131. 0x923c,
  132. 0x9258,
  133. 0x9744,
  134. 0xa200,
  135. 0xa204,
  136. 0xa208,
  137. 0xa20c,
  138. 0x8d58,
  139. 0x9030,
  140. 0x9034,
  141. 0x9038,
  142. 0x903c,
  143. 0x9040,
  144. 0x9654,
  145. 0x897c,
  146. 0xa210,
  147. 0xa214,
  148. 0x9868,
  149. 0xa02c,
  150. 0x9664,
  151. 0x9698,
  152. 0x949c,
  153. 0x8e10,
  154. 0x8e18,
  155. 0x8c50,
  156. 0x8c58,
  157. 0x8c60,
  158. 0x8c68,
  159. 0x89b4,
  160. 0x9830,
  161. 0x802c,
  162. };
  163. static u32 tn_rlc_save_restore_register_list_size = ARRAY_SIZE(tn_rlc_save_restore_register_list);
  164. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  165. extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
  166. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  167. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  168. extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
  169. extern void evergreen_mc_program(struct radeon_device *rdev);
  170. extern void evergreen_irq_suspend(struct radeon_device *rdev);
  171. extern int evergreen_mc_init(struct radeon_device *rdev);
  172. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  173. extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  174. extern void sumo_rlc_fini(struct radeon_device *rdev);
  175. extern int sumo_rlc_init(struct radeon_device *rdev);
  176. /* Firmware Names */
  177. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  178. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  179. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  180. MODULE_FIRMWARE("radeon/BARTS_smc.bin");
  181. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  182. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  183. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  184. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  185. MODULE_FIRMWARE("radeon/TURKS_smc.bin");
  186. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  187. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  188. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  189. MODULE_FIRMWARE("radeon/CAICOS_smc.bin");
  190. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  191. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  192. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  193. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  194. MODULE_FIRMWARE("radeon/CAYMAN_smc.bin");
  195. MODULE_FIRMWARE("radeon/ARUBA_pfp.bin");
  196. MODULE_FIRMWARE("radeon/ARUBA_me.bin");
  197. MODULE_FIRMWARE("radeon/ARUBA_rlc.bin");
  198. static const u32 cayman_golden_registers2[] =
  199. {
  200. 0x3e5c, 0xffffffff, 0x00000000,
  201. 0x3e48, 0xffffffff, 0x00000000,
  202. 0x3e4c, 0xffffffff, 0x00000000,
  203. 0x3e64, 0xffffffff, 0x00000000,
  204. 0x3e50, 0xffffffff, 0x00000000,
  205. 0x3e60, 0xffffffff, 0x00000000
  206. };
  207. static const u32 cayman_golden_registers[] =
  208. {
  209. 0x5eb4, 0xffffffff, 0x00000002,
  210. 0x5e78, 0x8f311ff1, 0x001000f0,
  211. 0x3f90, 0xffff0000, 0xff000000,
  212. 0x9148, 0xffff0000, 0xff000000,
  213. 0x3f94, 0xffff0000, 0xff000000,
  214. 0x914c, 0xffff0000, 0xff000000,
  215. 0xc78, 0x00000080, 0x00000080,
  216. 0xbd4, 0x70073777, 0x00011003,
  217. 0xd02c, 0xbfffff1f, 0x08421000,
  218. 0xd0b8, 0x73773777, 0x02011003,
  219. 0x5bc0, 0x00200000, 0x50100000,
  220. 0x98f8, 0x33773777, 0x02011003,
  221. 0x98fc, 0xffffffff, 0x76541032,
  222. 0x7030, 0x31000311, 0x00000011,
  223. 0x2f48, 0x33773777, 0x42010001,
  224. 0x6b28, 0x00000010, 0x00000012,
  225. 0x7728, 0x00000010, 0x00000012,
  226. 0x10328, 0x00000010, 0x00000012,
  227. 0x10f28, 0x00000010, 0x00000012,
  228. 0x11b28, 0x00000010, 0x00000012,
  229. 0x12728, 0x00000010, 0x00000012,
  230. 0x240c, 0x000007ff, 0x00000000,
  231. 0x8a14, 0xf000001f, 0x00000007,
  232. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  233. 0x8b10, 0x0000ff0f, 0x00000000,
  234. 0x28a4c, 0x07ffffff, 0x06000000,
  235. 0x10c, 0x00000001, 0x00010003,
  236. 0xa02c, 0xffffffff, 0x0000009b,
  237. 0x913c, 0x0000010f, 0x01000100,
  238. 0x8c04, 0xf8ff00ff, 0x40600060,
  239. 0x28350, 0x00000f01, 0x00000000,
  240. 0x9508, 0x3700001f, 0x00000002,
  241. 0x960c, 0xffffffff, 0x54763210,
  242. 0x88c4, 0x001f3ae3, 0x00000082,
  243. 0x88d0, 0xffffffff, 0x0f40df40,
  244. 0x88d4, 0x0000001f, 0x00000010,
  245. 0x8974, 0xffffffff, 0x00000000
  246. };
  247. static const u32 dvst_golden_registers2[] =
  248. {
  249. 0x8f8, 0xffffffff, 0,
  250. 0x8fc, 0x00380000, 0,
  251. 0x8f8, 0xffffffff, 1,
  252. 0x8fc, 0x0e000000, 0
  253. };
  254. static const u32 dvst_golden_registers[] =
  255. {
  256. 0x690, 0x3fff3fff, 0x20c00033,
  257. 0x918c, 0x0fff0fff, 0x00010006,
  258. 0x91a8, 0x0fff0fff, 0x00010006,
  259. 0x9150, 0xffffdfff, 0x6e944040,
  260. 0x917c, 0x0fff0fff, 0x00030002,
  261. 0x9198, 0x0fff0fff, 0x00030002,
  262. 0x915c, 0x0fff0fff, 0x00010000,
  263. 0x3f90, 0xffff0001, 0xff000000,
  264. 0x9178, 0x0fff0fff, 0x00070000,
  265. 0x9194, 0x0fff0fff, 0x00070000,
  266. 0x9148, 0xffff0001, 0xff000000,
  267. 0x9190, 0x0fff0fff, 0x00090008,
  268. 0x91ac, 0x0fff0fff, 0x00090008,
  269. 0x3f94, 0xffff0000, 0xff000000,
  270. 0x914c, 0xffff0000, 0xff000000,
  271. 0x929c, 0x00000fff, 0x00000001,
  272. 0x55e4, 0xff607fff, 0xfc000100,
  273. 0x8a18, 0xff000fff, 0x00000100,
  274. 0x8b28, 0xff000fff, 0x00000100,
  275. 0x9144, 0xfffc0fff, 0x00000100,
  276. 0x6ed8, 0x00010101, 0x00010000,
  277. 0x9830, 0xffffffff, 0x00000000,
  278. 0x9834, 0xf00fffff, 0x00000400,
  279. 0x9838, 0xfffffffe, 0x00000000,
  280. 0xd0c0, 0xff000fff, 0x00000100,
  281. 0xd02c, 0xbfffff1f, 0x08421000,
  282. 0xd0b8, 0x73773777, 0x12010001,
  283. 0x5bb0, 0x000000f0, 0x00000070,
  284. 0x98f8, 0x73773777, 0x12010001,
  285. 0x98fc, 0xffffffff, 0x00000010,
  286. 0x9b7c, 0x00ff0000, 0x00fc0000,
  287. 0x8030, 0x00001f0f, 0x0000100a,
  288. 0x2f48, 0x73773777, 0x12010001,
  289. 0x2408, 0x00030000, 0x000c007f,
  290. 0x8a14, 0xf000003f, 0x00000007,
  291. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  292. 0x8b10, 0x0000ff0f, 0x00000000,
  293. 0x28a4c, 0x07ffffff, 0x06000000,
  294. 0x4d8, 0x00000fff, 0x00000100,
  295. 0xa008, 0xffffffff, 0x00010000,
  296. 0x913c, 0xffff03ff, 0x01000100,
  297. 0x8c00, 0x000000ff, 0x00000003,
  298. 0x8c04, 0xf8ff00ff, 0x40600060,
  299. 0x8cf0, 0x1fff1fff, 0x08e00410,
  300. 0x28350, 0x00000f01, 0x00000000,
  301. 0x9508, 0xf700071f, 0x00000002,
  302. 0x960c, 0xffffffff, 0x54763210,
  303. 0x20ef8, 0x01ff01ff, 0x00000002,
  304. 0x20e98, 0xfffffbff, 0x00200000,
  305. 0x2015c, 0xffffffff, 0x00000f40,
  306. 0x88c4, 0x001f3ae3, 0x00000082,
  307. 0x8978, 0x3fffffff, 0x04050140,
  308. 0x88d4, 0x0000001f, 0x00000010,
  309. 0x8974, 0xffffffff, 0x00000000
  310. };
  311. static const u32 scrapper_golden_registers[] =
  312. {
  313. 0x690, 0x3fff3fff, 0x20c00033,
  314. 0x918c, 0x0fff0fff, 0x00010006,
  315. 0x918c, 0x0fff0fff, 0x00010006,
  316. 0x91a8, 0x0fff0fff, 0x00010006,
  317. 0x91a8, 0x0fff0fff, 0x00010006,
  318. 0x9150, 0xffffdfff, 0x6e944040,
  319. 0x9150, 0xffffdfff, 0x6e944040,
  320. 0x917c, 0x0fff0fff, 0x00030002,
  321. 0x917c, 0x0fff0fff, 0x00030002,
  322. 0x9198, 0x0fff0fff, 0x00030002,
  323. 0x9198, 0x0fff0fff, 0x00030002,
  324. 0x915c, 0x0fff0fff, 0x00010000,
  325. 0x915c, 0x0fff0fff, 0x00010000,
  326. 0x3f90, 0xffff0001, 0xff000000,
  327. 0x3f90, 0xffff0001, 0xff000000,
  328. 0x9178, 0x0fff0fff, 0x00070000,
  329. 0x9178, 0x0fff0fff, 0x00070000,
  330. 0x9194, 0x0fff0fff, 0x00070000,
  331. 0x9194, 0x0fff0fff, 0x00070000,
  332. 0x9148, 0xffff0001, 0xff000000,
  333. 0x9148, 0xffff0001, 0xff000000,
  334. 0x9190, 0x0fff0fff, 0x00090008,
  335. 0x9190, 0x0fff0fff, 0x00090008,
  336. 0x91ac, 0x0fff0fff, 0x00090008,
  337. 0x91ac, 0x0fff0fff, 0x00090008,
  338. 0x3f94, 0xffff0000, 0xff000000,
  339. 0x3f94, 0xffff0000, 0xff000000,
  340. 0x914c, 0xffff0000, 0xff000000,
  341. 0x914c, 0xffff0000, 0xff000000,
  342. 0x929c, 0x00000fff, 0x00000001,
  343. 0x929c, 0x00000fff, 0x00000001,
  344. 0x55e4, 0xff607fff, 0xfc000100,
  345. 0x8a18, 0xff000fff, 0x00000100,
  346. 0x8a18, 0xff000fff, 0x00000100,
  347. 0x8b28, 0xff000fff, 0x00000100,
  348. 0x8b28, 0xff000fff, 0x00000100,
  349. 0x9144, 0xfffc0fff, 0x00000100,
  350. 0x9144, 0xfffc0fff, 0x00000100,
  351. 0x6ed8, 0x00010101, 0x00010000,
  352. 0x9830, 0xffffffff, 0x00000000,
  353. 0x9830, 0xffffffff, 0x00000000,
  354. 0x9834, 0xf00fffff, 0x00000400,
  355. 0x9834, 0xf00fffff, 0x00000400,
  356. 0x9838, 0xfffffffe, 0x00000000,
  357. 0x9838, 0xfffffffe, 0x00000000,
  358. 0xd0c0, 0xff000fff, 0x00000100,
  359. 0xd02c, 0xbfffff1f, 0x08421000,
  360. 0xd02c, 0xbfffff1f, 0x08421000,
  361. 0xd0b8, 0x73773777, 0x12010001,
  362. 0xd0b8, 0x73773777, 0x12010001,
  363. 0x5bb0, 0x000000f0, 0x00000070,
  364. 0x98f8, 0x73773777, 0x12010001,
  365. 0x98f8, 0x73773777, 0x12010001,
  366. 0x98fc, 0xffffffff, 0x00000010,
  367. 0x98fc, 0xffffffff, 0x00000010,
  368. 0x9b7c, 0x00ff0000, 0x00fc0000,
  369. 0x9b7c, 0x00ff0000, 0x00fc0000,
  370. 0x8030, 0x00001f0f, 0x0000100a,
  371. 0x8030, 0x00001f0f, 0x0000100a,
  372. 0x2f48, 0x73773777, 0x12010001,
  373. 0x2f48, 0x73773777, 0x12010001,
  374. 0x2408, 0x00030000, 0x000c007f,
  375. 0x8a14, 0xf000003f, 0x00000007,
  376. 0x8a14, 0xf000003f, 0x00000007,
  377. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  378. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  379. 0x8b10, 0x0000ff0f, 0x00000000,
  380. 0x8b10, 0x0000ff0f, 0x00000000,
  381. 0x28a4c, 0x07ffffff, 0x06000000,
  382. 0x28a4c, 0x07ffffff, 0x06000000,
  383. 0x4d8, 0x00000fff, 0x00000100,
  384. 0x4d8, 0x00000fff, 0x00000100,
  385. 0xa008, 0xffffffff, 0x00010000,
  386. 0xa008, 0xffffffff, 0x00010000,
  387. 0x913c, 0xffff03ff, 0x01000100,
  388. 0x913c, 0xffff03ff, 0x01000100,
  389. 0x90e8, 0x001fffff, 0x010400c0,
  390. 0x8c00, 0x000000ff, 0x00000003,
  391. 0x8c00, 0x000000ff, 0x00000003,
  392. 0x8c04, 0xf8ff00ff, 0x40600060,
  393. 0x8c04, 0xf8ff00ff, 0x40600060,
  394. 0x8c30, 0x0000000f, 0x00040005,
  395. 0x8cf0, 0x1fff1fff, 0x08e00410,
  396. 0x8cf0, 0x1fff1fff, 0x08e00410,
  397. 0x900c, 0x00ffffff, 0x0017071f,
  398. 0x28350, 0x00000f01, 0x00000000,
  399. 0x28350, 0x00000f01, 0x00000000,
  400. 0x9508, 0xf700071f, 0x00000002,
  401. 0x9508, 0xf700071f, 0x00000002,
  402. 0x9688, 0x00300000, 0x0017000f,
  403. 0x960c, 0xffffffff, 0x54763210,
  404. 0x960c, 0xffffffff, 0x54763210,
  405. 0x20ef8, 0x01ff01ff, 0x00000002,
  406. 0x20e98, 0xfffffbff, 0x00200000,
  407. 0x2015c, 0xffffffff, 0x00000f40,
  408. 0x88c4, 0x001f3ae3, 0x00000082,
  409. 0x88c4, 0x001f3ae3, 0x00000082,
  410. 0x8978, 0x3fffffff, 0x04050140,
  411. 0x8978, 0x3fffffff, 0x04050140,
  412. 0x88d4, 0x0000001f, 0x00000010,
  413. 0x88d4, 0x0000001f, 0x00000010,
  414. 0x8974, 0xffffffff, 0x00000000,
  415. 0x8974, 0xffffffff, 0x00000000
  416. };
  417. static void ni_init_golden_registers(struct radeon_device *rdev)
  418. {
  419. switch (rdev->family) {
  420. case CHIP_CAYMAN:
  421. radeon_program_register_sequence(rdev,
  422. cayman_golden_registers,
  423. (const u32)ARRAY_SIZE(cayman_golden_registers));
  424. radeon_program_register_sequence(rdev,
  425. cayman_golden_registers2,
  426. (const u32)ARRAY_SIZE(cayman_golden_registers2));
  427. break;
  428. case CHIP_ARUBA:
  429. if ((rdev->pdev->device == 0x9900) ||
  430. (rdev->pdev->device == 0x9901) ||
  431. (rdev->pdev->device == 0x9903) ||
  432. (rdev->pdev->device == 0x9904) ||
  433. (rdev->pdev->device == 0x9905) ||
  434. (rdev->pdev->device == 0x9906) ||
  435. (rdev->pdev->device == 0x9907) ||
  436. (rdev->pdev->device == 0x9908) ||
  437. (rdev->pdev->device == 0x9909) ||
  438. (rdev->pdev->device == 0x990A) ||
  439. (rdev->pdev->device == 0x990B) ||
  440. (rdev->pdev->device == 0x990C) ||
  441. (rdev->pdev->device == 0x990D) ||
  442. (rdev->pdev->device == 0x990E) ||
  443. (rdev->pdev->device == 0x990F) ||
  444. (rdev->pdev->device == 0x9910) ||
  445. (rdev->pdev->device == 0x9913) ||
  446. (rdev->pdev->device == 0x9917) ||
  447. (rdev->pdev->device == 0x9918)) {
  448. radeon_program_register_sequence(rdev,
  449. dvst_golden_registers,
  450. (const u32)ARRAY_SIZE(dvst_golden_registers));
  451. radeon_program_register_sequence(rdev,
  452. dvst_golden_registers2,
  453. (const u32)ARRAY_SIZE(dvst_golden_registers2));
  454. } else {
  455. radeon_program_register_sequence(rdev,
  456. scrapper_golden_registers,
  457. (const u32)ARRAY_SIZE(scrapper_golden_registers));
  458. radeon_program_register_sequence(rdev,
  459. dvst_golden_registers2,
  460. (const u32)ARRAY_SIZE(dvst_golden_registers2));
  461. }
  462. break;
  463. default:
  464. break;
  465. }
  466. }
  467. #define BTC_IO_MC_REGS_SIZE 29
  468. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  469. {0x00000077, 0xff010100},
  470. {0x00000078, 0x00000000},
  471. {0x00000079, 0x00001434},
  472. {0x0000007a, 0xcc08ec08},
  473. {0x0000007b, 0x00040000},
  474. {0x0000007c, 0x000080c0},
  475. {0x0000007d, 0x09000000},
  476. {0x0000007e, 0x00210404},
  477. {0x00000081, 0x08a8e800},
  478. {0x00000082, 0x00030444},
  479. {0x00000083, 0x00000000},
  480. {0x00000085, 0x00000001},
  481. {0x00000086, 0x00000002},
  482. {0x00000087, 0x48490000},
  483. {0x00000088, 0x20244647},
  484. {0x00000089, 0x00000005},
  485. {0x0000008b, 0x66030000},
  486. {0x0000008c, 0x00006603},
  487. {0x0000008d, 0x00000100},
  488. {0x0000008f, 0x00001c0a},
  489. {0x00000090, 0xff000001},
  490. {0x00000094, 0x00101101},
  491. {0x00000095, 0x00000fff},
  492. {0x00000096, 0x00116fff},
  493. {0x00000097, 0x60010000},
  494. {0x00000098, 0x10010000},
  495. {0x00000099, 0x00006000},
  496. {0x0000009a, 0x00001000},
  497. {0x0000009f, 0x00946a00}
  498. };
  499. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  500. {0x00000077, 0xff010100},
  501. {0x00000078, 0x00000000},
  502. {0x00000079, 0x00001434},
  503. {0x0000007a, 0xcc08ec08},
  504. {0x0000007b, 0x00040000},
  505. {0x0000007c, 0x000080c0},
  506. {0x0000007d, 0x09000000},
  507. {0x0000007e, 0x00210404},
  508. {0x00000081, 0x08a8e800},
  509. {0x00000082, 0x00030444},
  510. {0x00000083, 0x00000000},
  511. {0x00000085, 0x00000001},
  512. {0x00000086, 0x00000002},
  513. {0x00000087, 0x48490000},
  514. {0x00000088, 0x20244647},
  515. {0x00000089, 0x00000005},
  516. {0x0000008b, 0x66030000},
  517. {0x0000008c, 0x00006603},
  518. {0x0000008d, 0x00000100},
  519. {0x0000008f, 0x00001c0a},
  520. {0x00000090, 0xff000001},
  521. {0x00000094, 0x00101101},
  522. {0x00000095, 0x00000fff},
  523. {0x00000096, 0x00116fff},
  524. {0x00000097, 0x60010000},
  525. {0x00000098, 0x10010000},
  526. {0x00000099, 0x00006000},
  527. {0x0000009a, 0x00001000},
  528. {0x0000009f, 0x00936a00}
  529. };
  530. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  531. {0x00000077, 0xff010100},
  532. {0x00000078, 0x00000000},
  533. {0x00000079, 0x00001434},
  534. {0x0000007a, 0xcc08ec08},
  535. {0x0000007b, 0x00040000},
  536. {0x0000007c, 0x000080c0},
  537. {0x0000007d, 0x09000000},
  538. {0x0000007e, 0x00210404},
  539. {0x00000081, 0x08a8e800},
  540. {0x00000082, 0x00030444},
  541. {0x00000083, 0x00000000},
  542. {0x00000085, 0x00000001},
  543. {0x00000086, 0x00000002},
  544. {0x00000087, 0x48490000},
  545. {0x00000088, 0x20244647},
  546. {0x00000089, 0x00000005},
  547. {0x0000008b, 0x66030000},
  548. {0x0000008c, 0x00006603},
  549. {0x0000008d, 0x00000100},
  550. {0x0000008f, 0x00001c0a},
  551. {0x00000090, 0xff000001},
  552. {0x00000094, 0x00101101},
  553. {0x00000095, 0x00000fff},
  554. {0x00000096, 0x00116fff},
  555. {0x00000097, 0x60010000},
  556. {0x00000098, 0x10010000},
  557. {0x00000099, 0x00006000},
  558. {0x0000009a, 0x00001000},
  559. {0x0000009f, 0x00916a00}
  560. };
  561. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  562. {0x00000077, 0xff010100},
  563. {0x00000078, 0x00000000},
  564. {0x00000079, 0x00001434},
  565. {0x0000007a, 0xcc08ec08},
  566. {0x0000007b, 0x00040000},
  567. {0x0000007c, 0x000080c0},
  568. {0x0000007d, 0x09000000},
  569. {0x0000007e, 0x00210404},
  570. {0x00000081, 0x08a8e800},
  571. {0x00000082, 0x00030444},
  572. {0x00000083, 0x00000000},
  573. {0x00000085, 0x00000001},
  574. {0x00000086, 0x00000002},
  575. {0x00000087, 0x48490000},
  576. {0x00000088, 0x20244647},
  577. {0x00000089, 0x00000005},
  578. {0x0000008b, 0x66030000},
  579. {0x0000008c, 0x00006603},
  580. {0x0000008d, 0x00000100},
  581. {0x0000008f, 0x00001c0a},
  582. {0x00000090, 0xff000001},
  583. {0x00000094, 0x00101101},
  584. {0x00000095, 0x00000fff},
  585. {0x00000096, 0x00116fff},
  586. {0x00000097, 0x60010000},
  587. {0x00000098, 0x10010000},
  588. {0x00000099, 0x00006000},
  589. {0x0000009a, 0x00001000},
  590. {0x0000009f, 0x00976b00}
  591. };
  592. int ni_mc_load_microcode(struct radeon_device *rdev)
  593. {
  594. const __be32 *fw_data;
  595. u32 mem_type, running, blackout = 0;
  596. u32 *io_mc_regs;
  597. int i, ucode_size, regs_size;
  598. if (!rdev->mc_fw)
  599. return -EINVAL;
  600. switch (rdev->family) {
  601. case CHIP_BARTS:
  602. io_mc_regs = (u32 *)&barts_io_mc_regs;
  603. ucode_size = BTC_MC_UCODE_SIZE;
  604. regs_size = BTC_IO_MC_REGS_SIZE;
  605. break;
  606. case CHIP_TURKS:
  607. io_mc_regs = (u32 *)&turks_io_mc_regs;
  608. ucode_size = BTC_MC_UCODE_SIZE;
  609. regs_size = BTC_IO_MC_REGS_SIZE;
  610. break;
  611. case CHIP_CAICOS:
  612. default:
  613. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  614. ucode_size = BTC_MC_UCODE_SIZE;
  615. regs_size = BTC_IO_MC_REGS_SIZE;
  616. break;
  617. case CHIP_CAYMAN:
  618. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  619. ucode_size = CAYMAN_MC_UCODE_SIZE;
  620. regs_size = BTC_IO_MC_REGS_SIZE;
  621. break;
  622. }
  623. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  624. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  625. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  626. if (running) {
  627. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  628. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  629. }
  630. /* reset the engine and set to writable */
  631. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  632. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  633. /* load mc io regs */
  634. for (i = 0; i < regs_size; i++) {
  635. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  636. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  637. }
  638. /* load the MC ucode */
  639. fw_data = (const __be32 *)rdev->mc_fw->data;
  640. for (i = 0; i < ucode_size; i++)
  641. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  642. /* put the engine back into the active state */
  643. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  644. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  645. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  646. /* wait for training to complete */
  647. for (i = 0; i < rdev->usec_timeout; i++) {
  648. if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
  649. break;
  650. udelay(1);
  651. }
  652. if (running)
  653. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  654. }
  655. return 0;
  656. }
  657. int ni_init_microcode(struct radeon_device *rdev)
  658. {
  659. struct platform_device *pdev;
  660. const char *chip_name;
  661. const char *rlc_chip_name;
  662. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  663. size_t smc_req_size = 0;
  664. char fw_name[30];
  665. int err;
  666. DRM_DEBUG("\n");
  667. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  668. err = IS_ERR(pdev);
  669. if (err) {
  670. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  671. return -EINVAL;
  672. }
  673. switch (rdev->family) {
  674. case CHIP_BARTS:
  675. chip_name = "BARTS";
  676. rlc_chip_name = "BTC";
  677. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  678. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  679. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  680. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  681. smc_req_size = ALIGN(BARTS_SMC_UCODE_SIZE, 4);
  682. break;
  683. case CHIP_TURKS:
  684. chip_name = "TURKS";
  685. rlc_chip_name = "BTC";
  686. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  687. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  688. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  689. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  690. smc_req_size = ALIGN(TURKS_SMC_UCODE_SIZE, 4);
  691. break;
  692. case CHIP_CAICOS:
  693. chip_name = "CAICOS";
  694. rlc_chip_name = "BTC";
  695. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  696. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  697. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  698. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  699. smc_req_size = ALIGN(CAICOS_SMC_UCODE_SIZE, 4);
  700. break;
  701. case CHIP_CAYMAN:
  702. chip_name = "CAYMAN";
  703. rlc_chip_name = "CAYMAN";
  704. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  705. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  706. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  707. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  708. smc_req_size = ALIGN(CAYMAN_SMC_UCODE_SIZE, 4);
  709. break;
  710. case CHIP_ARUBA:
  711. chip_name = "ARUBA";
  712. rlc_chip_name = "ARUBA";
  713. /* pfp/me same size as CAYMAN */
  714. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  715. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  716. rlc_req_size = ARUBA_RLC_UCODE_SIZE * 4;
  717. mc_req_size = 0;
  718. break;
  719. default: BUG();
  720. }
  721. DRM_INFO("Loading %s Microcode\n", chip_name);
  722. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  723. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  724. if (err)
  725. goto out;
  726. if (rdev->pfp_fw->size != pfp_req_size) {
  727. printk(KERN_ERR
  728. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  729. rdev->pfp_fw->size, fw_name);
  730. err = -EINVAL;
  731. goto out;
  732. }
  733. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  734. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  735. if (err)
  736. goto out;
  737. if (rdev->me_fw->size != me_req_size) {
  738. printk(KERN_ERR
  739. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  740. rdev->me_fw->size, fw_name);
  741. err = -EINVAL;
  742. }
  743. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  744. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  745. if (err)
  746. goto out;
  747. if (rdev->rlc_fw->size != rlc_req_size) {
  748. printk(KERN_ERR
  749. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  750. rdev->rlc_fw->size, fw_name);
  751. err = -EINVAL;
  752. }
  753. /* no MC ucode on TN */
  754. if (!(rdev->flags & RADEON_IS_IGP)) {
  755. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  756. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  757. if (err)
  758. goto out;
  759. if (rdev->mc_fw->size != mc_req_size) {
  760. printk(KERN_ERR
  761. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  762. rdev->mc_fw->size, fw_name);
  763. err = -EINVAL;
  764. }
  765. }
  766. if ((rdev->family >= CHIP_BARTS) && (rdev->family <= CHIP_CAYMAN)) {
  767. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  768. err = request_firmware(&rdev->smc_fw, fw_name, &pdev->dev);
  769. if (err)
  770. goto out;
  771. if (rdev->smc_fw->size != smc_req_size) {
  772. printk(KERN_ERR
  773. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  774. rdev->mc_fw->size, fw_name);
  775. err = -EINVAL;
  776. }
  777. }
  778. out:
  779. platform_device_unregister(pdev);
  780. if (err) {
  781. if (err != -EINVAL)
  782. printk(KERN_ERR
  783. "ni_cp: Failed to load firmware \"%s\"\n",
  784. fw_name);
  785. release_firmware(rdev->pfp_fw);
  786. rdev->pfp_fw = NULL;
  787. release_firmware(rdev->me_fw);
  788. rdev->me_fw = NULL;
  789. release_firmware(rdev->rlc_fw);
  790. rdev->rlc_fw = NULL;
  791. release_firmware(rdev->mc_fw);
  792. rdev->mc_fw = NULL;
  793. }
  794. return err;
  795. }
  796. int tn_get_temp(struct radeon_device *rdev)
  797. {
  798. u32 temp = RREG32_SMC(TN_CURRENT_GNB_TEMP) & 0x7ff;
  799. int actual_temp = (temp / 8) - 49;
  800. return actual_temp * 1000;
  801. }
  802. /*
  803. * Core functions
  804. */
  805. static void cayman_gpu_init(struct radeon_device *rdev)
  806. {
  807. u32 gb_addr_config = 0;
  808. u32 mc_shared_chmap, mc_arb_ramcfg;
  809. u32 cgts_tcc_disable;
  810. u32 sx_debug_1;
  811. u32 smx_dc_ctl0;
  812. u32 cgts_sm_ctrl_reg;
  813. u32 hdp_host_path_cntl;
  814. u32 tmp;
  815. u32 disabled_rb_mask;
  816. int i, j;
  817. switch (rdev->family) {
  818. case CHIP_CAYMAN:
  819. rdev->config.cayman.max_shader_engines = 2;
  820. rdev->config.cayman.max_pipes_per_simd = 4;
  821. rdev->config.cayman.max_tile_pipes = 8;
  822. rdev->config.cayman.max_simds_per_se = 12;
  823. rdev->config.cayman.max_backends_per_se = 4;
  824. rdev->config.cayman.max_texture_channel_caches = 8;
  825. rdev->config.cayman.max_gprs = 256;
  826. rdev->config.cayman.max_threads = 256;
  827. rdev->config.cayman.max_gs_threads = 32;
  828. rdev->config.cayman.max_stack_entries = 512;
  829. rdev->config.cayman.sx_num_of_sets = 8;
  830. rdev->config.cayman.sx_max_export_size = 256;
  831. rdev->config.cayman.sx_max_export_pos_size = 64;
  832. rdev->config.cayman.sx_max_export_smx_size = 192;
  833. rdev->config.cayman.max_hw_contexts = 8;
  834. rdev->config.cayman.sq_num_cf_insts = 2;
  835. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  836. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  837. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  838. gb_addr_config = CAYMAN_GB_ADDR_CONFIG_GOLDEN;
  839. break;
  840. case CHIP_ARUBA:
  841. default:
  842. rdev->config.cayman.max_shader_engines = 1;
  843. rdev->config.cayman.max_pipes_per_simd = 4;
  844. rdev->config.cayman.max_tile_pipes = 2;
  845. if ((rdev->pdev->device == 0x9900) ||
  846. (rdev->pdev->device == 0x9901) ||
  847. (rdev->pdev->device == 0x9905) ||
  848. (rdev->pdev->device == 0x9906) ||
  849. (rdev->pdev->device == 0x9907) ||
  850. (rdev->pdev->device == 0x9908) ||
  851. (rdev->pdev->device == 0x9909) ||
  852. (rdev->pdev->device == 0x990B) ||
  853. (rdev->pdev->device == 0x990C) ||
  854. (rdev->pdev->device == 0x990F) ||
  855. (rdev->pdev->device == 0x9910) ||
  856. (rdev->pdev->device == 0x9917) ||
  857. (rdev->pdev->device == 0x9999) ||
  858. (rdev->pdev->device == 0x999C)) {
  859. rdev->config.cayman.max_simds_per_se = 6;
  860. rdev->config.cayman.max_backends_per_se = 2;
  861. } else if ((rdev->pdev->device == 0x9903) ||
  862. (rdev->pdev->device == 0x9904) ||
  863. (rdev->pdev->device == 0x990A) ||
  864. (rdev->pdev->device == 0x990D) ||
  865. (rdev->pdev->device == 0x990E) ||
  866. (rdev->pdev->device == 0x9913) ||
  867. (rdev->pdev->device == 0x9918) ||
  868. (rdev->pdev->device == 0x999D)) {
  869. rdev->config.cayman.max_simds_per_se = 4;
  870. rdev->config.cayman.max_backends_per_se = 2;
  871. } else if ((rdev->pdev->device == 0x9919) ||
  872. (rdev->pdev->device == 0x9990) ||
  873. (rdev->pdev->device == 0x9991) ||
  874. (rdev->pdev->device == 0x9994) ||
  875. (rdev->pdev->device == 0x9995) ||
  876. (rdev->pdev->device == 0x9996) ||
  877. (rdev->pdev->device == 0x999A) ||
  878. (rdev->pdev->device == 0x99A0)) {
  879. rdev->config.cayman.max_simds_per_se = 3;
  880. rdev->config.cayman.max_backends_per_se = 1;
  881. } else {
  882. rdev->config.cayman.max_simds_per_se = 2;
  883. rdev->config.cayman.max_backends_per_se = 1;
  884. }
  885. rdev->config.cayman.max_texture_channel_caches = 2;
  886. rdev->config.cayman.max_gprs = 256;
  887. rdev->config.cayman.max_threads = 256;
  888. rdev->config.cayman.max_gs_threads = 32;
  889. rdev->config.cayman.max_stack_entries = 512;
  890. rdev->config.cayman.sx_num_of_sets = 8;
  891. rdev->config.cayman.sx_max_export_size = 256;
  892. rdev->config.cayman.sx_max_export_pos_size = 64;
  893. rdev->config.cayman.sx_max_export_smx_size = 192;
  894. rdev->config.cayman.max_hw_contexts = 8;
  895. rdev->config.cayman.sq_num_cf_insts = 2;
  896. rdev->config.cayman.sc_prim_fifo_size = 0x40;
  897. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  898. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  899. gb_addr_config = ARUBA_GB_ADDR_CONFIG_GOLDEN;
  900. break;
  901. }
  902. /* Initialize HDP */
  903. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  904. WREG32((0x2c14 + j), 0x00000000);
  905. WREG32((0x2c18 + j), 0x00000000);
  906. WREG32((0x2c1c + j), 0x00000000);
  907. WREG32((0x2c20 + j), 0x00000000);
  908. WREG32((0x2c24 + j), 0x00000000);
  909. }
  910. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  911. evergreen_fix_pci_max_read_req_size(rdev);
  912. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  913. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  914. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  915. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  916. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  917. rdev->config.cayman.mem_row_size_in_kb = 4;
  918. /* XXX use MC settings? */
  919. rdev->config.cayman.shader_engine_tile_size = 32;
  920. rdev->config.cayman.num_gpus = 1;
  921. rdev->config.cayman.multi_gpu_tile_size = 64;
  922. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  923. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  924. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  925. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  926. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  927. rdev->config.cayman.num_shader_engines = tmp + 1;
  928. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  929. rdev->config.cayman.num_gpus = tmp + 1;
  930. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  931. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  932. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  933. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  934. /* setup tiling info dword. gb_addr_config is not adequate since it does
  935. * not have bank info, so create a custom tiling dword.
  936. * bits 3:0 num_pipes
  937. * bits 7:4 num_banks
  938. * bits 11:8 group_size
  939. * bits 15:12 row_size
  940. */
  941. rdev->config.cayman.tile_config = 0;
  942. switch (rdev->config.cayman.num_tile_pipes) {
  943. case 1:
  944. default:
  945. rdev->config.cayman.tile_config |= (0 << 0);
  946. break;
  947. case 2:
  948. rdev->config.cayman.tile_config |= (1 << 0);
  949. break;
  950. case 4:
  951. rdev->config.cayman.tile_config |= (2 << 0);
  952. break;
  953. case 8:
  954. rdev->config.cayman.tile_config |= (3 << 0);
  955. break;
  956. }
  957. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  958. if (rdev->flags & RADEON_IS_IGP)
  959. rdev->config.cayman.tile_config |= 1 << 4;
  960. else {
  961. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  962. case 0: /* four banks */
  963. rdev->config.cayman.tile_config |= 0 << 4;
  964. break;
  965. case 1: /* eight banks */
  966. rdev->config.cayman.tile_config |= 1 << 4;
  967. break;
  968. case 2: /* sixteen banks */
  969. default:
  970. rdev->config.cayman.tile_config |= 2 << 4;
  971. break;
  972. }
  973. }
  974. rdev->config.cayman.tile_config |=
  975. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  976. rdev->config.cayman.tile_config |=
  977. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  978. tmp = 0;
  979. for (i = (rdev->config.cayman.max_shader_engines - 1); i >= 0; i--) {
  980. u32 rb_disable_bitmap;
  981. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  982. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  983. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  984. tmp <<= 4;
  985. tmp |= rb_disable_bitmap;
  986. }
  987. /* enabled rb are just the one not disabled :) */
  988. disabled_rb_mask = tmp;
  989. tmp = 0;
  990. for (i = 0; i < (rdev->config.cayman.max_backends_per_se * rdev->config.cayman.max_shader_engines); i++)
  991. tmp |= (1 << i);
  992. /* if all the backends are disabled, fix it up here */
  993. if ((disabled_rb_mask & tmp) == tmp) {
  994. for (i = 0; i < (rdev->config.cayman.max_backends_per_se * rdev->config.cayman.max_shader_engines); i++)
  995. disabled_rb_mask &= ~(1 << i);
  996. }
  997. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  998. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  999. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1000. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1001. if (ASIC_IS_DCE6(rdev))
  1002. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  1003. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1004. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1005. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1006. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1007. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1008. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1009. if ((rdev->config.cayman.max_backends_per_se == 1) &&
  1010. (rdev->flags & RADEON_IS_IGP)) {
  1011. if ((disabled_rb_mask & 3) == 1) {
  1012. /* RB0 disabled, RB1 enabled */
  1013. tmp = 0x11111111;
  1014. } else {
  1015. /* RB1 disabled, RB0 enabled */
  1016. tmp = 0x00000000;
  1017. }
  1018. } else {
  1019. tmp = gb_addr_config & NUM_PIPES_MASK;
  1020. tmp = r6xx_remap_render_backend(rdev, tmp,
  1021. rdev->config.cayman.max_backends_per_se *
  1022. rdev->config.cayman.max_shader_engines,
  1023. CAYMAN_MAX_BACKENDS, disabled_rb_mask);
  1024. }
  1025. WREG32(GB_BACKEND_MAP, tmp);
  1026. cgts_tcc_disable = 0xffff0000;
  1027. for (i = 0; i < rdev->config.cayman.max_texture_channel_caches; i++)
  1028. cgts_tcc_disable &= ~(1 << (16 + i));
  1029. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  1030. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  1031. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  1032. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  1033. /* reprogram the shader complex */
  1034. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  1035. for (i = 0; i < 16; i++)
  1036. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  1037. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  1038. /* set HW defaults for 3D engine */
  1039. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1040. sx_debug_1 = RREG32(SX_DEBUG_1);
  1041. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1042. WREG32(SX_DEBUG_1, sx_debug_1);
  1043. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1044. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1045. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
  1046. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1047. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  1048. /* need to be explicitly zero-ed */
  1049. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  1050. WREG32(SQ_LSTMP_RING_BASE, 0);
  1051. WREG32(SQ_HSTMP_RING_BASE, 0);
  1052. WREG32(SQ_ESTMP_RING_BASE, 0);
  1053. WREG32(SQ_GSTMP_RING_BASE, 0);
  1054. WREG32(SQ_VSTMP_RING_BASE, 0);
  1055. WREG32(SQ_PSTMP_RING_BASE, 0);
  1056. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  1057. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
  1058. POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
  1059. SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
  1060. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
  1061. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
  1062. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
  1063. WREG32(VGT_NUM_INSTANCES, 1);
  1064. WREG32(CP_PERFMON_CNTL, 0);
  1065. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
  1066. FETCH_FIFO_HIWATER(0x4) |
  1067. DONE_FIFO_HIWATER(0xe0) |
  1068. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1069. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  1070. WREG32(SQ_CONFIG, (VC_ENABLE |
  1071. EXPORT_SRC_C |
  1072. GFX_PRIO(0) |
  1073. CS1_PRIO(0) |
  1074. CS2_PRIO(1)));
  1075. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  1076. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1077. FORCE_EOV_MAX_REZ_CNT(255)));
  1078. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1079. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1080. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1081. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1082. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1083. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1084. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1085. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1086. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1087. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1088. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1089. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1090. tmp = RREG32(HDP_MISC_CNTL);
  1091. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1092. WREG32(HDP_MISC_CNTL, tmp);
  1093. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1094. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1095. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1096. udelay(50);
  1097. }
  1098. /*
  1099. * GART
  1100. */
  1101. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  1102. {
  1103. /* flush hdp cache */
  1104. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1105. /* bits 0-7 are the VM contexts0-7 */
  1106. WREG32(VM_INVALIDATE_REQUEST, 1);
  1107. }
  1108. static int cayman_pcie_gart_enable(struct radeon_device *rdev)
  1109. {
  1110. int i, r;
  1111. if (rdev->gart.robj == NULL) {
  1112. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  1113. return -EINVAL;
  1114. }
  1115. r = radeon_gart_table_vram_pin(rdev);
  1116. if (r)
  1117. return r;
  1118. radeon_gart_restore(rdev);
  1119. /* Setup TLB control */
  1120. WREG32(MC_VM_MX_L1_TLB_CNTL,
  1121. (0xA << 7) |
  1122. ENABLE_L1_TLB |
  1123. ENABLE_L1_FRAGMENT_PROCESSING |
  1124. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1125. ENABLE_ADVANCED_DRIVER_MODEL |
  1126. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  1127. /* Setup L2 cache */
  1128. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  1129. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1130. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  1131. EFFECTIVE_L2_QUEUE_SIZE(7) |
  1132. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  1133. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  1134. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  1135. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  1136. /* setup context0 */
  1137. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  1138. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  1139. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  1140. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  1141. (u32)(rdev->dummy_page.addr >> 12));
  1142. WREG32(VM_CONTEXT0_CNTL2, 0);
  1143. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  1144. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1145. WREG32(0x15D4, 0);
  1146. WREG32(0x15D8, 0);
  1147. WREG32(0x15DC, 0);
  1148. /* empty context1-7 */
  1149. /* Assign the pt base to something valid for now; the pts used for
  1150. * the VMs are determined by the application and setup and assigned
  1151. * on the fly in the vm part of radeon_gart.c
  1152. */
  1153. for (i = 1; i < 8; i++) {
  1154. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (i << 2), 0);
  1155. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (i << 2), rdev->vm_manager.max_pfn);
  1156. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  1157. rdev->gart.table_addr >> 12);
  1158. }
  1159. /* enable context1-7 */
  1160. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  1161. (u32)(rdev->dummy_page.addr >> 12));
  1162. WREG32(VM_CONTEXT1_CNTL2, 4);
  1163. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  1164. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1165. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  1166. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1167. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  1168. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1169. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  1170. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1171. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  1172. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1173. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  1174. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1175. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1176. cayman_pcie_gart_tlb_flush(rdev);
  1177. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  1178. (unsigned)(rdev->mc.gtt_size >> 20),
  1179. (unsigned long long)rdev->gart.table_addr);
  1180. rdev->gart.ready = true;
  1181. return 0;
  1182. }
  1183. static void cayman_pcie_gart_disable(struct radeon_device *rdev)
  1184. {
  1185. /* Disable all tables */
  1186. WREG32(VM_CONTEXT0_CNTL, 0);
  1187. WREG32(VM_CONTEXT1_CNTL, 0);
  1188. /* Setup TLB control */
  1189. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  1190. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1191. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  1192. /* Setup L2 cache */
  1193. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1194. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  1195. EFFECTIVE_L2_QUEUE_SIZE(7) |
  1196. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  1197. WREG32(VM_L2_CNTL2, 0);
  1198. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  1199. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  1200. radeon_gart_table_vram_unpin(rdev);
  1201. }
  1202. static void cayman_pcie_gart_fini(struct radeon_device *rdev)
  1203. {
  1204. cayman_pcie_gart_disable(rdev);
  1205. radeon_gart_table_vram_free(rdev);
  1206. radeon_gart_fini(rdev);
  1207. }
  1208. void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  1209. int ring, u32 cp_int_cntl)
  1210. {
  1211. u32 srbm_gfx_cntl = RREG32(SRBM_GFX_CNTL) & ~3;
  1212. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl | (ring & 3));
  1213. WREG32(CP_INT_CNTL, cp_int_cntl);
  1214. }
  1215. /*
  1216. * CP.
  1217. */
  1218. void cayman_fence_ring_emit(struct radeon_device *rdev,
  1219. struct radeon_fence *fence)
  1220. {
  1221. struct radeon_ring *ring = &rdev->ring[fence->ring];
  1222. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  1223. /* flush read cache over gart for this vmid */
  1224. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1225. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1226. radeon_ring_write(ring, 0);
  1227. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1228. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  1229. radeon_ring_write(ring, 0xFFFFFFFF);
  1230. radeon_ring_write(ring, 0);
  1231. radeon_ring_write(ring, 10); /* poll interval */
  1232. /* EVENT_WRITE_EOP - flush caches, send int */
  1233. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1234. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  1235. radeon_ring_write(ring, addr & 0xffffffff);
  1236. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  1237. radeon_ring_write(ring, fence->seq);
  1238. radeon_ring_write(ring, 0);
  1239. }
  1240. void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1241. {
  1242. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1243. /* set to DX10/11 mode */
  1244. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1245. radeon_ring_write(ring, 1);
  1246. if (ring->rptr_save_reg) {
  1247. uint32_t next_rptr = ring->wptr + 3 + 4 + 8;
  1248. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1249. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1250. PACKET3_SET_CONFIG_REG_START) >> 2));
  1251. radeon_ring_write(ring, next_rptr);
  1252. }
  1253. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1254. radeon_ring_write(ring,
  1255. #ifdef __BIG_ENDIAN
  1256. (2 << 0) |
  1257. #endif
  1258. (ib->gpu_addr & 0xFFFFFFFC));
  1259. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1260. radeon_ring_write(ring, ib->length_dw |
  1261. (ib->vm ? (ib->vm->id << 24) : 0));
  1262. /* flush read cache over gart for this vmid */
  1263. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1264. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1265. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  1266. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1267. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  1268. radeon_ring_write(ring, 0xFFFFFFFF);
  1269. radeon_ring_write(ring, 0);
  1270. radeon_ring_write(ring, 10); /* poll interval */
  1271. }
  1272. void cayman_uvd_semaphore_emit(struct radeon_device *rdev,
  1273. struct radeon_ring *ring,
  1274. struct radeon_semaphore *semaphore,
  1275. bool emit_wait)
  1276. {
  1277. uint64_t addr = semaphore->gpu_addr;
  1278. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_LOW, 0));
  1279. radeon_ring_write(ring, (addr >> 3) & 0x000FFFFF);
  1280. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_HIGH, 0));
  1281. radeon_ring_write(ring, (addr >> 23) & 0x000FFFFF);
  1282. radeon_ring_write(ring, PACKET0(UVD_SEMA_CMD, 0));
  1283. radeon_ring_write(ring, 0x80 | (emit_wait ? 1 : 0));
  1284. }
  1285. static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
  1286. {
  1287. if (enable)
  1288. WREG32(CP_ME_CNTL, 0);
  1289. else {
  1290. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1291. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  1292. WREG32(SCRATCH_UMSK, 0);
  1293. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1294. }
  1295. }
  1296. static int cayman_cp_load_microcode(struct radeon_device *rdev)
  1297. {
  1298. const __be32 *fw_data;
  1299. int i;
  1300. if (!rdev->me_fw || !rdev->pfp_fw)
  1301. return -EINVAL;
  1302. cayman_cp_enable(rdev, false);
  1303. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1304. WREG32(CP_PFP_UCODE_ADDR, 0);
  1305. for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
  1306. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1307. WREG32(CP_PFP_UCODE_ADDR, 0);
  1308. fw_data = (const __be32 *)rdev->me_fw->data;
  1309. WREG32(CP_ME_RAM_WADDR, 0);
  1310. for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
  1311. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1312. WREG32(CP_PFP_UCODE_ADDR, 0);
  1313. WREG32(CP_ME_RAM_WADDR, 0);
  1314. WREG32(CP_ME_RAM_RADDR, 0);
  1315. return 0;
  1316. }
  1317. static int cayman_cp_start(struct radeon_device *rdev)
  1318. {
  1319. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1320. int r, i;
  1321. r = radeon_ring_lock(rdev, ring, 7);
  1322. if (r) {
  1323. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1324. return r;
  1325. }
  1326. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1327. radeon_ring_write(ring, 0x1);
  1328. radeon_ring_write(ring, 0x0);
  1329. radeon_ring_write(ring, rdev->config.cayman.max_hw_contexts - 1);
  1330. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1331. radeon_ring_write(ring, 0);
  1332. radeon_ring_write(ring, 0);
  1333. radeon_ring_unlock_commit(rdev, ring);
  1334. cayman_cp_enable(rdev, true);
  1335. r = radeon_ring_lock(rdev, ring, cayman_default_size + 19);
  1336. if (r) {
  1337. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1338. return r;
  1339. }
  1340. /* setup clear context state */
  1341. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1342. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1343. for (i = 0; i < cayman_default_size; i++)
  1344. radeon_ring_write(ring, cayman_default_state[i]);
  1345. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1346. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1347. /* set clear context state */
  1348. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1349. radeon_ring_write(ring, 0);
  1350. /* SQ_VTX_BASE_VTX_LOC */
  1351. radeon_ring_write(ring, 0xc0026f00);
  1352. radeon_ring_write(ring, 0x00000000);
  1353. radeon_ring_write(ring, 0x00000000);
  1354. radeon_ring_write(ring, 0x00000000);
  1355. /* Clear consts */
  1356. radeon_ring_write(ring, 0xc0036f00);
  1357. radeon_ring_write(ring, 0x00000bc4);
  1358. radeon_ring_write(ring, 0xffffffff);
  1359. radeon_ring_write(ring, 0xffffffff);
  1360. radeon_ring_write(ring, 0xffffffff);
  1361. radeon_ring_write(ring, 0xc0026900);
  1362. radeon_ring_write(ring, 0x00000316);
  1363. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1364. radeon_ring_write(ring, 0x00000010); /* */
  1365. radeon_ring_unlock_commit(rdev, ring);
  1366. /* XXX init other rings */
  1367. return 0;
  1368. }
  1369. static void cayman_cp_fini(struct radeon_device *rdev)
  1370. {
  1371. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1372. cayman_cp_enable(rdev, false);
  1373. radeon_ring_fini(rdev, ring);
  1374. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1375. }
  1376. static int cayman_cp_resume(struct radeon_device *rdev)
  1377. {
  1378. static const int ridx[] = {
  1379. RADEON_RING_TYPE_GFX_INDEX,
  1380. CAYMAN_RING_TYPE_CP1_INDEX,
  1381. CAYMAN_RING_TYPE_CP2_INDEX
  1382. };
  1383. static const unsigned cp_rb_cntl[] = {
  1384. CP_RB0_CNTL,
  1385. CP_RB1_CNTL,
  1386. CP_RB2_CNTL,
  1387. };
  1388. static const unsigned cp_rb_rptr_addr[] = {
  1389. CP_RB0_RPTR_ADDR,
  1390. CP_RB1_RPTR_ADDR,
  1391. CP_RB2_RPTR_ADDR
  1392. };
  1393. static const unsigned cp_rb_rptr_addr_hi[] = {
  1394. CP_RB0_RPTR_ADDR_HI,
  1395. CP_RB1_RPTR_ADDR_HI,
  1396. CP_RB2_RPTR_ADDR_HI
  1397. };
  1398. static const unsigned cp_rb_base[] = {
  1399. CP_RB0_BASE,
  1400. CP_RB1_BASE,
  1401. CP_RB2_BASE
  1402. };
  1403. struct radeon_ring *ring;
  1404. int i, r;
  1405. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1406. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1407. SOFT_RESET_PA |
  1408. SOFT_RESET_SH |
  1409. SOFT_RESET_VGT |
  1410. SOFT_RESET_SPI |
  1411. SOFT_RESET_SX));
  1412. RREG32(GRBM_SOFT_RESET);
  1413. mdelay(15);
  1414. WREG32(GRBM_SOFT_RESET, 0);
  1415. RREG32(GRBM_SOFT_RESET);
  1416. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1417. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1418. /* Set the write pointer delay */
  1419. WREG32(CP_RB_WPTR_DELAY, 0);
  1420. WREG32(CP_DEBUG, (1 << 27));
  1421. /* set the wb address whether it's enabled or not */
  1422. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1423. WREG32(SCRATCH_UMSK, 0xff);
  1424. for (i = 0; i < 3; ++i) {
  1425. uint32_t rb_cntl;
  1426. uint64_t addr;
  1427. /* Set ring buffer size */
  1428. ring = &rdev->ring[ridx[i]];
  1429. rb_cntl = drm_order(ring->ring_size / 8);
  1430. rb_cntl |= drm_order(RADEON_GPU_PAGE_SIZE/8) << 8;
  1431. #ifdef __BIG_ENDIAN
  1432. rb_cntl |= BUF_SWAP_32BIT;
  1433. #endif
  1434. WREG32(cp_rb_cntl[i], rb_cntl);
  1435. /* set the wb address whether it's enabled or not */
  1436. addr = rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET;
  1437. WREG32(cp_rb_rptr_addr[i], addr & 0xFFFFFFFC);
  1438. WREG32(cp_rb_rptr_addr_hi[i], upper_32_bits(addr) & 0xFF);
  1439. }
  1440. /* set the rb base addr, this causes an internal reset of ALL rings */
  1441. for (i = 0; i < 3; ++i) {
  1442. ring = &rdev->ring[ridx[i]];
  1443. WREG32(cp_rb_base[i], ring->gpu_addr >> 8);
  1444. }
  1445. for (i = 0; i < 3; ++i) {
  1446. /* Initialize the ring buffer's read and write pointers */
  1447. ring = &rdev->ring[ridx[i]];
  1448. WREG32_P(cp_rb_cntl[i], RB_RPTR_WR_ENA, ~RB_RPTR_WR_ENA);
  1449. ring->rptr = ring->wptr = 0;
  1450. WREG32(ring->rptr_reg, ring->rptr);
  1451. WREG32(ring->wptr_reg, ring->wptr);
  1452. mdelay(1);
  1453. WREG32_P(cp_rb_cntl[i], 0, ~RB_RPTR_WR_ENA);
  1454. }
  1455. /* start the rings */
  1456. cayman_cp_start(rdev);
  1457. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1458. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1459. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1460. /* this only test cp0 */
  1461. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1462. if (r) {
  1463. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1464. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1465. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1466. return r;
  1467. }
  1468. return 0;
  1469. }
  1470. /*
  1471. * DMA
  1472. * Starting with R600, the GPU has an asynchronous
  1473. * DMA engine. The programming model is very similar
  1474. * to the 3D engine (ring buffer, IBs, etc.), but the
  1475. * DMA controller has it's own packet format that is
  1476. * different form the PM4 format used by the 3D engine.
  1477. * It supports copying data, writing embedded data,
  1478. * solid fills, and a number of other things. It also
  1479. * has support for tiling/detiling of buffers.
  1480. * Cayman and newer support two asynchronous DMA engines.
  1481. */
  1482. /**
  1483. * cayman_dma_ring_ib_execute - Schedule an IB on the DMA engine
  1484. *
  1485. * @rdev: radeon_device pointer
  1486. * @ib: IB object to schedule
  1487. *
  1488. * Schedule an IB in the DMA ring (cayman-SI).
  1489. */
  1490. void cayman_dma_ring_ib_execute(struct radeon_device *rdev,
  1491. struct radeon_ib *ib)
  1492. {
  1493. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1494. if (rdev->wb.enabled) {
  1495. u32 next_rptr = ring->wptr + 4;
  1496. while ((next_rptr & 7) != 5)
  1497. next_rptr++;
  1498. next_rptr += 3;
  1499. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  1500. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1501. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  1502. radeon_ring_write(ring, next_rptr);
  1503. }
  1504. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  1505. * Pad as necessary with NOPs.
  1506. */
  1507. while ((ring->wptr & 7) != 5)
  1508. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1509. radeon_ring_write(ring, DMA_IB_PACKET(DMA_PACKET_INDIRECT_BUFFER, ib->vm ? ib->vm->id : 0, 0));
  1510. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  1511. radeon_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  1512. }
  1513. /**
  1514. * cayman_dma_stop - stop the async dma engines
  1515. *
  1516. * @rdev: radeon_device pointer
  1517. *
  1518. * Stop the async dma engines (cayman-SI).
  1519. */
  1520. void cayman_dma_stop(struct radeon_device *rdev)
  1521. {
  1522. u32 rb_cntl;
  1523. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1524. /* dma0 */
  1525. rb_cntl = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1526. rb_cntl &= ~DMA_RB_ENABLE;
  1527. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, rb_cntl);
  1528. /* dma1 */
  1529. rb_cntl = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1530. rb_cntl &= ~DMA_RB_ENABLE;
  1531. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, rb_cntl);
  1532. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  1533. rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready = false;
  1534. }
  1535. /**
  1536. * cayman_dma_resume - setup and start the async dma engines
  1537. *
  1538. * @rdev: radeon_device pointer
  1539. *
  1540. * Set up the DMA ring buffers and enable them. (cayman-SI).
  1541. * Returns 0 for success, error for failure.
  1542. */
  1543. int cayman_dma_resume(struct radeon_device *rdev)
  1544. {
  1545. struct radeon_ring *ring;
  1546. u32 rb_cntl, dma_cntl, ib_cntl;
  1547. u32 rb_bufsz;
  1548. u32 reg_offset, wb_offset;
  1549. int i, r;
  1550. /* Reset dma */
  1551. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA | SOFT_RESET_DMA1);
  1552. RREG32(SRBM_SOFT_RESET);
  1553. udelay(50);
  1554. WREG32(SRBM_SOFT_RESET, 0);
  1555. for (i = 0; i < 2; i++) {
  1556. if (i == 0) {
  1557. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1558. reg_offset = DMA0_REGISTER_OFFSET;
  1559. wb_offset = R600_WB_DMA_RPTR_OFFSET;
  1560. } else {
  1561. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1562. reg_offset = DMA1_REGISTER_OFFSET;
  1563. wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
  1564. }
  1565. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
  1566. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
  1567. /* Set ring buffer size in dwords */
  1568. rb_bufsz = drm_order(ring->ring_size / 4);
  1569. rb_cntl = rb_bufsz << 1;
  1570. #ifdef __BIG_ENDIAN
  1571. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  1572. #endif
  1573. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl);
  1574. /* Initialize the ring buffer's read and write pointers */
  1575. WREG32(DMA_RB_RPTR + reg_offset, 0);
  1576. WREG32(DMA_RB_WPTR + reg_offset, 0);
  1577. /* set the wb address whether it's enabled or not */
  1578. WREG32(DMA_RB_RPTR_ADDR_HI + reg_offset,
  1579. upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFF);
  1580. WREG32(DMA_RB_RPTR_ADDR_LO + reg_offset,
  1581. ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  1582. if (rdev->wb.enabled)
  1583. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  1584. WREG32(DMA_RB_BASE + reg_offset, ring->gpu_addr >> 8);
  1585. /* enable DMA IBs */
  1586. ib_cntl = DMA_IB_ENABLE | CMD_VMID_FORCE;
  1587. #ifdef __BIG_ENDIAN
  1588. ib_cntl |= DMA_IB_SWAP_ENABLE;
  1589. #endif
  1590. WREG32(DMA_IB_CNTL + reg_offset, ib_cntl);
  1591. dma_cntl = RREG32(DMA_CNTL + reg_offset);
  1592. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  1593. WREG32(DMA_CNTL + reg_offset, dma_cntl);
  1594. ring->wptr = 0;
  1595. WREG32(DMA_RB_WPTR + reg_offset, ring->wptr << 2);
  1596. ring->rptr = RREG32(DMA_RB_RPTR + reg_offset) >> 2;
  1597. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl | DMA_RB_ENABLE);
  1598. ring->ready = true;
  1599. r = radeon_ring_test(rdev, ring->idx, ring);
  1600. if (r) {
  1601. ring->ready = false;
  1602. return r;
  1603. }
  1604. }
  1605. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1606. return 0;
  1607. }
  1608. /**
  1609. * cayman_dma_fini - tear down the async dma engines
  1610. *
  1611. * @rdev: radeon_device pointer
  1612. *
  1613. * Stop the async dma engines and free the rings (cayman-SI).
  1614. */
  1615. void cayman_dma_fini(struct radeon_device *rdev)
  1616. {
  1617. cayman_dma_stop(rdev);
  1618. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  1619. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
  1620. }
  1621. static u32 cayman_gpu_check_soft_reset(struct radeon_device *rdev)
  1622. {
  1623. u32 reset_mask = 0;
  1624. u32 tmp;
  1625. /* GRBM_STATUS */
  1626. tmp = RREG32(GRBM_STATUS);
  1627. if (tmp & (PA_BUSY | SC_BUSY |
  1628. SH_BUSY | SX_BUSY |
  1629. TA_BUSY | VGT_BUSY |
  1630. DB_BUSY | CB_BUSY |
  1631. GDS_BUSY | SPI_BUSY |
  1632. IA_BUSY | IA_BUSY_NO_DMA))
  1633. reset_mask |= RADEON_RESET_GFX;
  1634. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  1635. CP_BUSY | CP_COHERENCY_BUSY))
  1636. reset_mask |= RADEON_RESET_CP;
  1637. if (tmp & GRBM_EE_BUSY)
  1638. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1639. /* DMA_STATUS_REG 0 */
  1640. tmp = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
  1641. if (!(tmp & DMA_IDLE))
  1642. reset_mask |= RADEON_RESET_DMA;
  1643. /* DMA_STATUS_REG 1 */
  1644. tmp = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
  1645. if (!(tmp & DMA_IDLE))
  1646. reset_mask |= RADEON_RESET_DMA1;
  1647. /* SRBM_STATUS2 */
  1648. tmp = RREG32(SRBM_STATUS2);
  1649. if (tmp & DMA_BUSY)
  1650. reset_mask |= RADEON_RESET_DMA;
  1651. if (tmp & DMA1_BUSY)
  1652. reset_mask |= RADEON_RESET_DMA1;
  1653. /* SRBM_STATUS */
  1654. tmp = RREG32(SRBM_STATUS);
  1655. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  1656. reset_mask |= RADEON_RESET_RLC;
  1657. if (tmp & IH_BUSY)
  1658. reset_mask |= RADEON_RESET_IH;
  1659. if (tmp & SEM_BUSY)
  1660. reset_mask |= RADEON_RESET_SEM;
  1661. if (tmp & GRBM_RQ_PENDING)
  1662. reset_mask |= RADEON_RESET_GRBM;
  1663. if (tmp & VMC_BUSY)
  1664. reset_mask |= RADEON_RESET_VMC;
  1665. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  1666. MCC_BUSY | MCD_BUSY))
  1667. reset_mask |= RADEON_RESET_MC;
  1668. if (evergreen_is_display_hung(rdev))
  1669. reset_mask |= RADEON_RESET_DISPLAY;
  1670. /* VM_L2_STATUS */
  1671. tmp = RREG32(VM_L2_STATUS);
  1672. if (tmp & L2_BUSY)
  1673. reset_mask |= RADEON_RESET_VMC;
  1674. /* Skip MC reset as it's mostly likely not hung, just busy */
  1675. if (reset_mask & RADEON_RESET_MC) {
  1676. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1677. reset_mask &= ~RADEON_RESET_MC;
  1678. }
  1679. return reset_mask;
  1680. }
  1681. static void cayman_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1682. {
  1683. struct evergreen_mc_save save;
  1684. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1685. u32 tmp;
  1686. if (reset_mask == 0)
  1687. return;
  1688. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1689. evergreen_print_gpu_status_regs(rdev);
  1690. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_ADDR 0x%08X\n",
  1691. RREG32(0x14F8));
  1692. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_STATUS 0x%08X\n",
  1693. RREG32(0x14D8));
  1694. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1695. RREG32(0x14FC));
  1696. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1697. RREG32(0x14DC));
  1698. /* Disable CP parsing/prefetching */
  1699. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1700. if (reset_mask & RADEON_RESET_DMA) {
  1701. /* dma0 */
  1702. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1703. tmp &= ~DMA_RB_ENABLE;
  1704. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  1705. }
  1706. if (reset_mask & RADEON_RESET_DMA1) {
  1707. /* dma1 */
  1708. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1709. tmp &= ~DMA_RB_ENABLE;
  1710. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  1711. }
  1712. udelay(50);
  1713. evergreen_mc_stop(rdev, &save);
  1714. if (evergreen_mc_wait_for_idle(rdev)) {
  1715. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1716. }
  1717. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1718. grbm_soft_reset = SOFT_RESET_CB |
  1719. SOFT_RESET_DB |
  1720. SOFT_RESET_GDS |
  1721. SOFT_RESET_PA |
  1722. SOFT_RESET_SC |
  1723. SOFT_RESET_SPI |
  1724. SOFT_RESET_SH |
  1725. SOFT_RESET_SX |
  1726. SOFT_RESET_TC |
  1727. SOFT_RESET_TA |
  1728. SOFT_RESET_VGT |
  1729. SOFT_RESET_IA;
  1730. }
  1731. if (reset_mask & RADEON_RESET_CP) {
  1732. grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
  1733. srbm_soft_reset |= SOFT_RESET_GRBM;
  1734. }
  1735. if (reset_mask & RADEON_RESET_DMA)
  1736. srbm_soft_reset |= SOFT_RESET_DMA;
  1737. if (reset_mask & RADEON_RESET_DMA1)
  1738. srbm_soft_reset |= SOFT_RESET_DMA1;
  1739. if (reset_mask & RADEON_RESET_DISPLAY)
  1740. srbm_soft_reset |= SOFT_RESET_DC;
  1741. if (reset_mask & RADEON_RESET_RLC)
  1742. srbm_soft_reset |= SOFT_RESET_RLC;
  1743. if (reset_mask & RADEON_RESET_SEM)
  1744. srbm_soft_reset |= SOFT_RESET_SEM;
  1745. if (reset_mask & RADEON_RESET_IH)
  1746. srbm_soft_reset |= SOFT_RESET_IH;
  1747. if (reset_mask & RADEON_RESET_GRBM)
  1748. srbm_soft_reset |= SOFT_RESET_GRBM;
  1749. if (reset_mask & RADEON_RESET_VMC)
  1750. srbm_soft_reset |= SOFT_RESET_VMC;
  1751. if (!(rdev->flags & RADEON_IS_IGP)) {
  1752. if (reset_mask & RADEON_RESET_MC)
  1753. srbm_soft_reset |= SOFT_RESET_MC;
  1754. }
  1755. if (grbm_soft_reset) {
  1756. tmp = RREG32(GRBM_SOFT_RESET);
  1757. tmp |= grbm_soft_reset;
  1758. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  1759. WREG32(GRBM_SOFT_RESET, tmp);
  1760. tmp = RREG32(GRBM_SOFT_RESET);
  1761. udelay(50);
  1762. tmp &= ~grbm_soft_reset;
  1763. WREG32(GRBM_SOFT_RESET, tmp);
  1764. tmp = RREG32(GRBM_SOFT_RESET);
  1765. }
  1766. if (srbm_soft_reset) {
  1767. tmp = RREG32(SRBM_SOFT_RESET);
  1768. tmp |= srbm_soft_reset;
  1769. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1770. WREG32(SRBM_SOFT_RESET, tmp);
  1771. tmp = RREG32(SRBM_SOFT_RESET);
  1772. udelay(50);
  1773. tmp &= ~srbm_soft_reset;
  1774. WREG32(SRBM_SOFT_RESET, tmp);
  1775. tmp = RREG32(SRBM_SOFT_RESET);
  1776. }
  1777. /* Wait a little for things to settle down */
  1778. udelay(50);
  1779. evergreen_mc_resume(rdev, &save);
  1780. udelay(50);
  1781. evergreen_print_gpu_status_regs(rdev);
  1782. }
  1783. int cayman_asic_reset(struct radeon_device *rdev)
  1784. {
  1785. u32 reset_mask;
  1786. reset_mask = cayman_gpu_check_soft_reset(rdev);
  1787. if (reset_mask)
  1788. r600_set_bios_scratch_engine_hung(rdev, true);
  1789. cayman_gpu_soft_reset(rdev, reset_mask);
  1790. reset_mask = cayman_gpu_check_soft_reset(rdev);
  1791. if (!reset_mask)
  1792. r600_set_bios_scratch_engine_hung(rdev, false);
  1793. return 0;
  1794. }
  1795. /**
  1796. * cayman_gfx_is_lockup - Check if the GFX engine is locked up
  1797. *
  1798. * @rdev: radeon_device pointer
  1799. * @ring: radeon_ring structure holding ring information
  1800. *
  1801. * Check if the GFX engine is locked up.
  1802. * Returns true if the engine appears to be locked up, false if not.
  1803. */
  1804. bool cayman_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1805. {
  1806. u32 reset_mask = cayman_gpu_check_soft_reset(rdev);
  1807. if (!(reset_mask & (RADEON_RESET_GFX |
  1808. RADEON_RESET_COMPUTE |
  1809. RADEON_RESET_CP))) {
  1810. radeon_ring_lockup_update(ring);
  1811. return false;
  1812. }
  1813. /* force CP activities */
  1814. radeon_ring_force_activity(rdev, ring);
  1815. return radeon_ring_test_lockup(rdev, ring);
  1816. }
  1817. /**
  1818. * cayman_dma_is_lockup - Check if the DMA engine is locked up
  1819. *
  1820. * @rdev: radeon_device pointer
  1821. * @ring: radeon_ring structure holding ring information
  1822. *
  1823. * Check if the async DMA engine is locked up.
  1824. * Returns true if the engine appears to be locked up, false if not.
  1825. */
  1826. bool cayman_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1827. {
  1828. u32 reset_mask = cayman_gpu_check_soft_reset(rdev);
  1829. u32 mask;
  1830. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  1831. mask = RADEON_RESET_DMA;
  1832. else
  1833. mask = RADEON_RESET_DMA1;
  1834. if (!(reset_mask & mask)) {
  1835. radeon_ring_lockup_update(ring);
  1836. return false;
  1837. }
  1838. /* force ring activities */
  1839. radeon_ring_force_activity(rdev, ring);
  1840. return radeon_ring_test_lockup(rdev, ring);
  1841. }
  1842. static int cayman_startup(struct radeon_device *rdev)
  1843. {
  1844. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1845. int r;
  1846. /* enable pcie gen2 link */
  1847. evergreen_pcie_gen2_enable(rdev);
  1848. if (rdev->flags & RADEON_IS_IGP) {
  1849. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1850. r = ni_init_microcode(rdev);
  1851. if (r) {
  1852. DRM_ERROR("Failed to load firmware!\n");
  1853. return r;
  1854. }
  1855. }
  1856. } else {
  1857. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  1858. r = ni_init_microcode(rdev);
  1859. if (r) {
  1860. DRM_ERROR("Failed to load firmware!\n");
  1861. return r;
  1862. }
  1863. }
  1864. r = ni_mc_load_microcode(rdev);
  1865. if (r) {
  1866. DRM_ERROR("Failed to load MC firmware!\n");
  1867. return r;
  1868. }
  1869. }
  1870. r = r600_vram_scratch_init(rdev);
  1871. if (r)
  1872. return r;
  1873. evergreen_mc_program(rdev);
  1874. r = cayman_pcie_gart_enable(rdev);
  1875. if (r)
  1876. return r;
  1877. cayman_gpu_init(rdev);
  1878. r = evergreen_blit_init(rdev);
  1879. if (r) {
  1880. r600_blit_fini(rdev);
  1881. rdev->asic->copy.copy = NULL;
  1882. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1883. }
  1884. /* allocate rlc buffers */
  1885. if (rdev->flags & RADEON_IS_IGP) {
  1886. rdev->rlc.reg_list = tn_rlc_save_restore_register_list;
  1887. rdev->rlc.reg_list_size = tn_rlc_save_restore_register_list_size;
  1888. rdev->rlc.cs_data = cayman_cs_data;
  1889. r = sumo_rlc_init(rdev);
  1890. if (r) {
  1891. DRM_ERROR("Failed to init rlc BOs!\n");
  1892. return r;
  1893. }
  1894. }
  1895. /* allocate wb buffer */
  1896. r = radeon_wb_init(rdev);
  1897. if (r)
  1898. return r;
  1899. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1900. if (r) {
  1901. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1902. return r;
  1903. }
  1904. r = rv770_uvd_resume(rdev);
  1905. if (!r) {
  1906. r = radeon_fence_driver_start_ring(rdev,
  1907. R600_RING_TYPE_UVD_INDEX);
  1908. if (r)
  1909. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  1910. }
  1911. if (r)
  1912. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  1913. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  1914. if (r) {
  1915. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1916. return r;
  1917. }
  1918. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  1919. if (r) {
  1920. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1921. return r;
  1922. }
  1923. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  1924. if (r) {
  1925. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1926. return r;
  1927. }
  1928. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  1929. if (r) {
  1930. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1931. return r;
  1932. }
  1933. /* Enable IRQ */
  1934. if (!rdev->irq.installed) {
  1935. r = radeon_irq_kms_init(rdev);
  1936. if (r)
  1937. return r;
  1938. }
  1939. r = r600_irq_init(rdev);
  1940. if (r) {
  1941. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1942. radeon_irq_kms_fini(rdev);
  1943. return r;
  1944. }
  1945. evergreen_irq_set(rdev);
  1946. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1947. CP_RB0_RPTR, CP_RB0_WPTR,
  1948. 0, 0xfffff, RADEON_CP_PACKET2);
  1949. if (r)
  1950. return r;
  1951. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1952. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  1953. DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
  1954. DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
  1955. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1956. if (r)
  1957. return r;
  1958. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1959. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  1960. DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
  1961. DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
  1962. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1963. if (r)
  1964. return r;
  1965. r = cayman_cp_load_microcode(rdev);
  1966. if (r)
  1967. return r;
  1968. r = cayman_cp_resume(rdev);
  1969. if (r)
  1970. return r;
  1971. r = cayman_dma_resume(rdev);
  1972. if (r)
  1973. return r;
  1974. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  1975. if (ring->ring_size) {
  1976. r = radeon_ring_init(rdev, ring, ring->ring_size,
  1977. R600_WB_UVD_RPTR_OFFSET,
  1978. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  1979. 0, 0xfffff, RADEON_CP_PACKET2);
  1980. if (!r)
  1981. r = r600_uvd_init(rdev);
  1982. if (r)
  1983. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  1984. }
  1985. r = radeon_ib_pool_init(rdev);
  1986. if (r) {
  1987. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1988. return r;
  1989. }
  1990. r = radeon_vm_manager_init(rdev);
  1991. if (r) {
  1992. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  1993. return r;
  1994. }
  1995. r = r600_audio_init(rdev);
  1996. if (r)
  1997. return r;
  1998. return 0;
  1999. }
  2000. int cayman_resume(struct radeon_device *rdev)
  2001. {
  2002. int r;
  2003. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2004. * posting will perform necessary task to bring back GPU into good
  2005. * shape.
  2006. */
  2007. /* post card */
  2008. atom_asic_init(rdev->mode_info.atom_context);
  2009. /* init golden registers */
  2010. ni_init_golden_registers(rdev);
  2011. rdev->accel_working = true;
  2012. r = cayman_startup(rdev);
  2013. if (r) {
  2014. DRM_ERROR("cayman startup failed on resume\n");
  2015. rdev->accel_working = false;
  2016. return r;
  2017. }
  2018. return r;
  2019. }
  2020. int cayman_suspend(struct radeon_device *rdev)
  2021. {
  2022. r600_audio_fini(rdev);
  2023. radeon_vm_manager_fini(rdev);
  2024. cayman_cp_enable(rdev, false);
  2025. cayman_dma_stop(rdev);
  2026. r600_uvd_rbc_stop(rdev);
  2027. radeon_uvd_suspend(rdev);
  2028. evergreen_irq_suspend(rdev);
  2029. radeon_wb_disable(rdev);
  2030. cayman_pcie_gart_disable(rdev);
  2031. return 0;
  2032. }
  2033. /* Plan is to move initialization in that function and use
  2034. * helper function so that radeon_device_init pretty much
  2035. * do nothing more than calling asic specific function. This
  2036. * should also allow to remove a bunch of callback function
  2037. * like vram_info.
  2038. */
  2039. int cayman_init(struct radeon_device *rdev)
  2040. {
  2041. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2042. int r;
  2043. /* Read BIOS */
  2044. if (!radeon_get_bios(rdev)) {
  2045. if (ASIC_IS_AVIVO(rdev))
  2046. return -EINVAL;
  2047. }
  2048. /* Must be an ATOMBIOS */
  2049. if (!rdev->is_atom_bios) {
  2050. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  2051. return -EINVAL;
  2052. }
  2053. r = radeon_atombios_init(rdev);
  2054. if (r)
  2055. return r;
  2056. /* Post card if necessary */
  2057. if (!radeon_card_posted(rdev)) {
  2058. if (!rdev->bios) {
  2059. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2060. return -EINVAL;
  2061. }
  2062. DRM_INFO("GPU not posted. posting now...\n");
  2063. atom_asic_init(rdev->mode_info.atom_context);
  2064. }
  2065. /* init golden registers */
  2066. ni_init_golden_registers(rdev);
  2067. /* Initialize scratch registers */
  2068. r600_scratch_init(rdev);
  2069. /* Initialize surface registers */
  2070. radeon_surface_init(rdev);
  2071. /* Initialize clocks */
  2072. radeon_get_clock_info(rdev->ddev);
  2073. /* Fence driver */
  2074. r = radeon_fence_driver_init(rdev);
  2075. if (r)
  2076. return r;
  2077. /* initialize memory controller */
  2078. r = evergreen_mc_init(rdev);
  2079. if (r)
  2080. return r;
  2081. /* Memory manager */
  2082. r = radeon_bo_init(rdev);
  2083. if (r)
  2084. return r;
  2085. ring->ring_obj = NULL;
  2086. r600_ring_init(rdev, ring, 1024 * 1024);
  2087. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2088. ring->ring_obj = NULL;
  2089. r600_ring_init(rdev, ring, 64 * 1024);
  2090. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  2091. ring->ring_obj = NULL;
  2092. r600_ring_init(rdev, ring, 64 * 1024);
  2093. r = radeon_uvd_init(rdev);
  2094. if (!r) {
  2095. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  2096. ring->ring_obj = NULL;
  2097. r600_ring_init(rdev, ring, 4096);
  2098. }
  2099. rdev->ih.ring_obj = NULL;
  2100. r600_ih_ring_init(rdev, 64 * 1024);
  2101. r = r600_pcie_gart_init(rdev);
  2102. if (r)
  2103. return r;
  2104. rdev->accel_working = true;
  2105. r = cayman_startup(rdev);
  2106. if (r) {
  2107. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2108. cayman_cp_fini(rdev);
  2109. cayman_dma_fini(rdev);
  2110. r600_irq_fini(rdev);
  2111. if (rdev->flags & RADEON_IS_IGP)
  2112. sumo_rlc_fini(rdev);
  2113. radeon_wb_fini(rdev);
  2114. radeon_ib_pool_fini(rdev);
  2115. radeon_vm_manager_fini(rdev);
  2116. radeon_irq_kms_fini(rdev);
  2117. cayman_pcie_gart_fini(rdev);
  2118. rdev->accel_working = false;
  2119. }
  2120. /* Don't start up if the MC ucode is missing.
  2121. * The default clocks and voltages before the MC ucode
  2122. * is loaded are not suffient for advanced operations.
  2123. *
  2124. * We can skip this check for TN, because there is no MC
  2125. * ucode.
  2126. */
  2127. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  2128. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  2129. return -EINVAL;
  2130. }
  2131. return 0;
  2132. }
  2133. void cayman_fini(struct radeon_device *rdev)
  2134. {
  2135. r600_blit_fini(rdev);
  2136. cayman_cp_fini(rdev);
  2137. cayman_dma_fini(rdev);
  2138. r600_irq_fini(rdev);
  2139. if (rdev->flags & RADEON_IS_IGP)
  2140. sumo_rlc_fini(rdev);
  2141. radeon_wb_fini(rdev);
  2142. radeon_vm_manager_fini(rdev);
  2143. radeon_ib_pool_fini(rdev);
  2144. radeon_irq_kms_fini(rdev);
  2145. radeon_uvd_fini(rdev);
  2146. cayman_pcie_gart_fini(rdev);
  2147. r600_vram_scratch_fini(rdev);
  2148. radeon_gem_fini(rdev);
  2149. radeon_fence_driver_fini(rdev);
  2150. radeon_bo_fini(rdev);
  2151. radeon_atombios_fini(rdev);
  2152. kfree(rdev->bios);
  2153. rdev->bios = NULL;
  2154. }
  2155. /*
  2156. * vm
  2157. */
  2158. int cayman_vm_init(struct radeon_device *rdev)
  2159. {
  2160. /* number of VMs */
  2161. rdev->vm_manager.nvm = 8;
  2162. /* base offset of vram pages */
  2163. if (rdev->flags & RADEON_IS_IGP) {
  2164. u64 tmp = RREG32(FUS_MC_VM_FB_OFFSET);
  2165. tmp <<= 22;
  2166. rdev->vm_manager.vram_base_offset = tmp;
  2167. } else
  2168. rdev->vm_manager.vram_base_offset = 0;
  2169. return 0;
  2170. }
  2171. void cayman_vm_fini(struct radeon_device *rdev)
  2172. {
  2173. }
  2174. #define R600_ENTRY_VALID (1 << 0)
  2175. #define R600_PTE_SYSTEM (1 << 1)
  2176. #define R600_PTE_SNOOPED (1 << 2)
  2177. #define R600_PTE_READABLE (1 << 5)
  2178. #define R600_PTE_WRITEABLE (1 << 6)
  2179. uint32_t cayman_vm_page_flags(struct radeon_device *rdev, uint32_t flags)
  2180. {
  2181. uint32_t r600_flags = 0;
  2182. r600_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_ENTRY_VALID : 0;
  2183. r600_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
  2184. r600_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
  2185. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2186. r600_flags |= R600_PTE_SYSTEM;
  2187. r600_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
  2188. }
  2189. return r600_flags;
  2190. }
  2191. /**
  2192. * cayman_vm_set_page - update the page tables using the CP
  2193. *
  2194. * @rdev: radeon_device pointer
  2195. * @ib: indirect buffer to fill with commands
  2196. * @pe: addr of the page entry
  2197. * @addr: dst addr to write into pe
  2198. * @count: number of page entries to update
  2199. * @incr: increase next addr by incr bytes
  2200. * @flags: access flags
  2201. *
  2202. * Update the page tables using the CP (cayman/TN).
  2203. */
  2204. void cayman_vm_set_page(struct radeon_device *rdev,
  2205. struct radeon_ib *ib,
  2206. uint64_t pe,
  2207. uint64_t addr, unsigned count,
  2208. uint32_t incr, uint32_t flags)
  2209. {
  2210. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  2211. uint64_t value;
  2212. unsigned ndw;
  2213. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  2214. while (count) {
  2215. ndw = 1 + count * 2;
  2216. if (ndw > 0x3FFF)
  2217. ndw = 0x3FFF;
  2218. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_ME_WRITE, ndw);
  2219. ib->ptr[ib->length_dw++] = pe;
  2220. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2221. for (; ndw > 1; ndw -= 2, --count, pe += 8) {
  2222. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2223. value = radeon_vm_map_gart(rdev, addr);
  2224. value &= 0xFFFFFFFFFFFFF000ULL;
  2225. } else if (flags & RADEON_VM_PAGE_VALID) {
  2226. value = addr;
  2227. } else {
  2228. value = 0;
  2229. }
  2230. addr += incr;
  2231. value |= r600_flags;
  2232. ib->ptr[ib->length_dw++] = value;
  2233. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2234. }
  2235. }
  2236. } else {
  2237. if ((flags & RADEON_VM_PAGE_SYSTEM) ||
  2238. (count == 1)) {
  2239. while (count) {
  2240. ndw = count * 2;
  2241. if (ndw > 0xFFFFE)
  2242. ndw = 0xFFFFE;
  2243. /* for non-physically contiguous pages (system) */
  2244. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, ndw);
  2245. ib->ptr[ib->length_dw++] = pe;
  2246. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2247. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  2248. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2249. value = radeon_vm_map_gart(rdev, addr);
  2250. value &= 0xFFFFFFFFFFFFF000ULL;
  2251. } else if (flags & RADEON_VM_PAGE_VALID) {
  2252. value = addr;
  2253. } else {
  2254. value = 0;
  2255. }
  2256. addr += incr;
  2257. value |= r600_flags;
  2258. ib->ptr[ib->length_dw++] = value;
  2259. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2260. }
  2261. }
  2262. while (ib->length_dw & 0x7)
  2263. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0);
  2264. } else {
  2265. while (count) {
  2266. ndw = count * 2;
  2267. if (ndw > 0xFFFFE)
  2268. ndw = 0xFFFFE;
  2269. if (flags & RADEON_VM_PAGE_VALID)
  2270. value = addr;
  2271. else
  2272. value = 0;
  2273. /* for physically contiguous pages (vram) */
  2274. ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw);
  2275. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  2276. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2277. ib->ptr[ib->length_dw++] = r600_flags; /* mask */
  2278. ib->ptr[ib->length_dw++] = 0;
  2279. ib->ptr[ib->length_dw++] = value; /* value */
  2280. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2281. ib->ptr[ib->length_dw++] = incr; /* increment size */
  2282. ib->ptr[ib->length_dw++] = 0;
  2283. pe += ndw * 4;
  2284. addr += (ndw / 2) * incr;
  2285. count -= ndw / 2;
  2286. }
  2287. }
  2288. while (ib->length_dw & 0x7)
  2289. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0);
  2290. }
  2291. }
  2292. /**
  2293. * cayman_vm_flush - vm flush using the CP
  2294. *
  2295. * @rdev: radeon_device pointer
  2296. *
  2297. * Update the page table base and flush the VM TLB
  2298. * using the CP (cayman-si).
  2299. */
  2300. void cayman_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2301. {
  2302. struct radeon_ring *ring = &rdev->ring[ridx];
  2303. if (vm == NULL)
  2304. return;
  2305. radeon_ring_write(ring, PACKET0(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0));
  2306. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2307. /* flush hdp cache */
  2308. radeon_ring_write(ring, PACKET0(HDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  2309. radeon_ring_write(ring, 0x1);
  2310. /* bits 0-7 are the VM contexts0-7 */
  2311. radeon_ring_write(ring, PACKET0(VM_INVALIDATE_REQUEST, 0));
  2312. radeon_ring_write(ring, 1 << vm->id);
  2313. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2314. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2315. radeon_ring_write(ring, 0x0);
  2316. }
  2317. void cayman_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2318. {
  2319. struct radeon_ring *ring = &rdev->ring[ridx];
  2320. if (vm == NULL)
  2321. return;
  2322. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  2323. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
  2324. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2325. /* flush hdp cache */
  2326. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  2327. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  2328. radeon_ring_write(ring, 1);
  2329. /* bits 0-7 are the VM contexts0-7 */
  2330. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  2331. radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
  2332. radeon_ring_write(ring, 1 << vm->id);
  2333. }