evergreend.h 115 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef EVERGREEND_H
  25. #define EVERGREEND_H
  26. #define EVERGREEN_MAX_SH_GPRS 256
  27. #define EVERGREEN_MAX_TEMP_GPRS 16
  28. #define EVERGREEN_MAX_SH_THREADS 256
  29. #define EVERGREEN_MAX_SH_STACK_ENTRIES 4096
  30. #define EVERGREEN_MAX_FRC_EOV_CNT 16384
  31. #define EVERGREEN_MAX_BACKENDS 8
  32. #define EVERGREEN_MAX_BACKENDS_MASK 0xFF
  33. #define EVERGREEN_MAX_SIMDS 16
  34. #define EVERGREEN_MAX_SIMDS_MASK 0xFFFF
  35. #define EVERGREEN_MAX_PIPES 8
  36. #define EVERGREEN_MAX_PIPES_MASK 0xFF
  37. #define EVERGREEN_MAX_LDS_NUM 0xFFFF
  38. #define CYPRESS_GB_ADDR_CONFIG_GOLDEN 0x02011003
  39. #define BARTS_GB_ADDR_CONFIG_GOLDEN 0x02011003
  40. #define CAYMAN_GB_ADDR_CONFIG_GOLDEN 0x02011003
  41. #define JUNIPER_GB_ADDR_CONFIG_GOLDEN 0x02010002
  42. #define REDWOOD_GB_ADDR_CONFIG_GOLDEN 0x02010002
  43. #define TURKS_GB_ADDR_CONFIG_GOLDEN 0x02010002
  44. #define CEDAR_GB_ADDR_CONFIG_GOLDEN 0x02010001
  45. #define CAICOS_GB_ADDR_CONFIG_GOLDEN 0x02010001
  46. #define SUMO_GB_ADDR_CONFIG_GOLDEN 0x02010002
  47. #define SUMO2_GB_ADDR_CONFIG_GOLDEN 0x02010002
  48. /* pm registers */
  49. #define SMC_MSG 0x20c
  50. #define HOST_SMC_MSG(x) ((x) << 0)
  51. #define HOST_SMC_MSG_MASK (0xff << 0)
  52. #define HOST_SMC_MSG_SHIFT 0
  53. #define HOST_SMC_RESP(x) ((x) << 8)
  54. #define HOST_SMC_RESP_MASK (0xff << 8)
  55. #define HOST_SMC_RESP_SHIFT 8
  56. #define SMC_HOST_MSG(x) ((x) << 16)
  57. #define SMC_HOST_MSG_MASK (0xff << 16)
  58. #define SMC_HOST_MSG_SHIFT 16
  59. #define SMC_HOST_RESP(x) ((x) << 24)
  60. #define SMC_HOST_RESP_MASK (0xff << 24)
  61. #define SMC_HOST_RESP_SHIFT 24
  62. #define DCCG_DISP_SLOW_SELECT_REG 0x4fc
  63. #define DCCG_DISP1_SLOW_SELECT(x) ((x) << 0)
  64. #define DCCG_DISP1_SLOW_SELECT_MASK (7 << 0)
  65. #define DCCG_DISP1_SLOW_SELECT_SHIFT 0
  66. #define DCCG_DISP2_SLOW_SELECT(x) ((x) << 4)
  67. #define DCCG_DISP2_SLOW_SELECT_MASK (7 << 4)
  68. #define DCCG_DISP2_SLOW_SELECT_SHIFT 4
  69. #define CG_SPLL_FUNC_CNTL 0x600
  70. #define SPLL_RESET (1 << 0)
  71. #define SPLL_SLEEP (1 << 1)
  72. #define SPLL_BYPASS_EN (1 << 3)
  73. #define SPLL_REF_DIV(x) ((x) << 4)
  74. #define SPLL_REF_DIV_MASK (0x3f << 4)
  75. #define SPLL_PDIV_A(x) ((x) << 20)
  76. #define SPLL_PDIV_A_MASK (0x7f << 20)
  77. #define CG_SPLL_FUNC_CNTL_2 0x604
  78. #define SCLK_MUX_SEL(x) ((x) << 0)
  79. #define SCLK_MUX_SEL_MASK (0x1ff << 0)
  80. #define CG_SPLL_FUNC_CNTL_3 0x608
  81. #define SPLL_FB_DIV(x) ((x) << 0)
  82. #define SPLL_FB_DIV_MASK (0x3ffffff << 0)
  83. #define SPLL_DITHEN (1 << 28)
  84. #define MPLL_CNTL_MODE 0x61c
  85. # define SS_SSEN (1 << 24)
  86. # define SS_DSMODE_EN (1 << 25)
  87. #define MPLL_AD_FUNC_CNTL 0x624
  88. #define CLKF(x) ((x) << 0)
  89. #define CLKF_MASK (0x7f << 0)
  90. #define CLKR(x) ((x) << 7)
  91. #define CLKR_MASK (0x1f << 7)
  92. #define CLKFRAC(x) ((x) << 12)
  93. #define CLKFRAC_MASK (0x1f << 12)
  94. #define YCLK_POST_DIV(x) ((x) << 17)
  95. #define YCLK_POST_DIV_MASK (3 << 17)
  96. #define IBIAS(x) ((x) << 20)
  97. #define IBIAS_MASK (0x3ff << 20)
  98. #define RESET (1 << 30)
  99. #define PDNB (1 << 31)
  100. #define MPLL_AD_FUNC_CNTL_2 0x628
  101. #define BYPASS (1 << 19)
  102. #define BIAS_GEN_PDNB (1 << 24)
  103. #define RESET_EN (1 << 25)
  104. #define VCO_MODE (1 << 29)
  105. #define MPLL_DQ_FUNC_CNTL 0x62c
  106. #define MPLL_DQ_FUNC_CNTL_2 0x630
  107. #define GENERAL_PWRMGT 0x63c
  108. # define GLOBAL_PWRMGT_EN (1 << 0)
  109. # define STATIC_PM_EN (1 << 1)
  110. # define THERMAL_PROTECTION_DIS (1 << 2)
  111. # define THERMAL_PROTECTION_TYPE (1 << 3)
  112. # define ENABLE_GEN2PCIE (1 << 4)
  113. # define ENABLE_GEN2XSP (1 << 5)
  114. # define SW_SMIO_INDEX(x) ((x) << 6)
  115. # define SW_SMIO_INDEX_MASK (3 << 6)
  116. # define SW_SMIO_INDEX_SHIFT 6
  117. # define LOW_VOLT_D2_ACPI (1 << 8)
  118. # define LOW_VOLT_D3_ACPI (1 << 9)
  119. # define VOLT_PWRMGT_EN (1 << 10)
  120. # define BACKBIAS_PAD_EN (1 << 18)
  121. # define BACKBIAS_VALUE (1 << 19)
  122. # define DYN_SPREAD_SPECTRUM_EN (1 << 23)
  123. # define AC_DC_SW (1 << 24)
  124. #define SCLK_PWRMGT_CNTL 0x644
  125. # define SCLK_PWRMGT_OFF (1 << 0)
  126. # define SCLK_LOW_D1 (1 << 1)
  127. # define FIR_RESET (1 << 4)
  128. # define FIR_FORCE_TREND_SEL (1 << 5)
  129. # define FIR_TREND_MODE (1 << 6)
  130. # define DYN_GFX_CLK_OFF_EN (1 << 7)
  131. # define GFX_CLK_FORCE_ON (1 << 8)
  132. # define GFX_CLK_REQUEST_OFF (1 << 9)
  133. # define GFX_CLK_FORCE_OFF (1 << 10)
  134. # define GFX_CLK_OFF_ACPI_D1 (1 << 11)
  135. # define GFX_CLK_OFF_ACPI_D2 (1 << 12)
  136. # define GFX_CLK_OFF_ACPI_D3 (1 << 13)
  137. # define DYN_LIGHT_SLEEP_EN (1 << 14)
  138. #define MCLK_PWRMGT_CNTL 0x648
  139. # define DLL_SPEED(x) ((x) << 0)
  140. # define DLL_SPEED_MASK (0x1f << 0)
  141. # define MPLL_PWRMGT_OFF (1 << 5)
  142. # define DLL_READY (1 << 6)
  143. # define MC_INT_CNTL (1 << 7)
  144. # define MRDCKA0_PDNB (1 << 8)
  145. # define MRDCKA1_PDNB (1 << 9)
  146. # define MRDCKB0_PDNB (1 << 10)
  147. # define MRDCKB1_PDNB (1 << 11)
  148. # define MRDCKC0_PDNB (1 << 12)
  149. # define MRDCKC1_PDNB (1 << 13)
  150. # define MRDCKD0_PDNB (1 << 14)
  151. # define MRDCKD1_PDNB (1 << 15)
  152. # define MRDCKA0_RESET (1 << 16)
  153. # define MRDCKA1_RESET (1 << 17)
  154. # define MRDCKB0_RESET (1 << 18)
  155. # define MRDCKB1_RESET (1 << 19)
  156. # define MRDCKC0_RESET (1 << 20)
  157. # define MRDCKC1_RESET (1 << 21)
  158. # define MRDCKD0_RESET (1 << 22)
  159. # define MRDCKD1_RESET (1 << 23)
  160. # define DLL_READY_READ (1 << 24)
  161. # define USE_DISPLAY_GAP (1 << 25)
  162. # define USE_DISPLAY_URGENT_NORMAL (1 << 26)
  163. # define MPLL_TURNOFF_D2 (1 << 28)
  164. #define DLL_CNTL 0x64c
  165. # define MRDCKA0_BYPASS (1 << 24)
  166. # define MRDCKA1_BYPASS (1 << 25)
  167. # define MRDCKB0_BYPASS (1 << 26)
  168. # define MRDCKB1_BYPASS (1 << 27)
  169. # define MRDCKC0_BYPASS (1 << 28)
  170. # define MRDCKC1_BYPASS (1 << 29)
  171. # define MRDCKD0_BYPASS (1 << 30)
  172. # define MRDCKD1_BYPASS (1 << 31)
  173. #define CG_AT 0x6d4
  174. # define CG_R(x) ((x) << 0)
  175. # define CG_R_MASK (0xffff << 0)
  176. # define CG_L(x) ((x) << 16)
  177. # define CG_L_MASK (0xffff << 16)
  178. #define CG_DISPLAY_GAP_CNTL 0x714
  179. # define DISP1_GAP(x) ((x) << 0)
  180. # define DISP1_GAP_MASK (3 << 0)
  181. # define DISP2_GAP(x) ((x) << 2)
  182. # define DISP2_GAP_MASK (3 << 2)
  183. # define VBI_TIMER_COUNT(x) ((x) << 4)
  184. # define VBI_TIMER_COUNT_MASK (0x3fff << 4)
  185. # define VBI_TIMER_UNIT(x) ((x) << 20)
  186. # define VBI_TIMER_UNIT_MASK (7 << 20)
  187. # define DISP1_GAP_MCHG(x) ((x) << 24)
  188. # define DISP1_GAP_MCHG_MASK (3 << 24)
  189. # define DISP2_GAP_MCHG(x) ((x) << 26)
  190. # define DISP2_GAP_MCHG_MASK (3 << 26)
  191. #define CG_BIF_REQ_AND_RSP 0x7f4
  192. #define CG_CLIENT_REQ(x) ((x) << 0)
  193. #define CG_CLIENT_REQ_MASK (0xff << 0)
  194. #define CG_CLIENT_REQ_SHIFT 0
  195. #define CG_CLIENT_RESP(x) ((x) << 8)
  196. #define CG_CLIENT_RESP_MASK (0xff << 8)
  197. #define CG_CLIENT_RESP_SHIFT 8
  198. #define CLIENT_CG_REQ(x) ((x) << 16)
  199. #define CLIENT_CG_REQ_MASK (0xff << 16)
  200. #define CLIENT_CG_REQ_SHIFT 16
  201. #define CLIENT_CG_RESP(x) ((x) << 24)
  202. #define CLIENT_CG_RESP_MASK (0xff << 24)
  203. #define CLIENT_CG_RESP_SHIFT 24
  204. #define CG_SPLL_SPREAD_SPECTRUM 0x790
  205. #define SSEN (1 << 0)
  206. #define CG_SPLL_SPREAD_SPECTRUM_2 0x794
  207. #define MPLL_SS1 0x85c
  208. #define CLKV(x) ((x) << 0)
  209. #define CLKV_MASK (0x3ffffff << 0)
  210. #define MPLL_SS2 0x860
  211. #define CLKS(x) ((x) << 0)
  212. #define CLKS_MASK (0xfff << 0)
  213. #define CG_IND_ADDR 0x8f8
  214. #define CG_IND_DATA 0x8fc
  215. /* CGIND regs */
  216. #define CG_CGTT_LOCAL_0 0x00
  217. #define CG_CGTT_LOCAL_1 0x01
  218. #define CG_CGTT_LOCAL_2 0x02
  219. #define CG_CGTT_LOCAL_3 0x03
  220. #define CG_CGLS_TILE_0 0x20
  221. #define CG_CGLS_TILE_1 0x21
  222. #define CG_CGLS_TILE_2 0x22
  223. #define CG_CGLS_TILE_3 0x23
  224. #define CG_CGLS_TILE_4 0x24
  225. #define CG_CGLS_TILE_5 0x25
  226. #define CG_CGLS_TILE_6 0x26
  227. #define CG_CGLS_TILE_7 0x27
  228. #define CG_CGLS_TILE_8 0x28
  229. #define CG_CGLS_TILE_9 0x29
  230. #define CG_CGLS_TILE_10 0x2a
  231. #define CG_CGLS_TILE_11 0x2b
  232. #define VM_L2_CG 0x15c0
  233. #define MC_CONFIG 0x2000
  234. #define MC_CONFIG_MCD 0x20a0
  235. #define MC_CG_CONFIG_MCD 0x20a4
  236. #define MC_RD_ENABLE_MCD(x) ((x) << 8)
  237. #define MC_RD_ENABLE_MCD_MASK (7 << 8)
  238. #define MC_HUB_MISC_HUB_CG 0x20b8
  239. #define MC_HUB_MISC_VM_CG 0x20bc
  240. #define MC_HUB_MISC_SIP_CG 0x20c0
  241. #define MC_XPB_CLK_GAT 0x2478
  242. #define MC_CG_CONFIG 0x25bc
  243. #define MC_RD_ENABLE(x) ((x) << 4)
  244. #define MC_RD_ENABLE_MASK (3 << 4)
  245. #define MC_CITF_MISC_RD_CG 0x2648
  246. #define MC_CITF_MISC_WR_CG 0x264c
  247. #define MC_CITF_MISC_VM_CG 0x2650
  248. # define MEM_LS_ENABLE (1 << 19)
  249. #define MC_ARB_BURST_TIME 0x2808
  250. #define STATE0(x) ((x) << 0)
  251. #define STATE0_MASK (0x1f << 0)
  252. #define STATE1(x) ((x) << 5)
  253. #define STATE1_MASK (0x1f << 5)
  254. #define STATE2(x) ((x) << 10)
  255. #define STATE2_MASK (0x1f << 10)
  256. #define STATE3(x) ((x) << 15)
  257. #define STATE3_MASK (0x1f << 15)
  258. #define MC_SEQ_RAS_TIMING 0x28a0
  259. #define MC_SEQ_CAS_TIMING 0x28a4
  260. #define MC_SEQ_MISC_TIMING 0x28a8
  261. #define MC_SEQ_MISC_TIMING2 0x28ac
  262. #define MC_SEQ_RD_CTL_D0 0x28b4
  263. #define MC_SEQ_RD_CTL_D1 0x28b8
  264. #define MC_SEQ_WR_CTL_D0 0x28bc
  265. #define MC_SEQ_WR_CTL_D1 0x28c0
  266. #define MC_SEQ_STATUS_M 0x29f4
  267. # define PMG_PWRSTATE (1 << 16)
  268. #define MC_SEQ_MISC1 0x2a04
  269. #define MC_SEQ_RESERVE_M 0x2a08
  270. #define MC_PMG_CMD_EMRS 0x2a0c
  271. #define MC_SEQ_MISC3 0x2a2c
  272. #define MC_SEQ_MISC5 0x2a54
  273. #define MC_SEQ_MISC6 0x2a58
  274. #define MC_SEQ_MISC7 0x2a64
  275. #define MC_SEQ_CG 0x2a68
  276. #define CG_SEQ_REQ(x) ((x) << 0)
  277. #define CG_SEQ_REQ_MASK (0xff << 0)
  278. #define CG_SEQ_REQ_SHIFT 0
  279. #define CG_SEQ_RESP(x) ((x) << 8)
  280. #define CG_SEQ_RESP_MASK (0xff << 8)
  281. #define CG_SEQ_RESP_SHIFT 8
  282. #define SEQ_CG_REQ(x) ((x) << 16)
  283. #define SEQ_CG_REQ_MASK (0xff << 16)
  284. #define SEQ_CG_REQ_SHIFT 16
  285. #define SEQ_CG_RESP(x) ((x) << 24)
  286. #define SEQ_CG_RESP_MASK (0xff << 24)
  287. #define SEQ_CG_RESP_SHIFT 24
  288. #define MC_SEQ_RAS_TIMING_LP 0x2a6c
  289. #define MC_SEQ_CAS_TIMING_LP 0x2a70
  290. #define MC_SEQ_MISC_TIMING_LP 0x2a74
  291. #define MC_SEQ_MISC_TIMING2_LP 0x2a78
  292. #define MC_SEQ_WR_CTL_D0_LP 0x2a7c
  293. #define MC_SEQ_WR_CTL_D1_LP 0x2a80
  294. #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84
  295. #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88
  296. #define MC_PMG_CMD_MRS 0x2aac
  297. #define MC_SEQ_RD_CTL_D0_LP 0x2b1c
  298. #define MC_SEQ_RD_CTL_D1_LP 0x2b20
  299. #define MC_PMG_CMD_MRS1 0x2b44
  300. #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48
  301. #define CGTS_SM_CTRL_REG 0x9150
  302. /* Registers */
  303. #define RCU_IND_INDEX 0x100
  304. #define RCU_IND_DATA 0x104
  305. /* discrete uvd clocks */
  306. #define CG_UPLL_FUNC_CNTL 0x718
  307. # define UPLL_RESET_MASK 0x00000001
  308. # define UPLL_SLEEP_MASK 0x00000002
  309. # define UPLL_BYPASS_EN_MASK 0x00000004
  310. # define UPLL_CTLREQ_MASK 0x00000008
  311. # define UPLL_REF_DIV_MASK 0x003F0000
  312. # define UPLL_VCO_MODE_MASK 0x00000200
  313. # define UPLL_CTLACK_MASK 0x40000000
  314. # define UPLL_CTLACK2_MASK 0x80000000
  315. #define CG_UPLL_FUNC_CNTL_2 0x71c
  316. # define UPLL_PDIV_A(x) ((x) << 0)
  317. # define UPLL_PDIV_A_MASK 0x0000007F
  318. # define UPLL_PDIV_B(x) ((x) << 8)
  319. # define UPLL_PDIV_B_MASK 0x00007F00
  320. # define VCLK_SRC_SEL(x) ((x) << 20)
  321. # define VCLK_SRC_SEL_MASK 0x01F00000
  322. # define DCLK_SRC_SEL(x) ((x) << 25)
  323. # define DCLK_SRC_SEL_MASK 0x3E000000
  324. #define CG_UPLL_FUNC_CNTL_3 0x720
  325. # define UPLL_FB_DIV(x) ((x) << 0)
  326. # define UPLL_FB_DIV_MASK 0x01FFFFFF
  327. #define CG_UPLL_FUNC_CNTL_4 0x854
  328. # define UPLL_SPARE_ISPARE9 0x00020000
  329. #define CG_UPLL_SPREAD_SPECTRUM 0x79c
  330. # define SSEN_MASK 0x00000001
  331. /* fusion uvd clocks */
  332. #define CG_DCLK_CNTL 0x610
  333. # define DCLK_DIVIDER_MASK 0x7f
  334. # define DCLK_DIR_CNTL_EN (1 << 8)
  335. #define CG_DCLK_STATUS 0x614
  336. # define DCLK_STATUS (1 << 0)
  337. #define CG_VCLK_CNTL 0x618
  338. #define CG_VCLK_STATUS 0x61c
  339. #define CG_SCRATCH1 0x820
  340. #define RLC_CNTL 0x3f00
  341. # define RLC_ENABLE (1 << 0)
  342. # define GFX_POWER_GATING_ENABLE (1 << 7)
  343. # define GFX_POWER_GATING_SRC (1 << 8)
  344. #define RLC_HB_BASE 0x3f10
  345. #define RLC_HB_CNTL 0x3f0c
  346. #define RLC_HB_RPTR 0x3f20
  347. #define RLC_HB_WPTR 0x3f1c
  348. #define RLC_HB_WPTR_LSB_ADDR 0x3f14
  349. #define RLC_HB_WPTR_MSB_ADDR 0x3f18
  350. #define RLC_MC_CNTL 0x3f44
  351. #define RLC_UCODE_CNTL 0x3f48
  352. #define RLC_UCODE_ADDR 0x3f2c
  353. #define RLC_UCODE_DATA 0x3f30
  354. /* new for TN */
  355. #define TN_RLC_SAVE_AND_RESTORE_BASE 0x3f10
  356. #define TN_RLC_CLEAR_STATE_RESTORE_BASE 0x3f20
  357. #define GRBM_GFX_INDEX 0x802C
  358. #define INSTANCE_INDEX(x) ((x) << 0)
  359. #define SE_INDEX(x) ((x) << 16)
  360. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  361. #define SE_BROADCAST_WRITES (1 << 31)
  362. #define RLC_GFX_INDEX 0x3fC4
  363. #define CC_GC_SHADER_PIPE_CONFIG 0x8950
  364. #define WRITE_DIS (1 << 0)
  365. #define CC_RB_BACKEND_DISABLE 0x98F4
  366. #define BACKEND_DISABLE(x) ((x) << 16)
  367. #define GB_ADDR_CONFIG 0x98F8
  368. #define NUM_PIPES(x) ((x) << 0)
  369. #define NUM_PIPES_MASK 0x0000000f
  370. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  371. #define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
  372. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  373. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  374. #define NUM_GPUS(x) ((x) << 20)
  375. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  376. #define ROW_SIZE(x) ((x) << 28)
  377. #define GB_BACKEND_MAP 0x98FC
  378. #define DMIF_ADDR_CONFIG 0xBD4
  379. #define HDP_ADDR_CONFIG 0x2F48
  380. #define HDP_MISC_CNTL 0x2F4C
  381. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  382. #define CC_SYS_RB_BACKEND_DISABLE 0x3F88
  383. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  384. #define CGTS_SYS_TCC_DISABLE 0x3F90
  385. #define CGTS_TCC_DISABLE 0x9148
  386. #define CGTS_USER_SYS_TCC_DISABLE 0x3F94
  387. #define CGTS_USER_TCC_DISABLE 0x914C
  388. #define CONFIG_MEMSIZE 0x5428
  389. #define BIF_FB_EN 0x5490
  390. #define FB_READ_EN (1 << 0)
  391. #define FB_WRITE_EN (1 << 1)
  392. #define CP_STRMOUT_CNTL 0x84FC
  393. #define CP_COHER_CNTL 0x85F0
  394. #define CP_COHER_SIZE 0x85F4
  395. #define CP_COHER_BASE 0x85F8
  396. #define CP_STALLED_STAT1 0x8674
  397. #define CP_STALLED_STAT2 0x8678
  398. #define CP_BUSY_STAT 0x867C
  399. #define CP_STAT 0x8680
  400. #define CP_ME_CNTL 0x86D8
  401. #define CP_ME_HALT (1 << 28)
  402. #define CP_PFP_HALT (1 << 26)
  403. #define CP_ME_RAM_DATA 0xC160
  404. #define CP_ME_RAM_RADDR 0xC158
  405. #define CP_ME_RAM_WADDR 0xC15C
  406. #define CP_MEQ_THRESHOLDS 0x8764
  407. #define STQ_SPLIT(x) ((x) << 0)
  408. #define CP_PERFMON_CNTL 0x87FC
  409. #define CP_PFP_UCODE_ADDR 0xC150
  410. #define CP_PFP_UCODE_DATA 0xC154
  411. #define CP_QUEUE_THRESHOLDS 0x8760
  412. #define ROQ_IB1_START(x) ((x) << 0)
  413. #define ROQ_IB2_START(x) ((x) << 8)
  414. #define CP_RB_BASE 0xC100
  415. #define CP_RB_CNTL 0xC104
  416. #define RB_BUFSZ(x) ((x) << 0)
  417. #define RB_BLKSZ(x) ((x) << 8)
  418. #define RB_NO_UPDATE (1 << 27)
  419. #define RB_RPTR_WR_ENA (1 << 31)
  420. #define BUF_SWAP_32BIT (2 << 16)
  421. #define CP_RB_RPTR 0x8700
  422. #define CP_RB_RPTR_ADDR 0xC10C
  423. #define RB_RPTR_SWAP(x) ((x) << 0)
  424. #define CP_RB_RPTR_ADDR_HI 0xC110
  425. #define CP_RB_RPTR_WR 0xC108
  426. #define CP_RB_WPTR 0xC114
  427. #define CP_RB_WPTR_ADDR 0xC118
  428. #define CP_RB_WPTR_ADDR_HI 0xC11C
  429. #define CP_RB_WPTR_DELAY 0x8704
  430. #define CP_SEM_WAIT_TIMER 0x85BC
  431. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
  432. #define CP_DEBUG 0xC1FC
  433. /* Audio clocks */
  434. #define DCCG_AUDIO_DTO_SOURCE 0x05ac
  435. # define DCCG_AUDIO_DTO0_SOURCE_SEL(x) ((x) << 0) /* crtc0 - crtc5 */
  436. # define DCCG_AUDIO_DTO_SEL (1 << 4) /* 0=dto0 1=dto1 */
  437. #define DCCG_AUDIO_DTO0_PHASE 0x05b0
  438. #define DCCG_AUDIO_DTO0_MODULE 0x05b4
  439. #define DCCG_AUDIO_DTO0_LOAD 0x05b8
  440. #define DCCG_AUDIO_DTO0_CNTL 0x05bc
  441. #define DCCG_AUDIO_DTO1_PHASE 0x05c0
  442. #define DCCG_AUDIO_DTO1_MODULE 0x05c4
  443. #define DCCG_AUDIO_DTO1_LOAD 0x05c8
  444. #define DCCG_AUDIO_DTO1_CNTL 0x05cc
  445. /* DCE 4.0 AFMT */
  446. #define HDMI_CONTROL 0x7030
  447. # define HDMI_KEEPOUT_MODE (1 << 0)
  448. # define HDMI_PACKET_GEN_VERSION (1 << 4) /* 0 = r6xx compat */
  449. # define HDMI_ERROR_ACK (1 << 8)
  450. # define HDMI_ERROR_MASK (1 << 9)
  451. # define HDMI_DEEP_COLOR_ENABLE (1 << 24)
  452. # define HDMI_DEEP_COLOR_DEPTH (((x) & 3) << 28)
  453. # define HDMI_24BIT_DEEP_COLOR 0
  454. # define HDMI_30BIT_DEEP_COLOR 1
  455. # define HDMI_36BIT_DEEP_COLOR 2
  456. #define HDMI_STATUS 0x7034
  457. # define HDMI_ACTIVE_AVMUTE (1 << 0)
  458. # define HDMI_AUDIO_PACKET_ERROR (1 << 16)
  459. # define HDMI_VBI_PACKET_ERROR (1 << 20)
  460. #define HDMI_AUDIO_PACKET_CONTROL 0x7038
  461. # define HDMI_AUDIO_DELAY_EN(x) (((x) & 3) << 4)
  462. # define HDMI_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16)
  463. #define HDMI_ACR_PACKET_CONTROL 0x703c
  464. # define HDMI_ACR_SEND (1 << 0)
  465. # define HDMI_ACR_CONT (1 << 1)
  466. # define HDMI_ACR_SELECT(x) (((x) & 3) << 4)
  467. # define HDMI_ACR_HW 0
  468. # define HDMI_ACR_32 1
  469. # define HDMI_ACR_44 2
  470. # define HDMI_ACR_48 3
  471. # define HDMI_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */
  472. # define HDMI_ACR_AUTO_SEND (1 << 12)
  473. # define HDMI_ACR_N_MULTIPLE(x) (((x) & 7) << 16)
  474. # define HDMI_ACR_X1 1
  475. # define HDMI_ACR_X2 2
  476. # define HDMI_ACR_X4 4
  477. # define HDMI_ACR_AUDIO_PRIORITY (1 << 31)
  478. #define HDMI_VBI_PACKET_CONTROL 0x7040
  479. # define HDMI_NULL_SEND (1 << 0)
  480. # define HDMI_GC_SEND (1 << 4)
  481. # define HDMI_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */
  482. #define HDMI_INFOFRAME_CONTROL0 0x7044
  483. # define HDMI_AVI_INFO_SEND (1 << 0)
  484. # define HDMI_AVI_INFO_CONT (1 << 1)
  485. # define HDMI_AUDIO_INFO_SEND (1 << 4)
  486. # define HDMI_AUDIO_INFO_CONT (1 << 5)
  487. # define HDMI_MPEG_INFO_SEND (1 << 8)
  488. # define HDMI_MPEG_INFO_CONT (1 << 9)
  489. #define HDMI_INFOFRAME_CONTROL1 0x7048
  490. # define HDMI_AVI_INFO_LINE(x) (((x) & 0x3f) << 0)
  491. # define HDMI_AVI_INFO_LINE_MASK (0x3f << 0)
  492. # define HDMI_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8)
  493. # define HDMI_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16)
  494. #define HDMI_GENERIC_PACKET_CONTROL 0x704c
  495. # define HDMI_GENERIC0_SEND (1 << 0)
  496. # define HDMI_GENERIC0_CONT (1 << 1)
  497. # define HDMI_GENERIC1_SEND (1 << 4)
  498. # define HDMI_GENERIC1_CONT (1 << 5)
  499. # define HDMI_GENERIC0_LINE(x) (((x) & 0x3f) << 16)
  500. # define HDMI_GENERIC1_LINE(x) (((x) & 0x3f) << 24)
  501. #define HDMI_GC 0x7058
  502. # define HDMI_GC_AVMUTE (1 << 0)
  503. # define HDMI_GC_AVMUTE_CONT (1 << 2)
  504. #define AFMT_AUDIO_PACKET_CONTROL2 0x705c
  505. # define AFMT_AUDIO_LAYOUT_OVRD (1 << 0)
  506. # define AFMT_AUDIO_LAYOUT_SELECT (1 << 1)
  507. # define AFMT_60958_CS_SOURCE (1 << 4)
  508. # define AFMT_AUDIO_CHANNEL_ENABLE(x) (((x) & 0xff) << 8)
  509. # define AFMT_DP_AUDIO_STREAM_ID(x) (((x) & 0xff) << 16)
  510. #define AFMT_AVI_INFO0 0x7084
  511. # define AFMT_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
  512. # define AFMT_AVI_INFO_S(x) (((x) & 3) << 8)
  513. # define AFMT_AVI_INFO_B(x) (((x) & 3) << 10)
  514. # define AFMT_AVI_INFO_A(x) (((x) & 1) << 12)
  515. # define AFMT_AVI_INFO_Y(x) (((x) & 3) << 13)
  516. # define AFMT_AVI_INFO_Y_RGB 0
  517. # define AFMT_AVI_INFO_Y_YCBCR422 1
  518. # define AFMT_AVI_INFO_Y_YCBCR444 2
  519. # define AFMT_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8)
  520. # define AFMT_AVI_INFO_R(x) (((x) & 0xf) << 16)
  521. # define AFMT_AVI_INFO_M(x) (((x) & 0x3) << 20)
  522. # define AFMT_AVI_INFO_C(x) (((x) & 0x3) << 22)
  523. # define AFMT_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16)
  524. # define AFMT_AVI_INFO_SC(x) (((x) & 0x3) << 24)
  525. # define AFMT_AVI_INFO_Q(x) (((x) & 0x3) << 26)
  526. # define AFMT_AVI_INFO_EC(x) (((x) & 0x3) << 28)
  527. # define AFMT_AVI_INFO_ITC(x) (((x) & 0x1) << 31)
  528. # define AFMT_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24)
  529. #define AFMT_AVI_INFO1 0x7088
  530. # define AFMT_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */
  531. # define AFMT_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */
  532. # define AFMT_AVI_INFO_CN(x) (((x) & 0x3) << 12)
  533. # define AFMT_AVI_INFO_YQ(x) (((x) & 0x3) << 14)
  534. # define AFMT_AVI_INFO_TOP(x) (((x) & 0xffff) << 16)
  535. #define AFMT_AVI_INFO2 0x708c
  536. # define AFMT_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0)
  537. # define AFMT_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16)
  538. #define AFMT_AVI_INFO3 0x7090
  539. # define AFMT_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0)
  540. # define AFMT_AVI_INFO_VERSION(x) (((x) & 3) << 24)
  541. #define AFMT_MPEG_INFO0 0x7094
  542. # define AFMT_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
  543. # define AFMT_MPEG_INFO_MB0(x) (((x) & 0xff) << 8)
  544. # define AFMT_MPEG_INFO_MB1(x) (((x) & 0xff) << 16)
  545. # define AFMT_MPEG_INFO_MB2(x) (((x) & 0xff) << 24)
  546. #define AFMT_MPEG_INFO1 0x7098
  547. # define AFMT_MPEG_INFO_MB3(x) (((x) & 0xff) << 0)
  548. # define AFMT_MPEG_INFO_MF(x) (((x) & 3) << 8)
  549. # define AFMT_MPEG_INFO_FR(x) (((x) & 1) << 12)
  550. #define AFMT_GENERIC0_HDR 0x709c
  551. #define AFMT_GENERIC0_0 0x70a0
  552. #define AFMT_GENERIC0_1 0x70a4
  553. #define AFMT_GENERIC0_2 0x70a8
  554. #define AFMT_GENERIC0_3 0x70ac
  555. #define AFMT_GENERIC0_4 0x70b0
  556. #define AFMT_GENERIC0_5 0x70b4
  557. #define AFMT_GENERIC0_6 0x70b8
  558. #define AFMT_GENERIC1_HDR 0x70bc
  559. #define AFMT_GENERIC1_0 0x70c0
  560. #define AFMT_GENERIC1_1 0x70c4
  561. #define AFMT_GENERIC1_2 0x70c8
  562. #define AFMT_GENERIC1_3 0x70cc
  563. #define AFMT_GENERIC1_4 0x70d0
  564. #define AFMT_GENERIC1_5 0x70d4
  565. #define AFMT_GENERIC1_6 0x70d8
  566. #define HDMI_ACR_32_0 0x70dc
  567. # define HDMI_ACR_CTS_32(x) (((x) & 0xfffff) << 12)
  568. #define HDMI_ACR_32_1 0x70e0
  569. # define HDMI_ACR_N_32(x) (((x) & 0xfffff) << 0)
  570. #define HDMI_ACR_44_0 0x70e4
  571. # define HDMI_ACR_CTS_44(x) (((x) & 0xfffff) << 12)
  572. #define HDMI_ACR_44_1 0x70e8
  573. # define HDMI_ACR_N_44(x) (((x) & 0xfffff) << 0)
  574. #define HDMI_ACR_48_0 0x70ec
  575. # define HDMI_ACR_CTS_48(x) (((x) & 0xfffff) << 12)
  576. #define HDMI_ACR_48_1 0x70f0
  577. # define HDMI_ACR_N_48(x) (((x) & 0xfffff) << 0)
  578. #define HDMI_ACR_STATUS_0 0x70f4
  579. #define HDMI_ACR_STATUS_1 0x70f8
  580. #define AFMT_AUDIO_INFO0 0x70fc
  581. # define AFMT_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
  582. # define AFMT_AUDIO_INFO_CC(x) (((x) & 7) << 8)
  583. # define AFMT_AUDIO_INFO_CT(x) (((x) & 0xf) << 11)
  584. # define AFMT_AUDIO_INFO_CHECKSUM_OFFSET(x) (((x) & 0xff) << 16)
  585. # define AFMT_AUDIO_INFO_CXT(x) (((x) & 0x1f) << 24)
  586. #define AFMT_AUDIO_INFO1 0x7100
  587. # define AFMT_AUDIO_INFO_CA(x) (((x) & 0xff) << 0)
  588. # define AFMT_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11)
  589. # define AFMT_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15)
  590. # define AFMT_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8)
  591. # define AFMT_AUDIO_INFO_LFEBPL(x) (((x) & 3) << 16)
  592. #define AFMT_60958_0 0x7104
  593. # define AFMT_60958_CS_A(x) (((x) & 1) << 0)
  594. # define AFMT_60958_CS_B(x) (((x) & 1) << 1)
  595. # define AFMT_60958_CS_C(x) (((x) & 1) << 2)
  596. # define AFMT_60958_CS_D(x) (((x) & 3) << 3)
  597. # define AFMT_60958_CS_MODE(x) (((x) & 3) << 6)
  598. # define AFMT_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8)
  599. # define AFMT_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16)
  600. # define AFMT_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20)
  601. # define AFMT_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24)
  602. # define AFMT_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28)
  603. #define AFMT_60958_1 0x7108
  604. # define AFMT_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0)
  605. # define AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4)
  606. # define AFMT_60958_CS_VALID_L(x) (((x) & 1) << 16)
  607. # define AFMT_60958_CS_VALID_R(x) (((x) & 1) << 18)
  608. # define AFMT_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20)
  609. #define AFMT_AUDIO_CRC_CONTROL 0x710c
  610. # define AFMT_AUDIO_CRC_EN (1 << 0)
  611. #define AFMT_RAMP_CONTROL0 0x7110
  612. # define AFMT_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0)
  613. # define AFMT_RAMP_DATA_SIGN (1 << 31)
  614. #define AFMT_RAMP_CONTROL1 0x7114
  615. # define AFMT_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0)
  616. # define AFMT_AUDIO_TEST_CH_DISABLE(x) (((x) & 0xff) << 24)
  617. #define AFMT_RAMP_CONTROL2 0x7118
  618. # define AFMT_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0)
  619. #define AFMT_RAMP_CONTROL3 0x711c
  620. # define AFMT_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0)
  621. #define AFMT_60958_2 0x7120
  622. # define AFMT_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0)
  623. # define AFMT_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4)
  624. # define AFMT_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8)
  625. # define AFMT_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12)
  626. # define AFMT_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16)
  627. # define AFMT_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20)
  628. #define AFMT_STATUS 0x7128
  629. # define AFMT_AUDIO_ENABLE (1 << 4)
  630. # define AFMT_AUDIO_HBR_ENABLE (1 << 8)
  631. # define AFMT_AZ_FORMAT_WTRIG (1 << 28)
  632. # define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29)
  633. # define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30)
  634. #define AFMT_AUDIO_PACKET_CONTROL 0x712c
  635. # define AFMT_AUDIO_SAMPLE_SEND (1 << 0)
  636. # define AFMT_RESET_FIFO_WHEN_AUDIO_DIS (1 << 11) /* set to 1 */
  637. # define AFMT_AUDIO_TEST_EN (1 << 12)
  638. # define AFMT_AUDIO_CHANNEL_SWAP (1 << 24)
  639. # define AFMT_60958_CS_UPDATE (1 << 26)
  640. # define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27)
  641. # define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28)
  642. # define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29)
  643. # define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30)
  644. #define AFMT_VBI_PACKET_CONTROL 0x7130
  645. # define AFMT_GENERIC0_UPDATE (1 << 2)
  646. #define AFMT_INFOFRAME_CONTROL0 0x7134
  647. # define AFMT_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - afmt regs */
  648. # define AFMT_AUDIO_INFO_UPDATE (1 << 7)
  649. # define AFMT_MPEG_INFO_UPDATE (1 << 10)
  650. #define AFMT_GENERIC0_7 0x7138
  651. /* DCE4/5 ELD audio interface */
  652. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0 0x5f84 /* LPCM */
  653. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1 0x5f88 /* AC3 */
  654. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2 0x5f8c /* MPEG1 */
  655. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3 0x5f90 /* MP3 */
  656. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4 0x5f94 /* MPEG2 */
  657. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5 0x5f98 /* AAC */
  658. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6 0x5f9c /* DTS */
  659. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7 0x5fa0 /* ATRAC */
  660. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR8 0x5fa4 /* one bit audio - leave at 0 (default) */
  661. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9 0x5fa8 /* Dolby Digital */
  662. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10 0x5fac /* DTS-HD */
  663. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11 0x5fb0 /* MAT-MLP */
  664. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR12 0x5fb4 /* DTS */
  665. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13 0x5fb8 /* WMA Pro */
  666. # define MAX_CHANNELS(x) (((x) & 0x7) << 0)
  667. /* max channels minus one. 7 = 8 channels */
  668. # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8)
  669. # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16)
  670. # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */
  671. /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO
  672. * bit0 = 32 kHz
  673. * bit1 = 44.1 kHz
  674. * bit2 = 48 kHz
  675. * bit3 = 88.2 kHz
  676. * bit4 = 96 kHz
  677. * bit5 = 176.4 kHz
  678. * bit6 = 192 kHz
  679. */
  680. #define AZ_HOT_PLUG_CONTROL 0x5e78
  681. # define AZ_FORCE_CODEC_WAKE (1 << 0)
  682. # define PIN0_JACK_DETECTION_ENABLE (1 << 4)
  683. # define PIN1_JACK_DETECTION_ENABLE (1 << 5)
  684. # define PIN2_JACK_DETECTION_ENABLE (1 << 6)
  685. # define PIN3_JACK_DETECTION_ENABLE (1 << 7)
  686. # define PIN0_UNSOLICITED_RESPONSE_ENABLE (1 << 8)
  687. # define PIN1_UNSOLICITED_RESPONSE_ENABLE (1 << 9)
  688. # define PIN2_UNSOLICITED_RESPONSE_ENABLE (1 << 10)
  689. # define PIN3_UNSOLICITED_RESPONSE_ENABLE (1 << 11)
  690. # define CODEC_HOT_PLUG_ENABLE (1 << 12)
  691. # define PIN0_AUDIO_ENABLED (1 << 24)
  692. # define PIN1_AUDIO_ENABLED (1 << 25)
  693. # define PIN2_AUDIO_ENABLED (1 << 26)
  694. # define PIN3_AUDIO_ENABLED (1 << 27)
  695. # define AUDIO_ENABLED (1 << 31)
  696. #define GC_USER_SHADER_PIPE_CONFIG 0x8954
  697. #define INACTIVE_QD_PIPES(x) ((x) << 8)
  698. #define INACTIVE_QD_PIPES_MASK 0x0000FF00
  699. #define INACTIVE_SIMDS(x) ((x) << 16)
  700. #define INACTIVE_SIMDS_MASK 0x00FF0000
  701. #define GRBM_CNTL 0x8000
  702. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  703. #define GRBM_SOFT_RESET 0x8020
  704. #define SOFT_RESET_CP (1 << 0)
  705. #define SOFT_RESET_CB (1 << 1)
  706. #define SOFT_RESET_DB (1 << 3)
  707. #define SOFT_RESET_PA (1 << 5)
  708. #define SOFT_RESET_SC (1 << 6)
  709. #define SOFT_RESET_SPI (1 << 8)
  710. #define SOFT_RESET_SH (1 << 9)
  711. #define SOFT_RESET_SX (1 << 10)
  712. #define SOFT_RESET_TC (1 << 11)
  713. #define SOFT_RESET_TA (1 << 12)
  714. #define SOFT_RESET_VC (1 << 13)
  715. #define SOFT_RESET_VGT (1 << 14)
  716. #define GRBM_STATUS 0x8010
  717. #define CMDFIFO_AVAIL_MASK 0x0000000F
  718. #define SRBM_RQ_PENDING (1 << 5)
  719. #define CF_RQ_PENDING (1 << 7)
  720. #define PF_RQ_PENDING (1 << 8)
  721. #define GRBM_EE_BUSY (1 << 10)
  722. #define SX_CLEAN (1 << 11)
  723. #define DB_CLEAN (1 << 12)
  724. #define CB_CLEAN (1 << 13)
  725. #define TA_BUSY (1 << 14)
  726. #define VGT_BUSY_NO_DMA (1 << 16)
  727. #define VGT_BUSY (1 << 17)
  728. #define SX_BUSY (1 << 20)
  729. #define SH_BUSY (1 << 21)
  730. #define SPI_BUSY (1 << 22)
  731. #define SC_BUSY (1 << 24)
  732. #define PA_BUSY (1 << 25)
  733. #define DB_BUSY (1 << 26)
  734. #define CP_COHERENCY_BUSY (1 << 28)
  735. #define CP_BUSY (1 << 29)
  736. #define CB_BUSY (1 << 30)
  737. #define GUI_ACTIVE (1 << 31)
  738. #define GRBM_STATUS_SE0 0x8014
  739. #define GRBM_STATUS_SE1 0x8018
  740. #define SE_SX_CLEAN (1 << 0)
  741. #define SE_DB_CLEAN (1 << 1)
  742. #define SE_CB_CLEAN (1 << 2)
  743. #define SE_TA_BUSY (1 << 25)
  744. #define SE_SX_BUSY (1 << 26)
  745. #define SE_SPI_BUSY (1 << 27)
  746. #define SE_SH_BUSY (1 << 28)
  747. #define SE_SC_BUSY (1 << 29)
  748. #define SE_DB_BUSY (1 << 30)
  749. #define SE_CB_BUSY (1 << 31)
  750. /* evergreen */
  751. #define CG_THERMAL_CTRL 0x72c
  752. #define TOFFSET_MASK 0x00003FE0
  753. #define TOFFSET_SHIFT 5
  754. #define DIG_THERM_DPM(x) ((x) << 14)
  755. #define DIG_THERM_DPM_MASK 0x003FC000
  756. #define DIG_THERM_DPM_SHIFT 14
  757. #define CG_THERMAL_INT 0x734
  758. #define DIG_THERM_INTH(x) ((x) << 8)
  759. #define DIG_THERM_INTH_MASK 0x0000FF00
  760. #define DIG_THERM_INTH_SHIFT 8
  761. #define DIG_THERM_INTL(x) ((x) << 16)
  762. #define DIG_THERM_INTL_MASK 0x00FF0000
  763. #define DIG_THERM_INTL_SHIFT 16
  764. #define THERM_INT_MASK_HIGH (1 << 24)
  765. #define THERM_INT_MASK_LOW (1 << 25)
  766. #define TN_CG_THERMAL_INT_CTRL 0x738
  767. #define TN_DIG_THERM_INTH(x) ((x) << 0)
  768. #define TN_DIG_THERM_INTH_MASK 0x000000FF
  769. #define TN_DIG_THERM_INTH_SHIFT 0
  770. #define TN_DIG_THERM_INTL(x) ((x) << 8)
  771. #define TN_DIG_THERM_INTL_MASK 0x0000FF00
  772. #define TN_DIG_THERM_INTL_SHIFT 8
  773. #define TN_THERM_INT_MASK_HIGH (1 << 24)
  774. #define TN_THERM_INT_MASK_LOW (1 << 25)
  775. #define CG_MULT_THERMAL_STATUS 0x740
  776. #define ASIC_T(x) ((x) << 16)
  777. #define ASIC_T_MASK 0x07FF0000
  778. #define ASIC_T_SHIFT 16
  779. #define CG_TS0_STATUS 0x760
  780. #define TS0_ADC_DOUT_MASK 0x000003FF
  781. #define TS0_ADC_DOUT_SHIFT 0
  782. /* APU */
  783. #define CG_THERMAL_STATUS 0x678
  784. #define HDP_HOST_PATH_CNTL 0x2C00
  785. #define HDP_NONSURFACE_BASE 0x2C04
  786. #define HDP_NONSURFACE_INFO 0x2C08
  787. #define HDP_NONSURFACE_SIZE 0x2C0C
  788. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  789. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  790. #define HDP_TILING_CONFIG 0x2F3C
  791. #define MC_SHARED_CHMAP 0x2004
  792. #define NOOFCHAN_SHIFT 12
  793. #define NOOFCHAN_MASK 0x00003000
  794. #define MC_SHARED_CHREMAP 0x2008
  795. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  796. #define BLACKOUT_MODE_MASK 0x00000007
  797. #define MC_ARB_RAMCFG 0x2760
  798. #define NOOFBANK_SHIFT 0
  799. #define NOOFBANK_MASK 0x00000003
  800. #define NOOFRANK_SHIFT 2
  801. #define NOOFRANK_MASK 0x00000004
  802. #define NOOFROWS_SHIFT 3
  803. #define NOOFROWS_MASK 0x00000038
  804. #define NOOFCOLS_SHIFT 6
  805. #define NOOFCOLS_MASK 0x000000C0
  806. #define CHANSIZE_SHIFT 8
  807. #define CHANSIZE_MASK 0x00000100
  808. #define BURSTLENGTH_SHIFT 9
  809. #define BURSTLENGTH_MASK 0x00000200
  810. #define CHANSIZE_OVERRIDE (1 << 11)
  811. #define FUS_MC_ARB_RAMCFG 0x2768
  812. #define MC_VM_AGP_TOP 0x2028
  813. #define MC_VM_AGP_BOT 0x202C
  814. #define MC_VM_AGP_BASE 0x2030
  815. #define MC_VM_FB_LOCATION 0x2024
  816. #define MC_FUS_VM_FB_OFFSET 0x2898
  817. #define MC_VM_MB_L1_TLB0_CNTL 0x2234
  818. #define MC_VM_MB_L1_TLB1_CNTL 0x2238
  819. #define MC_VM_MB_L1_TLB2_CNTL 0x223C
  820. #define MC_VM_MB_L1_TLB3_CNTL 0x2240
  821. #define ENABLE_L1_TLB (1 << 0)
  822. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  823. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  824. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  825. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  826. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  827. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  828. #define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15)
  829. #define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18)
  830. #define MC_VM_MD_L1_TLB0_CNTL 0x2654
  831. #define MC_VM_MD_L1_TLB1_CNTL 0x2658
  832. #define MC_VM_MD_L1_TLB2_CNTL 0x265C
  833. #define MC_VM_MD_L1_TLB3_CNTL 0x2698
  834. #define FUS_MC_VM_MD_L1_TLB0_CNTL 0x265C
  835. #define FUS_MC_VM_MD_L1_TLB1_CNTL 0x2660
  836. #define FUS_MC_VM_MD_L1_TLB2_CNTL 0x2664
  837. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  838. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  839. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  840. #define PA_CL_ENHANCE 0x8A14
  841. #define CLIP_VTX_REORDER_ENA (1 << 0)
  842. #define NUM_CLIP_SEQ(x) ((x) << 1)
  843. #define PA_SC_ENHANCE 0x8BF0
  844. #define PA_SC_AA_CONFIG 0x28C04
  845. #define MSAA_NUM_SAMPLES_SHIFT 0
  846. #define MSAA_NUM_SAMPLES_MASK 0x3
  847. #define PA_SC_CLIPRECT_RULE 0x2820C
  848. #define PA_SC_EDGERULE 0x28230
  849. #define PA_SC_FIFO_SIZE 0x8BCC
  850. #define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  851. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
  852. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
  853. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  854. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  855. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  856. #define PA_SC_LINE_STIPPLE 0x28A0C
  857. #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
  858. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  859. #define SCRATCH_REG0 0x8500
  860. #define SCRATCH_REG1 0x8504
  861. #define SCRATCH_REG2 0x8508
  862. #define SCRATCH_REG3 0x850C
  863. #define SCRATCH_REG4 0x8510
  864. #define SCRATCH_REG5 0x8514
  865. #define SCRATCH_REG6 0x8518
  866. #define SCRATCH_REG7 0x851C
  867. #define SCRATCH_UMSK 0x8540
  868. #define SCRATCH_ADDR 0x8544
  869. #define SMX_SAR_CTL0 0xA008
  870. #define SMX_DC_CTL0 0xA020
  871. #define USE_HASH_FUNCTION (1 << 0)
  872. #define NUMBER_OF_SETS(x) ((x) << 1)
  873. #define FLUSH_ALL_ON_EVENT (1 << 10)
  874. #define STALL_ON_EVENT (1 << 11)
  875. #define SMX_EVENT_CTL 0xA02C
  876. #define ES_FLUSH_CTL(x) ((x) << 0)
  877. #define GS_FLUSH_CTL(x) ((x) << 3)
  878. #define ACK_FLUSH_CTL(x) ((x) << 6)
  879. #define SYNC_FLUSH_CTL (1 << 8)
  880. #define SPI_CONFIG_CNTL 0x9100
  881. #define GPR_WRITE_PRIORITY(x) ((x) << 0)
  882. #define SPI_CONFIG_CNTL_1 0x913C
  883. #define VTX_DONE_DELAY(x) ((x) << 0)
  884. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  885. #define SPI_INPUT_Z 0x286D8
  886. #define SPI_PS_IN_CONTROL_0 0x286CC
  887. #define NUM_INTERP(x) ((x)<<0)
  888. #define POSITION_ENA (1<<8)
  889. #define POSITION_CENTROID (1<<9)
  890. #define POSITION_ADDR(x) ((x)<<10)
  891. #define PARAM_GEN(x) ((x)<<15)
  892. #define PARAM_GEN_ADDR(x) ((x)<<19)
  893. #define BARYC_SAMPLE_CNTL(x) ((x)<<26)
  894. #define PERSP_GRADIENT_ENA (1<<28)
  895. #define LINEAR_GRADIENT_ENA (1<<29)
  896. #define POSITION_SAMPLE (1<<30)
  897. #define BARYC_AT_SAMPLE_ENA (1<<31)
  898. #define SQ_CONFIG 0x8C00
  899. #define VC_ENABLE (1 << 0)
  900. #define EXPORT_SRC_C (1 << 1)
  901. #define CS_PRIO(x) ((x) << 18)
  902. #define LS_PRIO(x) ((x) << 20)
  903. #define HS_PRIO(x) ((x) << 22)
  904. #define PS_PRIO(x) ((x) << 24)
  905. #define VS_PRIO(x) ((x) << 26)
  906. #define GS_PRIO(x) ((x) << 28)
  907. #define ES_PRIO(x) ((x) << 30)
  908. #define SQ_GPR_RESOURCE_MGMT_1 0x8C04
  909. #define NUM_PS_GPRS(x) ((x) << 0)
  910. #define NUM_VS_GPRS(x) ((x) << 16)
  911. #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
  912. #define SQ_GPR_RESOURCE_MGMT_2 0x8C08
  913. #define NUM_GS_GPRS(x) ((x) << 0)
  914. #define NUM_ES_GPRS(x) ((x) << 16)
  915. #define SQ_GPR_RESOURCE_MGMT_3 0x8C0C
  916. #define NUM_HS_GPRS(x) ((x) << 0)
  917. #define NUM_LS_GPRS(x) ((x) << 16)
  918. #define SQ_GLOBAL_GPR_RESOURCE_MGMT_1 0x8C10
  919. #define SQ_GLOBAL_GPR_RESOURCE_MGMT_2 0x8C14
  920. #define SQ_THREAD_RESOURCE_MGMT 0x8C18
  921. #define NUM_PS_THREADS(x) ((x) << 0)
  922. #define NUM_VS_THREADS(x) ((x) << 8)
  923. #define NUM_GS_THREADS(x) ((x) << 16)
  924. #define NUM_ES_THREADS(x) ((x) << 24)
  925. #define SQ_THREAD_RESOURCE_MGMT_2 0x8C1C
  926. #define NUM_HS_THREADS(x) ((x) << 0)
  927. #define NUM_LS_THREADS(x) ((x) << 8)
  928. #define SQ_STACK_RESOURCE_MGMT_1 0x8C20
  929. #define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
  930. #define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
  931. #define SQ_STACK_RESOURCE_MGMT_2 0x8C24
  932. #define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
  933. #define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
  934. #define SQ_STACK_RESOURCE_MGMT_3 0x8C28
  935. #define NUM_HS_STACK_ENTRIES(x) ((x) << 0)
  936. #define NUM_LS_STACK_ENTRIES(x) ((x) << 16)
  937. #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
  938. #define SQ_DYN_GPR_SIMD_LOCK_EN 0x8D94
  939. #define SQ_STATIC_THREAD_MGMT_1 0x8E20
  940. #define SQ_STATIC_THREAD_MGMT_2 0x8E24
  941. #define SQ_STATIC_THREAD_MGMT_3 0x8E28
  942. #define SQ_LDS_RESOURCE_MGMT 0x8E2C
  943. #define SQ_MS_FIFO_SIZES 0x8CF0
  944. #define CACHE_FIFO_SIZE(x) ((x) << 0)
  945. #define FETCH_FIFO_HIWATER(x) ((x) << 8)
  946. #define DONE_FIFO_HIWATER(x) ((x) << 16)
  947. #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
  948. #define SX_DEBUG_1 0x9058
  949. #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
  950. #define SX_EXPORT_BUFFER_SIZES 0x900C
  951. #define COLOR_BUFFER_SIZE(x) ((x) << 0)
  952. #define POSITION_BUFFER_SIZE(x) ((x) << 8)
  953. #define SMX_BUFFER_SIZE(x) ((x) << 16)
  954. #define SX_MEMORY_EXPORT_BASE 0x9010
  955. #define SX_MISC 0x28350
  956. #define CB_PERF_CTR0_SEL_0 0x9A20
  957. #define CB_PERF_CTR0_SEL_1 0x9A24
  958. #define CB_PERF_CTR1_SEL_0 0x9A28
  959. #define CB_PERF_CTR1_SEL_1 0x9A2C
  960. #define CB_PERF_CTR2_SEL_0 0x9A30
  961. #define CB_PERF_CTR2_SEL_1 0x9A34
  962. #define CB_PERF_CTR3_SEL_0 0x9A38
  963. #define CB_PERF_CTR3_SEL_1 0x9A3C
  964. #define TA_CNTL_AUX 0x9508
  965. #define DISABLE_CUBE_WRAP (1 << 0)
  966. #define DISABLE_CUBE_ANISO (1 << 1)
  967. #define SYNC_GRADIENT (1 << 24)
  968. #define SYNC_WALKER (1 << 25)
  969. #define SYNC_ALIGNER (1 << 26)
  970. #define TCP_CHAN_STEER_LO 0x960c
  971. #define TCP_CHAN_STEER_HI 0x9610
  972. #define VGT_CACHE_INVALIDATION 0x88C4
  973. #define CACHE_INVALIDATION(x) ((x) << 0)
  974. #define VC_ONLY 0
  975. #define TC_ONLY 1
  976. #define VC_AND_TC 2
  977. #define AUTO_INVLD_EN(x) ((x) << 6)
  978. #define NO_AUTO 0
  979. #define ES_AUTO 1
  980. #define GS_AUTO 2
  981. #define ES_AND_GS_AUTO 3
  982. #define VGT_GS_VERTEX_REUSE 0x88D4
  983. #define VGT_NUM_INSTANCES 0x8974
  984. #define VGT_OUT_DEALLOC_CNTL 0x28C5C
  985. #define DEALLOC_DIST_MASK 0x0000007F
  986. #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
  987. #define VTX_REUSE_DEPTH_MASK 0x000000FF
  988. #define VM_CONTEXT0_CNTL 0x1410
  989. #define ENABLE_CONTEXT (1 << 0)
  990. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  991. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  992. #define VM_CONTEXT1_CNTL 0x1414
  993. #define VM_CONTEXT1_CNTL2 0x1434
  994. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
  995. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  996. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
  997. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  998. #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
  999. #define REQUEST_TYPE(x) (((x) & 0xf) << 0)
  1000. #define RESPONSE_TYPE_MASK 0x000000F0
  1001. #define RESPONSE_TYPE_SHIFT 4
  1002. #define VM_L2_CNTL 0x1400
  1003. #define ENABLE_L2_CACHE (1 << 0)
  1004. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  1005. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  1006. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
  1007. #define VM_L2_CNTL2 0x1404
  1008. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  1009. #define INVALIDATE_L2_CACHE (1 << 1)
  1010. #define VM_L2_CNTL3 0x1408
  1011. #define BANK_SELECT(x) ((x) << 0)
  1012. #define CACHE_UPDATE_MODE(x) ((x) << 6)
  1013. #define VM_L2_STATUS 0x140C
  1014. #define L2_BUSY (1 << 0)
  1015. #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
  1016. #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
  1017. #define WAIT_UNTIL 0x8040
  1018. #define SRBM_STATUS 0x0E50
  1019. #define RLC_RQ_PENDING (1 << 3)
  1020. #define GRBM_RQ_PENDING (1 << 5)
  1021. #define VMC_BUSY (1 << 8)
  1022. #define MCB_BUSY (1 << 9)
  1023. #define MCB_NON_DISPLAY_BUSY (1 << 10)
  1024. #define MCC_BUSY (1 << 11)
  1025. #define MCD_BUSY (1 << 12)
  1026. #define SEM_BUSY (1 << 14)
  1027. #define RLC_BUSY (1 << 15)
  1028. #define IH_BUSY (1 << 17)
  1029. #define SRBM_STATUS2 0x0EC4
  1030. #define DMA_BUSY (1 << 5)
  1031. #define SRBM_SOFT_RESET 0x0E60
  1032. #define SRBM_SOFT_RESET_ALL_MASK 0x00FEEFA6
  1033. #define SOFT_RESET_BIF (1 << 1)
  1034. #define SOFT_RESET_CG (1 << 2)
  1035. #define SOFT_RESET_DC (1 << 5)
  1036. #define SOFT_RESET_GRBM (1 << 8)
  1037. #define SOFT_RESET_HDP (1 << 9)
  1038. #define SOFT_RESET_IH (1 << 10)
  1039. #define SOFT_RESET_MC (1 << 11)
  1040. #define SOFT_RESET_RLC (1 << 13)
  1041. #define SOFT_RESET_ROM (1 << 14)
  1042. #define SOFT_RESET_SEM (1 << 15)
  1043. #define SOFT_RESET_VMC (1 << 17)
  1044. #define SOFT_RESET_DMA (1 << 20)
  1045. #define SOFT_RESET_TST (1 << 21)
  1046. #define SOFT_RESET_REGBB (1 << 22)
  1047. #define SOFT_RESET_ORB (1 << 23)
  1048. /* display watermarks */
  1049. #define DC_LB_MEMORY_SPLIT 0x6b0c
  1050. #define PRIORITY_A_CNT 0x6b18
  1051. #define PRIORITY_MARK_MASK 0x7fff
  1052. #define PRIORITY_OFF (1 << 16)
  1053. #define PRIORITY_ALWAYS_ON (1 << 20)
  1054. #define PRIORITY_B_CNT 0x6b1c
  1055. #define PIPE0_ARBITRATION_CONTROL3 0x0bf0
  1056. # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
  1057. #define PIPE0_LATENCY_CONTROL 0x0bf4
  1058. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  1059. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  1060. #define IH_RB_CNTL 0x3e00
  1061. # define IH_RB_ENABLE (1 << 0)
  1062. # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
  1063. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  1064. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  1065. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  1066. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  1067. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  1068. #define IH_RB_BASE 0x3e04
  1069. #define IH_RB_RPTR 0x3e08
  1070. #define IH_RB_WPTR 0x3e0c
  1071. # define RB_OVERFLOW (1 << 0)
  1072. # define WPTR_OFFSET_MASK 0x3fffc
  1073. #define IH_RB_WPTR_ADDR_HI 0x3e10
  1074. #define IH_RB_WPTR_ADDR_LO 0x3e14
  1075. #define IH_CNTL 0x3e18
  1076. # define ENABLE_INTR (1 << 0)
  1077. # define IH_MC_SWAP(x) ((x) << 1)
  1078. # define IH_MC_SWAP_NONE 0
  1079. # define IH_MC_SWAP_16BIT 1
  1080. # define IH_MC_SWAP_32BIT 2
  1081. # define IH_MC_SWAP_64BIT 3
  1082. # define RPTR_REARM (1 << 4)
  1083. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  1084. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  1085. #define CP_INT_CNTL 0xc124
  1086. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  1087. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  1088. # define SCRATCH_INT_ENABLE (1 << 25)
  1089. # define TIME_STAMP_INT_ENABLE (1 << 26)
  1090. # define IB2_INT_ENABLE (1 << 29)
  1091. # define IB1_INT_ENABLE (1 << 30)
  1092. # define RB_INT_ENABLE (1 << 31)
  1093. #define CP_INT_STATUS 0xc128
  1094. # define SCRATCH_INT_STAT (1 << 25)
  1095. # define TIME_STAMP_INT_STAT (1 << 26)
  1096. # define IB2_INT_STAT (1 << 29)
  1097. # define IB1_INT_STAT (1 << 30)
  1098. # define RB_INT_STAT (1 << 31)
  1099. #define GRBM_INT_CNTL 0x8060
  1100. # define RDERR_INT_ENABLE (1 << 0)
  1101. # define GUI_IDLE_INT_ENABLE (1 << 19)
  1102. /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
  1103. #define CRTC_STATUS_FRAME_COUNT 0x6e98
  1104. /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
  1105. #define VLINE_STATUS 0x6bb8
  1106. # define VLINE_OCCURRED (1 << 0)
  1107. # define VLINE_ACK (1 << 4)
  1108. # define VLINE_STAT (1 << 12)
  1109. # define VLINE_INTERRUPT (1 << 16)
  1110. # define VLINE_INTERRUPT_TYPE (1 << 17)
  1111. /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
  1112. #define VBLANK_STATUS 0x6bbc
  1113. # define VBLANK_OCCURRED (1 << 0)
  1114. # define VBLANK_ACK (1 << 4)
  1115. # define VBLANK_STAT (1 << 12)
  1116. # define VBLANK_INTERRUPT (1 << 16)
  1117. # define VBLANK_INTERRUPT_TYPE (1 << 17)
  1118. /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
  1119. #define INT_MASK 0x6b40
  1120. # define VBLANK_INT_MASK (1 << 0)
  1121. # define VLINE_INT_MASK (1 << 4)
  1122. #define DISP_INTERRUPT_STATUS 0x60f4
  1123. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  1124. # define LB_D1_VBLANK_INTERRUPT (1 << 3)
  1125. # define DC_HPD1_INTERRUPT (1 << 17)
  1126. # define DC_HPD1_RX_INTERRUPT (1 << 18)
  1127. # define DACA_AUTODETECT_INTERRUPT (1 << 22)
  1128. # define DACB_AUTODETECT_INTERRUPT (1 << 23)
  1129. # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
  1130. # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
  1131. #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
  1132. # define LB_D2_VLINE_INTERRUPT (1 << 2)
  1133. # define LB_D2_VBLANK_INTERRUPT (1 << 3)
  1134. # define DC_HPD2_INTERRUPT (1 << 17)
  1135. # define DC_HPD2_RX_INTERRUPT (1 << 18)
  1136. # define DISP_TIMER_INTERRUPT (1 << 24)
  1137. #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
  1138. # define LB_D3_VLINE_INTERRUPT (1 << 2)
  1139. # define LB_D3_VBLANK_INTERRUPT (1 << 3)
  1140. # define DC_HPD3_INTERRUPT (1 << 17)
  1141. # define DC_HPD3_RX_INTERRUPT (1 << 18)
  1142. #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
  1143. # define LB_D4_VLINE_INTERRUPT (1 << 2)
  1144. # define LB_D4_VBLANK_INTERRUPT (1 << 3)
  1145. # define DC_HPD4_INTERRUPT (1 << 17)
  1146. # define DC_HPD4_RX_INTERRUPT (1 << 18)
  1147. #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
  1148. # define LB_D5_VLINE_INTERRUPT (1 << 2)
  1149. # define LB_D5_VBLANK_INTERRUPT (1 << 3)
  1150. # define DC_HPD5_INTERRUPT (1 << 17)
  1151. # define DC_HPD5_RX_INTERRUPT (1 << 18)
  1152. #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
  1153. # define LB_D6_VLINE_INTERRUPT (1 << 2)
  1154. # define LB_D6_VBLANK_INTERRUPT (1 << 3)
  1155. # define DC_HPD6_INTERRUPT (1 << 17)
  1156. # define DC_HPD6_RX_INTERRUPT (1 << 18)
  1157. /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
  1158. #define GRPH_INT_STATUS 0x6858
  1159. # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
  1160. # define GRPH_PFLIP_INT_CLEAR (1 << 8)
  1161. /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
  1162. #define GRPH_INT_CONTROL 0x685c
  1163. # define GRPH_PFLIP_INT_MASK (1 << 0)
  1164. # define GRPH_PFLIP_INT_TYPE (1 << 8)
  1165. #define DACA_AUTODETECT_INT_CONTROL 0x66c8
  1166. #define DACB_AUTODETECT_INT_CONTROL 0x67c8
  1167. #define DC_HPD1_INT_STATUS 0x601c
  1168. #define DC_HPD2_INT_STATUS 0x6028
  1169. #define DC_HPD3_INT_STATUS 0x6034
  1170. #define DC_HPD4_INT_STATUS 0x6040
  1171. #define DC_HPD5_INT_STATUS 0x604c
  1172. #define DC_HPD6_INT_STATUS 0x6058
  1173. # define DC_HPDx_INT_STATUS (1 << 0)
  1174. # define DC_HPDx_SENSE (1 << 1)
  1175. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  1176. #define DC_HPD1_INT_CONTROL 0x6020
  1177. #define DC_HPD2_INT_CONTROL 0x602c
  1178. #define DC_HPD3_INT_CONTROL 0x6038
  1179. #define DC_HPD4_INT_CONTROL 0x6044
  1180. #define DC_HPD5_INT_CONTROL 0x6050
  1181. #define DC_HPD6_INT_CONTROL 0x605c
  1182. # define DC_HPDx_INT_ACK (1 << 0)
  1183. # define DC_HPDx_INT_POLARITY (1 << 8)
  1184. # define DC_HPDx_INT_EN (1 << 16)
  1185. # define DC_HPDx_RX_INT_ACK (1 << 20)
  1186. # define DC_HPDx_RX_INT_EN (1 << 24)
  1187. #define DC_HPD1_CONTROL 0x6024
  1188. #define DC_HPD2_CONTROL 0x6030
  1189. #define DC_HPD3_CONTROL 0x603c
  1190. #define DC_HPD4_CONTROL 0x6048
  1191. #define DC_HPD5_CONTROL 0x6054
  1192. #define DC_HPD6_CONTROL 0x6060
  1193. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  1194. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  1195. # define DC_HPDx_EN (1 << 28)
  1196. /* ASYNC DMA */
  1197. #define DMA_RB_RPTR 0xd008
  1198. #define DMA_RB_WPTR 0xd00c
  1199. #define DMA_CNTL 0xd02c
  1200. # define TRAP_ENABLE (1 << 0)
  1201. # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
  1202. # define SEM_WAIT_INT_ENABLE (1 << 2)
  1203. # define DATA_SWAP_ENABLE (1 << 3)
  1204. # define FENCE_SWAP_ENABLE (1 << 4)
  1205. # define CTXEMPTY_INT_ENABLE (1 << 28)
  1206. #define DMA_TILING_CONFIG 0xD0B8
  1207. #define CAYMAN_DMA1_CNTL 0xd82c
  1208. /* async DMA packets */
  1209. #define DMA_PACKET(cmd, sub_cmd, n) ((((cmd) & 0xF) << 28) | \
  1210. (((sub_cmd) & 0xFF) << 20) |\
  1211. (((n) & 0xFFFFF) << 0))
  1212. #define GET_DMA_CMD(h) (((h) & 0xf0000000) >> 28)
  1213. #define GET_DMA_COUNT(h) ((h) & 0x000fffff)
  1214. #define GET_DMA_SUB_CMD(h) (((h) & 0x0ff00000) >> 20)
  1215. /* async DMA Packet types */
  1216. #define DMA_PACKET_WRITE 0x2
  1217. #define DMA_PACKET_COPY 0x3
  1218. #define DMA_PACKET_INDIRECT_BUFFER 0x4
  1219. #define DMA_PACKET_SEMAPHORE 0x5
  1220. #define DMA_PACKET_FENCE 0x6
  1221. #define DMA_PACKET_TRAP 0x7
  1222. #define DMA_PACKET_SRBM_WRITE 0x9
  1223. #define DMA_PACKET_CONSTANT_FILL 0xd
  1224. #define DMA_PACKET_NOP 0xf
  1225. /* PCIE link stuff */
  1226. #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
  1227. #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
  1228. # define LC_LINK_WIDTH_SHIFT 0
  1229. # define LC_LINK_WIDTH_MASK 0x7
  1230. # define LC_LINK_WIDTH_X0 0
  1231. # define LC_LINK_WIDTH_X1 1
  1232. # define LC_LINK_WIDTH_X2 2
  1233. # define LC_LINK_WIDTH_X4 3
  1234. # define LC_LINK_WIDTH_X8 4
  1235. # define LC_LINK_WIDTH_X16 6
  1236. # define LC_LINK_WIDTH_RD_SHIFT 4
  1237. # define LC_LINK_WIDTH_RD_MASK 0x70
  1238. # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
  1239. # define LC_RECONFIG_NOW (1 << 8)
  1240. # define LC_RENEGOTIATION_SUPPORT (1 << 9)
  1241. # define LC_RENEGOTIATE_EN (1 << 10)
  1242. # define LC_SHORT_RECONFIG_EN (1 << 11)
  1243. # define LC_UPCONFIGURE_SUPPORT (1 << 12)
  1244. # define LC_UPCONFIGURE_DIS (1 << 13)
  1245. #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
  1246. # define LC_GEN2_EN_STRAP (1 << 0)
  1247. # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
  1248. # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
  1249. # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
  1250. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
  1251. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
  1252. # define LC_CURRENT_DATA_RATE (1 << 11)
  1253. # define LC_HW_VOLTAGE_IF_CONTROL(x) ((x) << 12)
  1254. # define LC_HW_VOLTAGE_IF_CONTROL_MASK (3 << 12)
  1255. # define LC_HW_VOLTAGE_IF_CONTROL_SHIFT 12
  1256. # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
  1257. # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
  1258. # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
  1259. # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
  1260. #define MM_CFGREGS_CNTL 0x544c
  1261. # define MM_WR_TO_CFG_EN (1 << 3)
  1262. #define LINK_CNTL2 0x88 /* F0 */
  1263. # define TARGET_LINK_SPEED_MASK (0xf << 0)
  1264. # define SELECTABLE_DEEMPHASIS (1 << 6)
  1265. /*
  1266. * UVD
  1267. */
  1268. #define UVD_UDEC_ADDR_CONFIG 0xef4c
  1269. #define UVD_UDEC_DB_ADDR_CONFIG 0xef50
  1270. #define UVD_UDEC_DBW_ADDR_CONFIG 0xef54
  1271. #define UVD_RBC_RB_RPTR 0xf690
  1272. #define UVD_RBC_RB_WPTR 0xf694
  1273. /*
  1274. * PM4
  1275. */
  1276. #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
  1277. (((reg) >> 2) & 0xFFFF) | \
  1278. ((n) & 0x3FFF) << 16)
  1279. #define CP_PACKET2 0x80000000
  1280. #define PACKET2_PAD_SHIFT 0
  1281. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  1282. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  1283. #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
  1284. (((op) & 0xFF) << 8) | \
  1285. ((n) & 0x3FFF) << 16)
  1286. /* Packet 3 types */
  1287. #define PACKET3_NOP 0x10
  1288. #define PACKET3_SET_BASE 0x11
  1289. #define PACKET3_CLEAR_STATE 0x12
  1290. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  1291. #define PACKET3_DISPATCH_DIRECT 0x15
  1292. #define PACKET3_DISPATCH_INDIRECT 0x16
  1293. #define PACKET3_INDIRECT_BUFFER_END 0x17
  1294. #define PACKET3_MODE_CONTROL 0x18
  1295. #define PACKET3_SET_PREDICATION 0x20
  1296. #define PACKET3_REG_RMW 0x21
  1297. #define PACKET3_COND_EXEC 0x22
  1298. #define PACKET3_PRED_EXEC 0x23
  1299. #define PACKET3_DRAW_INDIRECT 0x24
  1300. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  1301. #define PACKET3_INDEX_BASE 0x26
  1302. #define PACKET3_DRAW_INDEX_2 0x27
  1303. #define PACKET3_CONTEXT_CONTROL 0x28
  1304. #define PACKET3_DRAW_INDEX_OFFSET 0x29
  1305. #define PACKET3_INDEX_TYPE 0x2A
  1306. #define PACKET3_DRAW_INDEX 0x2B
  1307. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  1308. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  1309. #define PACKET3_NUM_INSTANCES 0x2F
  1310. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  1311. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  1312. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  1313. #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
  1314. #define PACKET3_MEM_SEMAPHORE 0x39
  1315. #define PACKET3_MPEG_INDEX 0x3A
  1316. #define PACKET3_COPY_DW 0x3B
  1317. #define PACKET3_WAIT_REG_MEM 0x3C
  1318. #define PACKET3_MEM_WRITE 0x3D
  1319. #define PACKET3_INDIRECT_BUFFER 0x32
  1320. #define PACKET3_CP_DMA 0x41
  1321. /* 1. header
  1322. * 2. SRC_ADDR_LO or DATA [31:0]
  1323. * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] |
  1324. * SRC_ADDR_HI [7:0]
  1325. * 4. DST_ADDR_LO [31:0]
  1326. * 5. DST_ADDR_HI [7:0]
  1327. * 6. COMMAND [29:22] | BYTE_COUNT [20:0]
  1328. */
  1329. # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20)
  1330. /* 0 - SRC_ADDR
  1331. * 1 - GDS
  1332. */
  1333. # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27)
  1334. /* 0 - ME
  1335. * 1 - PFP
  1336. */
  1337. # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29)
  1338. /* 0 - SRC_ADDR
  1339. * 1 - GDS
  1340. * 2 - DATA
  1341. */
  1342. # define PACKET3_CP_DMA_CP_SYNC (1 << 31)
  1343. /* COMMAND */
  1344. # define PACKET3_CP_DMA_DIS_WC (1 << 21)
  1345. # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 23)
  1346. /* 0 - none
  1347. * 1 - 8 in 16
  1348. * 2 - 8 in 32
  1349. * 3 - 8 in 64
  1350. */
  1351. # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
  1352. /* 0 - none
  1353. * 1 - 8 in 16
  1354. * 2 - 8 in 32
  1355. * 3 - 8 in 64
  1356. */
  1357. # define PACKET3_CP_DMA_CMD_SAS (1 << 26)
  1358. /* 0 - memory
  1359. * 1 - register
  1360. */
  1361. # define PACKET3_CP_DMA_CMD_DAS (1 << 27)
  1362. /* 0 - memory
  1363. * 1 - register
  1364. */
  1365. # define PACKET3_CP_DMA_CMD_SAIC (1 << 28)
  1366. # define PACKET3_CP_DMA_CMD_DAIC (1 << 29)
  1367. #define PACKET3_SURFACE_SYNC 0x43
  1368. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  1369. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  1370. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  1371. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  1372. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  1373. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  1374. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  1375. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  1376. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  1377. # define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
  1378. # define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
  1379. # define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
  1380. # define PACKET3_CB11_DEST_BASE_ENA (1 << 18)
  1381. # define PACKET3_FULL_CACHE_ENA (1 << 20)
  1382. # define PACKET3_TC_ACTION_ENA (1 << 23)
  1383. # define PACKET3_VC_ACTION_ENA (1 << 24)
  1384. # define PACKET3_CB_ACTION_ENA (1 << 25)
  1385. # define PACKET3_DB_ACTION_ENA (1 << 26)
  1386. # define PACKET3_SH_ACTION_ENA (1 << 27)
  1387. # define PACKET3_SX_ACTION_ENA (1 << 28)
  1388. #define PACKET3_ME_INITIALIZE 0x44
  1389. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  1390. #define PACKET3_COND_WRITE 0x45
  1391. #define PACKET3_EVENT_WRITE 0x46
  1392. #define PACKET3_EVENT_WRITE_EOP 0x47
  1393. #define PACKET3_EVENT_WRITE_EOS 0x48
  1394. #define PACKET3_PREAMBLE_CNTL 0x4A
  1395. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  1396. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  1397. #define PACKET3_RB_OFFSET 0x4B
  1398. #define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
  1399. #define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
  1400. #define PACKET3_ALU_PS_CONST_UPDATE 0x4E
  1401. #define PACKET3_ALU_VS_CONST_UPDATE 0x4F
  1402. #define PACKET3_ONE_REG_WRITE 0x57
  1403. #define PACKET3_SET_CONFIG_REG 0x68
  1404. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  1405. #define PACKET3_SET_CONFIG_REG_END 0x0000ac00
  1406. #define PACKET3_SET_CONTEXT_REG 0x69
  1407. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  1408. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  1409. #define PACKET3_SET_ALU_CONST 0x6A
  1410. /* alu const buffers only; no reg file */
  1411. #define PACKET3_SET_BOOL_CONST 0x6B
  1412. #define PACKET3_SET_BOOL_CONST_START 0x0003a500
  1413. #define PACKET3_SET_BOOL_CONST_END 0x0003a518
  1414. #define PACKET3_SET_LOOP_CONST 0x6C
  1415. #define PACKET3_SET_LOOP_CONST_START 0x0003a200
  1416. #define PACKET3_SET_LOOP_CONST_END 0x0003a500
  1417. #define PACKET3_SET_RESOURCE 0x6D
  1418. #define PACKET3_SET_RESOURCE_START 0x00030000
  1419. #define PACKET3_SET_RESOURCE_END 0x00038000
  1420. #define PACKET3_SET_SAMPLER 0x6E
  1421. #define PACKET3_SET_SAMPLER_START 0x0003c000
  1422. #define PACKET3_SET_SAMPLER_END 0x0003c600
  1423. #define PACKET3_SET_CTL_CONST 0x6F
  1424. #define PACKET3_SET_CTL_CONST_START 0x0003cff0
  1425. #define PACKET3_SET_CTL_CONST_END 0x0003ff0c
  1426. #define PACKET3_SET_RESOURCE_OFFSET 0x70
  1427. #define PACKET3_SET_ALU_CONST_VS 0x71
  1428. #define PACKET3_SET_ALU_CONST_DI 0x72
  1429. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  1430. #define PACKET3_SET_RESOURCE_INDIRECT 0x74
  1431. #define PACKET3_SET_APPEND_CNT 0x75
  1432. #define SQ_RESOURCE_CONSTANT_WORD7_0 0x3001c
  1433. #define S__SQ_CONSTANT_TYPE(x) (((x) & 3) << 30)
  1434. #define G__SQ_CONSTANT_TYPE(x) (((x) >> 30) & 3)
  1435. #define SQ_TEX_VTX_INVALID_TEXTURE 0x0
  1436. #define SQ_TEX_VTX_INVALID_BUFFER 0x1
  1437. #define SQ_TEX_VTX_VALID_TEXTURE 0x2
  1438. #define SQ_TEX_VTX_VALID_BUFFER 0x3
  1439. #define VGT_VTX_VECT_EJECT_REG 0x88b0
  1440. #define SQ_CONST_MEM_BASE 0x8df8
  1441. #define SQ_ESGS_RING_BASE 0x8c40
  1442. #define SQ_ESGS_RING_SIZE 0x8c44
  1443. #define SQ_GSVS_RING_BASE 0x8c48
  1444. #define SQ_GSVS_RING_SIZE 0x8c4c
  1445. #define SQ_ESTMP_RING_BASE 0x8c50
  1446. #define SQ_ESTMP_RING_SIZE 0x8c54
  1447. #define SQ_GSTMP_RING_BASE 0x8c58
  1448. #define SQ_GSTMP_RING_SIZE 0x8c5c
  1449. #define SQ_VSTMP_RING_BASE 0x8c60
  1450. #define SQ_VSTMP_RING_SIZE 0x8c64
  1451. #define SQ_PSTMP_RING_BASE 0x8c68
  1452. #define SQ_PSTMP_RING_SIZE 0x8c6c
  1453. #define SQ_LSTMP_RING_BASE 0x8e10
  1454. #define SQ_LSTMP_RING_SIZE 0x8e14
  1455. #define SQ_HSTMP_RING_BASE 0x8e18
  1456. #define SQ_HSTMP_RING_SIZE 0x8e1c
  1457. #define VGT_TF_RING_SIZE 0x8988
  1458. #define SQ_ESGS_RING_ITEMSIZE 0x28900
  1459. #define SQ_GSVS_RING_ITEMSIZE 0x28904
  1460. #define SQ_ESTMP_RING_ITEMSIZE 0x28908
  1461. #define SQ_GSTMP_RING_ITEMSIZE 0x2890c
  1462. #define SQ_VSTMP_RING_ITEMSIZE 0x28910
  1463. #define SQ_PSTMP_RING_ITEMSIZE 0x28914
  1464. #define SQ_LSTMP_RING_ITEMSIZE 0x28830
  1465. #define SQ_HSTMP_RING_ITEMSIZE 0x28834
  1466. #define SQ_GS_VERT_ITEMSIZE 0x2891c
  1467. #define SQ_GS_VERT_ITEMSIZE_1 0x28920
  1468. #define SQ_GS_VERT_ITEMSIZE_2 0x28924
  1469. #define SQ_GS_VERT_ITEMSIZE_3 0x28928
  1470. #define SQ_GSVS_RING_OFFSET_1 0x2892c
  1471. #define SQ_GSVS_RING_OFFSET_2 0x28930
  1472. #define SQ_GSVS_RING_OFFSET_3 0x28934
  1473. #define SQ_ALU_CONST_BUFFER_SIZE_PS_0 0x28140
  1474. #define SQ_ALU_CONST_BUFFER_SIZE_HS_0 0x28f80
  1475. #define SQ_ALU_CONST_CACHE_PS_0 0x28940
  1476. #define SQ_ALU_CONST_CACHE_PS_1 0x28944
  1477. #define SQ_ALU_CONST_CACHE_PS_2 0x28948
  1478. #define SQ_ALU_CONST_CACHE_PS_3 0x2894c
  1479. #define SQ_ALU_CONST_CACHE_PS_4 0x28950
  1480. #define SQ_ALU_CONST_CACHE_PS_5 0x28954
  1481. #define SQ_ALU_CONST_CACHE_PS_6 0x28958
  1482. #define SQ_ALU_CONST_CACHE_PS_7 0x2895c
  1483. #define SQ_ALU_CONST_CACHE_PS_8 0x28960
  1484. #define SQ_ALU_CONST_CACHE_PS_9 0x28964
  1485. #define SQ_ALU_CONST_CACHE_PS_10 0x28968
  1486. #define SQ_ALU_CONST_CACHE_PS_11 0x2896c
  1487. #define SQ_ALU_CONST_CACHE_PS_12 0x28970
  1488. #define SQ_ALU_CONST_CACHE_PS_13 0x28974
  1489. #define SQ_ALU_CONST_CACHE_PS_14 0x28978
  1490. #define SQ_ALU_CONST_CACHE_PS_15 0x2897c
  1491. #define SQ_ALU_CONST_CACHE_VS_0 0x28980
  1492. #define SQ_ALU_CONST_CACHE_VS_1 0x28984
  1493. #define SQ_ALU_CONST_CACHE_VS_2 0x28988
  1494. #define SQ_ALU_CONST_CACHE_VS_3 0x2898c
  1495. #define SQ_ALU_CONST_CACHE_VS_4 0x28990
  1496. #define SQ_ALU_CONST_CACHE_VS_5 0x28994
  1497. #define SQ_ALU_CONST_CACHE_VS_6 0x28998
  1498. #define SQ_ALU_CONST_CACHE_VS_7 0x2899c
  1499. #define SQ_ALU_CONST_CACHE_VS_8 0x289a0
  1500. #define SQ_ALU_CONST_CACHE_VS_9 0x289a4
  1501. #define SQ_ALU_CONST_CACHE_VS_10 0x289a8
  1502. #define SQ_ALU_CONST_CACHE_VS_11 0x289ac
  1503. #define SQ_ALU_CONST_CACHE_VS_12 0x289b0
  1504. #define SQ_ALU_CONST_CACHE_VS_13 0x289b4
  1505. #define SQ_ALU_CONST_CACHE_VS_14 0x289b8
  1506. #define SQ_ALU_CONST_CACHE_VS_15 0x289bc
  1507. #define SQ_ALU_CONST_CACHE_GS_0 0x289c0
  1508. #define SQ_ALU_CONST_CACHE_GS_1 0x289c4
  1509. #define SQ_ALU_CONST_CACHE_GS_2 0x289c8
  1510. #define SQ_ALU_CONST_CACHE_GS_3 0x289cc
  1511. #define SQ_ALU_CONST_CACHE_GS_4 0x289d0
  1512. #define SQ_ALU_CONST_CACHE_GS_5 0x289d4
  1513. #define SQ_ALU_CONST_CACHE_GS_6 0x289d8
  1514. #define SQ_ALU_CONST_CACHE_GS_7 0x289dc
  1515. #define SQ_ALU_CONST_CACHE_GS_8 0x289e0
  1516. #define SQ_ALU_CONST_CACHE_GS_9 0x289e4
  1517. #define SQ_ALU_CONST_CACHE_GS_10 0x289e8
  1518. #define SQ_ALU_CONST_CACHE_GS_11 0x289ec
  1519. #define SQ_ALU_CONST_CACHE_GS_12 0x289f0
  1520. #define SQ_ALU_CONST_CACHE_GS_13 0x289f4
  1521. #define SQ_ALU_CONST_CACHE_GS_14 0x289f8
  1522. #define SQ_ALU_CONST_CACHE_GS_15 0x289fc
  1523. #define SQ_ALU_CONST_CACHE_HS_0 0x28f00
  1524. #define SQ_ALU_CONST_CACHE_HS_1 0x28f04
  1525. #define SQ_ALU_CONST_CACHE_HS_2 0x28f08
  1526. #define SQ_ALU_CONST_CACHE_HS_3 0x28f0c
  1527. #define SQ_ALU_CONST_CACHE_HS_4 0x28f10
  1528. #define SQ_ALU_CONST_CACHE_HS_5 0x28f14
  1529. #define SQ_ALU_CONST_CACHE_HS_6 0x28f18
  1530. #define SQ_ALU_CONST_CACHE_HS_7 0x28f1c
  1531. #define SQ_ALU_CONST_CACHE_HS_8 0x28f20
  1532. #define SQ_ALU_CONST_CACHE_HS_9 0x28f24
  1533. #define SQ_ALU_CONST_CACHE_HS_10 0x28f28
  1534. #define SQ_ALU_CONST_CACHE_HS_11 0x28f2c
  1535. #define SQ_ALU_CONST_CACHE_HS_12 0x28f30
  1536. #define SQ_ALU_CONST_CACHE_HS_13 0x28f34
  1537. #define SQ_ALU_CONST_CACHE_HS_14 0x28f38
  1538. #define SQ_ALU_CONST_CACHE_HS_15 0x28f3c
  1539. #define SQ_ALU_CONST_CACHE_LS_0 0x28f40
  1540. #define SQ_ALU_CONST_CACHE_LS_1 0x28f44
  1541. #define SQ_ALU_CONST_CACHE_LS_2 0x28f48
  1542. #define SQ_ALU_CONST_CACHE_LS_3 0x28f4c
  1543. #define SQ_ALU_CONST_CACHE_LS_4 0x28f50
  1544. #define SQ_ALU_CONST_CACHE_LS_5 0x28f54
  1545. #define SQ_ALU_CONST_CACHE_LS_6 0x28f58
  1546. #define SQ_ALU_CONST_CACHE_LS_7 0x28f5c
  1547. #define SQ_ALU_CONST_CACHE_LS_8 0x28f60
  1548. #define SQ_ALU_CONST_CACHE_LS_9 0x28f64
  1549. #define SQ_ALU_CONST_CACHE_LS_10 0x28f68
  1550. #define SQ_ALU_CONST_CACHE_LS_11 0x28f6c
  1551. #define SQ_ALU_CONST_CACHE_LS_12 0x28f70
  1552. #define SQ_ALU_CONST_CACHE_LS_13 0x28f74
  1553. #define SQ_ALU_CONST_CACHE_LS_14 0x28f78
  1554. #define SQ_ALU_CONST_CACHE_LS_15 0x28f7c
  1555. #define PA_SC_SCREEN_SCISSOR_TL 0x28030
  1556. #define PA_SC_GENERIC_SCISSOR_TL 0x28240
  1557. #define PA_SC_WINDOW_SCISSOR_TL 0x28204
  1558. #define VGT_PRIMITIVE_TYPE 0x8958
  1559. #define VGT_INDEX_TYPE 0x895C
  1560. #define VGT_NUM_INDICES 0x8970
  1561. #define VGT_COMPUTE_DIM_X 0x8990
  1562. #define VGT_COMPUTE_DIM_Y 0x8994
  1563. #define VGT_COMPUTE_DIM_Z 0x8998
  1564. #define VGT_COMPUTE_START_X 0x899C
  1565. #define VGT_COMPUTE_START_Y 0x89A0
  1566. #define VGT_COMPUTE_START_Z 0x89A4
  1567. #define VGT_COMPUTE_INDEX 0x89A8
  1568. #define VGT_COMPUTE_THREAD_GROUP_SIZE 0x89AC
  1569. #define VGT_HS_OFFCHIP_PARAM 0x89B0
  1570. #define DB_DEBUG 0x9830
  1571. #define DB_DEBUG2 0x9834
  1572. #define DB_DEBUG3 0x9838
  1573. #define DB_DEBUG4 0x983C
  1574. #define DB_WATERMARKS 0x9854
  1575. #define DB_DEPTH_CONTROL 0x28800
  1576. #define R_028800_DB_DEPTH_CONTROL 0x028800
  1577. #define S_028800_STENCIL_ENABLE(x) (((x) & 0x1) << 0)
  1578. #define G_028800_STENCIL_ENABLE(x) (((x) >> 0) & 0x1)
  1579. #define C_028800_STENCIL_ENABLE 0xFFFFFFFE
  1580. #define S_028800_Z_ENABLE(x) (((x) & 0x1) << 1)
  1581. #define G_028800_Z_ENABLE(x) (((x) >> 1) & 0x1)
  1582. #define C_028800_Z_ENABLE 0xFFFFFFFD
  1583. #define S_028800_Z_WRITE_ENABLE(x) (((x) & 0x1) << 2)
  1584. #define G_028800_Z_WRITE_ENABLE(x) (((x) >> 2) & 0x1)
  1585. #define C_028800_Z_WRITE_ENABLE 0xFFFFFFFB
  1586. #define S_028800_ZFUNC(x) (((x) & 0x7) << 4)
  1587. #define G_028800_ZFUNC(x) (((x) >> 4) & 0x7)
  1588. #define C_028800_ZFUNC 0xFFFFFF8F
  1589. #define S_028800_BACKFACE_ENABLE(x) (((x) & 0x1) << 7)
  1590. #define G_028800_BACKFACE_ENABLE(x) (((x) >> 7) & 0x1)
  1591. #define C_028800_BACKFACE_ENABLE 0xFFFFFF7F
  1592. #define S_028800_STENCILFUNC(x) (((x) & 0x7) << 8)
  1593. #define G_028800_STENCILFUNC(x) (((x) >> 8) & 0x7)
  1594. #define C_028800_STENCILFUNC 0xFFFFF8FF
  1595. #define V_028800_STENCILFUNC_NEVER 0x00000000
  1596. #define V_028800_STENCILFUNC_LESS 0x00000001
  1597. #define V_028800_STENCILFUNC_EQUAL 0x00000002
  1598. #define V_028800_STENCILFUNC_LEQUAL 0x00000003
  1599. #define V_028800_STENCILFUNC_GREATER 0x00000004
  1600. #define V_028800_STENCILFUNC_NOTEQUAL 0x00000005
  1601. #define V_028800_STENCILFUNC_GEQUAL 0x00000006
  1602. #define V_028800_STENCILFUNC_ALWAYS 0x00000007
  1603. #define S_028800_STENCILFAIL(x) (((x) & 0x7) << 11)
  1604. #define G_028800_STENCILFAIL(x) (((x) >> 11) & 0x7)
  1605. #define C_028800_STENCILFAIL 0xFFFFC7FF
  1606. #define V_028800_STENCIL_KEEP 0x00000000
  1607. #define V_028800_STENCIL_ZERO 0x00000001
  1608. #define V_028800_STENCIL_REPLACE 0x00000002
  1609. #define V_028800_STENCIL_INCR 0x00000003
  1610. #define V_028800_STENCIL_DECR 0x00000004
  1611. #define V_028800_STENCIL_INVERT 0x00000005
  1612. #define V_028800_STENCIL_INCR_WRAP 0x00000006
  1613. #define V_028800_STENCIL_DECR_WRAP 0x00000007
  1614. #define S_028800_STENCILZPASS(x) (((x) & 0x7) << 14)
  1615. #define G_028800_STENCILZPASS(x) (((x) >> 14) & 0x7)
  1616. #define C_028800_STENCILZPASS 0xFFFE3FFF
  1617. #define S_028800_STENCILZFAIL(x) (((x) & 0x7) << 17)
  1618. #define G_028800_STENCILZFAIL(x) (((x) >> 17) & 0x7)
  1619. #define C_028800_STENCILZFAIL 0xFFF1FFFF
  1620. #define S_028800_STENCILFUNC_BF(x) (((x) & 0x7) << 20)
  1621. #define G_028800_STENCILFUNC_BF(x) (((x) >> 20) & 0x7)
  1622. #define C_028800_STENCILFUNC_BF 0xFF8FFFFF
  1623. #define S_028800_STENCILFAIL_BF(x) (((x) & 0x7) << 23)
  1624. #define G_028800_STENCILFAIL_BF(x) (((x) >> 23) & 0x7)
  1625. #define C_028800_STENCILFAIL_BF 0xFC7FFFFF
  1626. #define S_028800_STENCILZPASS_BF(x) (((x) & 0x7) << 26)
  1627. #define G_028800_STENCILZPASS_BF(x) (((x) >> 26) & 0x7)
  1628. #define C_028800_STENCILZPASS_BF 0xE3FFFFFF
  1629. #define S_028800_STENCILZFAIL_BF(x) (((x) & 0x7) << 29)
  1630. #define G_028800_STENCILZFAIL_BF(x) (((x) >> 29) & 0x7)
  1631. #define C_028800_STENCILZFAIL_BF 0x1FFFFFFF
  1632. #define DB_DEPTH_VIEW 0x28008
  1633. #define R_028008_DB_DEPTH_VIEW 0x00028008
  1634. #define S_028008_SLICE_START(x) (((x) & 0x7FF) << 0)
  1635. #define G_028008_SLICE_START(x) (((x) >> 0) & 0x7FF)
  1636. #define C_028008_SLICE_START 0xFFFFF800
  1637. #define S_028008_SLICE_MAX(x) (((x) & 0x7FF) << 13)
  1638. #define G_028008_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
  1639. #define C_028008_SLICE_MAX 0xFF001FFF
  1640. #define DB_HTILE_DATA_BASE 0x28014
  1641. #define DB_HTILE_SURFACE 0x28abc
  1642. #define S_028ABC_HTILE_WIDTH(x) (((x) & 0x1) << 0)
  1643. #define G_028ABC_HTILE_WIDTH(x) (((x) >> 0) & 0x1)
  1644. #define C_028ABC_HTILE_WIDTH 0xFFFFFFFE
  1645. #define S_028ABC_HTILE_HEIGHT(x) (((x) & 0x1) << 1)
  1646. #define G_028ABC_HTILE_HEIGHT(x) (((x) >> 1) & 0x1)
  1647. #define C_028ABC_HTILE_HEIGHT 0xFFFFFFFD
  1648. #define G_028ABC_LINEAR(x) (((x) >> 2) & 0x1)
  1649. #define DB_Z_INFO 0x28040
  1650. # define Z_ARRAY_MODE(x) ((x) << 4)
  1651. # define DB_TILE_SPLIT(x) (((x) & 0x7) << 8)
  1652. # define DB_NUM_BANKS(x) (((x) & 0x3) << 12)
  1653. # define DB_BANK_WIDTH(x) (((x) & 0x3) << 16)
  1654. # define DB_BANK_HEIGHT(x) (((x) & 0x3) << 20)
  1655. # define DB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
  1656. #define R_028040_DB_Z_INFO 0x028040
  1657. #define S_028040_FORMAT(x) (((x) & 0x3) << 0)
  1658. #define G_028040_FORMAT(x) (((x) >> 0) & 0x3)
  1659. #define C_028040_FORMAT 0xFFFFFFFC
  1660. #define V_028040_Z_INVALID 0x00000000
  1661. #define V_028040_Z_16 0x00000001
  1662. #define V_028040_Z_24 0x00000002
  1663. #define V_028040_Z_32_FLOAT 0x00000003
  1664. #define S_028040_ARRAY_MODE(x) (((x) & 0xF) << 4)
  1665. #define G_028040_ARRAY_MODE(x) (((x) >> 4) & 0xF)
  1666. #define C_028040_ARRAY_MODE 0xFFFFFF0F
  1667. #define S_028040_READ_SIZE(x) (((x) & 0x1) << 28)
  1668. #define G_028040_READ_SIZE(x) (((x) >> 28) & 0x1)
  1669. #define C_028040_READ_SIZE 0xEFFFFFFF
  1670. #define S_028040_TILE_SURFACE_ENABLE(x) (((x) & 0x1) << 29)
  1671. #define G_028040_TILE_SURFACE_ENABLE(x) (((x) >> 29) & 0x1)
  1672. #define C_028040_TILE_SURFACE_ENABLE 0xDFFFFFFF
  1673. #define S_028040_ZRANGE_PRECISION(x) (((x) & 0x1) << 31)
  1674. #define G_028040_ZRANGE_PRECISION(x) (((x) >> 31) & 0x1)
  1675. #define C_028040_ZRANGE_PRECISION 0x7FFFFFFF
  1676. #define S_028040_TILE_SPLIT(x) (((x) & 0x7) << 8)
  1677. #define G_028040_TILE_SPLIT(x) (((x) >> 8) & 0x7)
  1678. #define S_028040_NUM_BANKS(x) (((x) & 0x3) << 12)
  1679. #define G_028040_NUM_BANKS(x) (((x) >> 12) & 0x3)
  1680. #define S_028040_BANK_WIDTH(x) (((x) & 0x3) << 16)
  1681. #define G_028040_BANK_WIDTH(x) (((x) >> 16) & 0x3)
  1682. #define S_028040_BANK_HEIGHT(x) (((x) & 0x3) << 20)
  1683. #define G_028040_BANK_HEIGHT(x) (((x) >> 20) & 0x3)
  1684. #define S_028040_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
  1685. #define G_028040_MACRO_TILE_ASPECT(x) (((x) >> 24) & 0x3)
  1686. #define DB_STENCIL_INFO 0x28044
  1687. #define R_028044_DB_STENCIL_INFO 0x028044
  1688. #define S_028044_FORMAT(x) (((x) & 0x1) << 0)
  1689. #define G_028044_FORMAT(x) (((x) >> 0) & 0x1)
  1690. #define C_028044_FORMAT 0xFFFFFFFE
  1691. #define V_028044_STENCIL_INVALID 0
  1692. #define V_028044_STENCIL_8 1
  1693. #define G_028044_TILE_SPLIT(x) (((x) >> 8) & 0x7)
  1694. #define DB_Z_READ_BASE 0x28048
  1695. #define DB_STENCIL_READ_BASE 0x2804c
  1696. #define DB_Z_WRITE_BASE 0x28050
  1697. #define DB_STENCIL_WRITE_BASE 0x28054
  1698. #define DB_DEPTH_SIZE 0x28058
  1699. #define R_028058_DB_DEPTH_SIZE 0x028058
  1700. #define S_028058_PITCH_TILE_MAX(x) (((x) & 0x7FF) << 0)
  1701. #define G_028058_PITCH_TILE_MAX(x) (((x) >> 0) & 0x7FF)
  1702. #define C_028058_PITCH_TILE_MAX 0xFFFFF800
  1703. #define S_028058_HEIGHT_TILE_MAX(x) (((x) & 0x7FF) << 11)
  1704. #define G_028058_HEIGHT_TILE_MAX(x) (((x) >> 11) & 0x7FF)
  1705. #define C_028058_HEIGHT_TILE_MAX 0xFFC007FF
  1706. #define R_02805C_DB_DEPTH_SLICE 0x02805C
  1707. #define S_02805C_SLICE_TILE_MAX(x) (((x) & 0x3FFFFF) << 0)
  1708. #define G_02805C_SLICE_TILE_MAX(x) (((x) >> 0) & 0x3FFFFF)
  1709. #define C_02805C_SLICE_TILE_MAX 0xFFC00000
  1710. #define SQ_PGM_START_PS 0x28840
  1711. #define SQ_PGM_START_VS 0x2885c
  1712. #define SQ_PGM_START_GS 0x28874
  1713. #define SQ_PGM_START_ES 0x2888c
  1714. #define SQ_PGM_START_FS 0x288a4
  1715. #define SQ_PGM_START_HS 0x288b8
  1716. #define SQ_PGM_START_LS 0x288d0
  1717. #define VGT_STRMOUT_BUFFER_BASE_0 0x28AD8
  1718. #define VGT_STRMOUT_BUFFER_BASE_1 0x28AE8
  1719. #define VGT_STRMOUT_BUFFER_BASE_2 0x28AF8
  1720. #define VGT_STRMOUT_BUFFER_BASE_3 0x28B08
  1721. #define VGT_STRMOUT_BUFFER_SIZE_0 0x28AD0
  1722. #define VGT_STRMOUT_BUFFER_SIZE_1 0x28AE0
  1723. #define VGT_STRMOUT_BUFFER_SIZE_2 0x28AF0
  1724. #define VGT_STRMOUT_BUFFER_SIZE_3 0x28B00
  1725. #define VGT_STRMOUT_CONFIG 0x28b94
  1726. #define VGT_STRMOUT_BUFFER_CONFIG 0x28b98
  1727. #define CB_TARGET_MASK 0x28238
  1728. #define CB_SHADER_MASK 0x2823c
  1729. #define GDS_ADDR_BASE 0x28720
  1730. #define CB_IMMED0_BASE 0x28b9c
  1731. #define CB_IMMED1_BASE 0x28ba0
  1732. #define CB_IMMED2_BASE 0x28ba4
  1733. #define CB_IMMED3_BASE 0x28ba8
  1734. #define CB_IMMED4_BASE 0x28bac
  1735. #define CB_IMMED5_BASE 0x28bb0
  1736. #define CB_IMMED6_BASE 0x28bb4
  1737. #define CB_IMMED7_BASE 0x28bb8
  1738. #define CB_IMMED8_BASE 0x28bbc
  1739. #define CB_IMMED9_BASE 0x28bc0
  1740. #define CB_IMMED10_BASE 0x28bc4
  1741. #define CB_IMMED11_BASE 0x28bc8
  1742. /* all 12 CB blocks have these regs */
  1743. #define CB_COLOR0_BASE 0x28c60
  1744. #define CB_COLOR0_PITCH 0x28c64
  1745. #define CB_COLOR0_SLICE 0x28c68
  1746. #define CB_COLOR0_VIEW 0x28c6c
  1747. #define R_028C6C_CB_COLOR0_VIEW 0x00028C6C
  1748. #define S_028C6C_SLICE_START(x) (((x) & 0x7FF) << 0)
  1749. #define G_028C6C_SLICE_START(x) (((x) >> 0) & 0x7FF)
  1750. #define C_028C6C_SLICE_START 0xFFFFF800
  1751. #define S_028C6C_SLICE_MAX(x) (((x) & 0x7FF) << 13)
  1752. #define G_028C6C_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
  1753. #define C_028C6C_SLICE_MAX 0xFF001FFF
  1754. #define R_028C70_CB_COLOR0_INFO 0x028C70
  1755. #define S_028C70_ENDIAN(x) (((x) & 0x3) << 0)
  1756. #define G_028C70_ENDIAN(x) (((x) >> 0) & 0x3)
  1757. #define C_028C70_ENDIAN 0xFFFFFFFC
  1758. #define S_028C70_FORMAT(x) (((x) & 0x3F) << 2)
  1759. #define G_028C70_FORMAT(x) (((x) >> 2) & 0x3F)
  1760. #define C_028C70_FORMAT 0xFFFFFF03
  1761. #define V_028C70_COLOR_INVALID 0x00000000
  1762. #define V_028C70_COLOR_8 0x00000001
  1763. #define V_028C70_COLOR_4_4 0x00000002
  1764. #define V_028C70_COLOR_3_3_2 0x00000003
  1765. #define V_028C70_COLOR_16 0x00000005
  1766. #define V_028C70_COLOR_16_FLOAT 0x00000006
  1767. #define V_028C70_COLOR_8_8 0x00000007
  1768. #define V_028C70_COLOR_5_6_5 0x00000008
  1769. #define V_028C70_COLOR_6_5_5 0x00000009
  1770. #define V_028C70_COLOR_1_5_5_5 0x0000000A
  1771. #define V_028C70_COLOR_4_4_4_4 0x0000000B
  1772. #define V_028C70_COLOR_5_5_5_1 0x0000000C
  1773. #define V_028C70_COLOR_32 0x0000000D
  1774. #define V_028C70_COLOR_32_FLOAT 0x0000000E
  1775. #define V_028C70_COLOR_16_16 0x0000000F
  1776. #define V_028C70_COLOR_16_16_FLOAT 0x00000010
  1777. #define V_028C70_COLOR_8_24 0x00000011
  1778. #define V_028C70_COLOR_8_24_FLOAT 0x00000012
  1779. #define V_028C70_COLOR_24_8 0x00000013
  1780. #define V_028C70_COLOR_24_8_FLOAT 0x00000014
  1781. #define V_028C70_COLOR_10_11_11 0x00000015
  1782. #define V_028C70_COLOR_10_11_11_FLOAT 0x00000016
  1783. #define V_028C70_COLOR_11_11_10 0x00000017
  1784. #define V_028C70_COLOR_11_11_10_FLOAT 0x00000018
  1785. #define V_028C70_COLOR_2_10_10_10 0x00000019
  1786. #define V_028C70_COLOR_8_8_8_8 0x0000001A
  1787. #define V_028C70_COLOR_10_10_10_2 0x0000001B
  1788. #define V_028C70_COLOR_X24_8_32_FLOAT 0x0000001C
  1789. #define V_028C70_COLOR_32_32 0x0000001D
  1790. #define V_028C70_COLOR_32_32_FLOAT 0x0000001E
  1791. #define V_028C70_COLOR_16_16_16_16 0x0000001F
  1792. #define V_028C70_COLOR_16_16_16_16_FLOAT 0x00000020
  1793. #define V_028C70_COLOR_32_32_32_32 0x00000022
  1794. #define V_028C70_COLOR_32_32_32_32_FLOAT 0x00000023
  1795. #define V_028C70_COLOR_32_32_32_FLOAT 0x00000030
  1796. #define S_028C70_ARRAY_MODE(x) (((x) & 0xF) << 8)
  1797. #define G_028C70_ARRAY_MODE(x) (((x) >> 8) & 0xF)
  1798. #define C_028C70_ARRAY_MODE 0xFFFFF0FF
  1799. #define V_028C70_ARRAY_LINEAR_GENERAL 0x00000000
  1800. #define V_028C70_ARRAY_LINEAR_ALIGNED 0x00000001
  1801. #define V_028C70_ARRAY_1D_TILED_THIN1 0x00000002
  1802. #define V_028C70_ARRAY_2D_TILED_THIN1 0x00000004
  1803. #define S_028C70_NUMBER_TYPE(x) (((x) & 0x7) << 12)
  1804. #define G_028C70_NUMBER_TYPE(x) (((x) >> 12) & 0x7)
  1805. #define C_028C70_NUMBER_TYPE 0xFFFF8FFF
  1806. #define V_028C70_NUMBER_UNORM 0x00000000
  1807. #define V_028C70_NUMBER_SNORM 0x00000001
  1808. #define V_028C70_NUMBER_USCALED 0x00000002
  1809. #define V_028C70_NUMBER_SSCALED 0x00000003
  1810. #define V_028C70_NUMBER_UINT 0x00000004
  1811. #define V_028C70_NUMBER_SINT 0x00000005
  1812. #define V_028C70_NUMBER_SRGB 0x00000006
  1813. #define V_028C70_NUMBER_FLOAT 0x00000007
  1814. #define S_028C70_COMP_SWAP(x) (((x) & 0x3) << 15)
  1815. #define G_028C70_COMP_SWAP(x) (((x) >> 15) & 0x3)
  1816. #define C_028C70_COMP_SWAP 0xFFFE7FFF
  1817. #define V_028C70_SWAP_STD 0x00000000
  1818. #define V_028C70_SWAP_ALT 0x00000001
  1819. #define V_028C70_SWAP_STD_REV 0x00000002
  1820. #define V_028C70_SWAP_ALT_REV 0x00000003
  1821. #define S_028C70_FAST_CLEAR(x) (((x) & 0x1) << 17)
  1822. #define G_028C70_FAST_CLEAR(x) (((x) >> 17) & 0x1)
  1823. #define C_028C70_FAST_CLEAR 0xFFFDFFFF
  1824. #define S_028C70_COMPRESSION(x) (((x) & 0x3) << 18)
  1825. #define G_028C70_COMPRESSION(x) (((x) >> 18) & 0x3)
  1826. #define C_028C70_COMPRESSION 0xFFF3FFFF
  1827. #define S_028C70_BLEND_CLAMP(x) (((x) & 0x1) << 19)
  1828. #define G_028C70_BLEND_CLAMP(x) (((x) >> 19) & 0x1)
  1829. #define C_028C70_BLEND_CLAMP 0xFFF7FFFF
  1830. #define S_028C70_BLEND_BYPASS(x) (((x) & 0x1) << 20)
  1831. #define G_028C70_BLEND_BYPASS(x) (((x) >> 20) & 0x1)
  1832. #define C_028C70_BLEND_BYPASS 0xFFEFFFFF
  1833. #define S_028C70_SIMPLE_FLOAT(x) (((x) & 0x1) << 21)
  1834. #define G_028C70_SIMPLE_FLOAT(x) (((x) >> 21) & 0x1)
  1835. #define C_028C70_SIMPLE_FLOAT 0xFFDFFFFF
  1836. #define S_028C70_ROUND_MODE(x) (((x) & 0x1) << 22)
  1837. #define G_028C70_ROUND_MODE(x) (((x) >> 22) & 0x1)
  1838. #define C_028C70_ROUND_MODE 0xFFBFFFFF
  1839. #define S_028C70_TILE_COMPACT(x) (((x) & 0x1) << 23)
  1840. #define G_028C70_TILE_COMPACT(x) (((x) >> 23) & 0x1)
  1841. #define C_028C70_TILE_COMPACT 0xFF7FFFFF
  1842. #define S_028C70_SOURCE_FORMAT(x) (((x) & 0x3) << 24)
  1843. #define G_028C70_SOURCE_FORMAT(x) (((x) >> 24) & 0x3)
  1844. #define C_028C70_SOURCE_FORMAT 0xFCFFFFFF
  1845. #define V_028C70_EXPORT_4C_32BPC 0x0
  1846. #define V_028C70_EXPORT_4C_16BPC 0x1
  1847. #define V_028C70_EXPORT_2C_32BPC 0x2 /* Do not use */
  1848. #define S_028C70_RAT(x) (((x) & 0x1) << 26)
  1849. #define G_028C70_RAT(x) (((x) >> 26) & 0x1)
  1850. #define C_028C70_RAT 0xFBFFFFFF
  1851. #define S_028C70_RESOURCE_TYPE(x) (((x) & 0x7) << 27)
  1852. #define G_028C70_RESOURCE_TYPE(x) (((x) >> 27) & 0x7)
  1853. #define C_028C70_RESOURCE_TYPE 0xC7FFFFFF
  1854. #define CB_COLOR0_INFO 0x28c70
  1855. # define CB_FORMAT(x) ((x) << 2)
  1856. # define CB_ARRAY_MODE(x) ((x) << 8)
  1857. # define ARRAY_LINEAR_GENERAL 0
  1858. # define ARRAY_LINEAR_ALIGNED 1
  1859. # define ARRAY_1D_TILED_THIN1 2
  1860. # define ARRAY_2D_TILED_THIN1 4
  1861. # define CB_SOURCE_FORMAT(x) ((x) << 24)
  1862. # define CB_SF_EXPORT_FULL 0
  1863. # define CB_SF_EXPORT_NORM 1
  1864. #define R_028C74_CB_COLOR0_ATTRIB 0x028C74
  1865. #define S_028C74_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 4)
  1866. #define G_028C74_NON_DISP_TILING_ORDER(x) (((x) >> 4) & 0x1)
  1867. #define C_028C74_NON_DISP_TILING_ORDER 0xFFFFFFEF
  1868. #define S_028C74_TILE_SPLIT(x) (((x) & 0xf) << 5)
  1869. #define G_028C74_TILE_SPLIT(x) (((x) >> 5) & 0xf)
  1870. #define S_028C74_NUM_BANKS(x) (((x) & 0x3) << 10)
  1871. #define G_028C74_NUM_BANKS(x) (((x) >> 10) & 0x3)
  1872. #define S_028C74_BANK_WIDTH(x) (((x) & 0x3) << 13)
  1873. #define G_028C74_BANK_WIDTH(x) (((x) >> 13) & 0x3)
  1874. #define S_028C74_BANK_HEIGHT(x) (((x) & 0x3) << 16)
  1875. #define G_028C74_BANK_HEIGHT(x) (((x) >> 16) & 0x3)
  1876. #define S_028C74_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
  1877. #define G_028C74_MACRO_TILE_ASPECT(x) (((x) >> 19) & 0x3)
  1878. #define CB_COLOR0_ATTRIB 0x28c74
  1879. # define CB_TILE_SPLIT(x) (((x) & 0x7) << 5)
  1880. # define ADDR_SURF_TILE_SPLIT_64B 0
  1881. # define ADDR_SURF_TILE_SPLIT_128B 1
  1882. # define ADDR_SURF_TILE_SPLIT_256B 2
  1883. # define ADDR_SURF_TILE_SPLIT_512B 3
  1884. # define ADDR_SURF_TILE_SPLIT_1KB 4
  1885. # define ADDR_SURF_TILE_SPLIT_2KB 5
  1886. # define ADDR_SURF_TILE_SPLIT_4KB 6
  1887. # define CB_NUM_BANKS(x) (((x) & 0x3) << 10)
  1888. # define ADDR_SURF_2_BANK 0
  1889. # define ADDR_SURF_4_BANK 1
  1890. # define ADDR_SURF_8_BANK 2
  1891. # define ADDR_SURF_16_BANK 3
  1892. # define CB_BANK_WIDTH(x) (((x) & 0x3) << 13)
  1893. # define ADDR_SURF_BANK_WIDTH_1 0
  1894. # define ADDR_SURF_BANK_WIDTH_2 1
  1895. # define ADDR_SURF_BANK_WIDTH_4 2
  1896. # define ADDR_SURF_BANK_WIDTH_8 3
  1897. # define CB_BANK_HEIGHT(x) (((x) & 0x3) << 16)
  1898. # define ADDR_SURF_BANK_HEIGHT_1 0
  1899. # define ADDR_SURF_BANK_HEIGHT_2 1
  1900. # define ADDR_SURF_BANK_HEIGHT_4 2
  1901. # define ADDR_SURF_BANK_HEIGHT_8 3
  1902. # define CB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
  1903. #define CB_COLOR0_DIM 0x28c78
  1904. /* only CB0-7 blocks have these regs */
  1905. #define CB_COLOR0_CMASK 0x28c7c
  1906. #define CB_COLOR0_CMASK_SLICE 0x28c80
  1907. #define CB_COLOR0_FMASK 0x28c84
  1908. #define CB_COLOR0_FMASK_SLICE 0x28c88
  1909. #define CB_COLOR0_CLEAR_WORD0 0x28c8c
  1910. #define CB_COLOR0_CLEAR_WORD1 0x28c90
  1911. #define CB_COLOR0_CLEAR_WORD2 0x28c94
  1912. #define CB_COLOR0_CLEAR_WORD3 0x28c98
  1913. #define CB_COLOR1_BASE 0x28c9c
  1914. #define CB_COLOR2_BASE 0x28cd8
  1915. #define CB_COLOR3_BASE 0x28d14
  1916. #define CB_COLOR4_BASE 0x28d50
  1917. #define CB_COLOR5_BASE 0x28d8c
  1918. #define CB_COLOR6_BASE 0x28dc8
  1919. #define CB_COLOR7_BASE 0x28e04
  1920. #define CB_COLOR8_BASE 0x28e40
  1921. #define CB_COLOR9_BASE 0x28e5c
  1922. #define CB_COLOR10_BASE 0x28e78
  1923. #define CB_COLOR11_BASE 0x28e94
  1924. #define CB_COLOR1_PITCH 0x28ca0
  1925. #define CB_COLOR2_PITCH 0x28cdc
  1926. #define CB_COLOR3_PITCH 0x28d18
  1927. #define CB_COLOR4_PITCH 0x28d54
  1928. #define CB_COLOR5_PITCH 0x28d90
  1929. #define CB_COLOR6_PITCH 0x28dcc
  1930. #define CB_COLOR7_PITCH 0x28e08
  1931. #define CB_COLOR8_PITCH 0x28e44
  1932. #define CB_COLOR9_PITCH 0x28e60
  1933. #define CB_COLOR10_PITCH 0x28e7c
  1934. #define CB_COLOR11_PITCH 0x28e98
  1935. #define CB_COLOR1_SLICE 0x28ca4
  1936. #define CB_COLOR2_SLICE 0x28ce0
  1937. #define CB_COLOR3_SLICE 0x28d1c
  1938. #define CB_COLOR4_SLICE 0x28d58
  1939. #define CB_COLOR5_SLICE 0x28d94
  1940. #define CB_COLOR6_SLICE 0x28dd0
  1941. #define CB_COLOR7_SLICE 0x28e0c
  1942. #define CB_COLOR8_SLICE 0x28e48
  1943. #define CB_COLOR9_SLICE 0x28e64
  1944. #define CB_COLOR10_SLICE 0x28e80
  1945. #define CB_COLOR11_SLICE 0x28e9c
  1946. #define CB_COLOR1_VIEW 0x28ca8
  1947. #define CB_COLOR2_VIEW 0x28ce4
  1948. #define CB_COLOR3_VIEW 0x28d20
  1949. #define CB_COLOR4_VIEW 0x28d5c
  1950. #define CB_COLOR5_VIEW 0x28d98
  1951. #define CB_COLOR6_VIEW 0x28dd4
  1952. #define CB_COLOR7_VIEW 0x28e10
  1953. #define CB_COLOR8_VIEW 0x28e4c
  1954. #define CB_COLOR9_VIEW 0x28e68
  1955. #define CB_COLOR10_VIEW 0x28e84
  1956. #define CB_COLOR11_VIEW 0x28ea0
  1957. #define CB_COLOR1_INFO 0x28cac
  1958. #define CB_COLOR2_INFO 0x28ce8
  1959. #define CB_COLOR3_INFO 0x28d24
  1960. #define CB_COLOR4_INFO 0x28d60
  1961. #define CB_COLOR5_INFO 0x28d9c
  1962. #define CB_COLOR6_INFO 0x28dd8
  1963. #define CB_COLOR7_INFO 0x28e14
  1964. #define CB_COLOR8_INFO 0x28e50
  1965. #define CB_COLOR9_INFO 0x28e6c
  1966. #define CB_COLOR10_INFO 0x28e88
  1967. #define CB_COLOR11_INFO 0x28ea4
  1968. #define CB_COLOR1_ATTRIB 0x28cb0
  1969. #define CB_COLOR2_ATTRIB 0x28cec
  1970. #define CB_COLOR3_ATTRIB 0x28d28
  1971. #define CB_COLOR4_ATTRIB 0x28d64
  1972. #define CB_COLOR5_ATTRIB 0x28da0
  1973. #define CB_COLOR6_ATTRIB 0x28ddc
  1974. #define CB_COLOR7_ATTRIB 0x28e18
  1975. #define CB_COLOR8_ATTRIB 0x28e54
  1976. #define CB_COLOR9_ATTRIB 0x28e70
  1977. #define CB_COLOR10_ATTRIB 0x28e8c
  1978. #define CB_COLOR11_ATTRIB 0x28ea8
  1979. #define CB_COLOR1_DIM 0x28cb4
  1980. #define CB_COLOR2_DIM 0x28cf0
  1981. #define CB_COLOR3_DIM 0x28d2c
  1982. #define CB_COLOR4_DIM 0x28d68
  1983. #define CB_COLOR5_DIM 0x28da4
  1984. #define CB_COLOR6_DIM 0x28de0
  1985. #define CB_COLOR7_DIM 0x28e1c
  1986. #define CB_COLOR8_DIM 0x28e58
  1987. #define CB_COLOR9_DIM 0x28e74
  1988. #define CB_COLOR10_DIM 0x28e90
  1989. #define CB_COLOR11_DIM 0x28eac
  1990. #define CB_COLOR1_CMASK 0x28cb8
  1991. #define CB_COLOR2_CMASK 0x28cf4
  1992. #define CB_COLOR3_CMASK 0x28d30
  1993. #define CB_COLOR4_CMASK 0x28d6c
  1994. #define CB_COLOR5_CMASK 0x28da8
  1995. #define CB_COLOR6_CMASK 0x28de4
  1996. #define CB_COLOR7_CMASK 0x28e20
  1997. #define CB_COLOR1_CMASK_SLICE 0x28cbc
  1998. #define CB_COLOR2_CMASK_SLICE 0x28cf8
  1999. #define CB_COLOR3_CMASK_SLICE 0x28d34
  2000. #define CB_COLOR4_CMASK_SLICE 0x28d70
  2001. #define CB_COLOR5_CMASK_SLICE 0x28dac
  2002. #define CB_COLOR6_CMASK_SLICE 0x28de8
  2003. #define CB_COLOR7_CMASK_SLICE 0x28e24
  2004. #define CB_COLOR1_FMASK 0x28cc0
  2005. #define CB_COLOR2_FMASK 0x28cfc
  2006. #define CB_COLOR3_FMASK 0x28d38
  2007. #define CB_COLOR4_FMASK 0x28d74
  2008. #define CB_COLOR5_FMASK 0x28db0
  2009. #define CB_COLOR6_FMASK 0x28dec
  2010. #define CB_COLOR7_FMASK 0x28e28
  2011. #define CB_COLOR1_FMASK_SLICE 0x28cc4
  2012. #define CB_COLOR2_FMASK_SLICE 0x28d00
  2013. #define CB_COLOR3_FMASK_SLICE 0x28d3c
  2014. #define CB_COLOR4_FMASK_SLICE 0x28d78
  2015. #define CB_COLOR5_FMASK_SLICE 0x28db4
  2016. #define CB_COLOR6_FMASK_SLICE 0x28df0
  2017. #define CB_COLOR7_FMASK_SLICE 0x28e2c
  2018. #define CB_COLOR1_CLEAR_WORD0 0x28cc8
  2019. #define CB_COLOR2_CLEAR_WORD0 0x28d04
  2020. #define CB_COLOR3_CLEAR_WORD0 0x28d40
  2021. #define CB_COLOR4_CLEAR_WORD0 0x28d7c
  2022. #define CB_COLOR5_CLEAR_WORD0 0x28db8
  2023. #define CB_COLOR6_CLEAR_WORD0 0x28df4
  2024. #define CB_COLOR7_CLEAR_WORD0 0x28e30
  2025. #define CB_COLOR1_CLEAR_WORD1 0x28ccc
  2026. #define CB_COLOR2_CLEAR_WORD1 0x28d08
  2027. #define CB_COLOR3_CLEAR_WORD1 0x28d44
  2028. #define CB_COLOR4_CLEAR_WORD1 0x28d80
  2029. #define CB_COLOR5_CLEAR_WORD1 0x28dbc
  2030. #define CB_COLOR6_CLEAR_WORD1 0x28df8
  2031. #define CB_COLOR7_CLEAR_WORD1 0x28e34
  2032. #define CB_COLOR1_CLEAR_WORD2 0x28cd0
  2033. #define CB_COLOR2_CLEAR_WORD2 0x28d0c
  2034. #define CB_COLOR3_CLEAR_WORD2 0x28d48
  2035. #define CB_COLOR4_CLEAR_WORD2 0x28d84
  2036. #define CB_COLOR5_CLEAR_WORD2 0x28dc0
  2037. #define CB_COLOR6_CLEAR_WORD2 0x28dfc
  2038. #define CB_COLOR7_CLEAR_WORD2 0x28e38
  2039. #define CB_COLOR1_CLEAR_WORD3 0x28cd4
  2040. #define CB_COLOR2_CLEAR_WORD3 0x28d10
  2041. #define CB_COLOR3_CLEAR_WORD3 0x28d4c
  2042. #define CB_COLOR4_CLEAR_WORD3 0x28d88
  2043. #define CB_COLOR5_CLEAR_WORD3 0x28dc4
  2044. #define CB_COLOR6_CLEAR_WORD3 0x28e00
  2045. #define CB_COLOR7_CLEAR_WORD3 0x28e3c
  2046. #define SQ_TEX_RESOURCE_WORD0_0 0x30000
  2047. # define TEX_DIM(x) ((x) << 0)
  2048. # define SQ_TEX_DIM_1D 0
  2049. # define SQ_TEX_DIM_2D 1
  2050. # define SQ_TEX_DIM_3D 2
  2051. # define SQ_TEX_DIM_CUBEMAP 3
  2052. # define SQ_TEX_DIM_1D_ARRAY 4
  2053. # define SQ_TEX_DIM_2D_ARRAY 5
  2054. # define SQ_TEX_DIM_2D_MSAA 6
  2055. # define SQ_TEX_DIM_2D_ARRAY_MSAA 7
  2056. #define SQ_TEX_RESOURCE_WORD1_0 0x30004
  2057. # define TEX_ARRAY_MODE(x) ((x) << 28)
  2058. #define SQ_TEX_RESOURCE_WORD2_0 0x30008
  2059. #define SQ_TEX_RESOURCE_WORD3_0 0x3000C
  2060. #define SQ_TEX_RESOURCE_WORD4_0 0x30010
  2061. # define TEX_DST_SEL_X(x) ((x) << 16)
  2062. # define TEX_DST_SEL_Y(x) ((x) << 19)
  2063. # define TEX_DST_SEL_Z(x) ((x) << 22)
  2064. # define TEX_DST_SEL_W(x) ((x) << 25)
  2065. # define SQ_SEL_X 0
  2066. # define SQ_SEL_Y 1
  2067. # define SQ_SEL_Z 2
  2068. # define SQ_SEL_W 3
  2069. # define SQ_SEL_0 4
  2070. # define SQ_SEL_1 5
  2071. #define SQ_TEX_RESOURCE_WORD5_0 0x30014
  2072. #define SQ_TEX_RESOURCE_WORD6_0 0x30018
  2073. # define TEX_TILE_SPLIT(x) (((x) & 0x7) << 29)
  2074. #define SQ_TEX_RESOURCE_WORD7_0 0x3001c
  2075. # define MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
  2076. # define TEX_BANK_WIDTH(x) (((x) & 0x3) << 8)
  2077. # define TEX_BANK_HEIGHT(x) (((x) & 0x3) << 10)
  2078. # define TEX_NUM_BANKS(x) (((x) & 0x3) << 16)
  2079. #define R_030000_SQ_TEX_RESOURCE_WORD0_0 0x030000
  2080. #define S_030000_DIM(x) (((x) & 0x7) << 0)
  2081. #define G_030000_DIM(x) (((x) >> 0) & 0x7)
  2082. #define C_030000_DIM 0xFFFFFFF8
  2083. #define V_030000_SQ_TEX_DIM_1D 0x00000000
  2084. #define V_030000_SQ_TEX_DIM_2D 0x00000001
  2085. #define V_030000_SQ_TEX_DIM_3D 0x00000002
  2086. #define V_030000_SQ_TEX_DIM_CUBEMAP 0x00000003
  2087. #define V_030000_SQ_TEX_DIM_1D_ARRAY 0x00000004
  2088. #define V_030000_SQ_TEX_DIM_2D_ARRAY 0x00000005
  2089. #define V_030000_SQ_TEX_DIM_2D_MSAA 0x00000006
  2090. #define V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA 0x00000007
  2091. #define S_030000_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 5)
  2092. #define G_030000_NON_DISP_TILING_ORDER(x) (((x) >> 5) & 0x1)
  2093. #define C_030000_NON_DISP_TILING_ORDER 0xFFFFFFDF
  2094. #define S_030000_PITCH(x) (((x) & 0xFFF) << 6)
  2095. #define G_030000_PITCH(x) (((x) >> 6) & 0xFFF)
  2096. #define C_030000_PITCH 0xFFFC003F
  2097. #define S_030000_TEX_WIDTH(x) (((x) & 0x3FFF) << 18)
  2098. #define G_030000_TEX_WIDTH(x) (((x) >> 18) & 0x3FFF)
  2099. #define C_030000_TEX_WIDTH 0x0003FFFF
  2100. #define R_030004_SQ_TEX_RESOURCE_WORD1_0 0x030004
  2101. #define S_030004_TEX_HEIGHT(x) (((x) & 0x3FFF) << 0)
  2102. #define G_030004_TEX_HEIGHT(x) (((x) >> 0) & 0x3FFF)
  2103. #define C_030004_TEX_HEIGHT 0xFFFFC000
  2104. #define S_030004_TEX_DEPTH(x) (((x) & 0x1FFF) << 14)
  2105. #define G_030004_TEX_DEPTH(x) (((x) >> 14) & 0x1FFF)
  2106. #define C_030004_TEX_DEPTH 0xF8003FFF
  2107. #define S_030004_ARRAY_MODE(x) (((x) & 0xF) << 28)
  2108. #define G_030004_ARRAY_MODE(x) (((x) >> 28) & 0xF)
  2109. #define C_030004_ARRAY_MODE 0x0FFFFFFF
  2110. #define R_030008_SQ_TEX_RESOURCE_WORD2_0 0x030008
  2111. #define S_030008_BASE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
  2112. #define G_030008_BASE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
  2113. #define C_030008_BASE_ADDRESS 0x00000000
  2114. #define R_03000C_SQ_TEX_RESOURCE_WORD3_0 0x03000C
  2115. #define S_03000C_MIP_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
  2116. #define G_03000C_MIP_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
  2117. #define C_03000C_MIP_ADDRESS 0x00000000
  2118. #define R_030010_SQ_TEX_RESOURCE_WORD4_0 0x030010
  2119. #define S_030010_FORMAT_COMP_X(x) (((x) & 0x3) << 0)
  2120. #define G_030010_FORMAT_COMP_X(x) (((x) >> 0) & 0x3)
  2121. #define C_030010_FORMAT_COMP_X 0xFFFFFFFC
  2122. #define V_030010_SQ_FORMAT_COMP_UNSIGNED 0x00000000
  2123. #define V_030010_SQ_FORMAT_COMP_SIGNED 0x00000001
  2124. #define V_030010_SQ_FORMAT_COMP_UNSIGNED_BIASED 0x00000002
  2125. #define S_030010_FORMAT_COMP_Y(x) (((x) & 0x3) << 2)
  2126. #define G_030010_FORMAT_COMP_Y(x) (((x) >> 2) & 0x3)
  2127. #define C_030010_FORMAT_COMP_Y 0xFFFFFFF3
  2128. #define S_030010_FORMAT_COMP_Z(x) (((x) & 0x3) << 4)
  2129. #define G_030010_FORMAT_COMP_Z(x) (((x) >> 4) & 0x3)
  2130. #define C_030010_FORMAT_COMP_Z 0xFFFFFFCF
  2131. #define S_030010_FORMAT_COMP_W(x) (((x) & 0x3) << 6)
  2132. #define G_030010_FORMAT_COMP_W(x) (((x) >> 6) & 0x3)
  2133. #define C_030010_FORMAT_COMP_W 0xFFFFFF3F
  2134. #define S_030010_NUM_FORMAT_ALL(x) (((x) & 0x3) << 8)
  2135. #define G_030010_NUM_FORMAT_ALL(x) (((x) >> 8) & 0x3)
  2136. #define C_030010_NUM_FORMAT_ALL 0xFFFFFCFF
  2137. #define V_030010_SQ_NUM_FORMAT_NORM 0x00000000
  2138. #define V_030010_SQ_NUM_FORMAT_INT 0x00000001
  2139. #define V_030010_SQ_NUM_FORMAT_SCALED 0x00000002
  2140. #define S_030010_SRF_MODE_ALL(x) (((x) & 0x1) << 10)
  2141. #define G_030010_SRF_MODE_ALL(x) (((x) >> 10) & 0x1)
  2142. #define C_030010_SRF_MODE_ALL 0xFFFFFBFF
  2143. #define V_030010_SRF_MODE_ZERO_CLAMP_MINUS_ONE 0x00000000
  2144. #define V_030010_SRF_MODE_NO_ZERO 0x00000001
  2145. #define S_030010_FORCE_DEGAMMA(x) (((x) & 0x1) << 11)
  2146. #define G_030010_FORCE_DEGAMMA(x) (((x) >> 11) & 0x1)
  2147. #define C_030010_FORCE_DEGAMMA 0xFFFFF7FF
  2148. #define S_030010_ENDIAN_SWAP(x) (((x) & 0x3) << 12)
  2149. #define G_030010_ENDIAN_SWAP(x) (((x) >> 12) & 0x3)
  2150. #define C_030010_ENDIAN_SWAP 0xFFFFCFFF
  2151. #define S_030010_DST_SEL_X(x) (((x) & 0x7) << 16)
  2152. #define G_030010_DST_SEL_X(x) (((x) >> 16) & 0x7)
  2153. #define C_030010_DST_SEL_X 0xFFF8FFFF
  2154. #define V_030010_SQ_SEL_X 0x00000000
  2155. #define V_030010_SQ_SEL_Y 0x00000001
  2156. #define V_030010_SQ_SEL_Z 0x00000002
  2157. #define V_030010_SQ_SEL_W 0x00000003
  2158. #define V_030010_SQ_SEL_0 0x00000004
  2159. #define V_030010_SQ_SEL_1 0x00000005
  2160. #define S_030010_DST_SEL_Y(x) (((x) & 0x7) << 19)
  2161. #define G_030010_DST_SEL_Y(x) (((x) >> 19) & 0x7)
  2162. #define C_030010_DST_SEL_Y 0xFFC7FFFF
  2163. #define S_030010_DST_SEL_Z(x) (((x) & 0x7) << 22)
  2164. #define G_030010_DST_SEL_Z(x) (((x) >> 22) & 0x7)
  2165. #define C_030010_DST_SEL_Z 0xFE3FFFFF
  2166. #define S_030010_DST_SEL_W(x) (((x) & 0x7) << 25)
  2167. #define G_030010_DST_SEL_W(x) (((x) >> 25) & 0x7)
  2168. #define C_030010_DST_SEL_W 0xF1FFFFFF
  2169. #define S_030010_BASE_LEVEL(x) (((x) & 0xF) << 28)
  2170. #define G_030010_BASE_LEVEL(x) (((x) >> 28) & 0xF)
  2171. #define C_030010_BASE_LEVEL 0x0FFFFFFF
  2172. #define R_030014_SQ_TEX_RESOURCE_WORD5_0 0x030014
  2173. #define S_030014_LAST_LEVEL(x) (((x) & 0xF) << 0)
  2174. #define G_030014_LAST_LEVEL(x) (((x) >> 0) & 0xF)
  2175. #define C_030014_LAST_LEVEL 0xFFFFFFF0
  2176. #define S_030014_BASE_ARRAY(x) (((x) & 0x1FFF) << 4)
  2177. #define G_030014_BASE_ARRAY(x) (((x) >> 4) & 0x1FFF)
  2178. #define C_030014_BASE_ARRAY 0xFFFE000F
  2179. #define S_030014_LAST_ARRAY(x) (((x) & 0x1FFF) << 17)
  2180. #define G_030014_LAST_ARRAY(x) (((x) >> 17) & 0x1FFF)
  2181. #define C_030014_LAST_ARRAY 0xC001FFFF
  2182. #define R_030018_SQ_TEX_RESOURCE_WORD6_0 0x030018
  2183. #define S_030018_MAX_ANISO(x) (((x) & 0x7) << 0)
  2184. #define G_030018_MAX_ANISO(x) (((x) >> 0) & 0x7)
  2185. #define C_030018_MAX_ANISO 0xFFFFFFF8
  2186. #define S_030018_PERF_MODULATION(x) (((x) & 0x7) << 3)
  2187. #define G_030018_PERF_MODULATION(x) (((x) >> 3) & 0x7)
  2188. #define C_030018_PERF_MODULATION 0xFFFFFFC7
  2189. #define S_030018_INTERLACED(x) (((x) & 0x1) << 6)
  2190. #define G_030018_INTERLACED(x) (((x) >> 6) & 0x1)
  2191. #define C_030018_INTERLACED 0xFFFFFFBF
  2192. #define S_030018_TILE_SPLIT(x) (((x) & 0x7) << 29)
  2193. #define G_030018_TILE_SPLIT(x) (((x) >> 29) & 0x7)
  2194. #define R_03001C_SQ_TEX_RESOURCE_WORD7_0 0x03001C
  2195. #define S_03001C_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
  2196. #define G_03001C_MACRO_TILE_ASPECT(x) (((x) >> 6) & 0x3)
  2197. #define S_03001C_BANK_WIDTH(x) (((x) & 0x3) << 8)
  2198. #define G_03001C_BANK_WIDTH(x) (((x) >> 8) & 0x3)
  2199. #define S_03001C_BANK_HEIGHT(x) (((x) & 0x3) << 10)
  2200. #define G_03001C_BANK_HEIGHT(x) (((x) >> 10) & 0x3)
  2201. #define S_03001C_NUM_BANKS(x) (((x) & 0x3) << 16)
  2202. #define G_03001C_NUM_BANKS(x) (((x) >> 16) & 0x3)
  2203. #define S_03001C_TYPE(x) (((x) & 0x3) << 30)
  2204. #define G_03001C_TYPE(x) (((x) >> 30) & 0x3)
  2205. #define C_03001C_TYPE 0x3FFFFFFF
  2206. #define V_03001C_SQ_TEX_VTX_INVALID_TEXTURE 0x00000000
  2207. #define V_03001C_SQ_TEX_VTX_INVALID_BUFFER 0x00000001
  2208. #define V_03001C_SQ_TEX_VTX_VALID_TEXTURE 0x00000002
  2209. #define V_03001C_SQ_TEX_VTX_VALID_BUFFER 0x00000003
  2210. #define S_03001C_DATA_FORMAT(x) (((x) & 0x3F) << 0)
  2211. #define G_03001C_DATA_FORMAT(x) (((x) >> 0) & 0x3F)
  2212. #define C_03001C_DATA_FORMAT 0xFFFFFFC0
  2213. #define SQ_VTX_CONSTANT_WORD0_0 0x30000
  2214. #define SQ_VTX_CONSTANT_WORD1_0 0x30004
  2215. #define SQ_VTX_CONSTANT_WORD2_0 0x30008
  2216. # define SQ_VTXC_BASE_ADDR_HI(x) ((x) << 0)
  2217. # define SQ_VTXC_STRIDE(x) ((x) << 8)
  2218. # define SQ_VTXC_ENDIAN_SWAP(x) ((x) << 30)
  2219. # define SQ_ENDIAN_NONE 0
  2220. # define SQ_ENDIAN_8IN16 1
  2221. # define SQ_ENDIAN_8IN32 2
  2222. #define SQ_VTX_CONSTANT_WORD3_0 0x3000C
  2223. # define SQ_VTCX_SEL_X(x) ((x) << 3)
  2224. # define SQ_VTCX_SEL_Y(x) ((x) << 6)
  2225. # define SQ_VTCX_SEL_Z(x) ((x) << 9)
  2226. # define SQ_VTCX_SEL_W(x) ((x) << 12)
  2227. #define SQ_VTX_CONSTANT_WORD4_0 0x30010
  2228. #define SQ_VTX_CONSTANT_WORD5_0 0x30014
  2229. #define SQ_VTX_CONSTANT_WORD6_0 0x30018
  2230. #define SQ_VTX_CONSTANT_WORD7_0 0x3001c
  2231. #define TD_PS_BORDER_COLOR_INDEX 0xA400
  2232. #define TD_PS_BORDER_COLOR_RED 0xA404
  2233. #define TD_PS_BORDER_COLOR_GREEN 0xA408
  2234. #define TD_PS_BORDER_COLOR_BLUE 0xA40C
  2235. #define TD_PS_BORDER_COLOR_ALPHA 0xA410
  2236. #define TD_VS_BORDER_COLOR_INDEX 0xA414
  2237. #define TD_VS_BORDER_COLOR_RED 0xA418
  2238. #define TD_VS_BORDER_COLOR_GREEN 0xA41C
  2239. #define TD_VS_BORDER_COLOR_BLUE 0xA420
  2240. #define TD_VS_BORDER_COLOR_ALPHA 0xA424
  2241. #define TD_GS_BORDER_COLOR_INDEX 0xA428
  2242. #define TD_GS_BORDER_COLOR_RED 0xA42C
  2243. #define TD_GS_BORDER_COLOR_GREEN 0xA430
  2244. #define TD_GS_BORDER_COLOR_BLUE 0xA434
  2245. #define TD_GS_BORDER_COLOR_ALPHA 0xA438
  2246. #define TD_HS_BORDER_COLOR_INDEX 0xA43C
  2247. #define TD_HS_BORDER_COLOR_RED 0xA440
  2248. #define TD_HS_BORDER_COLOR_GREEN 0xA444
  2249. #define TD_HS_BORDER_COLOR_BLUE 0xA448
  2250. #define TD_HS_BORDER_COLOR_ALPHA 0xA44C
  2251. #define TD_LS_BORDER_COLOR_INDEX 0xA450
  2252. #define TD_LS_BORDER_COLOR_RED 0xA454
  2253. #define TD_LS_BORDER_COLOR_GREEN 0xA458
  2254. #define TD_LS_BORDER_COLOR_BLUE 0xA45C
  2255. #define TD_LS_BORDER_COLOR_ALPHA 0xA460
  2256. #define TD_CS_BORDER_COLOR_INDEX 0xA464
  2257. #define TD_CS_BORDER_COLOR_RED 0xA468
  2258. #define TD_CS_BORDER_COLOR_GREEN 0xA46C
  2259. #define TD_CS_BORDER_COLOR_BLUE 0xA470
  2260. #define TD_CS_BORDER_COLOR_ALPHA 0xA474
  2261. /* cayman 3D regs */
  2262. #define CAYMAN_VGT_OFFCHIP_LDS_BASE 0x89B4
  2263. #define CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS 0x8E48
  2264. #define CAYMAN_DB_EQAA 0x28804
  2265. #define CAYMAN_DB_DEPTH_INFO 0x2803C
  2266. #define CAYMAN_PA_SC_AA_CONFIG 0x28BE0
  2267. #define CAYMAN_MSAA_NUM_SAMPLES_SHIFT 0
  2268. #define CAYMAN_MSAA_NUM_SAMPLES_MASK 0x7
  2269. #define CAYMAN_SX_SCATTER_EXPORT_BASE 0x28358
  2270. /* cayman packet3 addition */
  2271. #define CAYMAN_PACKET3_DEALLOC_STATE 0x14
  2272. /* DMA regs common on r6xx/r7xx/evergreen/ni */
  2273. #define DMA_RB_CNTL 0xd000
  2274. # define DMA_RB_ENABLE (1 << 0)
  2275. # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
  2276. # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
  2277. # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
  2278. # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
  2279. # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
  2280. #define DMA_STATUS_REG 0xd034
  2281. # define DMA_IDLE (1 << 0)
  2282. #endif