cypress_dpm.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include "drmP.h"
  25. #include "radeon.h"
  26. #include "evergreend.h"
  27. #include "r600_dpm.h"
  28. #include "cypress_dpm.h"
  29. #include "atom.h"
  30. #define SMC_RAM_END 0x8000
  31. #define MC_CG_ARB_FREQ_F0 0x0a
  32. #define MC_CG_ARB_FREQ_F1 0x0b
  33. #define MC_CG_ARB_FREQ_F2 0x0c
  34. #define MC_CG_ARB_FREQ_F3 0x0d
  35. #define MC_CG_SEQ_DRAMCONF_S0 0x05
  36. #define MC_CG_SEQ_DRAMCONF_S1 0x06
  37. #define MC_CG_SEQ_YCLK_SUSPEND 0x04
  38. #define MC_CG_SEQ_YCLK_RESUME 0x0a
  39. struct rv7xx_ps *rv770_get_ps(struct radeon_ps *rps);
  40. struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
  41. struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
  42. static void cypress_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
  43. bool enable)
  44. {
  45. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  46. u32 tmp, bif;
  47. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  48. if (enable) {
  49. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  50. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  51. if (!pi->boot_in_gen2) {
  52. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  53. bif |= CG_CLIENT_REQ(0xd);
  54. WREG32(CG_BIF_REQ_AND_RSP, bif);
  55. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  56. tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
  57. tmp |= LC_GEN2_EN_STRAP;
  58. tmp |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  59. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  60. udelay(10);
  61. tmp &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  62. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  63. }
  64. }
  65. } else {
  66. if (!pi->boot_in_gen2) {
  67. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  68. tmp &= ~LC_GEN2_EN_STRAP;
  69. }
  70. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  71. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
  72. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  73. }
  74. }
  75. static void cypress_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
  76. bool enable)
  77. {
  78. cypress_enable_bif_dynamic_pcie_gen2(rdev, enable);
  79. if (enable)
  80. WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
  81. else
  82. WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
  83. }
  84. #if 0
  85. static int cypress_enter_ulp_state(struct radeon_device *rdev)
  86. {
  87. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  88. if (pi->gfx_clock_gating) {
  89. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  90. WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
  91. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
  92. RREG32(GB_ADDR_CONFIG);
  93. }
  94. WREG32_P(SMC_MSG, HOST_SMC_MSG(PPSMC_MSG_SwitchToMinimumPower),
  95. ~HOST_SMC_MSG_MASK);
  96. udelay(7000);
  97. return 0;
  98. }
  99. #endif
  100. static void cypress_gfx_clock_gating_enable(struct radeon_device *rdev,
  101. bool enable)
  102. {
  103. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  104. if (enable) {
  105. if (eg_pi->light_sleep) {
  106. WREG32(GRBM_GFX_INDEX, 0xC0000000);
  107. WREG32_CG(CG_CGLS_TILE_0, 0xFFFFFFFF);
  108. WREG32_CG(CG_CGLS_TILE_1, 0xFFFFFFFF);
  109. WREG32_CG(CG_CGLS_TILE_2, 0xFFFFFFFF);
  110. WREG32_CG(CG_CGLS_TILE_3, 0xFFFFFFFF);
  111. WREG32_CG(CG_CGLS_TILE_4, 0xFFFFFFFF);
  112. WREG32_CG(CG_CGLS_TILE_5, 0xFFFFFFFF);
  113. WREG32_CG(CG_CGLS_TILE_6, 0xFFFFFFFF);
  114. WREG32_CG(CG_CGLS_TILE_7, 0xFFFFFFFF);
  115. WREG32_CG(CG_CGLS_TILE_8, 0xFFFFFFFF);
  116. WREG32_CG(CG_CGLS_TILE_9, 0xFFFFFFFF);
  117. WREG32_CG(CG_CGLS_TILE_10, 0xFFFFFFFF);
  118. WREG32_CG(CG_CGLS_TILE_11, 0xFFFFFFFF);
  119. WREG32_P(SCLK_PWRMGT_CNTL, DYN_LIGHT_SLEEP_EN, ~DYN_LIGHT_SLEEP_EN);
  120. }
  121. WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
  122. } else {
  123. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  124. WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
  125. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
  126. RREG32(GB_ADDR_CONFIG);
  127. if (eg_pi->light_sleep) {
  128. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_LIGHT_SLEEP_EN);
  129. WREG32(GRBM_GFX_INDEX, 0xC0000000);
  130. WREG32_CG(CG_CGLS_TILE_0, 0);
  131. WREG32_CG(CG_CGLS_TILE_1, 0);
  132. WREG32_CG(CG_CGLS_TILE_2, 0);
  133. WREG32_CG(CG_CGLS_TILE_3, 0);
  134. WREG32_CG(CG_CGLS_TILE_4, 0);
  135. WREG32_CG(CG_CGLS_TILE_5, 0);
  136. WREG32_CG(CG_CGLS_TILE_6, 0);
  137. WREG32_CG(CG_CGLS_TILE_7, 0);
  138. WREG32_CG(CG_CGLS_TILE_8, 0);
  139. WREG32_CG(CG_CGLS_TILE_9, 0);
  140. WREG32_CG(CG_CGLS_TILE_10, 0);
  141. WREG32_CG(CG_CGLS_TILE_11, 0);
  142. }
  143. }
  144. }
  145. static void cypress_mg_clock_gating_enable(struct radeon_device *rdev,
  146. bool enable)
  147. {
  148. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  149. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  150. if (enable) {
  151. u32 cgts_sm_ctrl_reg;
  152. if (rdev->family == CHIP_CEDAR)
  153. cgts_sm_ctrl_reg = CEDAR_MGCGCGTSSMCTRL_DFLT;
  154. else if (rdev->family == CHIP_REDWOOD)
  155. cgts_sm_ctrl_reg = REDWOOD_MGCGCGTSSMCTRL_DFLT;
  156. else
  157. cgts_sm_ctrl_reg = CYPRESS_MGCGCGTSSMCTRL_DFLT;
  158. WREG32(GRBM_GFX_INDEX, 0xC0000000);
  159. WREG32_CG(CG_CGTT_LOCAL_0, CYPRESS_MGCGTTLOCAL0_DFLT);
  160. WREG32_CG(CG_CGTT_LOCAL_1, CYPRESS_MGCGTTLOCAL1_DFLT & 0xFFFFCFFF);
  161. WREG32_CG(CG_CGTT_LOCAL_2, CYPRESS_MGCGTTLOCAL2_DFLT);
  162. WREG32_CG(CG_CGTT_LOCAL_3, CYPRESS_MGCGTTLOCAL3_DFLT);
  163. if (pi->mgcgtssm)
  164. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  165. if (eg_pi->mcls) {
  166. WREG32_P(MC_CITF_MISC_RD_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  167. WREG32_P(MC_CITF_MISC_WR_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  168. WREG32_P(MC_CITF_MISC_VM_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  169. WREG32_P(MC_HUB_MISC_HUB_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  170. WREG32_P(MC_HUB_MISC_VM_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  171. WREG32_P(MC_HUB_MISC_SIP_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  172. WREG32_P(MC_XPB_CLK_GAT, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  173. WREG32_P(VM_L2_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  174. }
  175. } else {
  176. WREG32(GRBM_GFX_INDEX, 0xC0000000);
  177. WREG32_CG(CG_CGTT_LOCAL_0, 0xFFFFFFFF);
  178. WREG32_CG(CG_CGTT_LOCAL_1, 0xFFFFFFFF);
  179. WREG32_CG(CG_CGTT_LOCAL_2, 0xFFFFFFFF);
  180. WREG32_CG(CG_CGTT_LOCAL_3, 0xFFFFFFFF);
  181. if (pi->mgcgtssm)
  182. WREG32(CGTS_SM_CTRL_REG, 0x81f44bc0);
  183. }
  184. }
  185. void cypress_enable_spread_spectrum(struct radeon_device *rdev,
  186. bool enable)
  187. {
  188. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  189. if (enable) {
  190. if (pi->sclk_ss)
  191. WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
  192. if (pi->mclk_ss)
  193. WREG32_P(MPLL_CNTL_MODE, SS_SSEN, ~SS_SSEN);
  194. } else {
  195. WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
  196. WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
  197. WREG32_P(MPLL_CNTL_MODE, 0, ~SS_SSEN);
  198. WREG32_P(MPLL_CNTL_MODE, 0, ~SS_DSMODE_EN);
  199. }
  200. }
  201. void cypress_start_dpm(struct radeon_device *rdev)
  202. {
  203. WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
  204. }
  205. void cypress_enable_sclk_control(struct radeon_device *rdev,
  206. bool enable)
  207. {
  208. if (enable)
  209. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
  210. else
  211. WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
  212. }
  213. void cypress_enable_mclk_control(struct radeon_device *rdev,
  214. bool enable)
  215. {
  216. if (enable)
  217. WREG32_P(MCLK_PWRMGT_CNTL, 0, ~MPLL_PWRMGT_OFF);
  218. else
  219. WREG32_P(MCLK_PWRMGT_CNTL, MPLL_PWRMGT_OFF, ~MPLL_PWRMGT_OFF);
  220. }
  221. int cypress_notify_smc_display_change(struct radeon_device *rdev,
  222. bool has_display)
  223. {
  224. PPSMC_Msg msg = has_display ?
  225. (PPSMC_Msg)PPSMC_MSG_HasDisplay : (PPSMC_Msg)PPSMC_MSG_NoDisplay;
  226. if (rv770_send_msg_to_smc(rdev, msg) != PPSMC_Result_OK)
  227. return -EINVAL;
  228. return 0;
  229. }
  230. void cypress_program_response_times(struct radeon_device *rdev)
  231. {
  232. u32 reference_clock;
  233. u32 mclk_switch_limit;
  234. reference_clock = radeon_get_xclk(rdev);
  235. mclk_switch_limit = (460 * reference_clock) / 100;
  236. rv770_write_smc_soft_register(rdev,
  237. RV770_SMC_SOFT_REGISTER_mclk_switch_lim,
  238. mclk_switch_limit);
  239. rv770_write_smc_soft_register(rdev,
  240. RV770_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
  241. rv770_write_smc_soft_register(rdev,
  242. RV770_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
  243. rv770_program_response_times(rdev);
  244. if (ASIC_IS_LOMBOK(rdev))
  245. rv770_write_smc_soft_register(rdev,
  246. RV770_SMC_SOFT_REGISTER_is_asic_lombok, 1);
  247. }
  248. static int cypress_pcie_performance_request(struct radeon_device *rdev,
  249. u8 perf_req, bool advertise)
  250. {
  251. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  252. u32 tmp;
  253. udelay(10);
  254. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  255. if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) && (tmp & LC_CURRENT_DATA_RATE))
  256. return 0;
  257. #if defined(CONFIG_ACPI)
  258. if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) ||
  259. (perf_req == PCIE_PERF_REQ_PECI_GEN2)) {
  260. eg_pi->pcie_performance_request_registered = true;
  261. return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
  262. } else if ((perf_req == PCIE_PERF_REQ_REMOVE_REGISTRY) &&
  263. eg_pi->pcie_performance_request_registered) {
  264. eg_pi->pcie_performance_request_registered = false;
  265. return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
  266. }
  267. #endif
  268. return 0;
  269. }
  270. void cypress_advertise_gen2_capability(struct radeon_device *rdev)
  271. {
  272. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  273. u32 tmp;
  274. #if defined(CONFIG_ACPI)
  275. radeon_acpi_pcie_notify_device_ready(rdev);
  276. #endif
  277. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  278. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  279. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
  280. pi->pcie_gen2 = true;
  281. else
  282. pi->pcie_gen2 = false;
  283. if (!pi->pcie_gen2)
  284. cypress_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, true);
  285. }
  286. static u32 cypress_get_maximum_link_speed(struct radeon_ps *radeon_state)
  287. {
  288. struct rv7xx_ps *state = rv770_get_ps(radeon_state);
  289. if (state->high.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
  290. return 1;
  291. return 0;
  292. }
  293. void cypress_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
  294. struct radeon_ps *radeon_new_state,
  295. struct radeon_ps *radeon_current_state)
  296. {
  297. u32 pcie_link_speed_target = cypress_get_maximum_link_speed(radeon_new_state);
  298. u32 pcie_link_speed_current = cypress_get_maximum_link_speed(radeon_current_state);
  299. u8 request;
  300. if (pcie_link_speed_target < pcie_link_speed_current) {
  301. if (pcie_link_speed_target == 0)
  302. request = PCIE_PERF_REQ_PECI_GEN1;
  303. else if (pcie_link_speed_target == 1)
  304. request = PCIE_PERF_REQ_PECI_GEN2;
  305. else
  306. request = PCIE_PERF_REQ_PECI_GEN3;
  307. cypress_pcie_performance_request(rdev, request, false);
  308. }
  309. }
  310. void cypress_notify_link_speed_change_before_state_change(struct radeon_device *rdev,
  311. struct radeon_ps *radeon_new_state,
  312. struct radeon_ps *radeon_current_state)
  313. {
  314. u32 pcie_link_speed_target = cypress_get_maximum_link_speed(radeon_new_state);
  315. u32 pcie_link_speed_current = cypress_get_maximum_link_speed(radeon_current_state);
  316. u8 request;
  317. if (pcie_link_speed_target > pcie_link_speed_current) {
  318. if (pcie_link_speed_target == 0)
  319. request = PCIE_PERF_REQ_PECI_GEN1;
  320. else if (pcie_link_speed_target == 1)
  321. request = PCIE_PERF_REQ_PECI_GEN2;
  322. else
  323. request = PCIE_PERF_REQ_PECI_GEN3;
  324. cypress_pcie_performance_request(rdev, request, false);
  325. }
  326. }
  327. static int cypress_populate_voltage_value(struct radeon_device *rdev,
  328. struct atom_voltage_table *table,
  329. u16 value, RV770_SMC_VOLTAGE_VALUE *voltage)
  330. {
  331. unsigned int i;
  332. for (i = 0; i < table->count; i++) {
  333. if (value <= table->entries[i].value) {
  334. voltage->index = (u8)i;
  335. voltage->value = cpu_to_be16(table->entries[i].value);
  336. break;
  337. }
  338. }
  339. if (i == table->count)
  340. return -EINVAL;
  341. return 0;
  342. }
  343. u8 cypress_get_strobe_mode_settings(struct radeon_device *rdev, u32 mclk)
  344. {
  345. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  346. u8 result = 0;
  347. bool strobe_mode = false;
  348. if (pi->mem_gddr5) {
  349. if (mclk <= pi->mclk_strobe_mode_threshold)
  350. strobe_mode = true;
  351. result = cypress_get_mclk_frequency_ratio(rdev, mclk, strobe_mode);
  352. if (strobe_mode)
  353. result |= SMC_STROBE_ENABLE;
  354. }
  355. return result;
  356. }
  357. u32 cypress_map_clkf_to_ibias(struct radeon_device *rdev, u32 clkf)
  358. {
  359. u32 ref_clk = rdev->clock.mpll.reference_freq;
  360. u32 vco = clkf * ref_clk;
  361. /* 100 Mhz ref clk */
  362. if (ref_clk == 10000) {
  363. if (vco > 500000)
  364. return 0xC6;
  365. if (vco > 400000)
  366. return 0x9D;
  367. if (vco > 330000)
  368. return 0x6C;
  369. if (vco > 250000)
  370. return 0x2B;
  371. if (vco > 160000)
  372. return 0x5B;
  373. if (vco > 120000)
  374. return 0x0A;
  375. return 0x4B;
  376. }
  377. /* 27 Mhz ref clk */
  378. if (vco > 250000)
  379. return 0x8B;
  380. if (vco > 200000)
  381. return 0xCC;
  382. if (vco > 150000)
  383. return 0x9B;
  384. return 0x6B;
  385. }
  386. static int cypress_populate_mclk_value(struct radeon_device *rdev,
  387. u32 engine_clock, u32 memory_clock,
  388. RV7XX_SMC_MCLK_VALUE *mclk,
  389. bool strobe_mode, bool dll_state_on)
  390. {
  391. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  392. u32 mpll_ad_func_cntl =
  393. pi->clk_regs.rv770.mpll_ad_func_cntl;
  394. u32 mpll_ad_func_cntl_2 =
  395. pi->clk_regs.rv770.mpll_ad_func_cntl_2;
  396. u32 mpll_dq_func_cntl =
  397. pi->clk_regs.rv770.mpll_dq_func_cntl;
  398. u32 mpll_dq_func_cntl_2 =
  399. pi->clk_regs.rv770.mpll_dq_func_cntl_2;
  400. u32 mclk_pwrmgt_cntl =
  401. pi->clk_regs.rv770.mclk_pwrmgt_cntl;
  402. u32 dll_cntl =
  403. pi->clk_regs.rv770.dll_cntl;
  404. u32 mpll_ss1 = pi->clk_regs.rv770.mpll_ss1;
  405. u32 mpll_ss2 = pi->clk_regs.rv770.mpll_ss2;
  406. struct atom_clock_dividers dividers;
  407. u32 ibias;
  408. u32 dll_speed;
  409. int ret;
  410. u32 mc_seq_misc7;
  411. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
  412. memory_clock, strobe_mode, &dividers);
  413. if (ret)
  414. return ret;
  415. if (!strobe_mode) {
  416. mc_seq_misc7 = RREG32(MC_SEQ_MISC7);
  417. if(mc_seq_misc7 & 0x8000000)
  418. dividers.post_div = 1;
  419. }
  420. ibias = cypress_map_clkf_to_ibias(rdev, dividers.whole_fb_div);
  421. mpll_ad_func_cntl &= ~(CLKR_MASK |
  422. YCLK_POST_DIV_MASK |
  423. CLKF_MASK |
  424. CLKFRAC_MASK |
  425. IBIAS_MASK);
  426. mpll_ad_func_cntl |= CLKR(dividers.ref_div);
  427. mpll_ad_func_cntl |= YCLK_POST_DIV(dividers.post_div);
  428. mpll_ad_func_cntl |= CLKF(dividers.whole_fb_div);
  429. mpll_ad_func_cntl |= CLKFRAC(dividers.frac_fb_div);
  430. mpll_ad_func_cntl |= IBIAS(ibias);
  431. if (dividers.vco_mode)
  432. mpll_ad_func_cntl_2 |= VCO_MODE;
  433. else
  434. mpll_ad_func_cntl_2 &= ~VCO_MODE;
  435. if (pi->mem_gddr5) {
  436. mpll_dq_func_cntl &= ~(CLKR_MASK |
  437. YCLK_POST_DIV_MASK |
  438. CLKF_MASK |
  439. CLKFRAC_MASK |
  440. IBIAS_MASK);
  441. mpll_dq_func_cntl |= CLKR(dividers.ref_div);
  442. mpll_dq_func_cntl |= YCLK_POST_DIV(dividers.post_div);
  443. mpll_dq_func_cntl |= CLKF(dividers.whole_fb_div);
  444. mpll_dq_func_cntl |= CLKFRAC(dividers.frac_fb_div);
  445. mpll_dq_func_cntl |= IBIAS(ibias);
  446. if (strobe_mode)
  447. mpll_dq_func_cntl &= ~PDNB;
  448. else
  449. mpll_dq_func_cntl |= PDNB;
  450. if (dividers.vco_mode)
  451. mpll_dq_func_cntl_2 |= VCO_MODE;
  452. else
  453. mpll_dq_func_cntl_2 &= ~VCO_MODE;
  454. }
  455. if (pi->mclk_ss) {
  456. struct radeon_atom_ss ss;
  457. u32 vco_freq = memory_clock * dividers.post_div;
  458. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  459. ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
  460. u32 reference_clock = rdev->clock.mpll.reference_freq;
  461. u32 decoded_ref = rv740_get_decoded_reference_divider(dividers.ref_div);
  462. u32 clk_s = reference_clock * 5 / (decoded_ref * ss.rate);
  463. u32 clk_v = ss.percentage *
  464. (0x4000 * dividers.whole_fb_div + 0x800 * dividers.frac_fb_div) / (clk_s * 625);
  465. mpll_ss1 &= ~CLKV_MASK;
  466. mpll_ss1 |= CLKV(clk_v);
  467. mpll_ss2 &= ~CLKS_MASK;
  468. mpll_ss2 |= CLKS(clk_s);
  469. }
  470. }
  471. dll_speed = rv740_get_dll_speed(pi->mem_gddr5,
  472. memory_clock);
  473. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  474. mclk_pwrmgt_cntl |= DLL_SPEED(dll_speed);
  475. if (dll_state_on)
  476. mclk_pwrmgt_cntl |= (MRDCKA0_PDNB |
  477. MRDCKA1_PDNB |
  478. MRDCKB0_PDNB |
  479. MRDCKB1_PDNB |
  480. MRDCKC0_PDNB |
  481. MRDCKC1_PDNB |
  482. MRDCKD0_PDNB |
  483. MRDCKD1_PDNB);
  484. else
  485. mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
  486. MRDCKA1_PDNB |
  487. MRDCKB0_PDNB |
  488. MRDCKB1_PDNB |
  489. MRDCKC0_PDNB |
  490. MRDCKC1_PDNB |
  491. MRDCKD0_PDNB |
  492. MRDCKD1_PDNB);
  493. mclk->mclk770.mclk_value = cpu_to_be32(memory_clock);
  494. mclk->mclk770.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  495. mclk->mclk770.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
  496. mclk->mclk770.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  497. mclk->mclk770.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
  498. mclk->mclk770.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  499. mclk->mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
  500. mclk->mclk770.vMPLL_SS = cpu_to_be32(mpll_ss1);
  501. mclk->mclk770.vMPLL_SS2 = cpu_to_be32(mpll_ss2);
  502. return 0;
  503. }
  504. u8 cypress_get_mclk_frequency_ratio(struct radeon_device *rdev,
  505. u32 memory_clock, bool strobe_mode)
  506. {
  507. u8 mc_para_index;
  508. if (rdev->family >= CHIP_BARTS) {
  509. if (strobe_mode) {
  510. if (memory_clock < 10000)
  511. mc_para_index = 0x00;
  512. else if (memory_clock > 47500)
  513. mc_para_index = 0x0f;
  514. else
  515. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  516. } else {
  517. if (memory_clock < 65000)
  518. mc_para_index = 0x00;
  519. else if (memory_clock > 135000)
  520. mc_para_index = 0x0f;
  521. else
  522. mc_para_index = (u8)((memory_clock - 60000) / 5000);
  523. }
  524. } else {
  525. if (strobe_mode) {
  526. if (memory_clock < 10000)
  527. mc_para_index = 0x00;
  528. else if (memory_clock > 47500)
  529. mc_para_index = 0x0f;
  530. else
  531. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  532. } else {
  533. if (memory_clock < 40000)
  534. mc_para_index = 0x00;
  535. else if (memory_clock > 115000)
  536. mc_para_index = 0x0f;
  537. else
  538. mc_para_index = (u8)((memory_clock - 40000) / 5000);
  539. }
  540. }
  541. return mc_para_index;
  542. }
  543. static int cypress_populate_mvdd_value(struct radeon_device *rdev,
  544. u32 mclk,
  545. RV770_SMC_VOLTAGE_VALUE *voltage)
  546. {
  547. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  548. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  549. if (!pi->mvdd_control) {
  550. voltage->index = eg_pi->mvdd_high_index;
  551. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  552. return 0;
  553. }
  554. if (mclk <= pi->mvdd_split_frequency) {
  555. voltage->index = eg_pi->mvdd_low_index;
  556. voltage->value = cpu_to_be16(MVDD_LOW_VALUE);
  557. } else {
  558. voltage->index = eg_pi->mvdd_high_index;
  559. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  560. }
  561. return 0;
  562. }
  563. int cypress_convert_power_level_to_smc(struct radeon_device *rdev,
  564. struct rv7xx_pl *pl,
  565. RV770_SMC_HW_PERFORMANCE_LEVEL *level,
  566. u8 watermark_level)
  567. {
  568. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  569. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  570. int ret;
  571. bool dll_state_on;
  572. level->gen2PCIE = pi->pcie_gen2 ?
  573. ((pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0) : 0;
  574. level->gen2XSP = (pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0;
  575. level->backbias = (pl->flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? 1 : 0;
  576. level->displayWatermark = watermark_level;
  577. ret = rv740_populate_sclk_value(rdev, pl->sclk, &level->sclk);
  578. if (ret)
  579. return ret;
  580. level->mcFlags = 0;
  581. if (pi->mclk_stutter_mode_threshold &&
  582. (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
  583. !eg_pi->uvd_enabled) {
  584. level->mcFlags |= SMC_MC_STUTTER_EN;
  585. if (eg_pi->sclk_deep_sleep)
  586. level->stateFlags |= PPSMC_STATEFLAG_AUTO_PULSE_SKIP;
  587. else
  588. level->stateFlags &= ~PPSMC_STATEFLAG_AUTO_PULSE_SKIP;
  589. }
  590. if (pi->mem_gddr5) {
  591. if (pl->mclk > pi->mclk_edc_enable_threshold)
  592. level->mcFlags |= SMC_MC_EDC_RD_FLAG;
  593. if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
  594. level->mcFlags |= SMC_MC_EDC_WR_FLAG;
  595. level->strobeMode = cypress_get_strobe_mode_settings(rdev, pl->mclk);
  596. if (level->strobeMode & SMC_STROBE_ENABLE) {
  597. if (cypress_get_mclk_frequency_ratio(rdev, pl->mclk, true) >=
  598. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  599. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  600. else
  601. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  602. } else
  603. dll_state_on = eg_pi->dll_default_on;
  604. ret = cypress_populate_mclk_value(rdev,
  605. pl->sclk,
  606. pl->mclk,
  607. &level->mclk,
  608. (level->strobeMode & SMC_STROBE_ENABLE) != 0,
  609. dll_state_on);
  610. } else {
  611. ret = cypress_populate_mclk_value(rdev,
  612. pl->sclk,
  613. pl->mclk,
  614. &level->mclk,
  615. true,
  616. true);
  617. }
  618. if (ret)
  619. return ret;
  620. ret = cypress_populate_voltage_value(rdev,
  621. &eg_pi->vddc_voltage_table,
  622. pl->vddc,
  623. &level->vddc);
  624. if (ret)
  625. return ret;
  626. if (eg_pi->vddci_control) {
  627. ret = cypress_populate_voltage_value(rdev,
  628. &eg_pi->vddci_voltage_table,
  629. pl->vddci,
  630. &level->vddci);
  631. if (ret)
  632. return ret;
  633. }
  634. ret = cypress_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
  635. return ret;
  636. }
  637. static int cypress_convert_power_state_to_smc(struct radeon_device *rdev,
  638. struct radeon_ps *radeon_state,
  639. RV770_SMC_SWSTATE *smc_state)
  640. {
  641. struct rv7xx_ps *state = rv770_get_ps(radeon_state);
  642. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  643. int ret;
  644. if (!(radeon_state->caps & ATOM_PPLIB_DISALLOW_ON_DC))
  645. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  646. ret = cypress_convert_power_level_to_smc(rdev,
  647. &state->low,
  648. &smc_state->levels[0],
  649. PPSMC_DISPLAY_WATERMARK_LOW);
  650. if (ret)
  651. return ret;
  652. ret = cypress_convert_power_level_to_smc(rdev,
  653. &state->medium,
  654. &smc_state->levels[1],
  655. PPSMC_DISPLAY_WATERMARK_LOW);
  656. if (ret)
  657. return ret;
  658. ret = cypress_convert_power_level_to_smc(rdev,
  659. &state->high,
  660. &smc_state->levels[2],
  661. PPSMC_DISPLAY_WATERMARK_HIGH);
  662. if (ret)
  663. return ret;
  664. smc_state->levels[0].arbValue = MC_CG_ARB_FREQ_F1;
  665. smc_state->levels[1].arbValue = MC_CG_ARB_FREQ_F2;
  666. smc_state->levels[2].arbValue = MC_CG_ARB_FREQ_F3;
  667. if (eg_pi->dynamic_ac_timing) {
  668. smc_state->levels[0].ACIndex = 2;
  669. smc_state->levels[1].ACIndex = 3;
  670. smc_state->levels[2].ACIndex = 4;
  671. } else {
  672. smc_state->levels[0].ACIndex = 0;
  673. smc_state->levels[1].ACIndex = 0;
  674. smc_state->levels[2].ACIndex = 0;
  675. }
  676. rv770_populate_smc_sp(rdev, radeon_state, smc_state);
  677. return rv770_populate_smc_t(rdev, radeon_state, smc_state);
  678. }
  679. static void cypress_convert_mc_registers(struct evergreen_mc_reg_entry *entry,
  680. SMC_Evergreen_MCRegisterSet *data,
  681. u32 num_entries, u32 valid_flag)
  682. {
  683. u32 i, j;
  684. for (i = 0, j = 0; j < num_entries; j++) {
  685. if (valid_flag & (1 << j)) {
  686. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  687. i++;
  688. }
  689. }
  690. }
  691. static void cypress_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  692. struct rv7xx_pl *pl,
  693. SMC_Evergreen_MCRegisterSet *mc_reg_table_data)
  694. {
  695. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  696. u32 i = 0;
  697. for (i = 0; i < eg_pi->mc_reg_table.num_entries; i++) {
  698. if (pl->mclk <=
  699. eg_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  700. break;
  701. }
  702. if ((i == eg_pi->mc_reg_table.num_entries) && (i > 0))
  703. --i;
  704. cypress_convert_mc_registers(&eg_pi->mc_reg_table.mc_reg_table_entry[i],
  705. mc_reg_table_data,
  706. eg_pi->mc_reg_table.last,
  707. eg_pi->mc_reg_table.valid_flag);
  708. }
  709. static void cypress_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  710. struct radeon_ps *radeon_state,
  711. SMC_Evergreen_MCRegisters *mc_reg_table)
  712. {
  713. struct rv7xx_ps *state = rv770_get_ps(radeon_state);
  714. cypress_convert_mc_reg_table_entry_to_smc(rdev,
  715. &state->low,
  716. &mc_reg_table->data[2]);
  717. cypress_convert_mc_reg_table_entry_to_smc(rdev,
  718. &state->medium,
  719. &mc_reg_table->data[3]);
  720. cypress_convert_mc_reg_table_entry_to_smc(rdev,
  721. &state->high,
  722. &mc_reg_table->data[4]);
  723. }
  724. int cypress_upload_sw_state(struct radeon_device *rdev,
  725. struct radeon_ps *radeon_new_state)
  726. {
  727. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  728. u16 address = pi->state_table_start +
  729. offsetof(RV770_SMC_STATETABLE, driverState);
  730. RV770_SMC_SWSTATE state = { 0 };
  731. int ret;
  732. ret = cypress_convert_power_state_to_smc(rdev, radeon_new_state, &state);
  733. if (ret)
  734. return ret;
  735. return rv770_copy_bytes_to_smc(rdev, address, (u8 *)&state,
  736. sizeof(RV770_SMC_SWSTATE),
  737. pi->sram_end);
  738. }
  739. int cypress_upload_mc_reg_table(struct radeon_device *rdev,
  740. struct radeon_ps *radeon_new_state)
  741. {
  742. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  743. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  744. SMC_Evergreen_MCRegisters mc_reg_table = { 0 };
  745. u16 address;
  746. cypress_convert_mc_reg_table_to_smc(rdev, radeon_new_state, &mc_reg_table);
  747. address = eg_pi->mc_reg_table_start +
  748. (u16)offsetof(SMC_Evergreen_MCRegisters, data[2]);
  749. return rv770_copy_bytes_to_smc(rdev, address,
  750. (u8 *)&mc_reg_table.data[2],
  751. sizeof(SMC_Evergreen_MCRegisterSet) * 3,
  752. pi->sram_end);
  753. }
  754. u32 cypress_calculate_burst_time(struct radeon_device *rdev,
  755. u32 engine_clock, u32 memory_clock)
  756. {
  757. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  758. u32 multiplier = pi->mem_gddr5 ? 1 : 2;
  759. u32 result = (4 * multiplier * engine_clock) / (memory_clock / 2);
  760. u32 burst_time;
  761. if (result <= 4)
  762. burst_time = 0;
  763. else if (result < 8)
  764. burst_time = result - 4;
  765. else {
  766. burst_time = result / 2 ;
  767. if (burst_time > 18)
  768. burst_time = 18;
  769. }
  770. return burst_time;
  771. }
  772. void cypress_program_memory_timing_parameters(struct radeon_device *rdev,
  773. struct radeon_ps *radeon_new_state)
  774. {
  775. struct rv7xx_ps *new_state = rv770_get_ps(radeon_new_state);
  776. u32 mc_arb_burst_time = RREG32(MC_ARB_BURST_TIME);
  777. mc_arb_burst_time &= ~(STATE1_MASK | STATE2_MASK | STATE3_MASK);
  778. mc_arb_burst_time |= STATE1(cypress_calculate_burst_time(rdev,
  779. new_state->low.sclk,
  780. new_state->low.mclk));
  781. mc_arb_burst_time |= STATE2(cypress_calculate_burst_time(rdev,
  782. new_state->medium.sclk,
  783. new_state->medium.mclk));
  784. mc_arb_burst_time |= STATE3(cypress_calculate_burst_time(rdev,
  785. new_state->high.sclk,
  786. new_state->high.mclk));
  787. rv730_program_memory_timing_parameters(rdev, radeon_new_state);
  788. WREG32(MC_ARB_BURST_TIME, mc_arb_burst_time);
  789. }
  790. static void cypress_populate_mc_reg_addresses(struct radeon_device *rdev,
  791. SMC_Evergreen_MCRegisters *mc_reg_table)
  792. {
  793. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  794. u32 i, j;
  795. for (i = 0, j = 0; j < eg_pi->mc_reg_table.last; j++) {
  796. if (eg_pi->mc_reg_table.valid_flag & (1 << j)) {
  797. mc_reg_table->address[i].s0 =
  798. cpu_to_be16(eg_pi->mc_reg_table.mc_reg_address[j].s0);
  799. mc_reg_table->address[i].s1 =
  800. cpu_to_be16(eg_pi->mc_reg_table.mc_reg_address[j].s1);
  801. i++;
  802. }
  803. }
  804. mc_reg_table->last = (u8)i;
  805. }
  806. static void cypress_set_mc_reg_address_table(struct radeon_device *rdev)
  807. {
  808. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  809. u32 i = 0;
  810. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RAS_TIMING_LP >> 2;
  811. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RAS_TIMING >> 2;
  812. i++;
  813. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_CAS_TIMING_LP >> 2;
  814. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_CAS_TIMING >> 2;
  815. i++;
  816. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC_TIMING_LP >> 2;
  817. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC_TIMING >> 2;
  818. i++;
  819. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC_TIMING2_LP >> 2;
  820. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC_TIMING2 >> 2;
  821. i++;
  822. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RD_CTL_D0_LP >> 2;
  823. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RD_CTL_D0 >> 2;
  824. i++;
  825. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RD_CTL_D1_LP >> 2;
  826. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RD_CTL_D1 >> 2;
  827. i++;
  828. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_WR_CTL_D0_LP >> 2;
  829. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_WR_CTL_D0 >> 2;
  830. i++;
  831. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_WR_CTL_D1_LP >> 2;
  832. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_WR_CTL_D1 >> 2;
  833. i++;
  834. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  835. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_EMRS >> 2;
  836. i++;
  837. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  838. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_MRS >> 2;
  839. i++;
  840. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  841. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_MRS1 >> 2;
  842. i++;
  843. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC1 >> 2;
  844. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC1 >> 2;
  845. i++;
  846. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RESERVE_M >> 2;
  847. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RESERVE_M >> 2;
  848. i++;
  849. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC3 >> 2;
  850. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC3 >> 2;
  851. i++;
  852. eg_pi->mc_reg_table.last = (u8)i;
  853. }
  854. static void cypress_retrieve_ac_timing_for_one_entry(struct radeon_device *rdev,
  855. struct evergreen_mc_reg_entry *entry)
  856. {
  857. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  858. u32 i;
  859. for (i = 0; i < eg_pi->mc_reg_table.last; i++)
  860. entry->mc_data[i] =
  861. RREG32(eg_pi->mc_reg_table.mc_reg_address[i].s1 << 2);
  862. }
  863. static void cypress_retrieve_ac_timing_for_all_ranges(struct radeon_device *rdev,
  864. struct atom_memory_clock_range_table *range_table)
  865. {
  866. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  867. u32 i, j;
  868. for (i = 0; i < range_table->num_entries; i++) {
  869. eg_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max =
  870. range_table->mclk[i];
  871. radeon_atom_set_ac_timing(rdev, range_table->mclk[i]);
  872. cypress_retrieve_ac_timing_for_one_entry(rdev,
  873. &eg_pi->mc_reg_table.mc_reg_table_entry[i]);
  874. }
  875. eg_pi->mc_reg_table.num_entries = range_table->num_entries;
  876. eg_pi->mc_reg_table.valid_flag = 0;
  877. for (i = 0; i < eg_pi->mc_reg_table.last; i++) {
  878. for (j = 1; j < range_table->num_entries; j++) {
  879. if (eg_pi->mc_reg_table.mc_reg_table_entry[j-1].mc_data[i] !=
  880. eg_pi->mc_reg_table.mc_reg_table_entry[j].mc_data[i]) {
  881. eg_pi->mc_reg_table.valid_flag |= (1 << i);
  882. break;
  883. }
  884. }
  885. }
  886. }
  887. static int cypress_initialize_mc_reg_table(struct radeon_device *rdev)
  888. {
  889. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  890. u8 module_index = rv770_get_memory_module_index(rdev);
  891. struct atom_memory_clock_range_table range_table = { 0 };
  892. int ret;
  893. ret = radeon_atom_get_mclk_range_table(rdev,
  894. pi->mem_gddr5,
  895. module_index, &range_table);
  896. if (ret)
  897. return ret;
  898. cypress_retrieve_ac_timing_for_all_ranges(rdev, &range_table);
  899. return 0;
  900. }
  901. static void cypress_wait_for_mc_sequencer(struct radeon_device *rdev, u8 value)
  902. {
  903. u32 i, j;
  904. u32 channels = 2;
  905. if ((rdev->family == CHIP_CYPRESS) ||
  906. (rdev->family == CHIP_HEMLOCK))
  907. channels = 4;
  908. else if (rdev->family == CHIP_CEDAR)
  909. channels = 1;
  910. for (i = 0; i < channels; i++) {
  911. if ((rdev->family == CHIP_CYPRESS) ||
  912. (rdev->family == CHIP_HEMLOCK)) {
  913. WREG32_P(MC_CONFIG_MCD, MC_RD_ENABLE_MCD(i), ~MC_RD_ENABLE_MCD_MASK);
  914. WREG32_P(MC_CG_CONFIG_MCD, MC_RD_ENABLE_MCD(i), ~MC_RD_ENABLE_MCD_MASK);
  915. } else {
  916. WREG32_P(MC_CONFIG, MC_RD_ENABLE(i), ~MC_RD_ENABLE_MASK);
  917. WREG32_P(MC_CG_CONFIG, MC_RD_ENABLE(i), ~MC_RD_ENABLE_MASK);
  918. }
  919. for (j = 0; j < rdev->usec_timeout; j++) {
  920. if (((RREG32(MC_SEQ_CG) & CG_SEQ_RESP_MASK) >> CG_SEQ_RESP_SHIFT) == value)
  921. break;
  922. udelay(1);
  923. }
  924. }
  925. }
  926. static void cypress_force_mc_use_s1(struct radeon_device *rdev,
  927. struct radeon_ps *radeon_boot_state)
  928. {
  929. struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
  930. u32 strobe_mode;
  931. u32 mc_seq_cg;
  932. int i;
  933. if (RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE)
  934. return;
  935. radeon_atom_set_ac_timing(rdev, boot_state->low.mclk);
  936. radeon_mc_wait_for_idle(rdev);
  937. if ((rdev->family == CHIP_CYPRESS) ||
  938. (rdev->family == CHIP_HEMLOCK)) {
  939. WREG32(MC_CONFIG_MCD, 0xf);
  940. WREG32(MC_CG_CONFIG_MCD, 0xf);
  941. } else {
  942. WREG32(MC_CONFIG, 0xf);
  943. WREG32(MC_CG_CONFIG, 0xf);
  944. }
  945. for (i = 0; i < rdev->num_crtc; i++)
  946. radeon_wait_for_vblank(rdev, i);
  947. WREG32(MC_SEQ_CG, MC_CG_SEQ_YCLK_SUSPEND);
  948. cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_SUSPEND);
  949. strobe_mode = cypress_get_strobe_mode_settings(rdev,
  950. boot_state->low.mclk);
  951. mc_seq_cg = CG_SEQ_REQ(MC_CG_SEQ_DRAMCONF_S1);
  952. mc_seq_cg |= SEQ_CG_RESP(strobe_mode);
  953. WREG32(MC_SEQ_CG, mc_seq_cg);
  954. for (i = 0; i < rdev->usec_timeout; i++) {
  955. if (RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE)
  956. break;
  957. udelay(1);
  958. }
  959. mc_seq_cg &= ~CG_SEQ_REQ_MASK;
  960. mc_seq_cg |= CG_SEQ_REQ(MC_CG_SEQ_YCLK_RESUME);
  961. WREG32(MC_SEQ_CG, mc_seq_cg);
  962. cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_RESUME);
  963. }
  964. static void cypress_copy_ac_timing_from_s1_to_s0(struct radeon_device *rdev)
  965. {
  966. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  967. u32 value;
  968. u32 i;
  969. for (i = 0; i < eg_pi->mc_reg_table.last; i++) {
  970. value = RREG32(eg_pi->mc_reg_table.mc_reg_address[i].s1 << 2);
  971. WREG32(eg_pi->mc_reg_table.mc_reg_address[i].s0 << 2, value);
  972. }
  973. }
  974. static void cypress_force_mc_use_s0(struct radeon_device *rdev,
  975. struct radeon_ps *radeon_boot_state)
  976. {
  977. struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
  978. u32 strobe_mode;
  979. u32 mc_seq_cg;
  980. int i;
  981. cypress_copy_ac_timing_from_s1_to_s0(rdev);
  982. radeon_mc_wait_for_idle(rdev);
  983. if ((rdev->family == CHIP_CYPRESS) ||
  984. (rdev->family == CHIP_HEMLOCK)) {
  985. WREG32(MC_CONFIG_MCD, 0xf);
  986. WREG32(MC_CG_CONFIG_MCD, 0xf);
  987. } else {
  988. WREG32(MC_CONFIG, 0xf);
  989. WREG32(MC_CG_CONFIG, 0xf);
  990. }
  991. for (i = 0; i < rdev->num_crtc; i++)
  992. radeon_wait_for_vblank(rdev, i);
  993. WREG32(MC_SEQ_CG, MC_CG_SEQ_YCLK_SUSPEND);
  994. cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_SUSPEND);
  995. strobe_mode = cypress_get_strobe_mode_settings(rdev,
  996. boot_state->low.mclk);
  997. mc_seq_cg = CG_SEQ_REQ(MC_CG_SEQ_DRAMCONF_S0);
  998. mc_seq_cg |= SEQ_CG_RESP(strobe_mode);
  999. WREG32(MC_SEQ_CG, mc_seq_cg);
  1000. for (i = 0; i < rdev->usec_timeout; i++) {
  1001. if (!(RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE))
  1002. break;
  1003. udelay(1);
  1004. }
  1005. mc_seq_cg &= ~CG_SEQ_REQ_MASK;
  1006. mc_seq_cg |= CG_SEQ_REQ(MC_CG_SEQ_YCLK_RESUME);
  1007. WREG32(MC_SEQ_CG, mc_seq_cg);
  1008. cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_RESUME);
  1009. }
  1010. static int cypress_populate_initial_mvdd_value(struct radeon_device *rdev,
  1011. RV770_SMC_VOLTAGE_VALUE *voltage)
  1012. {
  1013. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1014. voltage->index = eg_pi->mvdd_high_index;
  1015. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1016. return 0;
  1017. }
  1018. int cypress_populate_smc_initial_state(struct radeon_device *rdev,
  1019. struct radeon_ps *radeon_initial_state,
  1020. RV770_SMC_STATETABLE *table)
  1021. {
  1022. struct rv7xx_ps *initial_state = rv770_get_ps(radeon_initial_state);
  1023. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1024. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1025. u32 a_t;
  1026. table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL =
  1027. cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl);
  1028. table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 =
  1029. cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl_2);
  1030. table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL =
  1031. cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl);
  1032. table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 =
  1033. cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl_2);
  1034. table->initialState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL =
  1035. cpu_to_be32(pi->clk_regs.rv770.mclk_pwrmgt_cntl);
  1036. table->initialState.levels[0].mclk.mclk770.vDLL_CNTL =
  1037. cpu_to_be32(pi->clk_regs.rv770.dll_cntl);
  1038. table->initialState.levels[0].mclk.mclk770.vMPLL_SS =
  1039. cpu_to_be32(pi->clk_regs.rv770.mpll_ss1);
  1040. table->initialState.levels[0].mclk.mclk770.vMPLL_SS2 =
  1041. cpu_to_be32(pi->clk_regs.rv770.mpll_ss2);
  1042. table->initialState.levels[0].mclk.mclk770.mclk_value =
  1043. cpu_to_be32(initial_state->low.mclk);
  1044. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  1045. cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl);
  1046. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  1047. cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_2);
  1048. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  1049. cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_3);
  1050. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
  1051. cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum);
  1052. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  1053. cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum_2);
  1054. table->initialState.levels[0].sclk.sclk_value =
  1055. cpu_to_be32(initial_state->low.sclk);
  1056. table->initialState.levels[0].arbValue = MC_CG_ARB_FREQ_F0;
  1057. table->initialState.levels[0].ACIndex = 0;
  1058. cypress_populate_voltage_value(rdev,
  1059. &eg_pi->vddc_voltage_table,
  1060. initial_state->low.vddc,
  1061. &table->initialState.levels[0].vddc);
  1062. if (eg_pi->vddci_control)
  1063. cypress_populate_voltage_value(rdev,
  1064. &eg_pi->vddci_voltage_table,
  1065. initial_state->low.vddci,
  1066. &table->initialState.levels[0].vddci);
  1067. cypress_populate_initial_mvdd_value(rdev,
  1068. &table->initialState.levels[0].mvdd);
  1069. a_t = CG_R(0xffff) | CG_L(0);
  1070. table->initialState.levels[0].aT = cpu_to_be32(a_t);
  1071. table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
  1072. if (pi->boot_in_gen2)
  1073. table->initialState.levels[0].gen2PCIE = 1;
  1074. else
  1075. table->initialState.levels[0].gen2PCIE = 0;
  1076. if (initial_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
  1077. table->initialState.levels[0].gen2XSP = 1;
  1078. else
  1079. table->initialState.levels[0].gen2XSP = 0;
  1080. if (pi->mem_gddr5) {
  1081. table->initialState.levels[0].strobeMode =
  1082. cypress_get_strobe_mode_settings(rdev,
  1083. initial_state->low.mclk);
  1084. if (initial_state->low.mclk > pi->mclk_edc_enable_threshold)
  1085. table->initialState.levels[0].mcFlags = SMC_MC_EDC_RD_FLAG | SMC_MC_EDC_WR_FLAG;
  1086. else
  1087. table->initialState.levels[0].mcFlags = 0;
  1088. }
  1089. table->initialState.levels[1] = table->initialState.levels[0];
  1090. table->initialState.levels[2] = table->initialState.levels[0];
  1091. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  1092. return 0;
  1093. }
  1094. int cypress_populate_smc_acpi_state(struct radeon_device *rdev,
  1095. RV770_SMC_STATETABLE *table)
  1096. {
  1097. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1098. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1099. u32 mpll_ad_func_cntl =
  1100. pi->clk_regs.rv770.mpll_ad_func_cntl;
  1101. u32 mpll_ad_func_cntl_2 =
  1102. pi->clk_regs.rv770.mpll_ad_func_cntl_2;
  1103. u32 mpll_dq_func_cntl =
  1104. pi->clk_regs.rv770.mpll_dq_func_cntl;
  1105. u32 mpll_dq_func_cntl_2 =
  1106. pi->clk_regs.rv770.mpll_dq_func_cntl_2;
  1107. u32 spll_func_cntl =
  1108. pi->clk_regs.rv770.cg_spll_func_cntl;
  1109. u32 spll_func_cntl_2 =
  1110. pi->clk_regs.rv770.cg_spll_func_cntl_2;
  1111. u32 spll_func_cntl_3 =
  1112. pi->clk_regs.rv770.cg_spll_func_cntl_3;
  1113. u32 mclk_pwrmgt_cntl =
  1114. pi->clk_regs.rv770.mclk_pwrmgt_cntl;
  1115. u32 dll_cntl =
  1116. pi->clk_regs.rv770.dll_cntl;
  1117. table->ACPIState = table->initialState;
  1118. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  1119. if (pi->acpi_vddc) {
  1120. cypress_populate_voltage_value(rdev,
  1121. &eg_pi->vddc_voltage_table,
  1122. pi->acpi_vddc,
  1123. &table->ACPIState.levels[0].vddc);
  1124. if (pi->pcie_gen2) {
  1125. if (pi->acpi_pcie_gen2)
  1126. table->ACPIState.levels[0].gen2PCIE = 1;
  1127. else
  1128. table->ACPIState.levels[0].gen2PCIE = 0;
  1129. } else
  1130. table->ACPIState.levels[0].gen2PCIE = 0;
  1131. if (pi->acpi_pcie_gen2)
  1132. table->ACPIState.levels[0].gen2XSP = 1;
  1133. else
  1134. table->ACPIState.levels[0].gen2XSP = 0;
  1135. } else {
  1136. cypress_populate_voltage_value(rdev,
  1137. &eg_pi->vddc_voltage_table,
  1138. pi->min_vddc_in_table,
  1139. &table->ACPIState.levels[0].vddc);
  1140. table->ACPIState.levels[0].gen2PCIE = 0;
  1141. }
  1142. if (eg_pi->acpi_vddci) {
  1143. if (eg_pi->vddci_control) {
  1144. cypress_populate_voltage_value(rdev,
  1145. &eg_pi->vddci_voltage_table,
  1146. eg_pi->acpi_vddci,
  1147. &table->ACPIState.levels[0].vddci);
  1148. }
  1149. }
  1150. mpll_ad_func_cntl &= ~PDNB;
  1151. mpll_ad_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
  1152. if (pi->mem_gddr5)
  1153. mpll_dq_func_cntl &= ~PDNB;
  1154. mpll_dq_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN | BYPASS;
  1155. mclk_pwrmgt_cntl |= (MRDCKA0_RESET |
  1156. MRDCKA1_RESET |
  1157. MRDCKB0_RESET |
  1158. MRDCKB1_RESET |
  1159. MRDCKC0_RESET |
  1160. MRDCKC1_RESET |
  1161. MRDCKD0_RESET |
  1162. MRDCKD1_RESET);
  1163. mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
  1164. MRDCKA1_PDNB |
  1165. MRDCKB0_PDNB |
  1166. MRDCKB1_PDNB |
  1167. MRDCKC0_PDNB |
  1168. MRDCKC1_PDNB |
  1169. MRDCKD0_PDNB |
  1170. MRDCKD1_PDNB);
  1171. dll_cntl |= (MRDCKA0_BYPASS |
  1172. MRDCKA1_BYPASS |
  1173. MRDCKB0_BYPASS |
  1174. MRDCKB1_BYPASS |
  1175. MRDCKC0_BYPASS |
  1176. MRDCKC1_BYPASS |
  1177. MRDCKD0_BYPASS |
  1178. MRDCKD1_BYPASS);
  1179. /* evergreen only */
  1180. if (rdev->family <= CHIP_HEMLOCK)
  1181. spll_func_cntl |= SPLL_RESET | SPLL_SLEEP | SPLL_BYPASS_EN;
  1182. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  1183. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  1184. table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL =
  1185. cpu_to_be32(mpll_ad_func_cntl);
  1186. table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 =
  1187. cpu_to_be32(mpll_ad_func_cntl_2);
  1188. table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL =
  1189. cpu_to_be32(mpll_dq_func_cntl);
  1190. table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 =
  1191. cpu_to_be32(mpll_dq_func_cntl_2);
  1192. table->ACPIState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL =
  1193. cpu_to_be32(mclk_pwrmgt_cntl);
  1194. table->ACPIState.levels[0].mclk.mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
  1195. table->ACPIState.levels[0].mclk.mclk770.mclk_value = 0;
  1196. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  1197. cpu_to_be32(spll_func_cntl);
  1198. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  1199. cpu_to_be32(spll_func_cntl_2);
  1200. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  1201. cpu_to_be32(spll_func_cntl_3);
  1202. table->ACPIState.levels[0].sclk.sclk_value = 0;
  1203. cypress_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
  1204. if (eg_pi->dynamic_ac_timing)
  1205. table->ACPIState.levels[0].ACIndex = 1;
  1206. table->ACPIState.levels[1] = table->ACPIState.levels[0];
  1207. table->ACPIState.levels[2] = table->ACPIState.levels[0];
  1208. return 0;
  1209. }
  1210. static void cypress_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
  1211. struct atom_voltage_table *voltage_table)
  1212. {
  1213. unsigned int i, diff;
  1214. if (voltage_table->count <= MAX_NO_VREG_STEPS)
  1215. return;
  1216. diff = voltage_table->count - MAX_NO_VREG_STEPS;
  1217. for (i= 0; i < MAX_NO_VREG_STEPS; i++)
  1218. voltage_table->entries[i] = voltage_table->entries[i + diff];
  1219. voltage_table->count = MAX_NO_VREG_STEPS;
  1220. }
  1221. int cypress_construct_voltage_tables(struct radeon_device *rdev)
  1222. {
  1223. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1224. int ret;
  1225. ret = radeon_atom_get_voltage_table(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  1226. &eg_pi->vddc_voltage_table);
  1227. if (ret)
  1228. return ret;
  1229. if (eg_pi->vddc_voltage_table.count > MAX_NO_VREG_STEPS)
  1230. cypress_trim_voltage_table_to_fit_state_table(rdev,
  1231. &eg_pi->vddc_voltage_table);
  1232. if (eg_pi->vddci_control) {
  1233. ret = radeon_atom_get_voltage_table(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
  1234. &eg_pi->vddci_voltage_table);
  1235. if (ret)
  1236. return ret;
  1237. if (eg_pi->vddci_voltage_table.count > MAX_NO_VREG_STEPS)
  1238. cypress_trim_voltage_table_to_fit_state_table(rdev,
  1239. &eg_pi->vddci_voltage_table);
  1240. }
  1241. return 0;
  1242. }
  1243. static void cypress_populate_smc_voltage_table(struct radeon_device *rdev,
  1244. struct atom_voltage_table *voltage_table,
  1245. RV770_SMC_STATETABLE *table)
  1246. {
  1247. unsigned int i;
  1248. for (i = 0; i < voltage_table->count; i++) {
  1249. table->highSMIO[i] = 0;
  1250. table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
  1251. }
  1252. }
  1253. int cypress_populate_smc_voltage_tables(struct radeon_device *rdev,
  1254. RV770_SMC_STATETABLE *table)
  1255. {
  1256. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1257. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1258. unsigned char i;
  1259. if (eg_pi->vddc_voltage_table.count) {
  1260. cypress_populate_smc_voltage_table(rdev,
  1261. &eg_pi->vddc_voltage_table,
  1262. table);
  1263. table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_VDDC] = 0;
  1264. table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_VDDC] =
  1265. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  1266. for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
  1267. if (pi->max_vddc_in_table <=
  1268. eg_pi->vddc_voltage_table.entries[i].value) {
  1269. table->maxVDDCIndexInPPTable = i;
  1270. break;
  1271. }
  1272. }
  1273. }
  1274. if (eg_pi->vddci_voltage_table.count) {
  1275. cypress_populate_smc_voltage_table(rdev,
  1276. &eg_pi->vddci_voltage_table,
  1277. table);
  1278. table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_VDDCI] = 0;
  1279. table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_VDDCI] =
  1280. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  1281. }
  1282. return 0;
  1283. }
  1284. static u32 cypress_get_mclk_split_point(struct atom_memory_info *memory_info)
  1285. {
  1286. if ((memory_info->mem_type == MEM_TYPE_GDDR3) ||
  1287. (memory_info->mem_type == MEM_TYPE_DDR3))
  1288. return 30000;
  1289. return 0;
  1290. }
  1291. int cypress_get_mvdd_configuration(struct radeon_device *rdev)
  1292. {
  1293. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1294. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1295. u8 module_index;
  1296. struct atom_memory_info memory_info;
  1297. u32 tmp = RREG32(GENERAL_PWRMGT);
  1298. if (!(tmp & BACKBIAS_PAD_EN)) {
  1299. eg_pi->mvdd_high_index = 0;
  1300. eg_pi->mvdd_low_index = 1;
  1301. pi->mvdd_control = false;
  1302. return 0;
  1303. }
  1304. if (tmp & BACKBIAS_VALUE)
  1305. eg_pi->mvdd_high_index = 1;
  1306. else
  1307. eg_pi->mvdd_high_index = 0;
  1308. eg_pi->mvdd_low_index =
  1309. (eg_pi->mvdd_high_index == 0) ? 1 : 0;
  1310. module_index = rv770_get_memory_module_index(rdev);
  1311. if (radeon_atom_get_memory_info(rdev, module_index, &memory_info)) {
  1312. pi->mvdd_control = false;
  1313. return 0;
  1314. }
  1315. pi->mvdd_split_frequency =
  1316. cypress_get_mclk_split_point(&memory_info);
  1317. if (pi->mvdd_split_frequency == 0) {
  1318. pi->mvdd_control = false;
  1319. return 0;
  1320. }
  1321. return 0;
  1322. }
  1323. static int cypress_init_smc_table(struct radeon_device *rdev,
  1324. struct radeon_ps *radeon_boot_state)
  1325. {
  1326. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1327. RV770_SMC_STATETABLE *table = &pi->smc_statetable;
  1328. int ret;
  1329. memset(table, 0, sizeof(RV770_SMC_STATETABLE));
  1330. cypress_populate_smc_voltage_tables(rdev, table);
  1331. switch (rdev->pm.int_thermal_type) {
  1332. case THERMAL_TYPE_EVERGREEN:
  1333. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  1334. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  1335. break;
  1336. case THERMAL_TYPE_NONE:
  1337. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  1338. break;
  1339. default:
  1340. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  1341. break;
  1342. }
  1343. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  1344. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  1345. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1346. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  1347. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  1348. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  1349. if (pi->mem_gddr5)
  1350. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  1351. ret = cypress_populate_smc_initial_state(rdev, radeon_boot_state, table);
  1352. if (ret)
  1353. return ret;
  1354. ret = cypress_populate_smc_acpi_state(rdev, table);
  1355. if (ret)
  1356. return ret;
  1357. table->driverState = table->initialState;
  1358. return rv770_copy_bytes_to_smc(rdev,
  1359. pi->state_table_start,
  1360. (u8 *)table, sizeof(RV770_SMC_STATETABLE),
  1361. pi->sram_end);
  1362. }
  1363. int cypress_populate_mc_reg_table(struct radeon_device *rdev,
  1364. struct radeon_ps *radeon_boot_state)
  1365. {
  1366. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1367. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1368. struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
  1369. SMC_Evergreen_MCRegisters mc_reg_table = { 0 };
  1370. rv770_write_smc_soft_register(rdev,
  1371. RV770_SMC_SOFT_REGISTER_seq_index, 1);
  1372. cypress_populate_mc_reg_addresses(rdev, &mc_reg_table);
  1373. cypress_convert_mc_reg_table_entry_to_smc(rdev,
  1374. &boot_state->low,
  1375. &mc_reg_table.data[0]);
  1376. cypress_convert_mc_registers(&eg_pi->mc_reg_table.mc_reg_table_entry[0],
  1377. &mc_reg_table.data[1], eg_pi->mc_reg_table.last,
  1378. eg_pi->mc_reg_table.valid_flag);
  1379. cypress_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, &mc_reg_table);
  1380. return rv770_copy_bytes_to_smc(rdev, eg_pi->mc_reg_table_start,
  1381. (u8 *)&mc_reg_table, sizeof(SMC_Evergreen_MCRegisters),
  1382. pi->sram_end);
  1383. }
  1384. int cypress_get_table_locations(struct radeon_device *rdev)
  1385. {
  1386. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1387. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1388. u32 tmp;
  1389. int ret;
  1390. ret = rv770_read_smc_sram_dword(rdev,
  1391. EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
  1392. EVERGREEN_SMC_FIRMWARE_HEADER_stateTable,
  1393. &tmp, pi->sram_end);
  1394. if (ret)
  1395. return ret;
  1396. pi->state_table_start = (u16)tmp;
  1397. ret = rv770_read_smc_sram_dword(rdev,
  1398. EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
  1399. EVERGREEN_SMC_FIRMWARE_HEADER_softRegisters,
  1400. &tmp, pi->sram_end);
  1401. if (ret)
  1402. return ret;
  1403. pi->soft_regs_start = (u16)tmp;
  1404. ret = rv770_read_smc_sram_dword(rdev,
  1405. EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
  1406. EVERGREEN_SMC_FIRMWARE_HEADER_mcRegisterTable,
  1407. &tmp, pi->sram_end);
  1408. if (ret)
  1409. return ret;
  1410. eg_pi->mc_reg_table_start = (u16)tmp;
  1411. return 0;
  1412. }
  1413. void cypress_enable_display_gap(struct radeon_device *rdev)
  1414. {
  1415. u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
  1416. tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  1417. tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  1418. DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
  1419. tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
  1420. tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
  1421. DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
  1422. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  1423. }
  1424. static void cypress_program_display_gap(struct radeon_device *rdev)
  1425. {
  1426. u32 tmp, pipe;
  1427. int i;
  1428. tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  1429. if (rdev->pm.dpm.new_active_crtc_count > 0)
  1430. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  1431. else
  1432. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  1433. if (rdev->pm.dpm.new_active_crtc_count > 1)
  1434. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  1435. else
  1436. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  1437. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  1438. tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
  1439. pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
  1440. if ((rdev->pm.dpm.new_active_crtc_count > 0) &&
  1441. (!(rdev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
  1442. /* find the first active crtc */
  1443. for (i = 0; i < rdev->num_crtc; i++) {
  1444. if (rdev->pm.dpm.new_active_crtcs & (1 << i))
  1445. break;
  1446. }
  1447. if (i == rdev->num_crtc)
  1448. pipe = 0;
  1449. else
  1450. pipe = i;
  1451. tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
  1452. tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
  1453. WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
  1454. }
  1455. cypress_notify_smc_display_change(rdev, rdev->pm.dpm.new_active_crtc_count > 0);
  1456. }
  1457. void cypress_dpm_setup_asic(struct radeon_device *rdev)
  1458. {
  1459. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1460. rv740_read_clock_registers(rdev);
  1461. rv770_read_voltage_smio_registers(rdev);
  1462. rv770_get_max_vddc(rdev);
  1463. rv770_get_memory_type(rdev);
  1464. if (eg_pi->pcie_performance_request)
  1465. eg_pi->pcie_performance_request_registered = false;
  1466. if (eg_pi->pcie_performance_request)
  1467. cypress_advertise_gen2_capability(rdev);
  1468. rv770_get_pcie_gen2_status(rdev);
  1469. rv770_enable_acpi_pm(rdev);
  1470. }
  1471. int cypress_dpm_enable(struct radeon_device *rdev)
  1472. {
  1473. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1474. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1475. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  1476. if (pi->gfx_clock_gating)
  1477. rv770_restore_cgcg(rdev);
  1478. if (rv770_dpm_enabled(rdev))
  1479. return -EINVAL;
  1480. if (pi->voltage_control) {
  1481. rv770_enable_voltage_control(rdev, true);
  1482. cypress_construct_voltage_tables(rdev);
  1483. }
  1484. if (pi->mvdd_control)
  1485. cypress_get_mvdd_configuration(rdev);
  1486. if (eg_pi->dynamic_ac_timing) {
  1487. cypress_set_mc_reg_address_table(rdev);
  1488. cypress_force_mc_use_s0(rdev, boot_ps);
  1489. cypress_initialize_mc_reg_table(rdev);
  1490. cypress_force_mc_use_s1(rdev, boot_ps);
  1491. }
  1492. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
  1493. rv770_enable_backbias(rdev, true);
  1494. if (pi->dynamic_ss)
  1495. cypress_enable_spread_spectrum(rdev, true);
  1496. if (pi->thermal_protection)
  1497. rv770_enable_thermal_protection(rdev, true);
  1498. rv770_setup_bsp(rdev);
  1499. rv770_program_git(rdev);
  1500. rv770_program_tp(rdev);
  1501. rv770_program_tpp(rdev);
  1502. rv770_program_sstp(rdev);
  1503. rv770_program_engine_speed_parameters(rdev);
  1504. cypress_enable_display_gap(rdev);
  1505. rv770_program_vc(rdev);
  1506. if (pi->dynamic_pcie_gen2)
  1507. cypress_enable_dynamic_pcie_gen2(rdev, true);
  1508. if (rv770_upload_firmware(rdev))
  1509. return -EINVAL;
  1510. cypress_get_table_locations(rdev);
  1511. if (cypress_init_smc_table(rdev, boot_ps))
  1512. return -EINVAL;
  1513. if (eg_pi->dynamic_ac_timing)
  1514. cypress_populate_mc_reg_table(rdev, boot_ps);
  1515. cypress_program_response_times(rdev);
  1516. r7xx_start_smc(rdev);
  1517. cypress_notify_smc_display_change(rdev, false);
  1518. cypress_enable_sclk_control(rdev, true);
  1519. if (eg_pi->memory_transition)
  1520. cypress_enable_mclk_control(rdev, true);
  1521. cypress_start_dpm(rdev);
  1522. if (pi->gfx_clock_gating)
  1523. cypress_gfx_clock_gating_enable(rdev, true);
  1524. if (pi->mg_clock_gating)
  1525. cypress_mg_clock_gating_enable(rdev, true);
  1526. if (rdev->irq.installed &&
  1527. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  1528. PPSMC_Result result;
  1529. rv770_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  1530. rdev->irq.dpm_thermal = true;
  1531. radeon_irq_set(rdev);
  1532. result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  1533. if (result != PPSMC_Result_OK)
  1534. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  1535. }
  1536. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  1537. return 0;
  1538. }
  1539. void cypress_dpm_disable(struct radeon_device *rdev)
  1540. {
  1541. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1542. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1543. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  1544. if (!rv770_dpm_enabled(rdev))
  1545. return;
  1546. rv770_clear_vc(rdev);
  1547. if (pi->thermal_protection)
  1548. rv770_enable_thermal_protection(rdev, false);
  1549. if (pi->dynamic_pcie_gen2)
  1550. cypress_enable_dynamic_pcie_gen2(rdev, false);
  1551. if (rdev->irq.installed &&
  1552. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  1553. rdev->irq.dpm_thermal = false;
  1554. radeon_irq_set(rdev);
  1555. }
  1556. if (pi->gfx_clock_gating)
  1557. cypress_gfx_clock_gating_enable(rdev, false);
  1558. if (pi->mg_clock_gating)
  1559. cypress_mg_clock_gating_enable(rdev, false);
  1560. rv770_stop_dpm(rdev);
  1561. r7xx_stop_smc(rdev);
  1562. cypress_enable_spread_spectrum(rdev, false);
  1563. if (eg_pi->dynamic_ac_timing)
  1564. cypress_force_mc_use_s1(rdev, boot_ps);
  1565. rv770_reset_smio_status(rdev);
  1566. }
  1567. int cypress_dpm_set_power_state(struct radeon_device *rdev)
  1568. {
  1569. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1570. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  1571. struct radeon_ps *old_ps = rdev->pm.dpm.current_ps;
  1572. rv770_restrict_performance_levels_before_switch(rdev);
  1573. if (eg_pi->pcie_performance_request)
  1574. cypress_notify_link_speed_change_before_state_change(rdev, new_ps, old_ps);
  1575. rv770_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  1576. rv770_halt_smc(rdev);
  1577. cypress_upload_sw_state(rdev, new_ps);
  1578. if (eg_pi->dynamic_ac_timing)
  1579. cypress_upload_mc_reg_table(rdev, new_ps);
  1580. cypress_program_memory_timing_parameters(rdev, new_ps);
  1581. rv770_resume_smc(rdev);
  1582. rv770_set_sw_state(rdev);
  1583. rv770_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  1584. if (eg_pi->pcie_performance_request)
  1585. cypress_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
  1586. rv770_unrestrict_performance_levels_after_switch(rdev);
  1587. return 0;
  1588. }
  1589. void cypress_dpm_reset_asic(struct radeon_device *rdev)
  1590. {
  1591. rv770_restrict_performance_levels_before_switch(rdev);
  1592. rv770_set_boot_state(rdev);
  1593. }
  1594. void cypress_dpm_display_configuration_changed(struct radeon_device *rdev)
  1595. {
  1596. cypress_program_display_gap(rdev);
  1597. }
  1598. int cypress_dpm_init(struct radeon_device *rdev)
  1599. {
  1600. struct rv7xx_power_info *pi;
  1601. struct evergreen_power_info *eg_pi;
  1602. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  1603. uint16_t data_offset, size;
  1604. uint8_t frev, crev;
  1605. struct atom_clock_dividers dividers;
  1606. int ret;
  1607. eg_pi = kzalloc(sizeof(struct evergreen_power_info), GFP_KERNEL);
  1608. if (eg_pi == NULL)
  1609. return -ENOMEM;
  1610. rdev->pm.dpm.priv = eg_pi;
  1611. pi = &eg_pi->rv7xx;
  1612. rv770_get_max_vddc(rdev);
  1613. eg_pi->ulv.supported = false;
  1614. pi->acpi_vddc = 0;
  1615. eg_pi->acpi_vddci = 0;
  1616. pi->min_vddc_in_table = 0;
  1617. pi->max_vddc_in_table = 0;
  1618. ret = rv7xx_parse_power_table(rdev);
  1619. if (ret)
  1620. return ret;
  1621. if (rdev->pm.dpm.voltage_response_time == 0)
  1622. rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  1623. if (rdev->pm.dpm.backbias_response_time == 0)
  1624. rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  1625. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  1626. 0, false, &dividers);
  1627. if (ret)
  1628. pi->ref_div = dividers.ref_div + 1;
  1629. else
  1630. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  1631. pi->mclk_strobe_mode_threshold = 40000;
  1632. pi->mclk_edc_enable_threshold = 40000;
  1633. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  1634. pi->rlp = RV770_RLP_DFLT;
  1635. pi->rmp = RV770_RMP_DFLT;
  1636. pi->lhp = RV770_LHP_DFLT;
  1637. pi->lmp = RV770_LMP_DFLT;
  1638. pi->voltage_control =
  1639. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC);
  1640. pi->mvdd_control =
  1641. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC);
  1642. eg_pi->vddci_control =
  1643. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  1644. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  1645. &frev, &crev, &data_offset)) {
  1646. pi->sclk_ss = true;
  1647. pi->mclk_ss = true;
  1648. pi->dynamic_ss = true;
  1649. } else {
  1650. pi->sclk_ss = false;
  1651. pi->mclk_ss = false;
  1652. pi->dynamic_ss = true;
  1653. }
  1654. pi->asi = RV770_ASI_DFLT;
  1655. pi->pasi = CYPRESS_HASI_DFLT;
  1656. pi->vrc = CYPRESS_VRC_DFLT;
  1657. pi->power_gating = false;
  1658. if ((rdev->family == CHIP_CYPRESS) ||
  1659. (rdev->family == CHIP_HEMLOCK))
  1660. pi->gfx_clock_gating = false;
  1661. else
  1662. pi->gfx_clock_gating = true;
  1663. pi->mg_clock_gating = true;
  1664. pi->mgcgtssm = true;
  1665. eg_pi->ls_clock_gating = false;
  1666. eg_pi->sclk_deep_sleep = false;
  1667. pi->dynamic_pcie_gen2 = true;
  1668. if (pi->gfx_clock_gating &&
  1669. (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE))
  1670. pi->thermal_protection = true;
  1671. else
  1672. pi->thermal_protection = false;
  1673. pi->display_gap = true;
  1674. if (rdev->flags & RADEON_IS_MOBILITY)
  1675. pi->dcodt = true;
  1676. else
  1677. pi->dcodt = false;
  1678. pi->ulps = true;
  1679. eg_pi->dynamic_ac_timing = true;
  1680. eg_pi->abm = true;
  1681. eg_pi->mcls = true;
  1682. eg_pi->light_sleep = true;
  1683. eg_pi->memory_transition = true;
  1684. #if defined(CONFIG_ACPI)
  1685. eg_pi->pcie_performance_request =
  1686. radeon_acpi_is_pcie_performance_request_supported(rdev);
  1687. #else
  1688. eg_pi->pcie_performance_request = false;
  1689. #endif
  1690. if ((rdev->family == CHIP_CYPRESS) ||
  1691. (rdev->family == CHIP_HEMLOCK) ||
  1692. (rdev->family == CHIP_JUNIPER))
  1693. eg_pi->dll_default_on = true;
  1694. else
  1695. eg_pi->dll_default_on = false;
  1696. eg_pi->sclk_deep_sleep = false;
  1697. pi->mclk_stutter_mode_threshold = 0;
  1698. pi->sram_end = SMC_RAM_END;
  1699. return 0;
  1700. }
  1701. void cypress_dpm_fini(struct radeon_device *rdev)
  1702. {
  1703. int i;
  1704. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  1705. kfree(rdev->pm.dpm.ps[i].ps_priv);
  1706. }
  1707. kfree(rdev->pm.dpm.ps);
  1708. kfree(rdev->pm.dpm.priv);
  1709. }