i915_dma.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/drm_fb_helper.h>
  32. #include "intel_drv.h"
  33. #include <drm/i915_drm.h>
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/pci.h>
  37. #include <linux/vgaarb.h>
  38. #include <linux/acpi.h>
  39. #include <linux/pnp.h>
  40. #include <linux/vga_switcheroo.h>
  41. #include <linux/slab.h>
  42. #include <acpi/video.h>
  43. #include <asm/pat.h>
  44. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  45. #define BEGIN_LP_RING(n) \
  46. intel_ring_begin(LP_RING(dev_priv), (n))
  47. #define OUT_RING(x) \
  48. intel_ring_emit(LP_RING(dev_priv), x)
  49. #define ADVANCE_LP_RING() \
  50. intel_ring_advance(LP_RING(dev_priv))
  51. /**
  52. * Lock test for when it's just for synchronization of ring access.
  53. *
  54. * In that case, we don't need to do it when GEM is initialized as nobody else
  55. * has access to the ring.
  56. */
  57. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
  58. if (LP_RING(dev->dev_private)->obj == NULL) \
  59. LOCK_TEST_WITH_RETURN(dev, file); \
  60. } while (0)
  61. static inline u32
  62. intel_read_legacy_status_page(struct drm_i915_private *dev_priv, int reg)
  63. {
  64. if (I915_NEED_GFX_HWS(dev_priv->dev))
  65. return ioread32(dev_priv->dri1.gfx_hws_cpu_addr + reg);
  66. else
  67. return intel_read_status_page(LP_RING(dev_priv), reg);
  68. }
  69. #define READ_HWSP(dev_priv, reg) intel_read_legacy_status_page(dev_priv, reg)
  70. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  71. #define I915_BREADCRUMB_INDEX 0x21
  72. void i915_update_dri1_breadcrumb(struct drm_device *dev)
  73. {
  74. drm_i915_private_t *dev_priv = dev->dev_private;
  75. struct drm_i915_master_private *master_priv;
  76. if (dev->primary->master) {
  77. master_priv = dev->primary->master->driver_priv;
  78. if (master_priv->sarea_priv)
  79. master_priv->sarea_priv->last_dispatch =
  80. READ_BREADCRUMB(dev_priv);
  81. }
  82. }
  83. static void i915_write_hws_pga(struct drm_device *dev)
  84. {
  85. drm_i915_private_t *dev_priv = dev->dev_private;
  86. u32 addr;
  87. addr = dev_priv->status_page_dmah->busaddr;
  88. if (INTEL_INFO(dev)->gen >= 4)
  89. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  90. I915_WRITE(HWS_PGA, addr);
  91. }
  92. /**
  93. * Frees the hardware status page, whether it's a physical address or a virtual
  94. * address set up by the X Server.
  95. */
  96. static void i915_free_hws(struct drm_device *dev)
  97. {
  98. drm_i915_private_t *dev_priv = dev->dev_private;
  99. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  100. if (dev_priv->status_page_dmah) {
  101. drm_pci_free(dev, dev_priv->status_page_dmah);
  102. dev_priv->status_page_dmah = NULL;
  103. }
  104. if (ring->status_page.gfx_addr) {
  105. ring->status_page.gfx_addr = 0;
  106. iounmap(dev_priv->dri1.gfx_hws_cpu_addr);
  107. }
  108. /* Need to rewrite hardware status page */
  109. I915_WRITE(HWS_PGA, 0x1ffff000);
  110. }
  111. void i915_kernel_lost_context(struct drm_device * dev)
  112. {
  113. drm_i915_private_t *dev_priv = dev->dev_private;
  114. struct drm_i915_master_private *master_priv;
  115. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  116. /*
  117. * We should never lose context on the ring with modesetting
  118. * as we don't expose it to userspace
  119. */
  120. if (drm_core_check_feature(dev, DRIVER_MODESET))
  121. return;
  122. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  123. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  124. ring->space = ring->head - (ring->tail + I915_RING_FREE_SPACE);
  125. if (ring->space < 0)
  126. ring->space += ring->size;
  127. if (!dev->primary->master)
  128. return;
  129. master_priv = dev->primary->master->driver_priv;
  130. if (ring->head == ring->tail && master_priv->sarea_priv)
  131. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  132. }
  133. static int i915_dma_cleanup(struct drm_device * dev)
  134. {
  135. drm_i915_private_t *dev_priv = dev->dev_private;
  136. int i;
  137. /* Make sure interrupts are disabled here because the uninstall ioctl
  138. * may not have been called from userspace and after dev_private
  139. * is freed, it's too late.
  140. */
  141. if (dev->irq_enabled)
  142. drm_irq_uninstall(dev);
  143. mutex_lock(&dev->struct_mutex);
  144. for (i = 0; i < I915_NUM_RINGS; i++)
  145. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  146. mutex_unlock(&dev->struct_mutex);
  147. /* Clear the HWS virtual address at teardown */
  148. if (I915_NEED_GFX_HWS(dev))
  149. i915_free_hws(dev);
  150. return 0;
  151. }
  152. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  153. {
  154. drm_i915_private_t *dev_priv = dev->dev_private;
  155. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  156. int ret;
  157. master_priv->sarea = drm_getsarea(dev);
  158. if (master_priv->sarea) {
  159. master_priv->sarea_priv = (drm_i915_sarea_t *)
  160. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  161. } else {
  162. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  163. }
  164. if (init->ring_size != 0) {
  165. if (LP_RING(dev_priv)->obj != NULL) {
  166. i915_dma_cleanup(dev);
  167. DRM_ERROR("Client tried to initialize ringbuffer in "
  168. "GEM mode\n");
  169. return -EINVAL;
  170. }
  171. ret = intel_render_ring_init_dri(dev,
  172. init->ring_start,
  173. init->ring_size);
  174. if (ret) {
  175. i915_dma_cleanup(dev);
  176. return ret;
  177. }
  178. }
  179. dev_priv->dri1.cpp = init->cpp;
  180. dev_priv->dri1.back_offset = init->back_offset;
  181. dev_priv->dri1.front_offset = init->front_offset;
  182. dev_priv->dri1.current_page = 0;
  183. if (master_priv->sarea_priv)
  184. master_priv->sarea_priv->pf_current_page = 0;
  185. /* Allow hardware batchbuffers unless told otherwise.
  186. */
  187. dev_priv->dri1.allow_batchbuffer = 1;
  188. return 0;
  189. }
  190. static int i915_dma_resume(struct drm_device * dev)
  191. {
  192. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  193. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  194. DRM_DEBUG_DRIVER("%s\n", __func__);
  195. if (ring->virtual_start == NULL) {
  196. DRM_ERROR("can not ioremap virtual address for"
  197. " ring buffer\n");
  198. return -ENOMEM;
  199. }
  200. /* Program Hardware Status Page */
  201. if (!ring->status_page.page_addr) {
  202. DRM_ERROR("Can not find hardware status page\n");
  203. return -EINVAL;
  204. }
  205. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  206. ring->status_page.page_addr);
  207. if (ring->status_page.gfx_addr != 0)
  208. intel_ring_setup_status_page(ring);
  209. else
  210. i915_write_hws_pga(dev);
  211. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  212. return 0;
  213. }
  214. static int i915_dma_init(struct drm_device *dev, void *data,
  215. struct drm_file *file_priv)
  216. {
  217. drm_i915_init_t *init = data;
  218. int retcode = 0;
  219. if (drm_core_check_feature(dev, DRIVER_MODESET))
  220. return -ENODEV;
  221. switch (init->func) {
  222. case I915_INIT_DMA:
  223. retcode = i915_initialize(dev, init);
  224. break;
  225. case I915_CLEANUP_DMA:
  226. retcode = i915_dma_cleanup(dev);
  227. break;
  228. case I915_RESUME_DMA:
  229. retcode = i915_dma_resume(dev);
  230. break;
  231. default:
  232. retcode = -EINVAL;
  233. break;
  234. }
  235. return retcode;
  236. }
  237. /* Implement basically the same security restrictions as hardware does
  238. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  239. *
  240. * Most of the calculations below involve calculating the size of a
  241. * particular instruction. It's important to get the size right as
  242. * that tells us where the next instruction to check is. Any illegal
  243. * instruction detected will be given a size of zero, which is a
  244. * signal to abort the rest of the buffer.
  245. */
  246. static int validate_cmd(int cmd)
  247. {
  248. switch (((cmd >> 29) & 0x7)) {
  249. case 0x0:
  250. switch ((cmd >> 23) & 0x3f) {
  251. case 0x0:
  252. return 1; /* MI_NOOP */
  253. case 0x4:
  254. return 1; /* MI_FLUSH */
  255. default:
  256. return 0; /* disallow everything else */
  257. }
  258. break;
  259. case 0x1:
  260. return 0; /* reserved */
  261. case 0x2:
  262. return (cmd & 0xff) + 2; /* 2d commands */
  263. case 0x3:
  264. if (((cmd >> 24) & 0x1f) <= 0x18)
  265. return 1;
  266. switch ((cmd >> 24) & 0x1f) {
  267. case 0x1c:
  268. return 1;
  269. case 0x1d:
  270. switch ((cmd >> 16) & 0xff) {
  271. case 0x3:
  272. return (cmd & 0x1f) + 2;
  273. case 0x4:
  274. return (cmd & 0xf) + 2;
  275. default:
  276. return (cmd & 0xffff) + 2;
  277. }
  278. case 0x1e:
  279. if (cmd & (1 << 23))
  280. return (cmd & 0xffff) + 1;
  281. else
  282. return 1;
  283. case 0x1f:
  284. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  285. return (cmd & 0x1ffff) + 2;
  286. else if (cmd & (1 << 17)) /* indirect random */
  287. if ((cmd & 0xffff) == 0)
  288. return 0; /* unknown length, too hard */
  289. else
  290. return (((cmd & 0xffff) + 1) / 2) + 1;
  291. else
  292. return 2; /* indirect sequential */
  293. default:
  294. return 0;
  295. }
  296. default:
  297. return 0;
  298. }
  299. return 0;
  300. }
  301. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  302. {
  303. drm_i915_private_t *dev_priv = dev->dev_private;
  304. int i, ret;
  305. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
  306. return -EINVAL;
  307. for (i = 0; i < dwords;) {
  308. int sz = validate_cmd(buffer[i]);
  309. if (sz == 0 || i + sz > dwords)
  310. return -EINVAL;
  311. i += sz;
  312. }
  313. ret = BEGIN_LP_RING((dwords+1)&~1);
  314. if (ret)
  315. return ret;
  316. for (i = 0; i < dwords; i++)
  317. OUT_RING(buffer[i]);
  318. if (dwords & 1)
  319. OUT_RING(0);
  320. ADVANCE_LP_RING();
  321. return 0;
  322. }
  323. int
  324. i915_emit_box(struct drm_device *dev,
  325. struct drm_clip_rect *box,
  326. int DR1, int DR4)
  327. {
  328. struct drm_i915_private *dev_priv = dev->dev_private;
  329. int ret;
  330. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  331. box->y2 <= 0 || box->x2 <= 0) {
  332. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  333. box->x1, box->y1, box->x2, box->y2);
  334. return -EINVAL;
  335. }
  336. if (INTEL_INFO(dev)->gen >= 4) {
  337. ret = BEGIN_LP_RING(4);
  338. if (ret)
  339. return ret;
  340. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  341. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  342. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  343. OUT_RING(DR4);
  344. } else {
  345. ret = BEGIN_LP_RING(6);
  346. if (ret)
  347. return ret;
  348. OUT_RING(GFX_OP_DRAWRECT_INFO);
  349. OUT_RING(DR1);
  350. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  351. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  352. OUT_RING(DR4);
  353. OUT_RING(0);
  354. }
  355. ADVANCE_LP_RING();
  356. return 0;
  357. }
  358. /* XXX: Emitting the counter should really be moved to part of the IRQ
  359. * emit. For now, do it in both places:
  360. */
  361. static void i915_emit_breadcrumb(struct drm_device *dev)
  362. {
  363. drm_i915_private_t *dev_priv = dev->dev_private;
  364. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  365. dev_priv->dri1.counter++;
  366. if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
  367. dev_priv->dri1.counter = 0;
  368. if (master_priv->sarea_priv)
  369. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
  370. if (BEGIN_LP_RING(4) == 0) {
  371. OUT_RING(MI_STORE_DWORD_INDEX);
  372. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  373. OUT_RING(dev_priv->dri1.counter);
  374. OUT_RING(0);
  375. ADVANCE_LP_RING();
  376. }
  377. }
  378. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  379. drm_i915_cmdbuffer_t *cmd,
  380. struct drm_clip_rect *cliprects,
  381. void *cmdbuf)
  382. {
  383. int nbox = cmd->num_cliprects;
  384. int i = 0, count, ret;
  385. if (cmd->sz & 0x3) {
  386. DRM_ERROR("alignment");
  387. return -EINVAL;
  388. }
  389. i915_kernel_lost_context(dev);
  390. count = nbox ? nbox : 1;
  391. for (i = 0; i < count; i++) {
  392. if (i < nbox) {
  393. ret = i915_emit_box(dev, &cliprects[i],
  394. cmd->DR1, cmd->DR4);
  395. if (ret)
  396. return ret;
  397. }
  398. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  399. if (ret)
  400. return ret;
  401. }
  402. i915_emit_breadcrumb(dev);
  403. return 0;
  404. }
  405. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  406. drm_i915_batchbuffer_t * batch,
  407. struct drm_clip_rect *cliprects)
  408. {
  409. struct drm_i915_private *dev_priv = dev->dev_private;
  410. int nbox = batch->num_cliprects;
  411. int i, count, ret;
  412. if ((batch->start | batch->used) & 0x7) {
  413. DRM_ERROR("alignment");
  414. return -EINVAL;
  415. }
  416. i915_kernel_lost_context(dev);
  417. count = nbox ? nbox : 1;
  418. for (i = 0; i < count; i++) {
  419. if (i < nbox) {
  420. ret = i915_emit_box(dev, &cliprects[i],
  421. batch->DR1, batch->DR4);
  422. if (ret)
  423. return ret;
  424. }
  425. if (!IS_I830(dev) && !IS_845G(dev)) {
  426. ret = BEGIN_LP_RING(2);
  427. if (ret)
  428. return ret;
  429. if (INTEL_INFO(dev)->gen >= 4) {
  430. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  431. OUT_RING(batch->start);
  432. } else {
  433. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  434. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  435. }
  436. } else {
  437. ret = BEGIN_LP_RING(4);
  438. if (ret)
  439. return ret;
  440. OUT_RING(MI_BATCH_BUFFER);
  441. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  442. OUT_RING(batch->start + batch->used - 4);
  443. OUT_RING(0);
  444. }
  445. ADVANCE_LP_RING();
  446. }
  447. if (IS_G4X(dev) || IS_GEN5(dev)) {
  448. if (BEGIN_LP_RING(2) == 0) {
  449. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  450. OUT_RING(MI_NOOP);
  451. ADVANCE_LP_RING();
  452. }
  453. }
  454. i915_emit_breadcrumb(dev);
  455. return 0;
  456. }
  457. static int i915_dispatch_flip(struct drm_device * dev)
  458. {
  459. drm_i915_private_t *dev_priv = dev->dev_private;
  460. struct drm_i915_master_private *master_priv =
  461. dev->primary->master->driver_priv;
  462. int ret;
  463. if (!master_priv->sarea_priv)
  464. return -EINVAL;
  465. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  466. __func__,
  467. dev_priv->dri1.current_page,
  468. master_priv->sarea_priv->pf_current_page);
  469. i915_kernel_lost_context(dev);
  470. ret = BEGIN_LP_RING(10);
  471. if (ret)
  472. return ret;
  473. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  474. OUT_RING(0);
  475. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  476. OUT_RING(0);
  477. if (dev_priv->dri1.current_page == 0) {
  478. OUT_RING(dev_priv->dri1.back_offset);
  479. dev_priv->dri1.current_page = 1;
  480. } else {
  481. OUT_RING(dev_priv->dri1.front_offset);
  482. dev_priv->dri1.current_page = 0;
  483. }
  484. OUT_RING(0);
  485. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  486. OUT_RING(0);
  487. ADVANCE_LP_RING();
  488. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter++;
  489. if (BEGIN_LP_RING(4) == 0) {
  490. OUT_RING(MI_STORE_DWORD_INDEX);
  491. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  492. OUT_RING(dev_priv->dri1.counter);
  493. OUT_RING(0);
  494. ADVANCE_LP_RING();
  495. }
  496. master_priv->sarea_priv->pf_current_page = dev_priv->dri1.current_page;
  497. return 0;
  498. }
  499. static int i915_quiescent(struct drm_device *dev)
  500. {
  501. i915_kernel_lost_context(dev);
  502. return intel_ring_idle(LP_RING(dev->dev_private));
  503. }
  504. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  505. struct drm_file *file_priv)
  506. {
  507. int ret;
  508. if (drm_core_check_feature(dev, DRIVER_MODESET))
  509. return -ENODEV;
  510. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  511. mutex_lock(&dev->struct_mutex);
  512. ret = i915_quiescent(dev);
  513. mutex_unlock(&dev->struct_mutex);
  514. return ret;
  515. }
  516. static int i915_batchbuffer(struct drm_device *dev, void *data,
  517. struct drm_file *file_priv)
  518. {
  519. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  520. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  521. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  522. master_priv->sarea_priv;
  523. drm_i915_batchbuffer_t *batch = data;
  524. int ret;
  525. struct drm_clip_rect *cliprects = NULL;
  526. if (drm_core_check_feature(dev, DRIVER_MODESET))
  527. return -ENODEV;
  528. if (!dev_priv->dri1.allow_batchbuffer) {
  529. DRM_ERROR("Batchbuffer ioctl disabled\n");
  530. return -EINVAL;
  531. }
  532. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  533. batch->start, batch->used, batch->num_cliprects);
  534. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  535. if (batch->num_cliprects < 0)
  536. return -EINVAL;
  537. if (batch->num_cliprects) {
  538. cliprects = kcalloc(batch->num_cliprects,
  539. sizeof(struct drm_clip_rect),
  540. GFP_KERNEL);
  541. if (cliprects == NULL)
  542. return -ENOMEM;
  543. ret = copy_from_user(cliprects, batch->cliprects,
  544. batch->num_cliprects *
  545. sizeof(struct drm_clip_rect));
  546. if (ret != 0) {
  547. ret = -EFAULT;
  548. goto fail_free;
  549. }
  550. }
  551. mutex_lock(&dev->struct_mutex);
  552. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  553. mutex_unlock(&dev->struct_mutex);
  554. if (sarea_priv)
  555. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  556. fail_free:
  557. kfree(cliprects);
  558. return ret;
  559. }
  560. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  561. struct drm_file *file_priv)
  562. {
  563. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  564. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  565. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  566. master_priv->sarea_priv;
  567. drm_i915_cmdbuffer_t *cmdbuf = data;
  568. struct drm_clip_rect *cliprects = NULL;
  569. void *batch_data;
  570. int ret;
  571. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  572. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  573. if (drm_core_check_feature(dev, DRIVER_MODESET))
  574. return -ENODEV;
  575. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  576. if (cmdbuf->num_cliprects < 0)
  577. return -EINVAL;
  578. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  579. if (batch_data == NULL)
  580. return -ENOMEM;
  581. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  582. if (ret != 0) {
  583. ret = -EFAULT;
  584. goto fail_batch_free;
  585. }
  586. if (cmdbuf->num_cliprects) {
  587. cliprects = kcalloc(cmdbuf->num_cliprects,
  588. sizeof(struct drm_clip_rect), GFP_KERNEL);
  589. if (cliprects == NULL) {
  590. ret = -ENOMEM;
  591. goto fail_batch_free;
  592. }
  593. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  594. cmdbuf->num_cliprects *
  595. sizeof(struct drm_clip_rect));
  596. if (ret != 0) {
  597. ret = -EFAULT;
  598. goto fail_clip_free;
  599. }
  600. }
  601. mutex_lock(&dev->struct_mutex);
  602. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  603. mutex_unlock(&dev->struct_mutex);
  604. if (ret) {
  605. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  606. goto fail_clip_free;
  607. }
  608. if (sarea_priv)
  609. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  610. fail_clip_free:
  611. kfree(cliprects);
  612. fail_batch_free:
  613. kfree(batch_data);
  614. return ret;
  615. }
  616. static int i915_emit_irq(struct drm_device * dev)
  617. {
  618. drm_i915_private_t *dev_priv = dev->dev_private;
  619. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  620. i915_kernel_lost_context(dev);
  621. DRM_DEBUG_DRIVER("\n");
  622. dev_priv->dri1.counter++;
  623. if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
  624. dev_priv->dri1.counter = 1;
  625. if (master_priv->sarea_priv)
  626. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
  627. if (BEGIN_LP_RING(4) == 0) {
  628. OUT_RING(MI_STORE_DWORD_INDEX);
  629. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  630. OUT_RING(dev_priv->dri1.counter);
  631. OUT_RING(MI_USER_INTERRUPT);
  632. ADVANCE_LP_RING();
  633. }
  634. return dev_priv->dri1.counter;
  635. }
  636. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  637. {
  638. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  639. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  640. int ret = 0;
  641. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  642. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  643. READ_BREADCRUMB(dev_priv));
  644. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  645. if (master_priv->sarea_priv)
  646. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  647. return 0;
  648. }
  649. if (master_priv->sarea_priv)
  650. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  651. if (ring->irq_get(ring)) {
  652. DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
  653. READ_BREADCRUMB(dev_priv) >= irq_nr);
  654. ring->irq_put(ring);
  655. } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
  656. ret = -EBUSY;
  657. if (ret == -EBUSY) {
  658. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  659. READ_BREADCRUMB(dev_priv), (int)dev_priv->dri1.counter);
  660. }
  661. return ret;
  662. }
  663. /* Needs the lock as it touches the ring.
  664. */
  665. static int i915_irq_emit(struct drm_device *dev, void *data,
  666. struct drm_file *file_priv)
  667. {
  668. drm_i915_private_t *dev_priv = dev->dev_private;
  669. drm_i915_irq_emit_t *emit = data;
  670. int result;
  671. if (drm_core_check_feature(dev, DRIVER_MODESET))
  672. return -ENODEV;
  673. if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
  674. DRM_ERROR("called with no initialization\n");
  675. return -EINVAL;
  676. }
  677. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  678. mutex_lock(&dev->struct_mutex);
  679. result = i915_emit_irq(dev);
  680. mutex_unlock(&dev->struct_mutex);
  681. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  682. DRM_ERROR("copy_to_user\n");
  683. return -EFAULT;
  684. }
  685. return 0;
  686. }
  687. /* Doesn't need the hardware lock.
  688. */
  689. static int i915_irq_wait(struct drm_device *dev, void *data,
  690. struct drm_file *file_priv)
  691. {
  692. drm_i915_private_t *dev_priv = dev->dev_private;
  693. drm_i915_irq_wait_t *irqwait = data;
  694. if (drm_core_check_feature(dev, DRIVER_MODESET))
  695. return -ENODEV;
  696. if (!dev_priv) {
  697. DRM_ERROR("called with no initialization\n");
  698. return -EINVAL;
  699. }
  700. return i915_wait_irq(dev, irqwait->irq_seq);
  701. }
  702. static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  703. struct drm_file *file_priv)
  704. {
  705. drm_i915_private_t *dev_priv = dev->dev_private;
  706. drm_i915_vblank_pipe_t *pipe = data;
  707. if (drm_core_check_feature(dev, DRIVER_MODESET))
  708. return -ENODEV;
  709. if (!dev_priv) {
  710. DRM_ERROR("called with no initialization\n");
  711. return -EINVAL;
  712. }
  713. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  714. return 0;
  715. }
  716. /**
  717. * Schedule buffer swap at given vertical blank.
  718. */
  719. static int i915_vblank_swap(struct drm_device *dev, void *data,
  720. struct drm_file *file_priv)
  721. {
  722. /* The delayed swap mechanism was fundamentally racy, and has been
  723. * removed. The model was that the client requested a delayed flip/swap
  724. * from the kernel, then waited for vblank before continuing to perform
  725. * rendering. The problem was that the kernel might wake the client
  726. * up before it dispatched the vblank swap (since the lock has to be
  727. * held while touching the ringbuffer), in which case the client would
  728. * clear and start the next frame before the swap occurred, and
  729. * flicker would occur in addition to likely missing the vblank.
  730. *
  731. * In the absence of this ioctl, userland falls back to a correct path
  732. * of waiting for a vblank, then dispatching the swap on its own.
  733. * Context switching to userland and back is plenty fast enough for
  734. * meeting the requirements of vblank swapping.
  735. */
  736. return -EINVAL;
  737. }
  738. static int i915_flip_bufs(struct drm_device *dev, void *data,
  739. struct drm_file *file_priv)
  740. {
  741. int ret;
  742. if (drm_core_check_feature(dev, DRIVER_MODESET))
  743. return -ENODEV;
  744. DRM_DEBUG_DRIVER("%s\n", __func__);
  745. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  746. mutex_lock(&dev->struct_mutex);
  747. ret = i915_dispatch_flip(dev);
  748. mutex_unlock(&dev->struct_mutex);
  749. return ret;
  750. }
  751. static int i915_getparam(struct drm_device *dev, void *data,
  752. struct drm_file *file_priv)
  753. {
  754. drm_i915_private_t *dev_priv = dev->dev_private;
  755. drm_i915_getparam_t *param = data;
  756. int value;
  757. if (!dev_priv) {
  758. DRM_ERROR("called with no initialization\n");
  759. return -EINVAL;
  760. }
  761. switch (param->param) {
  762. case I915_PARAM_IRQ_ACTIVE:
  763. value = dev->pdev->irq ? 1 : 0;
  764. break;
  765. case I915_PARAM_ALLOW_BATCHBUFFER:
  766. value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
  767. break;
  768. case I915_PARAM_LAST_DISPATCH:
  769. value = READ_BREADCRUMB(dev_priv);
  770. break;
  771. case I915_PARAM_CHIPSET_ID:
  772. value = dev->pci_device;
  773. break;
  774. case I915_PARAM_HAS_GEM:
  775. value = 1;
  776. break;
  777. case I915_PARAM_NUM_FENCES_AVAIL:
  778. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  779. break;
  780. case I915_PARAM_HAS_OVERLAY:
  781. value = dev_priv->overlay ? 1 : 0;
  782. break;
  783. case I915_PARAM_HAS_PAGEFLIPPING:
  784. value = 1;
  785. break;
  786. case I915_PARAM_HAS_EXECBUF2:
  787. /* depends on GEM */
  788. value = 1;
  789. break;
  790. case I915_PARAM_HAS_BSD:
  791. value = intel_ring_initialized(&dev_priv->ring[VCS]);
  792. break;
  793. case I915_PARAM_HAS_BLT:
  794. value = intel_ring_initialized(&dev_priv->ring[BCS]);
  795. break;
  796. case I915_PARAM_HAS_RELAXED_FENCING:
  797. value = 1;
  798. break;
  799. case I915_PARAM_HAS_COHERENT_RINGS:
  800. value = 1;
  801. break;
  802. case I915_PARAM_HAS_EXEC_CONSTANTS:
  803. value = INTEL_INFO(dev)->gen >= 4;
  804. break;
  805. case I915_PARAM_HAS_RELAXED_DELTA:
  806. value = 1;
  807. break;
  808. case I915_PARAM_HAS_GEN7_SOL_RESET:
  809. value = 1;
  810. break;
  811. case I915_PARAM_HAS_LLC:
  812. value = HAS_LLC(dev);
  813. break;
  814. case I915_PARAM_HAS_ALIASING_PPGTT:
  815. value = dev_priv->mm.aliasing_ppgtt ? 1 : 0;
  816. break;
  817. case I915_PARAM_HAS_WAIT_TIMEOUT:
  818. value = 1;
  819. break;
  820. case I915_PARAM_HAS_SEMAPHORES:
  821. value = i915_semaphore_is_enabled(dev);
  822. break;
  823. case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
  824. value = 1;
  825. break;
  826. case I915_PARAM_HAS_SECURE_BATCHES:
  827. value = capable(CAP_SYS_ADMIN);
  828. break;
  829. case I915_PARAM_HAS_PINNED_BATCHES:
  830. value = 1;
  831. break;
  832. case I915_PARAM_HAS_EXEC_NO_RELOC:
  833. value = 1;
  834. break;
  835. case I915_PARAM_HAS_EXEC_HANDLE_LUT:
  836. value = 1;
  837. break;
  838. default:
  839. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  840. param->param);
  841. return -EINVAL;
  842. }
  843. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  844. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  845. return -EFAULT;
  846. }
  847. return 0;
  848. }
  849. static int i915_setparam(struct drm_device *dev, void *data,
  850. struct drm_file *file_priv)
  851. {
  852. drm_i915_private_t *dev_priv = dev->dev_private;
  853. drm_i915_setparam_t *param = data;
  854. if (!dev_priv) {
  855. DRM_ERROR("called with no initialization\n");
  856. return -EINVAL;
  857. }
  858. switch (param->param) {
  859. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  860. break;
  861. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  862. break;
  863. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  864. dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
  865. break;
  866. case I915_SETPARAM_NUM_USED_FENCES:
  867. if (param->value > dev_priv->num_fence_regs ||
  868. param->value < 0)
  869. return -EINVAL;
  870. /* Userspace can use first N regs */
  871. dev_priv->fence_reg_start = param->value;
  872. break;
  873. default:
  874. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  875. param->param);
  876. return -EINVAL;
  877. }
  878. return 0;
  879. }
  880. static int i915_set_status_page(struct drm_device *dev, void *data,
  881. struct drm_file *file_priv)
  882. {
  883. drm_i915_private_t *dev_priv = dev->dev_private;
  884. drm_i915_hws_addr_t *hws = data;
  885. struct intel_ring_buffer *ring;
  886. if (drm_core_check_feature(dev, DRIVER_MODESET))
  887. return -ENODEV;
  888. if (!I915_NEED_GFX_HWS(dev))
  889. return -EINVAL;
  890. if (!dev_priv) {
  891. DRM_ERROR("called with no initialization\n");
  892. return -EINVAL;
  893. }
  894. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  895. WARN(1, "tried to set status page when mode setting active\n");
  896. return 0;
  897. }
  898. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  899. ring = LP_RING(dev_priv);
  900. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  901. dev_priv->dri1.gfx_hws_cpu_addr =
  902. ioremap_wc(dev_priv->gtt.mappable_base + hws->addr, 4096);
  903. if (dev_priv->dri1.gfx_hws_cpu_addr == NULL) {
  904. i915_dma_cleanup(dev);
  905. ring->status_page.gfx_addr = 0;
  906. DRM_ERROR("can not ioremap virtual address for"
  907. " G33 hw status page\n");
  908. return -ENOMEM;
  909. }
  910. memset_io(dev_priv->dri1.gfx_hws_cpu_addr, 0, PAGE_SIZE);
  911. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  912. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  913. ring->status_page.gfx_addr);
  914. DRM_DEBUG_DRIVER("load hws at %p\n",
  915. ring->status_page.page_addr);
  916. return 0;
  917. }
  918. static int i915_get_bridge_dev(struct drm_device *dev)
  919. {
  920. struct drm_i915_private *dev_priv = dev->dev_private;
  921. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  922. if (!dev_priv->bridge_dev) {
  923. DRM_ERROR("bridge device not found\n");
  924. return -1;
  925. }
  926. return 0;
  927. }
  928. #define MCHBAR_I915 0x44
  929. #define MCHBAR_I965 0x48
  930. #define MCHBAR_SIZE (4*4096)
  931. #define DEVEN_REG 0x54
  932. #define DEVEN_MCHBAR_EN (1 << 28)
  933. /* Allocate space for the MCH regs if needed, return nonzero on error */
  934. static int
  935. intel_alloc_mchbar_resource(struct drm_device *dev)
  936. {
  937. drm_i915_private_t *dev_priv = dev->dev_private;
  938. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  939. u32 temp_lo, temp_hi = 0;
  940. u64 mchbar_addr;
  941. int ret;
  942. if (INTEL_INFO(dev)->gen >= 4)
  943. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  944. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  945. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  946. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  947. #ifdef CONFIG_PNP
  948. if (mchbar_addr &&
  949. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  950. return 0;
  951. #endif
  952. /* Get some space for it */
  953. dev_priv->mch_res.name = "i915 MCHBAR";
  954. dev_priv->mch_res.flags = IORESOURCE_MEM;
  955. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  956. &dev_priv->mch_res,
  957. MCHBAR_SIZE, MCHBAR_SIZE,
  958. PCIBIOS_MIN_MEM,
  959. 0, pcibios_align_resource,
  960. dev_priv->bridge_dev);
  961. if (ret) {
  962. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  963. dev_priv->mch_res.start = 0;
  964. return ret;
  965. }
  966. if (INTEL_INFO(dev)->gen >= 4)
  967. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  968. upper_32_bits(dev_priv->mch_res.start));
  969. pci_write_config_dword(dev_priv->bridge_dev, reg,
  970. lower_32_bits(dev_priv->mch_res.start));
  971. return 0;
  972. }
  973. /* Setup MCHBAR if possible, return true if we should disable it again */
  974. static void
  975. intel_setup_mchbar(struct drm_device *dev)
  976. {
  977. drm_i915_private_t *dev_priv = dev->dev_private;
  978. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  979. u32 temp;
  980. bool enabled;
  981. dev_priv->mchbar_need_disable = false;
  982. if (IS_I915G(dev) || IS_I915GM(dev)) {
  983. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  984. enabled = !!(temp & DEVEN_MCHBAR_EN);
  985. } else {
  986. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  987. enabled = temp & 1;
  988. }
  989. /* If it's already enabled, don't have to do anything */
  990. if (enabled)
  991. return;
  992. if (intel_alloc_mchbar_resource(dev))
  993. return;
  994. dev_priv->mchbar_need_disable = true;
  995. /* Space is allocated or reserved, so enable it. */
  996. if (IS_I915G(dev) || IS_I915GM(dev)) {
  997. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  998. temp | DEVEN_MCHBAR_EN);
  999. } else {
  1000. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1001. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  1002. }
  1003. }
  1004. static void
  1005. intel_teardown_mchbar(struct drm_device *dev)
  1006. {
  1007. drm_i915_private_t *dev_priv = dev->dev_private;
  1008. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  1009. u32 temp;
  1010. if (dev_priv->mchbar_need_disable) {
  1011. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1012. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  1013. temp &= ~DEVEN_MCHBAR_EN;
  1014. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  1015. } else {
  1016. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1017. temp &= ~1;
  1018. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  1019. }
  1020. }
  1021. if (dev_priv->mch_res.start)
  1022. release_resource(&dev_priv->mch_res);
  1023. }
  1024. /* true = enable decode, false = disable decoder */
  1025. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1026. {
  1027. struct drm_device *dev = cookie;
  1028. intel_modeset_vga_set_state(dev, state);
  1029. if (state)
  1030. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1031. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1032. else
  1033. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1034. }
  1035. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1036. {
  1037. struct drm_device *dev = pci_get_drvdata(pdev);
  1038. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1039. if (state == VGA_SWITCHEROO_ON) {
  1040. pr_info("switched on\n");
  1041. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1042. /* i915 resume handler doesn't set to D0 */
  1043. pci_set_power_state(dev->pdev, PCI_D0);
  1044. i915_resume(dev);
  1045. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1046. } else {
  1047. pr_err("switched off\n");
  1048. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1049. i915_suspend(dev, pmm);
  1050. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1051. }
  1052. }
  1053. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1054. {
  1055. struct drm_device *dev = pci_get_drvdata(pdev);
  1056. bool can_switch;
  1057. spin_lock(&dev->count_lock);
  1058. can_switch = (dev->open_count == 0);
  1059. spin_unlock(&dev->count_lock);
  1060. return can_switch;
  1061. }
  1062. static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
  1063. .set_gpu_state = i915_switcheroo_set_state,
  1064. .reprobe = NULL,
  1065. .can_switch = i915_switcheroo_can_switch,
  1066. };
  1067. static int i915_load_modeset_init(struct drm_device *dev)
  1068. {
  1069. struct drm_i915_private *dev_priv = dev->dev_private;
  1070. int ret;
  1071. ret = intel_parse_bios(dev);
  1072. if (ret)
  1073. DRM_INFO("failed to find VBIOS tables\n");
  1074. /* If we have > 1 VGA cards, then we need to arbitrate access
  1075. * to the common VGA resources.
  1076. *
  1077. * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
  1078. * then we do not take part in VGA arbitration and the
  1079. * vga_client_register() fails with -ENODEV.
  1080. */
  1081. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1082. if (ret && ret != -ENODEV)
  1083. goto out;
  1084. intel_register_dsm_handler();
  1085. ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops);
  1086. if (ret)
  1087. goto cleanup_vga_client;
  1088. /* Initialise stolen first so that we may reserve preallocated
  1089. * objects for the BIOS to KMS transition.
  1090. */
  1091. ret = i915_gem_init_stolen(dev);
  1092. if (ret)
  1093. goto cleanup_vga_switcheroo;
  1094. ret = drm_irq_install(dev);
  1095. if (ret)
  1096. goto cleanup_gem_stolen;
  1097. /* Important: The output setup functions called by modeset_init need
  1098. * working irqs for e.g. gmbus and dp aux transfers. */
  1099. intel_modeset_init(dev);
  1100. ret = i915_gem_init(dev);
  1101. if (ret)
  1102. goto cleanup_irq;
  1103. INIT_WORK(&dev_priv->console_resume_work, intel_console_resume);
  1104. intel_modeset_gem_init(dev);
  1105. /* Always safe in the mode setting case. */
  1106. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1107. dev->vblank_disable_allowed = 1;
  1108. if (INTEL_INFO(dev)->num_pipes == 0) {
  1109. dev_priv->mm.suspended = 0;
  1110. return 0;
  1111. }
  1112. ret = intel_fbdev_init(dev);
  1113. if (ret)
  1114. goto cleanup_gem;
  1115. /* Only enable hotplug handling once the fbdev is fully set up. */
  1116. intel_hpd_init(dev);
  1117. /*
  1118. * Some ports require correctly set-up hpd registers for detection to
  1119. * work properly (leading to ghost connected connector status), e.g. VGA
  1120. * on gm45. Hence we can only set up the initial fbdev config after hpd
  1121. * irqs are fully enabled. Now we should scan for the initial config
  1122. * only once hotplug handling is enabled, but due to screwed-up locking
  1123. * around kms/fbdev init we can't protect the fdbev initial config
  1124. * scanning against hotplug events. Hence do this first and ignore the
  1125. * tiny window where we will loose hotplug notifactions.
  1126. */
  1127. intel_fbdev_initial_config(dev);
  1128. /* Only enable hotplug handling once the fbdev is fully set up. */
  1129. dev_priv->enable_hotplug_processing = true;
  1130. drm_kms_helper_poll_init(dev);
  1131. /* We're off and running w/KMS */
  1132. dev_priv->mm.suspended = 0;
  1133. return 0;
  1134. cleanup_gem:
  1135. mutex_lock(&dev->struct_mutex);
  1136. i915_gem_cleanup_ringbuffer(dev);
  1137. mutex_unlock(&dev->struct_mutex);
  1138. i915_gem_cleanup_aliasing_ppgtt(dev);
  1139. cleanup_irq:
  1140. drm_irq_uninstall(dev);
  1141. cleanup_gem_stolen:
  1142. i915_gem_cleanup_stolen(dev);
  1143. cleanup_vga_switcheroo:
  1144. vga_switcheroo_unregister_client(dev->pdev);
  1145. cleanup_vga_client:
  1146. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1147. out:
  1148. return ret;
  1149. }
  1150. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1151. {
  1152. struct drm_i915_master_private *master_priv;
  1153. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1154. if (!master_priv)
  1155. return -ENOMEM;
  1156. master->driver_priv = master_priv;
  1157. return 0;
  1158. }
  1159. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1160. {
  1161. struct drm_i915_master_private *master_priv = master->driver_priv;
  1162. if (!master_priv)
  1163. return;
  1164. kfree(master_priv);
  1165. master->driver_priv = NULL;
  1166. }
  1167. static void
  1168. i915_mtrr_setup(struct drm_i915_private *dev_priv, unsigned long base,
  1169. unsigned long size)
  1170. {
  1171. dev_priv->mm.gtt_mtrr = -1;
  1172. #if defined(CONFIG_X86_PAT)
  1173. if (cpu_has_pat)
  1174. return;
  1175. #endif
  1176. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1177. * one would think, because the kernel disables PAT on first
  1178. * generation Core chips because WC PAT gets overridden by a UC
  1179. * MTRR if present. Even if a UC MTRR isn't present.
  1180. */
  1181. dev_priv->mm.gtt_mtrr = mtrr_add(base, size, MTRR_TYPE_WRCOMB, 1);
  1182. if (dev_priv->mm.gtt_mtrr < 0) {
  1183. DRM_INFO("MTRR allocation failed. Graphics "
  1184. "performance may suffer.\n");
  1185. }
  1186. }
  1187. static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
  1188. {
  1189. struct apertures_struct *ap;
  1190. struct pci_dev *pdev = dev_priv->dev->pdev;
  1191. bool primary;
  1192. ap = alloc_apertures(1);
  1193. if (!ap)
  1194. return;
  1195. ap->ranges[0].base = dev_priv->gtt.mappable_base;
  1196. ap->ranges[0].size = dev_priv->gtt.mappable_end - dev_priv->gtt.start;
  1197. primary =
  1198. pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  1199. remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
  1200. kfree(ap);
  1201. }
  1202. static void i915_dump_device_info(struct drm_i915_private *dev_priv)
  1203. {
  1204. const struct intel_device_info *info = dev_priv->info;
  1205. #define DEV_INFO_FLAG(name) info->name ? #name "," : ""
  1206. #define DEV_INFO_SEP ,
  1207. DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x flags="
  1208. "%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s",
  1209. info->gen,
  1210. dev_priv->dev->pdev->device,
  1211. DEV_INFO_FLAGS);
  1212. #undef DEV_INFO_FLAG
  1213. #undef DEV_INFO_SEP
  1214. }
  1215. /**
  1216. * intel_early_sanitize_regs - clean up BIOS state
  1217. * @dev: DRM device
  1218. *
  1219. * This function must be called before we do any I915_READ or I915_WRITE. Its
  1220. * purpose is to clean up any state left by the BIOS that may affect us when
  1221. * reading and/or writing registers.
  1222. */
  1223. static void intel_early_sanitize_regs(struct drm_device *dev)
  1224. {
  1225. struct drm_i915_private *dev_priv = dev->dev_private;
  1226. if (IS_HASWELL(dev))
  1227. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  1228. }
  1229. /**
  1230. * i915_driver_load - setup chip and create an initial config
  1231. * @dev: DRM device
  1232. * @flags: startup flags
  1233. *
  1234. * The driver load routine has to do several things:
  1235. * - drive output discovery via intel_modeset_init()
  1236. * - initialize the memory manager
  1237. * - allocate initial config memory
  1238. * - setup the DRM framebuffer with the allocated memory
  1239. */
  1240. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1241. {
  1242. struct drm_i915_private *dev_priv;
  1243. struct intel_device_info *info;
  1244. int ret = 0, mmio_bar, mmio_size;
  1245. uint32_t aperture_size;
  1246. info = (struct intel_device_info *) flags;
  1247. /* Refuse to load on gen6+ without kms enabled. */
  1248. if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET))
  1249. return -ENODEV;
  1250. /* i915 has 4 more counters */
  1251. dev->counters += 4;
  1252. dev->types[6] = _DRM_STAT_IRQ;
  1253. dev->types[7] = _DRM_STAT_PRIMARY;
  1254. dev->types[8] = _DRM_STAT_SECONDARY;
  1255. dev->types[9] = _DRM_STAT_DMA;
  1256. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1257. if (dev_priv == NULL)
  1258. return -ENOMEM;
  1259. dev->dev_private = (void *)dev_priv;
  1260. dev_priv->dev = dev;
  1261. dev_priv->info = info;
  1262. i915_dump_device_info(dev_priv);
  1263. if (i915_get_bridge_dev(dev)) {
  1264. ret = -EIO;
  1265. goto free_priv;
  1266. }
  1267. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1268. /* Before gen4, the registers and the GTT are behind different BARs.
  1269. * However, from gen4 onwards, the registers and the GTT are shared
  1270. * in the same BAR, so we want to restrict this ioremap from
  1271. * clobbering the GTT which we want ioremap_wc instead. Fortunately,
  1272. * the register BAR remains the same size for all the earlier
  1273. * generations up to Ironlake.
  1274. */
  1275. if (info->gen < 5)
  1276. mmio_size = 512*1024;
  1277. else
  1278. mmio_size = 2*1024*1024;
  1279. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
  1280. if (!dev_priv->regs) {
  1281. DRM_ERROR("failed to map registers\n");
  1282. ret = -EIO;
  1283. goto put_bridge;
  1284. }
  1285. intel_early_sanitize_regs(dev);
  1286. ret = i915_gem_gtt_init(dev);
  1287. if (ret)
  1288. goto put_bridge;
  1289. if (drm_core_check_feature(dev, DRIVER_MODESET))
  1290. i915_kick_out_firmware_fb(dev_priv);
  1291. pci_set_master(dev->pdev);
  1292. /* overlay on gen2 is broken and can't address above 1G */
  1293. if (IS_GEN2(dev))
  1294. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1295. /* 965GM sometimes incorrectly writes to hardware status page (HWS)
  1296. * using 32bit addressing, overwriting memory if HWS is located
  1297. * above 4GB.
  1298. *
  1299. * The documentation also mentions an issue with undefined
  1300. * behaviour if any general state is accessed within a page above 4GB,
  1301. * which also needs to be handled carefully.
  1302. */
  1303. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1304. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
  1305. aperture_size = dev_priv->gtt.mappable_end;
  1306. dev_priv->gtt.mappable =
  1307. io_mapping_create_wc(dev_priv->gtt.mappable_base,
  1308. aperture_size);
  1309. if (dev_priv->gtt.mappable == NULL) {
  1310. ret = -EIO;
  1311. goto out_rmmap;
  1312. }
  1313. i915_mtrr_setup(dev_priv, dev_priv->gtt.mappable_base,
  1314. aperture_size);
  1315. /* The i915 workqueue is primarily used for batched retirement of
  1316. * requests (and thus managing bo) once the task has been completed
  1317. * by the GPU. i915_gem_retire_requests() is called directly when we
  1318. * need high-priority retirement, such as waiting for an explicit
  1319. * bo.
  1320. *
  1321. * It is also used for periodic low-priority events, such as
  1322. * idle-timers and recording error state.
  1323. *
  1324. * All tasks on the workqueue are expected to acquire the dev mutex
  1325. * so there is no point in running more than one instance of the
  1326. * workqueue at any time. Use an ordered one.
  1327. */
  1328. dev_priv->wq = alloc_ordered_workqueue("i915", 0);
  1329. if (dev_priv->wq == NULL) {
  1330. DRM_ERROR("Failed to create our workqueue.\n");
  1331. ret = -ENOMEM;
  1332. goto out_mtrrfree;
  1333. }
  1334. /* This must be called before any calls to HAS_PCH_* */
  1335. intel_detect_pch(dev);
  1336. intel_irq_init(dev);
  1337. intel_gt_init(dev);
  1338. /* Try to make sure MCHBAR is enabled before poking at it */
  1339. intel_setup_mchbar(dev);
  1340. intel_setup_gmbus(dev);
  1341. intel_opregion_setup(dev);
  1342. intel_setup_bios(dev);
  1343. i915_gem_load(dev);
  1344. /* On the 945G/GM, the chipset reports the MSI capability on the
  1345. * integrated graphics even though the support isn't actually there
  1346. * according to the published specs. It doesn't appear to function
  1347. * correctly in testing on 945G.
  1348. * This may be a side effect of MSI having been made available for PEG
  1349. * and the registers being closely associated.
  1350. *
  1351. * According to chipset errata, on the 965GM, MSI interrupts may
  1352. * be lost or delayed, but we use them anyways to avoid
  1353. * stuck interrupts on some machines.
  1354. */
  1355. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1356. pci_enable_msi(dev->pdev);
  1357. spin_lock_init(&dev_priv->irq_lock);
  1358. spin_lock_init(&dev_priv->gpu_error.lock);
  1359. spin_lock_init(&dev_priv->rps.lock);
  1360. mutex_init(&dev_priv->dpio_lock);
  1361. mutex_init(&dev_priv->rps.hw_lock);
  1362. mutex_init(&dev_priv->modeset_restore_lock);
  1363. dev_priv->num_plane = 1;
  1364. if (IS_VALLEYVIEW(dev))
  1365. dev_priv->num_plane = 2;
  1366. if (INTEL_INFO(dev)->num_pipes) {
  1367. ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
  1368. if (ret)
  1369. goto out_gem_unload;
  1370. }
  1371. /* Start out suspended */
  1372. dev_priv->mm.suspended = 1;
  1373. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1374. ret = i915_load_modeset_init(dev);
  1375. if (ret < 0) {
  1376. DRM_ERROR("failed to init modeset\n");
  1377. goto out_gem_unload;
  1378. }
  1379. }
  1380. i915_setup_sysfs(dev);
  1381. if (INTEL_INFO(dev)->num_pipes) {
  1382. /* Must be done after probing outputs */
  1383. intel_opregion_init(dev);
  1384. acpi_video_register();
  1385. }
  1386. if (IS_GEN5(dev))
  1387. intel_gpu_ips_init(dev_priv);
  1388. return 0;
  1389. out_gem_unload:
  1390. if (dev_priv->mm.inactive_shrinker.shrink)
  1391. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1392. if (dev->pdev->msi_enabled)
  1393. pci_disable_msi(dev->pdev);
  1394. intel_teardown_gmbus(dev);
  1395. intel_teardown_mchbar(dev);
  1396. destroy_workqueue(dev_priv->wq);
  1397. out_mtrrfree:
  1398. if (dev_priv->mm.gtt_mtrr >= 0) {
  1399. mtrr_del(dev_priv->mm.gtt_mtrr,
  1400. dev_priv->gtt.mappable_base,
  1401. aperture_size);
  1402. dev_priv->mm.gtt_mtrr = -1;
  1403. }
  1404. io_mapping_free(dev_priv->gtt.mappable);
  1405. dev_priv->gtt.gtt_remove(dev);
  1406. out_rmmap:
  1407. pci_iounmap(dev->pdev, dev_priv->regs);
  1408. put_bridge:
  1409. pci_dev_put(dev_priv->bridge_dev);
  1410. free_priv:
  1411. kfree(dev_priv);
  1412. return ret;
  1413. }
  1414. int i915_driver_unload(struct drm_device *dev)
  1415. {
  1416. struct drm_i915_private *dev_priv = dev->dev_private;
  1417. int ret;
  1418. intel_gpu_ips_teardown();
  1419. i915_teardown_sysfs(dev);
  1420. if (dev_priv->mm.inactive_shrinker.shrink)
  1421. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1422. mutex_lock(&dev->struct_mutex);
  1423. ret = i915_gpu_idle(dev);
  1424. if (ret)
  1425. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1426. i915_gem_retire_requests(dev);
  1427. mutex_unlock(&dev->struct_mutex);
  1428. /* Cancel the retire work handler, which should be idle now. */
  1429. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  1430. io_mapping_free(dev_priv->gtt.mappable);
  1431. if (dev_priv->mm.gtt_mtrr >= 0) {
  1432. mtrr_del(dev_priv->mm.gtt_mtrr,
  1433. dev_priv->gtt.mappable_base,
  1434. dev_priv->gtt.mappable_end);
  1435. dev_priv->mm.gtt_mtrr = -1;
  1436. }
  1437. acpi_video_unregister();
  1438. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1439. intel_fbdev_fini(dev);
  1440. intel_modeset_cleanup(dev);
  1441. cancel_work_sync(&dev_priv->console_resume_work);
  1442. /*
  1443. * free the memory space allocated for the child device
  1444. * config parsed from VBT
  1445. */
  1446. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1447. kfree(dev_priv->child_dev);
  1448. dev_priv->child_dev = NULL;
  1449. dev_priv->child_dev_num = 0;
  1450. }
  1451. vga_switcheroo_unregister_client(dev->pdev);
  1452. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1453. }
  1454. /* Free error state after interrupts are fully disabled. */
  1455. del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
  1456. cancel_work_sync(&dev_priv->gpu_error.work);
  1457. i915_destroy_error_state(dev);
  1458. if (dev->pdev->msi_enabled)
  1459. pci_disable_msi(dev->pdev);
  1460. intel_opregion_fini(dev);
  1461. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1462. /* Flush any outstanding unpin_work. */
  1463. flush_workqueue(dev_priv->wq);
  1464. mutex_lock(&dev->struct_mutex);
  1465. i915_gem_free_all_phys_object(dev);
  1466. i915_gem_cleanup_ringbuffer(dev);
  1467. i915_gem_context_fini(dev);
  1468. mutex_unlock(&dev->struct_mutex);
  1469. i915_gem_cleanup_aliasing_ppgtt(dev);
  1470. i915_gem_cleanup_stolen(dev);
  1471. if (!I915_NEED_GFX_HWS(dev))
  1472. i915_free_hws(dev);
  1473. }
  1474. if (dev_priv->regs != NULL)
  1475. pci_iounmap(dev->pdev, dev_priv->regs);
  1476. intel_teardown_gmbus(dev);
  1477. intel_teardown_mchbar(dev);
  1478. destroy_workqueue(dev_priv->wq);
  1479. pm_qos_remove_request(&dev_priv->pm_qos);
  1480. if (dev_priv->slab)
  1481. kmem_cache_destroy(dev_priv->slab);
  1482. pci_dev_put(dev_priv->bridge_dev);
  1483. kfree(dev->dev_private);
  1484. return 0;
  1485. }
  1486. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1487. {
  1488. struct drm_i915_file_private *file_priv;
  1489. DRM_DEBUG_DRIVER("\n");
  1490. file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
  1491. if (!file_priv)
  1492. return -ENOMEM;
  1493. file->driver_priv = file_priv;
  1494. spin_lock_init(&file_priv->mm.lock);
  1495. INIT_LIST_HEAD(&file_priv->mm.request_list);
  1496. idr_init(&file_priv->context_idr);
  1497. return 0;
  1498. }
  1499. /**
  1500. * i915_driver_lastclose - clean up after all DRM clients have exited
  1501. * @dev: DRM device
  1502. *
  1503. * Take care of cleaning up after all DRM clients have exited. In the
  1504. * mode setting case, we want to restore the kernel's initial mode (just
  1505. * in case the last client left us in a bad state).
  1506. *
  1507. * Additionally, in the non-mode setting case, we'll tear down the GTT
  1508. * and DMA structures, since the kernel won't be using them, and clea
  1509. * up any GEM state.
  1510. */
  1511. void i915_driver_lastclose(struct drm_device * dev)
  1512. {
  1513. drm_i915_private_t *dev_priv = dev->dev_private;
  1514. /* On gen6+ we refuse to init without kms enabled, but then the drm core
  1515. * goes right around and calls lastclose. Check for this and don't clean
  1516. * up anything. */
  1517. if (!dev_priv)
  1518. return;
  1519. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1520. intel_fb_restore_mode(dev);
  1521. vga_switcheroo_process_delayed_switch();
  1522. return;
  1523. }
  1524. i915_gem_lastclose(dev);
  1525. i915_dma_cleanup(dev);
  1526. }
  1527. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1528. {
  1529. i915_gem_context_close(dev, file_priv);
  1530. i915_gem_release(dev, file_priv);
  1531. }
  1532. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1533. {
  1534. struct drm_i915_file_private *file_priv = file->driver_priv;
  1535. kfree(file_priv);
  1536. }
  1537. struct drm_ioctl_desc i915_ioctls[] = {
  1538. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1539. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1540. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1541. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1542. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1543. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1544. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
  1545. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1546. DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
  1547. DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
  1548. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1549. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1550. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1551. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1552. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1553. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1554. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1555. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1556. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1557. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1558. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1559. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1560. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1561. DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED),
  1562. DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED),
  1563. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1564. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1565. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1566. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1567. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1568. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1569. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1570. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1571. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1572. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1573. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1574. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1575. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1576. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1577. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1578. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1579. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1580. DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1581. DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1582. DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1583. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED),
  1584. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED),
  1585. DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED),
  1586. };
  1587. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1588. /*
  1589. * This is really ugly: Because old userspace abused the linux agp interface to
  1590. * manage the gtt, we need to claim that all intel devices are agp. For
  1591. * otherwise the drm core refuses to initialize the agp support code.
  1592. */
  1593. int i915_driver_device_is_agp(struct drm_device * dev)
  1594. {
  1595. return 1;
  1596. }