wm8505.dtsi 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. /*
  2. * wm8505.dtsi - Device tree file for Wondermedia WM8505 SoC
  3. *
  4. * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
  5. *
  6. * Licensed under GPLv2 or later
  7. */
  8. /include/ "skeleton.dtsi"
  9. / {
  10. compatible = "wm,wm8505";
  11. cpus {
  12. cpu@0 {
  13. compatible = "arm,arm926ejs";
  14. };
  15. };
  16. soc {
  17. #address-cells = <1>;
  18. #size-cells = <1>;
  19. compatible = "simple-bus";
  20. ranges;
  21. interrupt-parent = <&intc0>;
  22. intc0: interrupt-controller@d8140000 {
  23. compatible = "via,vt8500-intc";
  24. interrupt-controller;
  25. reg = <0xd8140000 0x10000>;
  26. #interrupt-cells = <1>;
  27. };
  28. /* Secondary IC cascaded to intc0 */
  29. intc1: interrupt-controller@d8150000 {
  30. compatible = "via,vt8500-intc";
  31. interrupt-controller;
  32. #interrupt-cells = <1>;
  33. reg = <0xD8150000 0x10000>;
  34. interrupts = <56 57 58 59 60 61 62 63>;
  35. };
  36. pinctrl: pinctrl@d8110000 {
  37. compatible = "wm,wm8505-pinctrl";
  38. reg = <0xd8110000 0x10000>;
  39. interrupt-controller;
  40. #interrupt-cells = <2>;
  41. gpio-controller;
  42. #gpio-cells = <2>;
  43. };
  44. pmc@d8130000 {
  45. compatible = "via,vt8500-pmc";
  46. reg = <0xd8130000 0x1000>;
  47. clocks {
  48. #address-cells = <1>;
  49. #size-cells = <0>;
  50. ref24: ref24M {
  51. #clock-cells = <0>;
  52. compatible = "fixed-clock";
  53. clock-frequency = <24000000>;
  54. };
  55. clkuart0: uart0 {
  56. #clock-cells = <0>;
  57. compatible = "via,vt8500-device-clock";
  58. clocks = <&ref24>;
  59. enable-reg = <0x250>;
  60. enable-bit = <1>;
  61. };
  62. clkuart1: uart1 {
  63. #clock-cells = <0>;
  64. compatible = "via,vt8500-device-clock";
  65. clocks = <&ref24>;
  66. enable-reg = <0x250>;
  67. enable-bit = <2>;
  68. };
  69. clkuart2: uart2 {
  70. #clock-cells = <0>;
  71. compatible = "via,vt8500-device-clock";
  72. clocks = <&ref24>;
  73. enable-reg = <0x250>;
  74. enable-bit = <3>;
  75. };
  76. clkuart3: uart3 {
  77. #clock-cells = <0>;
  78. compatible = "via,vt8500-device-clock";
  79. clocks = <&ref24>;
  80. enable-reg = <0x250>;
  81. enable-bit = <4>;
  82. };
  83. clkuart4: uart4 {
  84. #clock-cells = <0>;
  85. compatible = "via,vt8500-device-clock";
  86. clocks = <&ref24>;
  87. enable-reg = <0x250>;
  88. enable-bit = <22>;
  89. };
  90. clkuart5: uart5 {
  91. #clock-cells = <0>;
  92. compatible = "via,vt8500-device-clock";
  93. clocks = <&ref24>;
  94. enable-reg = <0x250>;
  95. enable-bit = <23>;
  96. };
  97. };
  98. };
  99. timer@d8130100 {
  100. compatible = "via,vt8500-timer";
  101. reg = <0xd8130100 0x28>;
  102. interrupts = <36>;
  103. };
  104. ehci@d8007100 {
  105. compatible = "via,vt8500-ehci";
  106. reg = <0xd8007100 0x200>;
  107. interrupts = <1>;
  108. };
  109. uhci@d8007300 {
  110. compatible = "platform-uhci";
  111. reg = <0xd8007300 0x200>;
  112. interrupts = <0>;
  113. };
  114. fb@d8050800 {
  115. compatible = "wm,wm8505-fb";
  116. reg = <0xd8050800 0x200>;
  117. display = <&display>;
  118. default-mode = <&mode0>;
  119. };
  120. ge_rops@d8050400 {
  121. compatible = "wm,prizm-ge-rops";
  122. reg = <0xd8050400 0x100>;
  123. };
  124. uart@d8200000 {
  125. compatible = "via,vt8500-uart";
  126. reg = <0xd8200000 0x1040>;
  127. interrupts = <32>;
  128. clocks = <&clkuart0>;
  129. };
  130. uart@d82b0000 {
  131. compatible = "via,vt8500-uart";
  132. reg = <0xd82b0000 0x1040>;
  133. interrupts = <33>;
  134. clocks = <&clkuart1>;
  135. };
  136. uart@d8210000 {
  137. compatible = "via,vt8500-uart";
  138. reg = <0xd8210000 0x1040>;
  139. interrupts = <47>;
  140. clocks = <&clkuart2>;
  141. };
  142. uart@d82c0000 {
  143. compatible = "via,vt8500-uart";
  144. reg = <0xd82c0000 0x1040>;
  145. interrupts = <50>;
  146. clocks = <&clkuart3>;
  147. };
  148. uart@d8370000 {
  149. compatible = "via,vt8500-uart";
  150. reg = <0xd8370000 0x1040>;
  151. interrupts = <31>;
  152. clocks = <&clkuart4>;
  153. };
  154. uart@d8380000 {
  155. compatible = "via,vt8500-uart";
  156. reg = <0xd8380000 0x1040>;
  157. interrupts = <30>;
  158. clocks = <&clkuart5>;
  159. };
  160. rtc@d8100000 {
  161. compatible = "via,vt8500-rtc";
  162. reg = <0xd8100000 0x10000>;
  163. interrupts = <48>;
  164. };
  165. };
  166. };