intel_dp.c 82 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Keith Packard <keithp@keithp.com>
  25. *
  26. */
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include <linux/export.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_crtc.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include <drm/drm_edid.h>
  34. #include "intel_drv.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. #define DP_LINK_CHECK_TIMEOUT (10 * 1000)
  38. /**
  39. * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
  40. * @intel_dp: DP struct
  41. *
  42. * If a CPU or PCH DP output is attached to an eDP panel, this function
  43. * will return true, and false otherwise.
  44. */
  45. static bool is_edp(struct intel_dp *intel_dp)
  46. {
  47. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  48. return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
  49. }
  50. /**
  51. * is_pch_edp - is the port on the PCH and attached to an eDP panel?
  52. * @intel_dp: DP struct
  53. *
  54. * Returns true if the given DP struct corresponds to a PCH DP port attached
  55. * to an eDP panel, false otherwise. Helpful for determining whether we
  56. * may need FDI resources for a given DP output or not.
  57. */
  58. static bool is_pch_edp(struct intel_dp *intel_dp)
  59. {
  60. return intel_dp->is_pch_edp;
  61. }
  62. /**
  63. * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
  64. * @intel_dp: DP struct
  65. *
  66. * Returns true if the given DP struct corresponds to a CPU eDP port.
  67. */
  68. static bool is_cpu_edp(struct intel_dp *intel_dp)
  69. {
  70. return is_edp(intel_dp) && !is_pch_edp(intel_dp);
  71. }
  72. static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
  73. {
  74. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  75. return intel_dig_port->base.base.dev;
  76. }
  77. static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
  78. {
  79. return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
  80. }
  81. /**
  82. * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
  83. * @encoder: DRM encoder
  84. *
  85. * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
  86. * by intel_display.c.
  87. */
  88. bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
  89. {
  90. struct intel_dp *intel_dp;
  91. if (!encoder)
  92. return false;
  93. intel_dp = enc_to_intel_dp(encoder);
  94. return is_pch_edp(intel_dp);
  95. }
  96. static void intel_dp_link_down(struct intel_dp *intel_dp);
  97. void
  98. intel_edp_link_config(struct intel_encoder *intel_encoder,
  99. int *lane_num, int *link_bw)
  100. {
  101. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  102. *lane_num = intel_dp->lane_count;
  103. *link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
  104. }
  105. int
  106. intel_edp_target_clock(struct intel_encoder *intel_encoder,
  107. struct drm_display_mode *mode)
  108. {
  109. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  110. struct intel_connector *intel_connector = intel_dp->attached_connector;
  111. if (intel_connector->panel.fixed_mode)
  112. return intel_connector->panel.fixed_mode->clock;
  113. else
  114. return mode->clock;
  115. }
  116. static int
  117. intel_dp_max_link_bw(struct intel_dp *intel_dp)
  118. {
  119. int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
  120. switch (max_link_bw) {
  121. case DP_LINK_BW_1_62:
  122. case DP_LINK_BW_2_7:
  123. break;
  124. default:
  125. max_link_bw = DP_LINK_BW_1_62;
  126. break;
  127. }
  128. return max_link_bw;
  129. }
  130. /*
  131. * The units on the numbers in the next two are... bizarre. Examples will
  132. * make it clearer; this one parallels an example in the eDP spec.
  133. *
  134. * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
  135. *
  136. * 270000 * 1 * 8 / 10 == 216000
  137. *
  138. * The actual data capacity of that configuration is 2.16Gbit/s, so the
  139. * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
  140. * or equivalently, kilopixels per second - so for 1680x1050R it'd be
  141. * 119000. At 18bpp that's 2142000 kilobits per second.
  142. *
  143. * Thus the strange-looking division by 10 in intel_dp_link_required, to
  144. * get the result in decakilobits instead of kilobits.
  145. */
  146. static int
  147. intel_dp_link_required(int pixel_clock, int bpp)
  148. {
  149. return (pixel_clock * bpp + 9) / 10;
  150. }
  151. static int
  152. intel_dp_max_data_rate(int max_link_clock, int max_lanes)
  153. {
  154. return (max_link_clock * max_lanes * 8) / 10;
  155. }
  156. static bool
  157. intel_dp_adjust_dithering(struct intel_dp *intel_dp,
  158. struct drm_display_mode *mode,
  159. bool adjust_mode)
  160. {
  161. int max_link_clock =
  162. drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
  163. int max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
  164. int max_rate, mode_rate;
  165. mode_rate = intel_dp_link_required(mode->clock, 24);
  166. max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
  167. if (mode_rate > max_rate) {
  168. mode_rate = intel_dp_link_required(mode->clock, 18);
  169. if (mode_rate > max_rate)
  170. return false;
  171. if (adjust_mode)
  172. mode->private_flags
  173. |= INTEL_MODE_DP_FORCE_6BPC;
  174. return true;
  175. }
  176. return true;
  177. }
  178. static int
  179. intel_dp_mode_valid(struct drm_connector *connector,
  180. struct drm_display_mode *mode)
  181. {
  182. struct intel_dp *intel_dp = intel_attached_dp(connector);
  183. struct intel_connector *intel_connector = to_intel_connector(connector);
  184. struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
  185. if (is_edp(intel_dp) && fixed_mode) {
  186. if (mode->hdisplay > fixed_mode->hdisplay)
  187. return MODE_PANEL;
  188. if (mode->vdisplay > fixed_mode->vdisplay)
  189. return MODE_PANEL;
  190. }
  191. if (!intel_dp_adjust_dithering(intel_dp, mode, false))
  192. return MODE_CLOCK_HIGH;
  193. if (mode->clock < 10000)
  194. return MODE_CLOCK_LOW;
  195. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  196. return MODE_H_ILLEGAL;
  197. return MODE_OK;
  198. }
  199. static uint32_t
  200. pack_aux(uint8_t *src, int src_bytes)
  201. {
  202. int i;
  203. uint32_t v = 0;
  204. if (src_bytes > 4)
  205. src_bytes = 4;
  206. for (i = 0; i < src_bytes; i++)
  207. v |= ((uint32_t) src[i]) << ((3-i) * 8);
  208. return v;
  209. }
  210. static void
  211. unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
  212. {
  213. int i;
  214. if (dst_bytes > 4)
  215. dst_bytes = 4;
  216. for (i = 0; i < dst_bytes; i++)
  217. dst[i] = src >> ((3-i) * 8);
  218. }
  219. /* hrawclock is 1/4 the FSB frequency */
  220. static int
  221. intel_hrawclk(struct drm_device *dev)
  222. {
  223. struct drm_i915_private *dev_priv = dev->dev_private;
  224. uint32_t clkcfg;
  225. /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
  226. if (IS_VALLEYVIEW(dev))
  227. return 200;
  228. clkcfg = I915_READ(CLKCFG);
  229. switch (clkcfg & CLKCFG_FSB_MASK) {
  230. case CLKCFG_FSB_400:
  231. return 100;
  232. case CLKCFG_FSB_533:
  233. return 133;
  234. case CLKCFG_FSB_667:
  235. return 166;
  236. case CLKCFG_FSB_800:
  237. return 200;
  238. case CLKCFG_FSB_1067:
  239. return 266;
  240. case CLKCFG_FSB_1333:
  241. return 333;
  242. /* these two are just a guess; one of them might be right */
  243. case CLKCFG_FSB_1600:
  244. case CLKCFG_FSB_1600_ALT:
  245. return 400;
  246. default:
  247. return 133;
  248. }
  249. }
  250. static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
  251. {
  252. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  253. struct drm_i915_private *dev_priv = dev->dev_private;
  254. return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
  255. }
  256. static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
  257. {
  258. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  259. struct drm_i915_private *dev_priv = dev->dev_private;
  260. return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
  261. }
  262. static void
  263. intel_dp_check_edp(struct intel_dp *intel_dp)
  264. {
  265. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  266. struct drm_i915_private *dev_priv = dev->dev_private;
  267. if (!is_edp(intel_dp))
  268. return;
  269. if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
  270. WARN(1, "eDP powered off while attempting aux channel communication.\n");
  271. DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
  272. I915_READ(PCH_PP_STATUS),
  273. I915_READ(PCH_PP_CONTROL));
  274. }
  275. }
  276. static uint32_t
  277. intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
  278. {
  279. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  280. struct drm_device *dev = intel_dig_port->base.base.dev;
  281. struct drm_i915_private *dev_priv = dev->dev_private;
  282. uint32_t ch_ctl = intel_dp->output_reg + 0x10;
  283. uint32_t status;
  284. bool done;
  285. if (IS_HASWELL(dev)) {
  286. switch (intel_dig_port->port) {
  287. case PORT_A:
  288. ch_ctl = DPA_AUX_CH_CTL;
  289. break;
  290. case PORT_B:
  291. ch_ctl = PCH_DPB_AUX_CH_CTL;
  292. break;
  293. case PORT_C:
  294. ch_ctl = PCH_DPC_AUX_CH_CTL;
  295. break;
  296. case PORT_D:
  297. ch_ctl = PCH_DPD_AUX_CH_CTL;
  298. break;
  299. default:
  300. BUG();
  301. }
  302. }
  303. #define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
  304. if (has_aux_irq)
  305. done = wait_event_timeout(dev_priv->gmbus_wait_queue, C, 10);
  306. else
  307. done = wait_for_atomic(C, 10) == 0;
  308. if (!done)
  309. DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
  310. has_aux_irq);
  311. #undef C
  312. return status;
  313. }
  314. static int
  315. intel_dp_aux_ch(struct intel_dp *intel_dp,
  316. uint8_t *send, int send_bytes,
  317. uint8_t *recv, int recv_size)
  318. {
  319. uint32_t output_reg = intel_dp->output_reg;
  320. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  321. struct drm_device *dev = intel_dig_port->base.base.dev;
  322. struct drm_i915_private *dev_priv = dev->dev_private;
  323. uint32_t ch_ctl = output_reg + 0x10;
  324. uint32_t ch_data = ch_ctl + 4;
  325. int i, ret, recv_bytes;
  326. uint32_t status;
  327. uint32_t aux_clock_divider;
  328. int try, precharge;
  329. bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
  330. /* dp aux is extremely sensitive to irq latency, hence request the
  331. * lowest possible wakeup latency and so prevent the cpu from going into
  332. * deep sleep states.
  333. */
  334. pm_qos_update_request(&dev_priv->pm_qos, 0);
  335. if (IS_HASWELL(dev)) {
  336. switch (intel_dig_port->port) {
  337. case PORT_A:
  338. ch_ctl = DPA_AUX_CH_CTL;
  339. ch_data = DPA_AUX_CH_DATA1;
  340. break;
  341. case PORT_B:
  342. ch_ctl = PCH_DPB_AUX_CH_CTL;
  343. ch_data = PCH_DPB_AUX_CH_DATA1;
  344. break;
  345. case PORT_C:
  346. ch_ctl = PCH_DPC_AUX_CH_CTL;
  347. ch_data = PCH_DPC_AUX_CH_DATA1;
  348. break;
  349. case PORT_D:
  350. ch_ctl = PCH_DPD_AUX_CH_CTL;
  351. ch_data = PCH_DPD_AUX_CH_DATA1;
  352. break;
  353. default:
  354. BUG();
  355. }
  356. }
  357. intel_dp_check_edp(intel_dp);
  358. /* The clock divider is based off the hrawclk,
  359. * and would like to run at 2MHz. So, take the
  360. * hrawclk value and divide by 2 and use that
  361. *
  362. * Note that PCH attached eDP panels should use a 125MHz input
  363. * clock divider.
  364. */
  365. if (is_cpu_edp(intel_dp)) {
  366. if (HAS_DDI(dev))
  367. aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
  368. else if (IS_VALLEYVIEW(dev))
  369. aux_clock_divider = 100;
  370. else if (IS_GEN6(dev) || IS_GEN7(dev))
  371. aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
  372. else
  373. aux_clock_divider = 225; /* eDP input clock at 450Mhz */
  374. } else if (HAS_PCH_SPLIT(dev))
  375. aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
  376. else
  377. aux_clock_divider = intel_hrawclk(dev) / 2;
  378. if (IS_GEN6(dev))
  379. precharge = 3;
  380. else
  381. precharge = 5;
  382. /* Try to wait for any previous AUX channel activity */
  383. for (try = 0; try < 3; try++) {
  384. status = I915_READ_NOTRACE(ch_ctl);
  385. if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
  386. break;
  387. msleep(1);
  388. }
  389. if (try == 3) {
  390. WARN(1, "dp_aux_ch not started status 0x%08x\n",
  391. I915_READ(ch_ctl));
  392. ret = -EBUSY;
  393. goto out;
  394. }
  395. /* Must try at least 3 times according to DP spec */
  396. for (try = 0; try < 5; try++) {
  397. /* Load the send data into the aux channel data registers */
  398. for (i = 0; i < send_bytes; i += 4)
  399. I915_WRITE(ch_data + i,
  400. pack_aux(send + i, send_bytes - i));
  401. /* Send the command and wait for it to complete */
  402. I915_WRITE(ch_ctl,
  403. DP_AUX_CH_CTL_SEND_BUSY |
  404. (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
  405. DP_AUX_CH_CTL_TIME_OUT_400us |
  406. (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
  407. (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
  408. (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
  409. DP_AUX_CH_CTL_DONE |
  410. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  411. DP_AUX_CH_CTL_RECEIVE_ERROR);
  412. status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
  413. /* Clear done status and any errors */
  414. I915_WRITE(ch_ctl,
  415. status |
  416. DP_AUX_CH_CTL_DONE |
  417. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  418. DP_AUX_CH_CTL_RECEIVE_ERROR);
  419. if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
  420. DP_AUX_CH_CTL_RECEIVE_ERROR))
  421. continue;
  422. if (status & DP_AUX_CH_CTL_DONE)
  423. break;
  424. }
  425. if ((status & DP_AUX_CH_CTL_DONE) == 0) {
  426. DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
  427. ret = -EBUSY;
  428. goto out;
  429. }
  430. /* Check for timeout or receive error.
  431. * Timeouts occur when the sink is not connected
  432. */
  433. if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
  434. DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
  435. ret = -EIO;
  436. goto out;
  437. }
  438. /* Timeouts occur when the device isn't connected, so they're
  439. * "normal" -- don't fill the kernel log with these */
  440. if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
  441. DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
  442. ret = -ETIMEDOUT;
  443. goto out;
  444. }
  445. /* Unload any bytes sent back from the other side */
  446. recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
  447. DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
  448. if (recv_bytes > recv_size)
  449. recv_bytes = recv_size;
  450. for (i = 0; i < recv_bytes; i += 4)
  451. unpack_aux(I915_READ(ch_data + i),
  452. recv + i, recv_bytes - i);
  453. ret = recv_bytes;
  454. out:
  455. pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
  456. return ret;
  457. }
  458. /* Write data to the aux channel in native mode */
  459. static int
  460. intel_dp_aux_native_write(struct intel_dp *intel_dp,
  461. uint16_t address, uint8_t *send, int send_bytes)
  462. {
  463. int ret;
  464. uint8_t msg[20];
  465. int msg_bytes;
  466. uint8_t ack;
  467. intel_dp_check_edp(intel_dp);
  468. if (send_bytes > 16)
  469. return -1;
  470. msg[0] = AUX_NATIVE_WRITE << 4;
  471. msg[1] = address >> 8;
  472. msg[2] = address & 0xff;
  473. msg[3] = send_bytes - 1;
  474. memcpy(&msg[4], send, send_bytes);
  475. msg_bytes = send_bytes + 4;
  476. for (;;) {
  477. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
  478. if (ret < 0)
  479. return ret;
  480. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  481. break;
  482. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  483. udelay(100);
  484. else
  485. return -EIO;
  486. }
  487. return send_bytes;
  488. }
  489. /* Write a single byte to the aux channel in native mode */
  490. static int
  491. intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
  492. uint16_t address, uint8_t byte)
  493. {
  494. return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
  495. }
  496. /* read bytes from a native aux channel */
  497. static int
  498. intel_dp_aux_native_read(struct intel_dp *intel_dp,
  499. uint16_t address, uint8_t *recv, int recv_bytes)
  500. {
  501. uint8_t msg[4];
  502. int msg_bytes;
  503. uint8_t reply[20];
  504. int reply_bytes;
  505. uint8_t ack;
  506. int ret;
  507. intel_dp_check_edp(intel_dp);
  508. msg[0] = AUX_NATIVE_READ << 4;
  509. msg[1] = address >> 8;
  510. msg[2] = address & 0xff;
  511. msg[3] = recv_bytes - 1;
  512. msg_bytes = 4;
  513. reply_bytes = recv_bytes + 1;
  514. for (;;) {
  515. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
  516. reply, reply_bytes);
  517. if (ret == 0)
  518. return -EPROTO;
  519. if (ret < 0)
  520. return ret;
  521. ack = reply[0];
  522. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
  523. memcpy(recv, reply + 1, ret - 1);
  524. return ret - 1;
  525. }
  526. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  527. udelay(100);
  528. else
  529. return -EIO;
  530. }
  531. }
  532. static int
  533. intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  534. uint8_t write_byte, uint8_t *read_byte)
  535. {
  536. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  537. struct intel_dp *intel_dp = container_of(adapter,
  538. struct intel_dp,
  539. adapter);
  540. uint16_t address = algo_data->address;
  541. uint8_t msg[5];
  542. uint8_t reply[2];
  543. unsigned retry;
  544. int msg_bytes;
  545. int reply_bytes;
  546. int ret;
  547. intel_dp_check_edp(intel_dp);
  548. /* Set up the command byte */
  549. if (mode & MODE_I2C_READ)
  550. msg[0] = AUX_I2C_READ << 4;
  551. else
  552. msg[0] = AUX_I2C_WRITE << 4;
  553. if (!(mode & MODE_I2C_STOP))
  554. msg[0] |= AUX_I2C_MOT << 4;
  555. msg[1] = address >> 8;
  556. msg[2] = address;
  557. switch (mode) {
  558. case MODE_I2C_WRITE:
  559. msg[3] = 0;
  560. msg[4] = write_byte;
  561. msg_bytes = 5;
  562. reply_bytes = 1;
  563. break;
  564. case MODE_I2C_READ:
  565. msg[3] = 0;
  566. msg_bytes = 4;
  567. reply_bytes = 2;
  568. break;
  569. default:
  570. msg_bytes = 3;
  571. reply_bytes = 1;
  572. break;
  573. }
  574. for (retry = 0; retry < 5; retry++) {
  575. ret = intel_dp_aux_ch(intel_dp,
  576. msg, msg_bytes,
  577. reply, reply_bytes);
  578. if (ret < 0) {
  579. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  580. return ret;
  581. }
  582. switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
  583. case AUX_NATIVE_REPLY_ACK:
  584. /* I2C-over-AUX Reply field is only valid
  585. * when paired with AUX ACK.
  586. */
  587. break;
  588. case AUX_NATIVE_REPLY_NACK:
  589. DRM_DEBUG_KMS("aux_ch native nack\n");
  590. return -EREMOTEIO;
  591. case AUX_NATIVE_REPLY_DEFER:
  592. udelay(100);
  593. continue;
  594. default:
  595. DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
  596. reply[0]);
  597. return -EREMOTEIO;
  598. }
  599. switch (reply[0] & AUX_I2C_REPLY_MASK) {
  600. case AUX_I2C_REPLY_ACK:
  601. if (mode == MODE_I2C_READ) {
  602. *read_byte = reply[1];
  603. }
  604. return reply_bytes - 1;
  605. case AUX_I2C_REPLY_NACK:
  606. DRM_DEBUG_KMS("aux_i2c nack\n");
  607. return -EREMOTEIO;
  608. case AUX_I2C_REPLY_DEFER:
  609. DRM_DEBUG_KMS("aux_i2c defer\n");
  610. udelay(100);
  611. break;
  612. default:
  613. DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
  614. return -EREMOTEIO;
  615. }
  616. }
  617. DRM_ERROR("too many retries, giving up\n");
  618. return -EREMOTEIO;
  619. }
  620. static int
  621. intel_dp_i2c_init(struct intel_dp *intel_dp,
  622. struct intel_connector *intel_connector, const char *name)
  623. {
  624. int ret;
  625. DRM_DEBUG_KMS("i2c_init %s\n", name);
  626. intel_dp->algo.running = false;
  627. intel_dp->algo.address = 0;
  628. intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
  629. memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
  630. intel_dp->adapter.owner = THIS_MODULE;
  631. intel_dp->adapter.class = I2C_CLASS_DDC;
  632. strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
  633. intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
  634. intel_dp->adapter.algo_data = &intel_dp->algo;
  635. intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
  636. ironlake_edp_panel_vdd_on(intel_dp);
  637. ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
  638. ironlake_edp_panel_vdd_off(intel_dp, false);
  639. return ret;
  640. }
  641. bool
  642. intel_dp_mode_fixup(struct drm_encoder *encoder,
  643. const struct drm_display_mode *mode,
  644. struct drm_display_mode *adjusted_mode)
  645. {
  646. struct drm_device *dev = encoder->dev;
  647. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  648. struct intel_connector *intel_connector = intel_dp->attached_connector;
  649. int lane_count, clock;
  650. int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
  651. int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
  652. int bpp, mode_rate;
  653. static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
  654. if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
  655. intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
  656. adjusted_mode);
  657. intel_pch_panel_fitting(dev,
  658. intel_connector->panel.fitting_mode,
  659. mode, adjusted_mode);
  660. }
  661. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  662. return false;
  663. DRM_DEBUG_KMS("DP link computation with max lane count %i "
  664. "max bw %02x pixel clock %iKHz\n",
  665. max_lane_count, bws[max_clock], adjusted_mode->clock);
  666. if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
  667. return false;
  668. bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
  669. mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
  670. for (clock = 0; clock <= max_clock; clock++) {
  671. for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
  672. int link_bw_clock =
  673. drm_dp_bw_code_to_link_rate(bws[clock]);
  674. int link_avail = intel_dp_max_data_rate(link_bw_clock,
  675. lane_count);
  676. if (mode_rate <= link_avail) {
  677. intel_dp->link_bw = bws[clock];
  678. intel_dp->lane_count = lane_count;
  679. adjusted_mode->clock = link_bw_clock;
  680. DRM_DEBUG_KMS("DP link bw %02x lane "
  681. "count %d clock %d bpp %d\n",
  682. intel_dp->link_bw, intel_dp->lane_count,
  683. adjusted_mode->clock, bpp);
  684. DRM_DEBUG_KMS("DP link bw required %i available %i\n",
  685. mode_rate, link_avail);
  686. return true;
  687. }
  688. }
  689. }
  690. return false;
  691. }
  692. struct intel_dp_m_n {
  693. uint32_t tu;
  694. uint32_t gmch_m;
  695. uint32_t gmch_n;
  696. uint32_t link_m;
  697. uint32_t link_n;
  698. };
  699. static void
  700. intel_reduce_ratio(uint32_t *num, uint32_t *den)
  701. {
  702. while (*num > 0xffffff || *den > 0xffffff) {
  703. *num >>= 1;
  704. *den >>= 1;
  705. }
  706. }
  707. static void
  708. intel_dp_compute_m_n(int bpp,
  709. int nlanes,
  710. int pixel_clock,
  711. int link_clock,
  712. struct intel_dp_m_n *m_n)
  713. {
  714. m_n->tu = 64;
  715. m_n->gmch_m = (pixel_clock * bpp) >> 3;
  716. m_n->gmch_n = link_clock * nlanes;
  717. intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
  718. m_n->link_m = pixel_clock;
  719. m_n->link_n = link_clock;
  720. intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
  721. }
  722. void
  723. intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
  724. struct drm_display_mode *adjusted_mode)
  725. {
  726. struct drm_device *dev = crtc->dev;
  727. struct intel_encoder *intel_encoder;
  728. struct intel_dp *intel_dp;
  729. struct drm_i915_private *dev_priv = dev->dev_private;
  730. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  731. int lane_count = 4;
  732. struct intel_dp_m_n m_n;
  733. int pipe = intel_crtc->pipe;
  734. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  735. /*
  736. * Find the lane count in the intel_encoder private
  737. */
  738. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  739. intel_dp = enc_to_intel_dp(&intel_encoder->base);
  740. if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
  741. intel_encoder->type == INTEL_OUTPUT_EDP)
  742. {
  743. lane_count = intel_dp->lane_count;
  744. break;
  745. }
  746. }
  747. /*
  748. * Compute the GMCH and Link ratios. The '3' here is
  749. * the number of bytes_per_pixel post-LUT, which we always
  750. * set up for 8-bits of R/G/B, or 3 bytes total.
  751. */
  752. intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
  753. mode->clock, adjusted_mode->clock, &m_n);
  754. if (IS_HASWELL(dev)) {
  755. I915_WRITE(PIPE_DATA_M1(cpu_transcoder),
  756. TU_SIZE(m_n.tu) | m_n.gmch_m);
  757. I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
  758. I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
  759. I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
  760. } else if (HAS_PCH_SPLIT(dev)) {
  761. I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
  762. I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
  763. I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
  764. I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
  765. } else if (IS_VALLEYVIEW(dev)) {
  766. I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
  767. I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
  768. I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
  769. I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
  770. } else {
  771. I915_WRITE(PIPE_GMCH_DATA_M(pipe),
  772. TU_SIZE(m_n.tu) | m_n.gmch_m);
  773. I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
  774. I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
  775. I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
  776. }
  777. }
  778. void intel_dp_init_link_config(struct intel_dp *intel_dp)
  779. {
  780. memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
  781. intel_dp->link_configuration[0] = intel_dp->link_bw;
  782. intel_dp->link_configuration[1] = intel_dp->lane_count;
  783. intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
  784. /*
  785. * Check for DPCD version > 1.1 and enhanced framing support
  786. */
  787. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
  788. (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
  789. intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  790. }
  791. }
  792. static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
  793. {
  794. struct drm_device *dev = crtc->dev;
  795. struct drm_i915_private *dev_priv = dev->dev_private;
  796. u32 dpa_ctl;
  797. DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
  798. dpa_ctl = I915_READ(DP_A);
  799. dpa_ctl &= ~DP_PLL_FREQ_MASK;
  800. if (clock < 200000) {
  801. u32 temp;
  802. dpa_ctl |= DP_PLL_FREQ_160MHZ;
  803. /* workaround for 160Mhz:
  804. 1) program 0x4600c bits 15:0 = 0x8124
  805. 2) program 0x46010 bit 0 = 1
  806. 3) program 0x46034 bit 24 = 1
  807. 4) program 0x64000 bit 14 = 1
  808. */
  809. temp = I915_READ(0x4600c);
  810. temp &= 0xffff0000;
  811. I915_WRITE(0x4600c, temp | 0x8124);
  812. temp = I915_READ(0x46010);
  813. I915_WRITE(0x46010, temp | 1);
  814. temp = I915_READ(0x46034);
  815. I915_WRITE(0x46034, temp | (1 << 24));
  816. } else {
  817. dpa_ctl |= DP_PLL_FREQ_270MHZ;
  818. }
  819. I915_WRITE(DP_A, dpa_ctl);
  820. POSTING_READ(DP_A);
  821. udelay(500);
  822. }
  823. static void
  824. intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
  825. struct drm_display_mode *adjusted_mode)
  826. {
  827. struct drm_device *dev = encoder->dev;
  828. struct drm_i915_private *dev_priv = dev->dev_private;
  829. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  830. struct drm_crtc *crtc = encoder->crtc;
  831. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  832. /*
  833. * There are four kinds of DP registers:
  834. *
  835. * IBX PCH
  836. * SNB CPU
  837. * IVB CPU
  838. * CPT PCH
  839. *
  840. * IBX PCH and CPU are the same for almost everything,
  841. * except that the CPU DP PLL is configured in this
  842. * register
  843. *
  844. * CPT PCH is quite different, having many bits moved
  845. * to the TRANS_DP_CTL register instead. That
  846. * configuration happens (oddly) in ironlake_pch_enable
  847. */
  848. /* Preserve the BIOS-computed detected bit. This is
  849. * supposed to be read-only.
  850. */
  851. intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
  852. /* Handle DP bits in common between all three register formats */
  853. intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
  854. switch (intel_dp->lane_count) {
  855. case 1:
  856. intel_dp->DP |= DP_PORT_WIDTH_1;
  857. break;
  858. case 2:
  859. intel_dp->DP |= DP_PORT_WIDTH_2;
  860. break;
  861. case 4:
  862. intel_dp->DP |= DP_PORT_WIDTH_4;
  863. break;
  864. }
  865. if (intel_dp->has_audio) {
  866. DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
  867. pipe_name(intel_crtc->pipe));
  868. intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
  869. intel_write_eld(encoder, adjusted_mode);
  870. }
  871. intel_dp_init_link_config(intel_dp);
  872. /* Split out the IBX/CPU vs CPT settings */
  873. if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
  874. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  875. intel_dp->DP |= DP_SYNC_HS_HIGH;
  876. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  877. intel_dp->DP |= DP_SYNC_VS_HIGH;
  878. intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
  879. if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
  880. intel_dp->DP |= DP_ENHANCED_FRAMING;
  881. intel_dp->DP |= intel_crtc->pipe << 29;
  882. /* don't miss out required setting for eDP */
  883. if (adjusted_mode->clock < 200000)
  884. intel_dp->DP |= DP_PLL_FREQ_160MHZ;
  885. else
  886. intel_dp->DP |= DP_PLL_FREQ_270MHZ;
  887. } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
  888. intel_dp->DP |= intel_dp->color_range;
  889. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  890. intel_dp->DP |= DP_SYNC_HS_HIGH;
  891. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  892. intel_dp->DP |= DP_SYNC_VS_HIGH;
  893. intel_dp->DP |= DP_LINK_TRAIN_OFF;
  894. if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
  895. intel_dp->DP |= DP_ENHANCED_FRAMING;
  896. if (intel_crtc->pipe == 1)
  897. intel_dp->DP |= DP_PIPEB_SELECT;
  898. if (is_cpu_edp(intel_dp)) {
  899. /* don't miss out required setting for eDP */
  900. if (adjusted_mode->clock < 200000)
  901. intel_dp->DP |= DP_PLL_FREQ_160MHZ;
  902. else
  903. intel_dp->DP |= DP_PLL_FREQ_270MHZ;
  904. }
  905. } else {
  906. intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
  907. }
  908. if (is_cpu_edp(intel_dp))
  909. ironlake_set_pll_edp(crtc, adjusted_mode->clock);
  910. }
  911. #define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
  912. #define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
  913. #define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
  914. #define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
  915. #define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
  916. #define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
  917. static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
  918. u32 mask,
  919. u32 value)
  920. {
  921. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  922. struct drm_i915_private *dev_priv = dev->dev_private;
  923. DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
  924. mask, value,
  925. I915_READ(PCH_PP_STATUS),
  926. I915_READ(PCH_PP_CONTROL));
  927. if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
  928. DRM_ERROR("Panel status timeout: status %08x control %08x\n",
  929. I915_READ(PCH_PP_STATUS),
  930. I915_READ(PCH_PP_CONTROL));
  931. }
  932. }
  933. static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
  934. {
  935. DRM_DEBUG_KMS("Wait for panel power on\n");
  936. ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
  937. }
  938. static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
  939. {
  940. DRM_DEBUG_KMS("Wait for panel power off time\n");
  941. ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
  942. }
  943. static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
  944. {
  945. DRM_DEBUG_KMS("Wait for panel power cycle\n");
  946. ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
  947. }
  948. /* Read the current pp_control value, unlocking the register if it
  949. * is locked
  950. */
  951. static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
  952. {
  953. u32 control = I915_READ(PCH_PP_CONTROL);
  954. control &= ~PANEL_UNLOCK_MASK;
  955. control |= PANEL_UNLOCK_REGS;
  956. return control;
  957. }
  958. void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
  959. {
  960. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  961. struct drm_i915_private *dev_priv = dev->dev_private;
  962. u32 pp;
  963. if (!is_edp(intel_dp))
  964. return;
  965. DRM_DEBUG_KMS("Turn eDP VDD on\n");
  966. WARN(intel_dp->want_panel_vdd,
  967. "eDP VDD already requested on\n");
  968. intel_dp->want_panel_vdd = true;
  969. if (ironlake_edp_have_panel_vdd(intel_dp)) {
  970. DRM_DEBUG_KMS("eDP VDD already on\n");
  971. return;
  972. }
  973. if (!ironlake_edp_have_panel_power(intel_dp))
  974. ironlake_wait_panel_power_cycle(intel_dp);
  975. pp = ironlake_get_pp_control(dev_priv);
  976. pp |= EDP_FORCE_VDD;
  977. I915_WRITE(PCH_PP_CONTROL, pp);
  978. POSTING_READ(PCH_PP_CONTROL);
  979. DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
  980. I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
  981. /*
  982. * If the panel wasn't on, delay before accessing aux channel
  983. */
  984. if (!ironlake_edp_have_panel_power(intel_dp)) {
  985. DRM_DEBUG_KMS("eDP was not running\n");
  986. msleep(intel_dp->panel_power_up_delay);
  987. }
  988. }
  989. static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
  990. {
  991. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  992. struct drm_i915_private *dev_priv = dev->dev_private;
  993. u32 pp;
  994. if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
  995. pp = ironlake_get_pp_control(dev_priv);
  996. pp &= ~EDP_FORCE_VDD;
  997. I915_WRITE(PCH_PP_CONTROL, pp);
  998. POSTING_READ(PCH_PP_CONTROL);
  999. /* Make sure sequencer is idle before allowing subsequent activity */
  1000. DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
  1001. I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
  1002. msleep(intel_dp->panel_power_down_delay);
  1003. }
  1004. }
  1005. static void ironlake_panel_vdd_work(struct work_struct *__work)
  1006. {
  1007. struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
  1008. struct intel_dp, panel_vdd_work);
  1009. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1010. mutex_lock(&dev->mode_config.mutex);
  1011. ironlake_panel_vdd_off_sync(intel_dp);
  1012. mutex_unlock(&dev->mode_config.mutex);
  1013. }
  1014. void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
  1015. {
  1016. if (!is_edp(intel_dp))
  1017. return;
  1018. DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
  1019. WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
  1020. intel_dp->want_panel_vdd = false;
  1021. if (sync) {
  1022. ironlake_panel_vdd_off_sync(intel_dp);
  1023. } else {
  1024. /*
  1025. * Queue the timer to fire a long
  1026. * time from now (relative to the power down delay)
  1027. * to keep the panel power up across a sequence of operations
  1028. */
  1029. schedule_delayed_work(&intel_dp->panel_vdd_work,
  1030. msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
  1031. }
  1032. }
  1033. void ironlake_edp_panel_on(struct intel_dp *intel_dp)
  1034. {
  1035. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1036. struct drm_i915_private *dev_priv = dev->dev_private;
  1037. u32 pp;
  1038. if (!is_edp(intel_dp))
  1039. return;
  1040. DRM_DEBUG_KMS("Turn eDP power on\n");
  1041. if (ironlake_edp_have_panel_power(intel_dp)) {
  1042. DRM_DEBUG_KMS("eDP power already on\n");
  1043. return;
  1044. }
  1045. ironlake_wait_panel_power_cycle(intel_dp);
  1046. pp = ironlake_get_pp_control(dev_priv);
  1047. if (IS_GEN5(dev)) {
  1048. /* ILK workaround: disable reset around power sequence */
  1049. pp &= ~PANEL_POWER_RESET;
  1050. I915_WRITE(PCH_PP_CONTROL, pp);
  1051. POSTING_READ(PCH_PP_CONTROL);
  1052. }
  1053. pp |= POWER_TARGET_ON;
  1054. if (!IS_GEN5(dev))
  1055. pp |= PANEL_POWER_RESET;
  1056. I915_WRITE(PCH_PP_CONTROL, pp);
  1057. POSTING_READ(PCH_PP_CONTROL);
  1058. ironlake_wait_panel_on(intel_dp);
  1059. if (IS_GEN5(dev)) {
  1060. pp |= PANEL_POWER_RESET; /* restore panel reset bit */
  1061. I915_WRITE(PCH_PP_CONTROL, pp);
  1062. POSTING_READ(PCH_PP_CONTROL);
  1063. }
  1064. }
  1065. void ironlake_edp_panel_off(struct intel_dp *intel_dp)
  1066. {
  1067. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1068. struct drm_i915_private *dev_priv = dev->dev_private;
  1069. u32 pp;
  1070. if (!is_edp(intel_dp))
  1071. return;
  1072. DRM_DEBUG_KMS("Turn eDP power off\n");
  1073. WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
  1074. pp = ironlake_get_pp_control(dev_priv);
  1075. /* We need to switch off panel power _and_ force vdd, for otherwise some
  1076. * panels get very unhappy and cease to work. */
  1077. pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
  1078. I915_WRITE(PCH_PP_CONTROL, pp);
  1079. POSTING_READ(PCH_PP_CONTROL);
  1080. intel_dp->want_panel_vdd = false;
  1081. ironlake_wait_panel_off(intel_dp);
  1082. }
  1083. void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
  1084. {
  1085. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1086. struct drm_device *dev = intel_dig_port->base.base.dev;
  1087. struct drm_i915_private *dev_priv = dev->dev_private;
  1088. int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
  1089. u32 pp;
  1090. if (!is_edp(intel_dp))
  1091. return;
  1092. DRM_DEBUG_KMS("\n");
  1093. /*
  1094. * If we enable the backlight right away following a panel power
  1095. * on, we may see slight flicker as the panel syncs with the eDP
  1096. * link. So delay a bit to make sure the image is solid before
  1097. * allowing it to appear.
  1098. */
  1099. msleep(intel_dp->backlight_on_delay);
  1100. pp = ironlake_get_pp_control(dev_priv);
  1101. pp |= EDP_BLC_ENABLE;
  1102. I915_WRITE(PCH_PP_CONTROL, pp);
  1103. POSTING_READ(PCH_PP_CONTROL);
  1104. intel_panel_enable_backlight(dev, pipe);
  1105. }
  1106. void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
  1107. {
  1108. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1109. struct drm_i915_private *dev_priv = dev->dev_private;
  1110. u32 pp;
  1111. if (!is_edp(intel_dp))
  1112. return;
  1113. intel_panel_disable_backlight(dev);
  1114. DRM_DEBUG_KMS("\n");
  1115. pp = ironlake_get_pp_control(dev_priv);
  1116. pp &= ~EDP_BLC_ENABLE;
  1117. I915_WRITE(PCH_PP_CONTROL, pp);
  1118. POSTING_READ(PCH_PP_CONTROL);
  1119. msleep(intel_dp->backlight_off_delay);
  1120. }
  1121. static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
  1122. {
  1123. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1124. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  1125. struct drm_device *dev = crtc->dev;
  1126. struct drm_i915_private *dev_priv = dev->dev_private;
  1127. u32 dpa_ctl;
  1128. assert_pipe_disabled(dev_priv,
  1129. to_intel_crtc(crtc)->pipe);
  1130. DRM_DEBUG_KMS("\n");
  1131. dpa_ctl = I915_READ(DP_A);
  1132. WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
  1133. WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
  1134. /* We don't adjust intel_dp->DP while tearing down the link, to
  1135. * facilitate link retraining (e.g. after hotplug). Hence clear all
  1136. * enable bits here to ensure that we don't enable too much. */
  1137. intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
  1138. intel_dp->DP |= DP_PLL_ENABLE;
  1139. I915_WRITE(DP_A, intel_dp->DP);
  1140. POSTING_READ(DP_A);
  1141. udelay(200);
  1142. }
  1143. static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
  1144. {
  1145. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1146. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  1147. struct drm_device *dev = crtc->dev;
  1148. struct drm_i915_private *dev_priv = dev->dev_private;
  1149. u32 dpa_ctl;
  1150. assert_pipe_disabled(dev_priv,
  1151. to_intel_crtc(crtc)->pipe);
  1152. dpa_ctl = I915_READ(DP_A);
  1153. WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
  1154. "dp pll off, should be on\n");
  1155. WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
  1156. /* We can't rely on the value tracked for the DP register in
  1157. * intel_dp->DP because link_down must not change that (otherwise link
  1158. * re-training will fail. */
  1159. dpa_ctl &= ~DP_PLL_ENABLE;
  1160. I915_WRITE(DP_A, dpa_ctl);
  1161. POSTING_READ(DP_A);
  1162. udelay(200);
  1163. }
  1164. /* If the sink supports it, try to set the power state appropriately */
  1165. void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
  1166. {
  1167. int ret, i;
  1168. /* Should have a valid DPCD by this point */
  1169. if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
  1170. return;
  1171. if (mode != DRM_MODE_DPMS_ON) {
  1172. ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
  1173. DP_SET_POWER_D3);
  1174. if (ret != 1)
  1175. DRM_DEBUG_DRIVER("failed to write sink power state\n");
  1176. } else {
  1177. /*
  1178. * When turning on, we need to retry for 1ms to give the sink
  1179. * time to wake up.
  1180. */
  1181. for (i = 0; i < 3; i++) {
  1182. ret = intel_dp_aux_native_write_1(intel_dp,
  1183. DP_SET_POWER,
  1184. DP_SET_POWER_D0);
  1185. if (ret == 1)
  1186. break;
  1187. msleep(1);
  1188. }
  1189. }
  1190. }
  1191. static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
  1192. enum pipe *pipe)
  1193. {
  1194. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1195. struct drm_device *dev = encoder->base.dev;
  1196. struct drm_i915_private *dev_priv = dev->dev_private;
  1197. u32 tmp = I915_READ(intel_dp->output_reg);
  1198. if (!(tmp & DP_PORT_EN))
  1199. return false;
  1200. if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
  1201. *pipe = PORT_TO_PIPE_CPT(tmp);
  1202. } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
  1203. *pipe = PORT_TO_PIPE(tmp);
  1204. } else {
  1205. u32 trans_sel;
  1206. u32 trans_dp;
  1207. int i;
  1208. switch (intel_dp->output_reg) {
  1209. case PCH_DP_B:
  1210. trans_sel = TRANS_DP_PORT_SEL_B;
  1211. break;
  1212. case PCH_DP_C:
  1213. trans_sel = TRANS_DP_PORT_SEL_C;
  1214. break;
  1215. case PCH_DP_D:
  1216. trans_sel = TRANS_DP_PORT_SEL_D;
  1217. break;
  1218. default:
  1219. return true;
  1220. }
  1221. for_each_pipe(i) {
  1222. trans_dp = I915_READ(TRANS_DP_CTL(i));
  1223. if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
  1224. *pipe = i;
  1225. return true;
  1226. }
  1227. }
  1228. DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
  1229. intel_dp->output_reg);
  1230. }
  1231. return true;
  1232. }
  1233. static void intel_disable_dp(struct intel_encoder *encoder)
  1234. {
  1235. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1236. /* Make sure the panel is off before trying to change the mode. But also
  1237. * ensure that we have vdd while we switch off the panel. */
  1238. ironlake_edp_panel_vdd_on(intel_dp);
  1239. ironlake_edp_backlight_off(intel_dp);
  1240. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1241. ironlake_edp_panel_off(intel_dp);
  1242. /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
  1243. if (!is_cpu_edp(intel_dp))
  1244. intel_dp_link_down(intel_dp);
  1245. }
  1246. static void intel_post_disable_dp(struct intel_encoder *encoder)
  1247. {
  1248. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1249. if (is_cpu_edp(intel_dp)) {
  1250. intel_dp_link_down(intel_dp);
  1251. ironlake_edp_pll_off(intel_dp);
  1252. }
  1253. }
  1254. static void intel_enable_dp(struct intel_encoder *encoder)
  1255. {
  1256. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1257. struct drm_device *dev = encoder->base.dev;
  1258. struct drm_i915_private *dev_priv = dev->dev_private;
  1259. uint32_t dp_reg = I915_READ(intel_dp->output_reg);
  1260. if (WARN_ON(dp_reg & DP_PORT_EN))
  1261. return;
  1262. ironlake_edp_panel_vdd_on(intel_dp);
  1263. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1264. intel_dp_start_link_train(intel_dp);
  1265. ironlake_edp_panel_on(intel_dp);
  1266. ironlake_edp_panel_vdd_off(intel_dp, true);
  1267. intel_dp_complete_link_train(intel_dp);
  1268. ironlake_edp_backlight_on(intel_dp);
  1269. }
  1270. static void intel_pre_enable_dp(struct intel_encoder *encoder)
  1271. {
  1272. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1273. if (is_cpu_edp(intel_dp))
  1274. ironlake_edp_pll_on(intel_dp);
  1275. }
  1276. /*
  1277. * Native read with retry for link status and receiver capability reads for
  1278. * cases where the sink may still be asleep.
  1279. */
  1280. static bool
  1281. intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
  1282. uint8_t *recv, int recv_bytes)
  1283. {
  1284. int ret, i;
  1285. /*
  1286. * Sinks are *supposed* to come up within 1ms from an off state,
  1287. * but we're also supposed to retry 3 times per the spec.
  1288. */
  1289. for (i = 0; i < 3; i++) {
  1290. ret = intel_dp_aux_native_read(intel_dp, address, recv,
  1291. recv_bytes);
  1292. if (ret == recv_bytes)
  1293. return true;
  1294. msleep(1);
  1295. }
  1296. return false;
  1297. }
  1298. /*
  1299. * Fetch AUX CH registers 0x202 - 0x207 which contain
  1300. * link status information
  1301. */
  1302. static bool
  1303. intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
  1304. {
  1305. return intel_dp_aux_native_read_retry(intel_dp,
  1306. DP_LANE0_1_STATUS,
  1307. link_status,
  1308. DP_LINK_STATUS_SIZE);
  1309. }
  1310. #if 0
  1311. static char *voltage_names[] = {
  1312. "0.4V", "0.6V", "0.8V", "1.2V"
  1313. };
  1314. static char *pre_emph_names[] = {
  1315. "0dB", "3.5dB", "6dB", "9.5dB"
  1316. };
  1317. static char *link_train_names[] = {
  1318. "pattern 1", "pattern 2", "idle", "off"
  1319. };
  1320. #endif
  1321. /*
  1322. * These are source-specific values; current Intel hardware supports
  1323. * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
  1324. */
  1325. static uint8_t
  1326. intel_dp_voltage_max(struct intel_dp *intel_dp)
  1327. {
  1328. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1329. if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
  1330. return DP_TRAIN_VOLTAGE_SWING_800;
  1331. else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
  1332. return DP_TRAIN_VOLTAGE_SWING_1200;
  1333. else
  1334. return DP_TRAIN_VOLTAGE_SWING_800;
  1335. }
  1336. static uint8_t
  1337. intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
  1338. {
  1339. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1340. if (IS_HASWELL(dev)) {
  1341. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1342. case DP_TRAIN_VOLTAGE_SWING_400:
  1343. return DP_TRAIN_PRE_EMPHASIS_9_5;
  1344. case DP_TRAIN_VOLTAGE_SWING_600:
  1345. return DP_TRAIN_PRE_EMPHASIS_6;
  1346. case DP_TRAIN_VOLTAGE_SWING_800:
  1347. return DP_TRAIN_PRE_EMPHASIS_3_5;
  1348. case DP_TRAIN_VOLTAGE_SWING_1200:
  1349. default:
  1350. return DP_TRAIN_PRE_EMPHASIS_0;
  1351. }
  1352. } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
  1353. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1354. case DP_TRAIN_VOLTAGE_SWING_400:
  1355. return DP_TRAIN_PRE_EMPHASIS_6;
  1356. case DP_TRAIN_VOLTAGE_SWING_600:
  1357. case DP_TRAIN_VOLTAGE_SWING_800:
  1358. return DP_TRAIN_PRE_EMPHASIS_3_5;
  1359. default:
  1360. return DP_TRAIN_PRE_EMPHASIS_0;
  1361. }
  1362. } else {
  1363. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1364. case DP_TRAIN_VOLTAGE_SWING_400:
  1365. return DP_TRAIN_PRE_EMPHASIS_6;
  1366. case DP_TRAIN_VOLTAGE_SWING_600:
  1367. return DP_TRAIN_PRE_EMPHASIS_6;
  1368. case DP_TRAIN_VOLTAGE_SWING_800:
  1369. return DP_TRAIN_PRE_EMPHASIS_3_5;
  1370. case DP_TRAIN_VOLTAGE_SWING_1200:
  1371. default:
  1372. return DP_TRAIN_PRE_EMPHASIS_0;
  1373. }
  1374. }
  1375. }
  1376. static void
  1377. intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
  1378. {
  1379. uint8_t v = 0;
  1380. uint8_t p = 0;
  1381. int lane;
  1382. uint8_t voltage_max;
  1383. uint8_t preemph_max;
  1384. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  1385. uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
  1386. uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
  1387. if (this_v > v)
  1388. v = this_v;
  1389. if (this_p > p)
  1390. p = this_p;
  1391. }
  1392. voltage_max = intel_dp_voltage_max(intel_dp);
  1393. if (v >= voltage_max)
  1394. v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
  1395. preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
  1396. if (p >= preemph_max)
  1397. p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  1398. for (lane = 0; lane < 4; lane++)
  1399. intel_dp->train_set[lane] = v | p;
  1400. }
  1401. static uint32_t
  1402. intel_dp_signal_levels(uint8_t train_set)
  1403. {
  1404. uint32_t signal_levels = 0;
  1405. switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1406. case DP_TRAIN_VOLTAGE_SWING_400:
  1407. default:
  1408. signal_levels |= DP_VOLTAGE_0_4;
  1409. break;
  1410. case DP_TRAIN_VOLTAGE_SWING_600:
  1411. signal_levels |= DP_VOLTAGE_0_6;
  1412. break;
  1413. case DP_TRAIN_VOLTAGE_SWING_800:
  1414. signal_levels |= DP_VOLTAGE_0_8;
  1415. break;
  1416. case DP_TRAIN_VOLTAGE_SWING_1200:
  1417. signal_levels |= DP_VOLTAGE_1_2;
  1418. break;
  1419. }
  1420. switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
  1421. case DP_TRAIN_PRE_EMPHASIS_0:
  1422. default:
  1423. signal_levels |= DP_PRE_EMPHASIS_0;
  1424. break;
  1425. case DP_TRAIN_PRE_EMPHASIS_3_5:
  1426. signal_levels |= DP_PRE_EMPHASIS_3_5;
  1427. break;
  1428. case DP_TRAIN_PRE_EMPHASIS_6:
  1429. signal_levels |= DP_PRE_EMPHASIS_6;
  1430. break;
  1431. case DP_TRAIN_PRE_EMPHASIS_9_5:
  1432. signal_levels |= DP_PRE_EMPHASIS_9_5;
  1433. break;
  1434. }
  1435. return signal_levels;
  1436. }
  1437. /* Gen6's DP voltage swing and pre-emphasis control */
  1438. static uint32_t
  1439. intel_gen6_edp_signal_levels(uint8_t train_set)
  1440. {
  1441. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1442. DP_TRAIN_PRE_EMPHASIS_MASK);
  1443. switch (signal_levels) {
  1444. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1445. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
  1446. return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
  1447. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1448. return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
  1449. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1450. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
  1451. return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
  1452. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1453. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1454. return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
  1455. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1456. case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
  1457. return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
  1458. default:
  1459. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
  1460. "0x%x\n", signal_levels);
  1461. return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
  1462. }
  1463. }
  1464. /* Gen7's DP voltage swing and pre-emphasis control */
  1465. static uint32_t
  1466. intel_gen7_edp_signal_levels(uint8_t train_set)
  1467. {
  1468. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1469. DP_TRAIN_PRE_EMPHASIS_MASK);
  1470. switch (signal_levels) {
  1471. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1472. return EDP_LINK_TRAIN_400MV_0DB_IVB;
  1473. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1474. return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
  1475. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1476. return EDP_LINK_TRAIN_400MV_6DB_IVB;
  1477. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
  1478. return EDP_LINK_TRAIN_600MV_0DB_IVB;
  1479. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1480. return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
  1481. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1482. return EDP_LINK_TRAIN_800MV_0DB_IVB;
  1483. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1484. return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
  1485. default:
  1486. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
  1487. "0x%x\n", signal_levels);
  1488. return EDP_LINK_TRAIN_500MV_0DB_IVB;
  1489. }
  1490. }
  1491. /* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
  1492. static uint32_t
  1493. intel_dp_signal_levels_hsw(uint8_t train_set)
  1494. {
  1495. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1496. DP_TRAIN_PRE_EMPHASIS_MASK);
  1497. switch (signal_levels) {
  1498. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1499. return DDI_BUF_EMP_400MV_0DB_HSW;
  1500. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1501. return DDI_BUF_EMP_400MV_3_5DB_HSW;
  1502. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1503. return DDI_BUF_EMP_400MV_6DB_HSW;
  1504. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
  1505. return DDI_BUF_EMP_400MV_9_5DB_HSW;
  1506. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
  1507. return DDI_BUF_EMP_600MV_0DB_HSW;
  1508. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1509. return DDI_BUF_EMP_600MV_3_5DB_HSW;
  1510. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
  1511. return DDI_BUF_EMP_600MV_6DB_HSW;
  1512. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1513. return DDI_BUF_EMP_800MV_0DB_HSW;
  1514. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1515. return DDI_BUF_EMP_800MV_3_5DB_HSW;
  1516. default:
  1517. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
  1518. "0x%x\n", signal_levels);
  1519. return DDI_BUF_EMP_400MV_0DB_HSW;
  1520. }
  1521. }
  1522. static bool
  1523. intel_dp_set_link_train(struct intel_dp *intel_dp,
  1524. uint32_t dp_reg_value,
  1525. uint8_t dp_train_pat)
  1526. {
  1527. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1528. struct drm_device *dev = intel_dig_port->base.base.dev;
  1529. struct drm_i915_private *dev_priv = dev->dev_private;
  1530. enum port port = intel_dig_port->port;
  1531. int ret;
  1532. uint32_t temp;
  1533. if (IS_HASWELL(dev)) {
  1534. temp = I915_READ(DP_TP_CTL(port));
  1535. if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
  1536. temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
  1537. else
  1538. temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
  1539. temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
  1540. switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
  1541. case DP_TRAINING_PATTERN_DISABLE:
  1542. temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
  1543. I915_WRITE(DP_TP_CTL(port), temp);
  1544. if (wait_for((I915_READ(DP_TP_STATUS(port)) &
  1545. DP_TP_STATUS_IDLE_DONE), 1))
  1546. DRM_ERROR("Timed out waiting for DP idle patterns\n");
  1547. temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
  1548. temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
  1549. break;
  1550. case DP_TRAINING_PATTERN_1:
  1551. temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1552. break;
  1553. case DP_TRAINING_PATTERN_2:
  1554. temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
  1555. break;
  1556. case DP_TRAINING_PATTERN_3:
  1557. temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
  1558. break;
  1559. }
  1560. I915_WRITE(DP_TP_CTL(port), temp);
  1561. } else if (HAS_PCH_CPT(dev) &&
  1562. (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
  1563. dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
  1564. switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
  1565. case DP_TRAINING_PATTERN_DISABLE:
  1566. dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
  1567. break;
  1568. case DP_TRAINING_PATTERN_1:
  1569. dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
  1570. break;
  1571. case DP_TRAINING_PATTERN_2:
  1572. dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
  1573. break;
  1574. case DP_TRAINING_PATTERN_3:
  1575. DRM_ERROR("DP training pattern 3 not supported\n");
  1576. dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
  1577. break;
  1578. }
  1579. } else {
  1580. dp_reg_value &= ~DP_LINK_TRAIN_MASK;
  1581. switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
  1582. case DP_TRAINING_PATTERN_DISABLE:
  1583. dp_reg_value |= DP_LINK_TRAIN_OFF;
  1584. break;
  1585. case DP_TRAINING_PATTERN_1:
  1586. dp_reg_value |= DP_LINK_TRAIN_PAT_1;
  1587. break;
  1588. case DP_TRAINING_PATTERN_2:
  1589. dp_reg_value |= DP_LINK_TRAIN_PAT_2;
  1590. break;
  1591. case DP_TRAINING_PATTERN_3:
  1592. DRM_ERROR("DP training pattern 3 not supported\n");
  1593. dp_reg_value |= DP_LINK_TRAIN_PAT_2;
  1594. break;
  1595. }
  1596. }
  1597. I915_WRITE(intel_dp->output_reg, dp_reg_value);
  1598. POSTING_READ(intel_dp->output_reg);
  1599. intel_dp_aux_native_write_1(intel_dp,
  1600. DP_TRAINING_PATTERN_SET,
  1601. dp_train_pat);
  1602. if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
  1603. DP_TRAINING_PATTERN_DISABLE) {
  1604. ret = intel_dp_aux_native_write(intel_dp,
  1605. DP_TRAINING_LANE0_SET,
  1606. intel_dp->train_set,
  1607. intel_dp->lane_count);
  1608. if (ret != intel_dp->lane_count)
  1609. return false;
  1610. }
  1611. return true;
  1612. }
  1613. /* Enable corresponding port and start training pattern 1 */
  1614. void
  1615. intel_dp_start_link_train(struct intel_dp *intel_dp)
  1616. {
  1617. struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
  1618. struct drm_device *dev = encoder->dev;
  1619. int i;
  1620. uint8_t voltage;
  1621. bool clock_recovery = false;
  1622. int voltage_tries, loop_tries;
  1623. uint32_t DP = intel_dp->DP;
  1624. if (HAS_DDI(dev))
  1625. intel_ddi_prepare_link_retrain(encoder);
  1626. /* Write the link configuration data */
  1627. intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
  1628. intel_dp->link_configuration,
  1629. DP_LINK_CONFIGURATION_SIZE);
  1630. DP |= DP_PORT_EN;
  1631. memset(intel_dp->train_set, 0, 4);
  1632. voltage = 0xff;
  1633. voltage_tries = 0;
  1634. loop_tries = 0;
  1635. clock_recovery = false;
  1636. for (;;) {
  1637. /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
  1638. uint8_t link_status[DP_LINK_STATUS_SIZE];
  1639. uint32_t signal_levels;
  1640. if (IS_HASWELL(dev)) {
  1641. signal_levels = intel_dp_signal_levels_hsw(
  1642. intel_dp->train_set[0]);
  1643. DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
  1644. } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
  1645. signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
  1646. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
  1647. } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
  1648. signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
  1649. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
  1650. } else {
  1651. signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
  1652. DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
  1653. }
  1654. DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n",
  1655. signal_levels);
  1656. /* Set training pattern 1 */
  1657. if (!intel_dp_set_link_train(intel_dp, DP,
  1658. DP_TRAINING_PATTERN_1 |
  1659. DP_LINK_SCRAMBLING_DISABLE))
  1660. break;
  1661. drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
  1662. if (!intel_dp_get_link_status(intel_dp, link_status)) {
  1663. DRM_ERROR("failed to get link status\n");
  1664. break;
  1665. }
  1666. if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
  1667. DRM_DEBUG_KMS("clock recovery OK\n");
  1668. clock_recovery = true;
  1669. break;
  1670. }
  1671. /* Check to see if we've tried the max voltage */
  1672. for (i = 0; i < intel_dp->lane_count; i++)
  1673. if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  1674. break;
  1675. if (i == intel_dp->lane_count && voltage_tries == 5) {
  1676. ++loop_tries;
  1677. if (loop_tries == 5) {
  1678. DRM_DEBUG_KMS("too many full retries, give up\n");
  1679. break;
  1680. }
  1681. memset(intel_dp->train_set, 0, 4);
  1682. voltage_tries = 0;
  1683. continue;
  1684. }
  1685. /* Check to see if we've tried the same voltage 5 times */
  1686. if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  1687. ++voltage_tries;
  1688. if (voltage_tries == 5) {
  1689. DRM_DEBUG_KMS("too many voltage retries, give up\n");
  1690. break;
  1691. }
  1692. } else
  1693. voltage_tries = 0;
  1694. voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  1695. /* Compute new intel_dp->train_set as requested by target */
  1696. intel_get_adjust_train(intel_dp, link_status);
  1697. }
  1698. intel_dp->DP = DP;
  1699. }
  1700. void
  1701. intel_dp_complete_link_train(struct intel_dp *intel_dp)
  1702. {
  1703. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1704. bool channel_eq = false;
  1705. int tries, cr_tries;
  1706. uint32_t DP = intel_dp->DP;
  1707. /* channel equalization */
  1708. tries = 0;
  1709. cr_tries = 0;
  1710. channel_eq = false;
  1711. for (;;) {
  1712. /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
  1713. uint32_t signal_levels;
  1714. uint8_t link_status[DP_LINK_STATUS_SIZE];
  1715. if (cr_tries > 5) {
  1716. DRM_ERROR("failed to train DP, aborting\n");
  1717. intel_dp_link_down(intel_dp);
  1718. break;
  1719. }
  1720. if (IS_HASWELL(dev)) {
  1721. signal_levels = intel_dp_signal_levels_hsw(intel_dp->train_set[0]);
  1722. DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
  1723. } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
  1724. signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
  1725. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
  1726. } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
  1727. signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
  1728. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
  1729. } else {
  1730. signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
  1731. DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
  1732. }
  1733. /* channel eq pattern */
  1734. if (!intel_dp_set_link_train(intel_dp, DP,
  1735. DP_TRAINING_PATTERN_2 |
  1736. DP_LINK_SCRAMBLING_DISABLE))
  1737. break;
  1738. drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
  1739. if (!intel_dp_get_link_status(intel_dp, link_status))
  1740. break;
  1741. /* Make sure clock is still ok */
  1742. if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
  1743. intel_dp_start_link_train(intel_dp);
  1744. cr_tries++;
  1745. continue;
  1746. }
  1747. if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
  1748. channel_eq = true;
  1749. break;
  1750. }
  1751. /* Try 5 times, then try clock recovery if that fails */
  1752. if (tries > 5) {
  1753. intel_dp_link_down(intel_dp);
  1754. intel_dp_start_link_train(intel_dp);
  1755. tries = 0;
  1756. cr_tries++;
  1757. continue;
  1758. }
  1759. /* Compute new intel_dp->train_set as requested by target */
  1760. intel_get_adjust_train(intel_dp, link_status);
  1761. ++tries;
  1762. }
  1763. if (channel_eq)
  1764. DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
  1765. intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
  1766. }
  1767. static void
  1768. intel_dp_link_down(struct intel_dp *intel_dp)
  1769. {
  1770. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1771. struct drm_device *dev = intel_dig_port->base.base.dev;
  1772. struct drm_i915_private *dev_priv = dev->dev_private;
  1773. uint32_t DP = intel_dp->DP;
  1774. /*
  1775. * DDI code has a strict mode set sequence and we should try to respect
  1776. * it, otherwise we might hang the machine in many different ways. So we
  1777. * really should be disabling the port only on a complete crtc_disable
  1778. * sequence. This function is just called under two conditions on DDI
  1779. * code:
  1780. * - Link train failed while doing crtc_enable, and on this case we
  1781. * really should respect the mode set sequence and wait for a
  1782. * crtc_disable.
  1783. * - Someone turned the monitor off and intel_dp_check_link_status
  1784. * called us. We don't need to disable the whole port on this case, so
  1785. * when someone turns the monitor on again,
  1786. * intel_ddi_prepare_link_retrain will take care of redoing the link
  1787. * train.
  1788. */
  1789. if (HAS_DDI(dev))
  1790. return;
  1791. if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
  1792. return;
  1793. DRM_DEBUG_KMS("\n");
  1794. if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
  1795. DP &= ~DP_LINK_TRAIN_MASK_CPT;
  1796. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
  1797. } else {
  1798. DP &= ~DP_LINK_TRAIN_MASK;
  1799. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
  1800. }
  1801. POSTING_READ(intel_dp->output_reg);
  1802. msleep(17);
  1803. if (HAS_PCH_IBX(dev) &&
  1804. I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
  1805. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  1806. /* Hardware workaround: leaving our transcoder select
  1807. * set to transcoder B while it's off will prevent the
  1808. * corresponding HDMI output on transcoder A.
  1809. *
  1810. * Combine this with another hardware workaround:
  1811. * transcoder select bit can only be cleared while the
  1812. * port is enabled.
  1813. */
  1814. DP &= ~DP_PIPEB_SELECT;
  1815. I915_WRITE(intel_dp->output_reg, DP);
  1816. /* Changes to enable or select take place the vblank
  1817. * after being written.
  1818. */
  1819. if (crtc == NULL) {
  1820. /* We can arrive here never having been attached
  1821. * to a CRTC, for instance, due to inheriting
  1822. * random state from the BIOS.
  1823. *
  1824. * If the pipe is not running, play safe and
  1825. * wait for the clocks to stabilise before
  1826. * continuing.
  1827. */
  1828. POSTING_READ(intel_dp->output_reg);
  1829. msleep(50);
  1830. } else
  1831. intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
  1832. }
  1833. DP &= ~DP_AUDIO_OUTPUT_ENABLE;
  1834. I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
  1835. POSTING_READ(intel_dp->output_reg);
  1836. msleep(intel_dp->panel_power_down_delay);
  1837. }
  1838. static bool
  1839. intel_dp_get_dpcd(struct intel_dp *intel_dp)
  1840. {
  1841. if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
  1842. sizeof(intel_dp->dpcd)) == 0)
  1843. return false; /* aux transfer failed */
  1844. if (intel_dp->dpcd[DP_DPCD_REV] == 0)
  1845. return false; /* DPCD not present */
  1846. if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
  1847. DP_DWN_STRM_PORT_PRESENT))
  1848. return true; /* native DP sink */
  1849. if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
  1850. return true; /* no per-port downstream info */
  1851. if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
  1852. intel_dp->downstream_ports,
  1853. DP_MAX_DOWNSTREAM_PORTS) == 0)
  1854. return false; /* downstream port status fetch failed */
  1855. return true;
  1856. }
  1857. static void
  1858. intel_dp_probe_oui(struct intel_dp *intel_dp)
  1859. {
  1860. u8 buf[3];
  1861. if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
  1862. return;
  1863. ironlake_edp_panel_vdd_on(intel_dp);
  1864. if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
  1865. DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
  1866. buf[0], buf[1], buf[2]);
  1867. if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
  1868. DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
  1869. buf[0], buf[1], buf[2]);
  1870. ironlake_edp_panel_vdd_off(intel_dp, false);
  1871. }
  1872. static bool
  1873. intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
  1874. {
  1875. int ret;
  1876. ret = intel_dp_aux_native_read_retry(intel_dp,
  1877. DP_DEVICE_SERVICE_IRQ_VECTOR,
  1878. sink_irq_vector, 1);
  1879. if (!ret)
  1880. return false;
  1881. return true;
  1882. }
  1883. static void
  1884. intel_dp_handle_test_request(struct intel_dp *intel_dp)
  1885. {
  1886. /* NAK by default */
  1887. intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
  1888. }
  1889. /*
  1890. * According to DP spec
  1891. * 5.1.2:
  1892. * 1. Read DPCD
  1893. * 2. Configure link according to Receiver Capabilities
  1894. * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
  1895. * 4. Check link status on receipt of hot-plug interrupt
  1896. */
  1897. void
  1898. intel_dp_check_link_status(struct intel_dp *intel_dp)
  1899. {
  1900. struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
  1901. u8 sink_irq_vector;
  1902. u8 link_status[DP_LINK_STATUS_SIZE];
  1903. if (!intel_encoder->connectors_active)
  1904. return;
  1905. if (WARN_ON(!intel_encoder->base.crtc))
  1906. return;
  1907. /* Try to read receiver status if the link appears to be up */
  1908. if (!intel_dp_get_link_status(intel_dp, link_status)) {
  1909. intel_dp_link_down(intel_dp);
  1910. return;
  1911. }
  1912. /* Now read the DPCD to see if it's actually running */
  1913. if (!intel_dp_get_dpcd(intel_dp)) {
  1914. intel_dp_link_down(intel_dp);
  1915. return;
  1916. }
  1917. /* Try to read the source of the interrupt */
  1918. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
  1919. intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
  1920. /* Clear interrupt source */
  1921. intel_dp_aux_native_write_1(intel_dp,
  1922. DP_DEVICE_SERVICE_IRQ_VECTOR,
  1923. sink_irq_vector);
  1924. if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
  1925. intel_dp_handle_test_request(intel_dp);
  1926. if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
  1927. DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
  1928. }
  1929. if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
  1930. DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
  1931. drm_get_encoder_name(&intel_encoder->base));
  1932. intel_dp_start_link_train(intel_dp);
  1933. intel_dp_complete_link_train(intel_dp);
  1934. }
  1935. }
  1936. /* XXX this is probably wrong for multiple downstream ports */
  1937. static enum drm_connector_status
  1938. intel_dp_detect_dpcd(struct intel_dp *intel_dp)
  1939. {
  1940. uint8_t *dpcd = intel_dp->dpcd;
  1941. bool hpd;
  1942. uint8_t type;
  1943. if (!intel_dp_get_dpcd(intel_dp))
  1944. return connector_status_disconnected;
  1945. /* if there's no downstream port, we're done */
  1946. if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
  1947. return connector_status_connected;
  1948. /* If we're HPD-aware, SINK_COUNT changes dynamically */
  1949. hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
  1950. if (hpd) {
  1951. uint8_t reg;
  1952. if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
  1953. &reg, 1))
  1954. return connector_status_unknown;
  1955. return DP_GET_SINK_COUNT(reg) ? connector_status_connected
  1956. : connector_status_disconnected;
  1957. }
  1958. /* If no HPD, poke DDC gently */
  1959. if (drm_probe_ddc(&intel_dp->adapter))
  1960. return connector_status_connected;
  1961. /* Well we tried, say unknown for unreliable port types */
  1962. type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
  1963. if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
  1964. return connector_status_unknown;
  1965. /* Anything else is out of spec, warn and ignore */
  1966. DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
  1967. return connector_status_disconnected;
  1968. }
  1969. static enum drm_connector_status
  1970. ironlake_dp_detect(struct intel_dp *intel_dp)
  1971. {
  1972. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1973. enum drm_connector_status status;
  1974. /* Can't disconnect eDP, but you can close the lid... */
  1975. if (is_edp(intel_dp)) {
  1976. status = intel_panel_detect(dev);
  1977. if (status == connector_status_unknown)
  1978. status = connector_status_connected;
  1979. return status;
  1980. }
  1981. return intel_dp_detect_dpcd(intel_dp);
  1982. }
  1983. static enum drm_connector_status
  1984. g4x_dp_detect(struct intel_dp *intel_dp)
  1985. {
  1986. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1987. struct drm_i915_private *dev_priv = dev->dev_private;
  1988. uint32_t bit;
  1989. switch (intel_dp->output_reg) {
  1990. case DP_B:
  1991. bit = DPB_HOTPLUG_LIVE_STATUS;
  1992. break;
  1993. case DP_C:
  1994. bit = DPC_HOTPLUG_LIVE_STATUS;
  1995. break;
  1996. case DP_D:
  1997. bit = DPD_HOTPLUG_LIVE_STATUS;
  1998. break;
  1999. default:
  2000. return connector_status_unknown;
  2001. }
  2002. if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
  2003. return connector_status_disconnected;
  2004. return intel_dp_detect_dpcd(intel_dp);
  2005. }
  2006. static struct edid *
  2007. intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
  2008. {
  2009. struct intel_connector *intel_connector = to_intel_connector(connector);
  2010. /* use cached edid if we have one */
  2011. if (intel_connector->edid) {
  2012. struct edid *edid;
  2013. int size;
  2014. /* invalid edid */
  2015. if (IS_ERR(intel_connector->edid))
  2016. return NULL;
  2017. size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
  2018. edid = kmalloc(size, GFP_KERNEL);
  2019. if (!edid)
  2020. return NULL;
  2021. memcpy(edid, intel_connector->edid, size);
  2022. return edid;
  2023. }
  2024. return drm_get_edid(connector, adapter);
  2025. }
  2026. static int
  2027. intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
  2028. {
  2029. struct intel_connector *intel_connector = to_intel_connector(connector);
  2030. /* use cached edid if we have one */
  2031. if (intel_connector->edid) {
  2032. /* invalid edid */
  2033. if (IS_ERR(intel_connector->edid))
  2034. return 0;
  2035. return intel_connector_update_modes(connector,
  2036. intel_connector->edid);
  2037. }
  2038. return intel_ddc_get_modes(connector, adapter);
  2039. }
  2040. /**
  2041. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
  2042. *
  2043. * \return true if DP port is connected.
  2044. * \return false if DP port is disconnected.
  2045. */
  2046. static enum drm_connector_status
  2047. intel_dp_detect(struct drm_connector *connector, bool force)
  2048. {
  2049. struct intel_dp *intel_dp = intel_attached_dp(connector);
  2050. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  2051. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  2052. struct drm_device *dev = connector->dev;
  2053. enum drm_connector_status status;
  2054. struct edid *edid = NULL;
  2055. char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
  2056. intel_dp->has_audio = false;
  2057. if (HAS_PCH_SPLIT(dev))
  2058. status = ironlake_dp_detect(intel_dp);
  2059. else
  2060. status = g4x_dp_detect(intel_dp);
  2061. hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
  2062. 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
  2063. DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
  2064. if (status != connector_status_connected)
  2065. return status;
  2066. intel_dp_probe_oui(intel_dp);
  2067. if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
  2068. intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
  2069. } else {
  2070. edid = intel_dp_get_edid(connector, &intel_dp->adapter);
  2071. if (edid) {
  2072. intel_dp->has_audio = drm_detect_monitor_audio(edid);
  2073. kfree(edid);
  2074. }
  2075. }
  2076. if (intel_encoder->type != INTEL_OUTPUT_EDP)
  2077. intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
  2078. return connector_status_connected;
  2079. }
  2080. static int intel_dp_get_modes(struct drm_connector *connector)
  2081. {
  2082. struct intel_dp *intel_dp = intel_attached_dp(connector);
  2083. struct intel_connector *intel_connector = to_intel_connector(connector);
  2084. struct drm_device *dev = connector->dev;
  2085. int ret;
  2086. /* We should parse the EDID data and find out if it has an audio sink
  2087. */
  2088. ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
  2089. if (ret)
  2090. return ret;
  2091. /* if eDP has no EDID, fall back to fixed mode */
  2092. if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
  2093. struct drm_display_mode *mode;
  2094. mode = drm_mode_duplicate(dev,
  2095. intel_connector->panel.fixed_mode);
  2096. if (mode) {
  2097. drm_mode_probed_add(connector, mode);
  2098. return 1;
  2099. }
  2100. }
  2101. return 0;
  2102. }
  2103. static bool
  2104. intel_dp_detect_audio(struct drm_connector *connector)
  2105. {
  2106. struct intel_dp *intel_dp = intel_attached_dp(connector);
  2107. struct edid *edid;
  2108. bool has_audio = false;
  2109. edid = intel_dp_get_edid(connector, &intel_dp->adapter);
  2110. if (edid) {
  2111. has_audio = drm_detect_monitor_audio(edid);
  2112. kfree(edid);
  2113. }
  2114. return has_audio;
  2115. }
  2116. static int
  2117. intel_dp_set_property(struct drm_connector *connector,
  2118. struct drm_property *property,
  2119. uint64_t val)
  2120. {
  2121. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  2122. struct intel_connector *intel_connector = to_intel_connector(connector);
  2123. struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
  2124. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  2125. int ret;
  2126. ret = drm_object_property_set_value(&connector->base, property, val);
  2127. if (ret)
  2128. return ret;
  2129. if (property == dev_priv->force_audio_property) {
  2130. int i = val;
  2131. bool has_audio;
  2132. if (i == intel_dp->force_audio)
  2133. return 0;
  2134. intel_dp->force_audio = i;
  2135. if (i == HDMI_AUDIO_AUTO)
  2136. has_audio = intel_dp_detect_audio(connector);
  2137. else
  2138. has_audio = (i == HDMI_AUDIO_ON);
  2139. if (has_audio == intel_dp->has_audio)
  2140. return 0;
  2141. intel_dp->has_audio = has_audio;
  2142. goto done;
  2143. }
  2144. if (property == dev_priv->broadcast_rgb_property) {
  2145. if (val == !!intel_dp->color_range)
  2146. return 0;
  2147. intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
  2148. goto done;
  2149. }
  2150. if (is_edp(intel_dp) &&
  2151. property == connector->dev->mode_config.scaling_mode_property) {
  2152. if (val == DRM_MODE_SCALE_NONE) {
  2153. DRM_DEBUG_KMS("no scaling not supported\n");
  2154. return -EINVAL;
  2155. }
  2156. if (intel_connector->panel.fitting_mode == val) {
  2157. /* the eDP scaling property is not changed */
  2158. return 0;
  2159. }
  2160. intel_connector->panel.fitting_mode = val;
  2161. goto done;
  2162. }
  2163. return -EINVAL;
  2164. done:
  2165. if (intel_encoder->base.crtc) {
  2166. struct drm_crtc *crtc = intel_encoder->base.crtc;
  2167. intel_set_mode(crtc, &crtc->mode,
  2168. crtc->x, crtc->y, crtc->fb);
  2169. }
  2170. return 0;
  2171. }
  2172. static void
  2173. intel_dp_destroy(struct drm_connector *connector)
  2174. {
  2175. struct drm_device *dev = connector->dev;
  2176. struct intel_dp *intel_dp = intel_attached_dp(connector);
  2177. struct intel_connector *intel_connector = to_intel_connector(connector);
  2178. if (!IS_ERR_OR_NULL(intel_connector->edid))
  2179. kfree(intel_connector->edid);
  2180. if (is_edp(intel_dp)) {
  2181. intel_panel_destroy_backlight(dev);
  2182. intel_panel_fini(&intel_connector->panel);
  2183. }
  2184. drm_sysfs_connector_remove(connector);
  2185. drm_connector_cleanup(connector);
  2186. kfree(connector);
  2187. }
  2188. void intel_dp_encoder_destroy(struct drm_encoder *encoder)
  2189. {
  2190. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  2191. struct intel_dp *intel_dp = &intel_dig_port->dp;
  2192. i2c_del_adapter(&intel_dp->adapter);
  2193. drm_encoder_cleanup(encoder);
  2194. if (is_edp(intel_dp)) {
  2195. cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
  2196. ironlake_panel_vdd_off_sync(intel_dp);
  2197. }
  2198. kfree(intel_dig_port);
  2199. }
  2200. static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
  2201. .mode_fixup = intel_dp_mode_fixup,
  2202. .mode_set = intel_dp_mode_set,
  2203. .disable = intel_encoder_noop,
  2204. };
  2205. static const struct drm_connector_funcs intel_dp_connector_funcs = {
  2206. .dpms = intel_connector_dpms,
  2207. .detect = intel_dp_detect,
  2208. .fill_modes = drm_helper_probe_single_connector_modes,
  2209. .set_property = intel_dp_set_property,
  2210. .destroy = intel_dp_destroy,
  2211. };
  2212. static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
  2213. .get_modes = intel_dp_get_modes,
  2214. .mode_valid = intel_dp_mode_valid,
  2215. .best_encoder = intel_best_encoder,
  2216. };
  2217. static const struct drm_encoder_funcs intel_dp_enc_funcs = {
  2218. .destroy = intel_dp_encoder_destroy,
  2219. };
  2220. static void
  2221. intel_dp_hot_plug(struct intel_encoder *intel_encoder)
  2222. {
  2223. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  2224. intel_dp_check_link_status(intel_dp);
  2225. }
  2226. /* Return which DP Port should be selected for Transcoder DP control */
  2227. int
  2228. intel_trans_dp_port_sel(struct drm_crtc *crtc)
  2229. {
  2230. struct drm_device *dev = crtc->dev;
  2231. struct intel_encoder *intel_encoder;
  2232. struct intel_dp *intel_dp;
  2233. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  2234. intel_dp = enc_to_intel_dp(&intel_encoder->base);
  2235. if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
  2236. intel_encoder->type == INTEL_OUTPUT_EDP)
  2237. return intel_dp->output_reg;
  2238. }
  2239. return -1;
  2240. }
  2241. /* check the VBT to see whether the eDP is on DP-D port */
  2242. bool intel_dpd_is_edp(struct drm_device *dev)
  2243. {
  2244. struct drm_i915_private *dev_priv = dev->dev_private;
  2245. struct child_device_config *p_child;
  2246. int i;
  2247. if (!dev_priv->child_dev_num)
  2248. return false;
  2249. for (i = 0; i < dev_priv->child_dev_num; i++) {
  2250. p_child = dev_priv->child_dev + i;
  2251. if (p_child->dvo_port == PORT_IDPD &&
  2252. p_child->device_type == DEVICE_TYPE_eDP)
  2253. return true;
  2254. }
  2255. return false;
  2256. }
  2257. static void
  2258. intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
  2259. {
  2260. struct intel_connector *intel_connector = to_intel_connector(connector);
  2261. intel_attach_force_audio_property(connector);
  2262. intel_attach_broadcast_rgb_property(connector);
  2263. if (is_edp(intel_dp)) {
  2264. drm_mode_create_scaling_mode_property(connector->dev);
  2265. drm_connector_attach_property(
  2266. connector,
  2267. connector->dev->mode_config.scaling_mode_property,
  2268. DRM_MODE_SCALE_ASPECT);
  2269. intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
  2270. }
  2271. }
  2272. static void
  2273. intel_dp_init_panel_power_sequencer(struct drm_device *dev,
  2274. struct intel_dp *intel_dp)
  2275. {
  2276. struct drm_i915_private *dev_priv = dev->dev_private;
  2277. struct edp_power_seq cur, vbt, spec, final;
  2278. u32 pp_on, pp_off, pp_div, pp;
  2279. /* Workaround: Need to write PP_CONTROL with the unlock key as
  2280. * the very first thing. */
  2281. pp = ironlake_get_pp_control(dev_priv);
  2282. I915_WRITE(PCH_PP_CONTROL, pp);
  2283. pp_on = I915_READ(PCH_PP_ON_DELAYS);
  2284. pp_off = I915_READ(PCH_PP_OFF_DELAYS);
  2285. pp_div = I915_READ(PCH_PP_DIVISOR);
  2286. /* Pull timing values out of registers */
  2287. cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
  2288. PANEL_POWER_UP_DELAY_SHIFT;
  2289. cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
  2290. PANEL_LIGHT_ON_DELAY_SHIFT;
  2291. cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
  2292. PANEL_LIGHT_OFF_DELAY_SHIFT;
  2293. cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
  2294. PANEL_POWER_DOWN_DELAY_SHIFT;
  2295. cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
  2296. PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
  2297. DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
  2298. cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
  2299. vbt = dev_priv->edp.pps;
  2300. /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
  2301. * our hw here, which are all in 100usec. */
  2302. spec.t1_t3 = 210 * 10;
  2303. spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
  2304. spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
  2305. spec.t10 = 500 * 10;
  2306. /* This one is special and actually in units of 100ms, but zero
  2307. * based in the hw (so we need to add 100 ms). But the sw vbt
  2308. * table multiplies it with 1000 to make it in units of 100usec,
  2309. * too. */
  2310. spec.t11_t12 = (510 + 100) * 10;
  2311. DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
  2312. vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
  2313. /* Use the max of the register settings and vbt. If both are
  2314. * unset, fall back to the spec limits. */
  2315. #define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
  2316. spec.field : \
  2317. max(cur.field, vbt.field))
  2318. assign_final(t1_t3);
  2319. assign_final(t8);
  2320. assign_final(t9);
  2321. assign_final(t10);
  2322. assign_final(t11_t12);
  2323. #undef assign_final
  2324. #define get_delay(field) (DIV_ROUND_UP(final.field, 10))
  2325. intel_dp->panel_power_up_delay = get_delay(t1_t3);
  2326. intel_dp->backlight_on_delay = get_delay(t8);
  2327. intel_dp->backlight_off_delay = get_delay(t9);
  2328. intel_dp->panel_power_down_delay = get_delay(t10);
  2329. intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
  2330. #undef get_delay
  2331. /* And finally store the new values in the power sequencer. */
  2332. pp_on = (final.t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
  2333. (final.t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
  2334. pp_off = (final.t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
  2335. (final.t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
  2336. /* Compute the divisor for the pp clock, simply match the Bspec
  2337. * formula. */
  2338. pp_div = ((100 * intel_pch_rawclk(dev))/2 - 1)
  2339. << PP_REFERENCE_DIVIDER_SHIFT;
  2340. pp_div |= (DIV_ROUND_UP(final.t11_t12, 1000)
  2341. << PANEL_POWER_CYCLE_DELAY_SHIFT);
  2342. /* Haswell doesn't have any port selection bits for the panel
  2343. * power sequencer any more. */
  2344. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
  2345. if (is_cpu_edp(intel_dp))
  2346. pp_on |= PANEL_POWER_PORT_DP_A;
  2347. else
  2348. pp_on |= PANEL_POWER_PORT_DP_D;
  2349. }
  2350. I915_WRITE(PCH_PP_ON_DELAYS, pp_on);
  2351. I915_WRITE(PCH_PP_OFF_DELAYS, pp_off);
  2352. I915_WRITE(PCH_PP_DIVISOR, pp_div);
  2353. DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
  2354. intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
  2355. intel_dp->panel_power_cycle_delay);
  2356. DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
  2357. intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
  2358. DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
  2359. I915_READ(PCH_PP_ON_DELAYS),
  2360. I915_READ(PCH_PP_OFF_DELAYS),
  2361. I915_READ(PCH_PP_DIVISOR));
  2362. }
  2363. void
  2364. intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
  2365. struct intel_connector *intel_connector)
  2366. {
  2367. struct drm_connector *connector = &intel_connector->base;
  2368. struct intel_dp *intel_dp = &intel_dig_port->dp;
  2369. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  2370. struct drm_device *dev = intel_encoder->base.dev;
  2371. struct drm_i915_private *dev_priv = dev->dev_private;
  2372. struct drm_display_mode *fixed_mode = NULL;
  2373. enum port port = intel_dig_port->port;
  2374. const char *name = NULL;
  2375. int type;
  2376. /* Preserve the current hw state. */
  2377. intel_dp->DP = I915_READ(intel_dp->output_reg);
  2378. intel_dp->attached_connector = intel_connector;
  2379. if (HAS_PCH_SPLIT(dev) && port == PORT_D)
  2380. if (intel_dpd_is_edp(dev))
  2381. intel_dp->is_pch_edp = true;
  2382. /*
  2383. * FIXME : We need to initialize built-in panels before external panels.
  2384. * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
  2385. */
  2386. if (IS_VALLEYVIEW(dev) && port == PORT_C) {
  2387. type = DRM_MODE_CONNECTOR_eDP;
  2388. intel_encoder->type = INTEL_OUTPUT_EDP;
  2389. } else if (port == PORT_A || is_pch_edp(intel_dp)) {
  2390. type = DRM_MODE_CONNECTOR_eDP;
  2391. intel_encoder->type = INTEL_OUTPUT_EDP;
  2392. } else {
  2393. /* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for
  2394. * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't
  2395. * rewrite it.
  2396. */
  2397. type = DRM_MODE_CONNECTOR_DisplayPort;
  2398. }
  2399. drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
  2400. drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
  2401. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2402. connector->interlace_allowed = true;
  2403. connector->doublescan_allowed = 0;
  2404. INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
  2405. ironlake_panel_vdd_work);
  2406. intel_connector_attach_encoder(intel_connector, intel_encoder);
  2407. drm_sysfs_connector_add(connector);
  2408. if (HAS_DDI(dev))
  2409. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  2410. else
  2411. intel_connector->get_hw_state = intel_connector_get_hw_state;
  2412. /* Set up the DDC bus. */
  2413. switch (port) {
  2414. case PORT_A:
  2415. name = "DPDDC-A";
  2416. break;
  2417. case PORT_B:
  2418. dev_priv->hotplug_supported_mask |= DPB_HOTPLUG_INT_STATUS;
  2419. name = "DPDDC-B";
  2420. break;
  2421. case PORT_C:
  2422. dev_priv->hotplug_supported_mask |= DPC_HOTPLUG_INT_STATUS;
  2423. name = "DPDDC-C";
  2424. break;
  2425. case PORT_D:
  2426. dev_priv->hotplug_supported_mask |= DPD_HOTPLUG_INT_STATUS;
  2427. name = "DPDDC-D";
  2428. break;
  2429. default:
  2430. WARN(1, "Invalid port %c\n", port_name(port));
  2431. break;
  2432. }
  2433. if (is_edp(intel_dp))
  2434. intel_dp_init_panel_power_sequencer(dev, intel_dp);
  2435. intel_dp_i2c_init(intel_dp, intel_connector, name);
  2436. /* Cache DPCD and EDID for edp. */
  2437. if (is_edp(intel_dp)) {
  2438. bool ret;
  2439. struct drm_display_mode *scan;
  2440. struct edid *edid;
  2441. ironlake_edp_panel_vdd_on(intel_dp);
  2442. ret = intel_dp_get_dpcd(intel_dp);
  2443. ironlake_edp_panel_vdd_off(intel_dp, false);
  2444. if (ret) {
  2445. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
  2446. dev_priv->no_aux_handshake =
  2447. intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
  2448. DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
  2449. } else {
  2450. /* if this fails, presume the device is a ghost */
  2451. DRM_INFO("failed to retrieve link info, disabling eDP\n");
  2452. intel_dp_encoder_destroy(&intel_encoder->base);
  2453. intel_dp_destroy(connector);
  2454. return;
  2455. }
  2456. ironlake_edp_panel_vdd_on(intel_dp);
  2457. edid = drm_get_edid(connector, &intel_dp->adapter);
  2458. if (edid) {
  2459. if (drm_add_edid_modes(connector, edid)) {
  2460. drm_mode_connector_update_edid_property(connector, edid);
  2461. drm_edid_to_eld(connector, edid);
  2462. } else {
  2463. kfree(edid);
  2464. edid = ERR_PTR(-EINVAL);
  2465. }
  2466. } else {
  2467. edid = ERR_PTR(-ENOENT);
  2468. }
  2469. intel_connector->edid = edid;
  2470. /* prefer fixed mode from EDID if available */
  2471. list_for_each_entry(scan, &connector->probed_modes, head) {
  2472. if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
  2473. fixed_mode = drm_mode_duplicate(dev, scan);
  2474. break;
  2475. }
  2476. }
  2477. /* fallback to VBT if available for eDP */
  2478. if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
  2479. fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
  2480. if (fixed_mode)
  2481. fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
  2482. }
  2483. ironlake_edp_panel_vdd_off(intel_dp, false);
  2484. }
  2485. if (is_edp(intel_dp)) {
  2486. intel_panel_init(&intel_connector->panel, fixed_mode);
  2487. intel_panel_setup_backlight(connector);
  2488. }
  2489. intel_dp_add_properties(intel_dp, connector);
  2490. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  2491. * 0xd. Failure to do so will result in spurious interrupts being
  2492. * generated on the port when a cable is not attached.
  2493. */
  2494. if (IS_G4X(dev) && !IS_GM45(dev)) {
  2495. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  2496. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  2497. }
  2498. }
  2499. void
  2500. intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
  2501. {
  2502. struct intel_digital_port *intel_dig_port;
  2503. struct intel_encoder *intel_encoder;
  2504. struct drm_encoder *encoder;
  2505. struct intel_connector *intel_connector;
  2506. intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
  2507. if (!intel_dig_port)
  2508. return;
  2509. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  2510. if (!intel_connector) {
  2511. kfree(intel_dig_port);
  2512. return;
  2513. }
  2514. intel_encoder = &intel_dig_port->base;
  2515. encoder = &intel_encoder->base;
  2516. drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
  2517. DRM_MODE_ENCODER_TMDS);
  2518. drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
  2519. intel_encoder->enable = intel_enable_dp;
  2520. intel_encoder->pre_enable = intel_pre_enable_dp;
  2521. intel_encoder->disable = intel_disable_dp;
  2522. intel_encoder->post_disable = intel_post_disable_dp;
  2523. intel_encoder->get_hw_state = intel_dp_get_hw_state;
  2524. intel_dig_port->port = port;
  2525. intel_dig_port->dp.output_reg = output_reg;
  2526. intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
  2527. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  2528. intel_encoder->cloneable = false;
  2529. intel_encoder->hot_plug = intel_dp_hot_plug;
  2530. intel_dp_init_connector(intel_dig_port, intel_connector);
  2531. }