i915_drv.h 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. #include <linux/i2c.h>
  36. #include <linux/i2c-algo-bit.h>
  37. #include <drm/intel-gtt.h>
  38. #include <linux/backlight.h>
  39. #include <linux/intel-iommu.h>
  40. #include <linux/kref.h>
  41. #include <linux/pm_qos.h>
  42. /* General customization:
  43. */
  44. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  45. #define DRIVER_NAME "i915"
  46. #define DRIVER_DESC "Intel Graphics"
  47. #define DRIVER_DATE "20080730"
  48. enum pipe {
  49. PIPE_A = 0,
  50. PIPE_B,
  51. PIPE_C,
  52. I915_MAX_PIPES
  53. };
  54. #define pipe_name(p) ((p) + 'A')
  55. enum transcoder {
  56. TRANSCODER_A = 0,
  57. TRANSCODER_B,
  58. TRANSCODER_C,
  59. TRANSCODER_EDP = 0xF,
  60. };
  61. #define transcoder_name(t) ((t) + 'A')
  62. enum plane {
  63. PLANE_A = 0,
  64. PLANE_B,
  65. PLANE_C,
  66. };
  67. #define plane_name(p) ((p) + 'A')
  68. enum port {
  69. PORT_A = 0,
  70. PORT_B,
  71. PORT_C,
  72. PORT_D,
  73. PORT_E,
  74. I915_MAX_PORTS
  75. };
  76. #define port_name(p) ((p) + 'A')
  77. #define I915_GEM_GPU_DOMAINS \
  78. (I915_GEM_DOMAIN_RENDER | \
  79. I915_GEM_DOMAIN_SAMPLER | \
  80. I915_GEM_DOMAIN_COMMAND | \
  81. I915_GEM_DOMAIN_INSTRUCTION | \
  82. I915_GEM_DOMAIN_VERTEX)
  83. #define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
  84. #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
  85. list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
  86. if ((intel_encoder)->base.crtc == (__crtc))
  87. struct intel_pch_pll {
  88. int refcount; /* count of number of CRTCs sharing this PLL */
  89. int active; /* count of number of active CRTCs (i.e. DPMS on) */
  90. bool on; /* is the PLL actually active? Disabled during modeset */
  91. int pll_reg;
  92. int fp0_reg;
  93. int fp1_reg;
  94. };
  95. #define I915_NUM_PLLS 2
  96. struct intel_ddi_plls {
  97. int spll_refcount;
  98. int wrpll1_refcount;
  99. int wrpll2_refcount;
  100. };
  101. /* Interface history:
  102. *
  103. * 1.1: Original.
  104. * 1.2: Add Power Management
  105. * 1.3: Add vblank support
  106. * 1.4: Fix cmdbuffer path, add heap destroy
  107. * 1.5: Add vblank pipe configuration
  108. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  109. * - Support vertical blank on secondary display pipe
  110. */
  111. #define DRIVER_MAJOR 1
  112. #define DRIVER_MINOR 6
  113. #define DRIVER_PATCHLEVEL 0
  114. #define WATCH_COHERENCY 0
  115. #define WATCH_LISTS 0
  116. #define WATCH_GTT 0
  117. #define I915_GEM_PHYS_CURSOR_0 1
  118. #define I915_GEM_PHYS_CURSOR_1 2
  119. #define I915_GEM_PHYS_OVERLAY_REGS 3
  120. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  121. struct drm_i915_gem_phys_object {
  122. int id;
  123. struct page **page_list;
  124. drm_dma_handle_t *handle;
  125. struct drm_i915_gem_object *cur_obj;
  126. };
  127. struct opregion_header;
  128. struct opregion_acpi;
  129. struct opregion_swsci;
  130. struct opregion_asle;
  131. struct drm_i915_private;
  132. struct intel_opregion {
  133. struct opregion_header __iomem *header;
  134. struct opregion_acpi __iomem *acpi;
  135. struct opregion_swsci __iomem *swsci;
  136. struct opregion_asle __iomem *asle;
  137. void __iomem *vbt;
  138. u32 __iomem *lid_state;
  139. };
  140. #define OPREGION_SIZE (8*1024)
  141. struct intel_overlay;
  142. struct intel_overlay_error_state;
  143. struct drm_i915_master_private {
  144. drm_local_map_t *sarea;
  145. struct _drm_i915_sarea *sarea_priv;
  146. };
  147. #define I915_FENCE_REG_NONE -1
  148. #define I915_MAX_NUM_FENCES 16
  149. /* 16 fences + sign bit for FENCE_REG_NONE */
  150. #define I915_MAX_NUM_FENCE_BITS 5
  151. struct drm_i915_fence_reg {
  152. struct list_head lru_list;
  153. struct drm_i915_gem_object *obj;
  154. int pin_count;
  155. };
  156. struct sdvo_device_mapping {
  157. u8 initialized;
  158. u8 dvo_port;
  159. u8 slave_addr;
  160. u8 dvo_wiring;
  161. u8 i2c_pin;
  162. u8 ddc_pin;
  163. };
  164. struct intel_display_error_state;
  165. struct drm_i915_error_state {
  166. struct kref ref;
  167. u32 eir;
  168. u32 pgtbl_er;
  169. u32 ier;
  170. u32 ccid;
  171. bool waiting[I915_NUM_RINGS];
  172. u32 pipestat[I915_MAX_PIPES];
  173. u32 tail[I915_NUM_RINGS];
  174. u32 head[I915_NUM_RINGS];
  175. u32 ipeir[I915_NUM_RINGS];
  176. u32 ipehr[I915_NUM_RINGS];
  177. u32 instdone[I915_NUM_RINGS];
  178. u32 acthd[I915_NUM_RINGS];
  179. u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  180. u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  181. u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
  182. /* our own tracking of ring head and tail */
  183. u32 cpu_ring_head[I915_NUM_RINGS];
  184. u32 cpu_ring_tail[I915_NUM_RINGS];
  185. u32 error; /* gen6+ */
  186. u32 err_int; /* gen7 */
  187. u32 instpm[I915_NUM_RINGS];
  188. u32 instps[I915_NUM_RINGS];
  189. u32 extra_instdone[I915_NUM_INSTDONE_REG];
  190. u32 seqno[I915_NUM_RINGS];
  191. u64 bbaddr;
  192. u32 fault_reg[I915_NUM_RINGS];
  193. u32 done_reg;
  194. u32 faddr[I915_NUM_RINGS];
  195. u64 fence[I915_MAX_NUM_FENCES];
  196. struct timeval time;
  197. struct drm_i915_error_ring {
  198. struct drm_i915_error_object {
  199. int page_count;
  200. u32 gtt_offset;
  201. u32 *pages[0];
  202. } *ringbuffer, *batchbuffer;
  203. struct drm_i915_error_request {
  204. long jiffies;
  205. u32 seqno;
  206. u32 tail;
  207. } *requests;
  208. int num_requests;
  209. } ring[I915_NUM_RINGS];
  210. struct drm_i915_error_buffer {
  211. u32 size;
  212. u32 name;
  213. u32 rseqno, wseqno;
  214. u32 gtt_offset;
  215. u32 read_domains;
  216. u32 write_domain;
  217. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  218. s32 pinned:2;
  219. u32 tiling:2;
  220. u32 dirty:1;
  221. u32 purgeable:1;
  222. s32 ring:4;
  223. u32 cache_level:2;
  224. } *active_bo, *pinned_bo;
  225. u32 active_bo_count, pinned_bo_count;
  226. struct intel_overlay_error_state *overlay;
  227. struct intel_display_error_state *display;
  228. };
  229. struct drm_i915_display_funcs {
  230. bool (*fbc_enabled)(struct drm_device *dev);
  231. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  232. void (*disable_fbc)(struct drm_device *dev);
  233. int (*get_display_clock_speed)(struct drm_device *dev);
  234. int (*get_fifo_size)(struct drm_device *dev, int plane);
  235. void (*update_wm)(struct drm_device *dev);
  236. void (*update_sprite_wm)(struct drm_device *dev, int pipe,
  237. uint32_t sprite_width, int pixel_size);
  238. void (*update_linetime_wm)(struct drm_device *dev, int pipe,
  239. struct drm_display_mode *mode);
  240. void (*modeset_global_resources)(struct drm_device *dev);
  241. int (*crtc_mode_set)(struct drm_crtc *crtc,
  242. struct drm_display_mode *mode,
  243. struct drm_display_mode *adjusted_mode,
  244. int x, int y,
  245. struct drm_framebuffer *old_fb);
  246. void (*crtc_enable)(struct drm_crtc *crtc);
  247. void (*crtc_disable)(struct drm_crtc *crtc);
  248. void (*off)(struct drm_crtc *crtc);
  249. void (*write_eld)(struct drm_connector *connector,
  250. struct drm_crtc *crtc);
  251. void (*fdi_link_train)(struct drm_crtc *crtc);
  252. void (*init_clock_gating)(struct drm_device *dev);
  253. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  254. struct drm_framebuffer *fb,
  255. struct drm_i915_gem_object *obj);
  256. int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  257. int x, int y);
  258. /* clock updates for mode set */
  259. /* cursor updates */
  260. /* render clock increase/decrease */
  261. /* display clock increase/decrease */
  262. /* pll clock increase/decrease */
  263. };
  264. struct drm_i915_gt_funcs {
  265. void (*force_wake_get)(struct drm_i915_private *dev_priv);
  266. void (*force_wake_put)(struct drm_i915_private *dev_priv);
  267. };
  268. #define DEV_INFO_FLAGS \
  269. DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
  270. DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
  271. DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
  272. DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
  273. DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
  274. DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
  275. DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
  276. DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
  277. DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
  278. DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
  279. DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
  280. DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
  281. DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
  282. DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
  283. DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
  284. DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
  285. DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
  286. DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
  287. DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
  288. DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
  289. DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
  290. DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
  291. DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
  292. DEV_INFO_FLAG(has_llc)
  293. struct intel_device_info {
  294. u8 gen;
  295. u8 is_mobile:1;
  296. u8 is_i85x:1;
  297. u8 is_i915g:1;
  298. u8 is_i945gm:1;
  299. u8 is_g33:1;
  300. u8 need_gfx_hws:1;
  301. u8 is_g4x:1;
  302. u8 is_pineview:1;
  303. u8 is_broadwater:1;
  304. u8 is_crestline:1;
  305. u8 is_ivybridge:1;
  306. u8 is_valleyview:1;
  307. u8 has_force_wake:1;
  308. u8 is_haswell:1;
  309. u8 has_fbc:1;
  310. u8 has_pipe_cxsr:1;
  311. u8 has_hotplug:1;
  312. u8 cursor_needs_physical:1;
  313. u8 has_overlay:1;
  314. u8 overlay_needs_physical:1;
  315. u8 supports_tv:1;
  316. u8 has_bsd_ring:1;
  317. u8 has_blt_ring:1;
  318. u8 has_llc:1;
  319. };
  320. #define I915_PPGTT_PD_ENTRIES 512
  321. #define I915_PPGTT_PT_ENTRIES 1024
  322. struct i915_hw_ppgtt {
  323. struct drm_device *dev;
  324. unsigned num_pd_entries;
  325. struct page **pt_pages;
  326. uint32_t pd_offset;
  327. dma_addr_t *pt_dma_addr;
  328. dma_addr_t scratch_page_dma_addr;
  329. };
  330. /* This must match up with the value previously used for execbuf2.rsvd1. */
  331. #define DEFAULT_CONTEXT_ID 0
  332. struct i915_hw_context {
  333. int id;
  334. bool is_initialized;
  335. struct drm_i915_file_private *file_priv;
  336. struct intel_ring_buffer *ring;
  337. struct drm_i915_gem_object *obj;
  338. };
  339. enum no_fbc_reason {
  340. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  341. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  342. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  343. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  344. FBC_BAD_PLANE, /* fbc not supported on plane */
  345. FBC_NOT_TILED, /* buffer not tiled */
  346. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  347. FBC_MODULE_PARAM,
  348. };
  349. enum intel_pch {
  350. PCH_NONE = 0, /* No PCH present */
  351. PCH_IBX, /* Ibexpeak PCH */
  352. PCH_CPT, /* Cougarpoint PCH */
  353. PCH_LPT, /* Lynxpoint PCH */
  354. };
  355. #define QUIRK_PIPEA_FORCE (1<<0)
  356. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  357. #define QUIRK_INVERT_BRIGHTNESS (1<<2)
  358. struct intel_fbdev;
  359. struct intel_fbc_work;
  360. struct intel_gmbus {
  361. struct i2c_adapter adapter;
  362. u32 force_bit;
  363. u32 reg0;
  364. u32 gpio_reg;
  365. struct i2c_algo_bit_data bit_algo;
  366. struct drm_i915_private *dev_priv;
  367. };
  368. struct i915_suspend_saved_registers {
  369. u8 saveLBB;
  370. u32 saveDSPACNTR;
  371. u32 saveDSPBCNTR;
  372. u32 saveDSPARB;
  373. u32 savePIPEACONF;
  374. u32 savePIPEBCONF;
  375. u32 savePIPEASRC;
  376. u32 savePIPEBSRC;
  377. u32 saveFPA0;
  378. u32 saveFPA1;
  379. u32 saveDPLL_A;
  380. u32 saveDPLL_A_MD;
  381. u32 saveHTOTAL_A;
  382. u32 saveHBLANK_A;
  383. u32 saveHSYNC_A;
  384. u32 saveVTOTAL_A;
  385. u32 saveVBLANK_A;
  386. u32 saveVSYNC_A;
  387. u32 saveBCLRPAT_A;
  388. u32 saveTRANSACONF;
  389. u32 saveTRANS_HTOTAL_A;
  390. u32 saveTRANS_HBLANK_A;
  391. u32 saveTRANS_HSYNC_A;
  392. u32 saveTRANS_VTOTAL_A;
  393. u32 saveTRANS_VBLANK_A;
  394. u32 saveTRANS_VSYNC_A;
  395. u32 savePIPEASTAT;
  396. u32 saveDSPASTRIDE;
  397. u32 saveDSPASIZE;
  398. u32 saveDSPAPOS;
  399. u32 saveDSPAADDR;
  400. u32 saveDSPASURF;
  401. u32 saveDSPATILEOFF;
  402. u32 savePFIT_PGM_RATIOS;
  403. u32 saveBLC_HIST_CTL;
  404. u32 saveBLC_PWM_CTL;
  405. u32 saveBLC_PWM_CTL2;
  406. u32 saveBLC_CPU_PWM_CTL;
  407. u32 saveBLC_CPU_PWM_CTL2;
  408. u32 saveFPB0;
  409. u32 saveFPB1;
  410. u32 saveDPLL_B;
  411. u32 saveDPLL_B_MD;
  412. u32 saveHTOTAL_B;
  413. u32 saveHBLANK_B;
  414. u32 saveHSYNC_B;
  415. u32 saveVTOTAL_B;
  416. u32 saveVBLANK_B;
  417. u32 saveVSYNC_B;
  418. u32 saveBCLRPAT_B;
  419. u32 saveTRANSBCONF;
  420. u32 saveTRANS_HTOTAL_B;
  421. u32 saveTRANS_HBLANK_B;
  422. u32 saveTRANS_HSYNC_B;
  423. u32 saveTRANS_VTOTAL_B;
  424. u32 saveTRANS_VBLANK_B;
  425. u32 saveTRANS_VSYNC_B;
  426. u32 savePIPEBSTAT;
  427. u32 saveDSPBSTRIDE;
  428. u32 saveDSPBSIZE;
  429. u32 saveDSPBPOS;
  430. u32 saveDSPBADDR;
  431. u32 saveDSPBSURF;
  432. u32 saveDSPBTILEOFF;
  433. u32 saveVGA0;
  434. u32 saveVGA1;
  435. u32 saveVGA_PD;
  436. u32 saveVGACNTRL;
  437. u32 saveADPA;
  438. u32 saveLVDS;
  439. u32 savePP_ON_DELAYS;
  440. u32 savePP_OFF_DELAYS;
  441. u32 saveDVOA;
  442. u32 saveDVOB;
  443. u32 saveDVOC;
  444. u32 savePP_ON;
  445. u32 savePP_OFF;
  446. u32 savePP_CONTROL;
  447. u32 savePP_DIVISOR;
  448. u32 savePFIT_CONTROL;
  449. u32 save_palette_a[256];
  450. u32 save_palette_b[256];
  451. u32 saveDPFC_CB_BASE;
  452. u32 saveFBC_CFB_BASE;
  453. u32 saveFBC_LL_BASE;
  454. u32 saveFBC_CONTROL;
  455. u32 saveFBC_CONTROL2;
  456. u32 saveIER;
  457. u32 saveIIR;
  458. u32 saveIMR;
  459. u32 saveDEIER;
  460. u32 saveDEIMR;
  461. u32 saveGTIER;
  462. u32 saveGTIMR;
  463. u32 saveFDI_RXA_IMR;
  464. u32 saveFDI_RXB_IMR;
  465. u32 saveCACHE_MODE_0;
  466. u32 saveMI_ARB_STATE;
  467. u32 saveSWF0[16];
  468. u32 saveSWF1[16];
  469. u32 saveSWF2[3];
  470. u8 saveMSR;
  471. u8 saveSR[8];
  472. u8 saveGR[25];
  473. u8 saveAR_INDEX;
  474. u8 saveAR[21];
  475. u8 saveDACMASK;
  476. u8 saveCR[37];
  477. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  478. u32 saveCURACNTR;
  479. u32 saveCURAPOS;
  480. u32 saveCURABASE;
  481. u32 saveCURBCNTR;
  482. u32 saveCURBPOS;
  483. u32 saveCURBBASE;
  484. u32 saveCURSIZE;
  485. u32 saveDP_B;
  486. u32 saveDP_C;
  487. u32 saveDP_D;
  488. u32 savePIPEA_GMCH_DATA_M;
  489. u32 savePIPEB_GMCH_DATA_M;
  490. u32 savePIPEA_GMCH_DATA_N;
  491. u32 savePIPEB_GMCH_DATA_N;
  492. u32 savePIPEA_DP_LINK_M;
  493. u32 savePIPEB_DP_LINK_M;
  494. u32 savePIPEA_DP_LINK_N;
  495. u32 savePIPEB_DP_LINK_N;
  496. u32 saveFDI_RXA_CTL;
  497. u32 saveFDI_TXA_CTL;
  498. u32 saveFDI_RXB_CTL;
  499. u32 saveFDI_TXB_CTL;
  500. u32 savePFA_CTL_1;
  501. u32 savePFB_CTL_1;
  502. u32 savePFA_WIN_SZ;
  503. u32 savePFB_WIN_SZ;
  504. u32 savePFA_WIN_POS;
  505. u32 savePFB_WIN_POS;
  506. u32 savePCH_DREF_CONTROL;
  507. u32 saveDISP_ARB_CTL;
  508. u32 savePIPEA_DATA_M1;
  509. u32 savePIPEA_DATA_N1;
  510. u32 savePIPEA_LINK_M1;
  511. u32 savePIPEA_LINK_N1;
  512. u32 savePIPEB_DATA_M1;
  513. u32 savePIPEB_DATA_N1;
  514. u32 savePIPEB_LINK_M1;
  515. u32 savePIPEB_LINK_N1;
  516. u32 saveMCHBAR_RENDER_STANDBY;
  517. u32 savePCH_PORT_HOTPLUG;
  518. };
  519. struct intel_gen6_power_mgmt {
  520. struct work_struct work;
  521. u32 pm_iir;
  522. /* lock - irqsave spinlock that protectects the work_struct and
  523. * pm_iir. */
  524. spinlock_t lock;
  525. /* The below variables an all the rps hw state are protected by
  526. * dev->struct mutext. */
  527. u8 cur_delay;
  528. u8 min_delay;
  529. u8 max_delay;
  530. struct delayed_work delayed_resume_work;
  531. /*
  532. * Protects RPS/RC6 register access and PCU communication.
  533. * Must be taken after struct_mutex if nested.
  534. */
  535. struct mutex hw_lock;
  536. };
  537. /* defined intel_pm.c */
  538. extern spinlock_t mchdev_lock;
  539. struct intel_ilk_power_mgmt {
  540. u8 cur_delay;
  541. u8 min_delay;
  542. u8 max_delay;
  543. u8 fmax;
  544. u8 fstart;
  545. u64 last_count1;
  546. unsigned long last_time1;
  547. unsigned long chipset_power;
  548. u64 last_count2;
  549. struct timespec last_time2;
  550. unsigned long gfx_power;
  551. u8 corr;
  552. int c_m;
  553. int r_t;
  554. struct drm_i915_gem_object *pwrctx;
  555. struct drm_i915_gem_object *renderctx;
  556. };
  557. struct i915_dri1_state {
  558. unsigned allow_batchbuffer : 1;
  559. u32 __iomem *gfx_hws_cpu_addr;
  560. unsigned int cpp;
  561. int back_offset;
  562. int front_offset;
  563. int current_page;
  564. int page_flipping;
  565. uint32_t counter;
  566. };
  567. struct intel_l3_parity {
  568. u32 *remap_info;
  569. struct work_struct error_work;
  570. };
  571. typedef struct drm_i915_private {
  572. struct drm_device *dev;
  573. struct kmem_cache *slab;
  574. const struct intel_device_info *info;
  575. int relative_constants_mode;
  576. void __iomem *regs;
  577. struct drm_i915_gt_funcs gt;
  578. /** gt_fifo_count and the subsequent register write are synchronized
  579. * with dev->struct_mutex. */
  580. unsigned gt_fifo_count;
  581. /** forcewake_count is protected by gt_lock */
  582. unsigned forcewake_count;
  583. /** gt_lock is also taken in irq contexts. */
  584. spinlock_t gt_lock;
  585. struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
  586. /** gmbus_mutex protects against concurrent usage of the single hw gmbus
  587. * controller on different i2c buses. */
  588. struct mutex gmbus_mutex;
  589. /**
  590. * Base address of the gmbus and gpio block.
  591. */
  592. uint32_t gpio_mmio_base;
  593. wait_queue_head_t gmbus_wait_queue;
  594. struct pci_dev *bridge_dev;
  595. struct intel_ring_buffer ring[I915_NUM_RINGS];
  596. uint32_t next_seqno;
  597. drm_dma_handle_t *status_page_dmah;
  598. struct resource mch_res;
  599. atomic_t irq_received;
  600. /* protects the irq masks */
  601. spinlock_t irq_lock;
  602. /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
  603. struct pm_qos_request pm_qos;
  604. /* DPIO indirect register protection */
  605. spinlock_t dpio_lock;
  606. /** Cached value of IMR to avoid reads in updating the bitfield */
  607. u32 pipestat[2];
  608. u32 irq_mask;
  609. u32 gt_irq_mask;
  610. u32 pch_irq_mask;
  611. u32 hotplug_supported_mask;
  612. struct work_struct hotplug_work;
  613. bool enable_hotplug_processing;
  614. int num_pipe;
  615. int num_pch_pll;
  616. /* For hangcheck timer */
  617. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  618. #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
  619. struct timer_list hangcheck_timer;
  620. int hangcheck_count;
  621. uint32_t last_acthd[I915_NUM_RINGS];
  622. uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
  623. unsigned int stop_rings;
  624. unsigned long cfb_size;
  625. unsigned int cfb_fb;
  626. enum plane cfb_plane;
  627. int cfb_y;
  628. struct intel_fbc_work *fbc_work;
  629. struct intel_opregion opregion;
  630. /* overlay */
  631. struct intel_overlay *overlay;
  632. bool sprite_scaling_enabled;
  633. /* LVDS info */
  634. int backlight_level; /* restore backlight to this value */
  635. bool backlight_enabled;
  636. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  637. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  638. /* Feature bits from the VBIOS */
  639. unsigned int int_tv_support:1;
  640. unsigned int lvds_dither:1;
  641. unsigned int lvds_vbt:1;
  642. unsigned int int_crt_support:1;
  643. unsigned int lvds_use_ssc:1;
  644. unsigned int display_clock_mode:1;
  645. int lvds_ssc_freq;
  646. unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
  647. struct {
  648. int rate;
  649. int lanes;
  650. int preemphasis;
  651. int vswing;
  652. bool initialized;
  653. bool support;
  654. int bpp;
  655. struct edp_power_seq pps;
  656. } edp;
  657. bool no_aux_handshake;
  658. int crt_ddc_pin;
  659. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  660. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  661. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  662. unsigned int fsb_freq, mem_freq, is_ddr3;
  663. spinlock_t error_lock;
  664. /* Protected by dev->error_lock. */
  665. struct drm_i915_error_state *first_error;
  666. struct work_struct error_work;
  667. struct completion error_completion;
  668. struct workqueue_struct *wq;
  669. /* Display functions */
  670. struct drm_i915_display_funcs display;
  671. /* PCH chipset type */
  672. enum intel_pch pch_type;
  673. unsigned short pch_id;
  674. unsigned long quirks;
  675. /* Register state */
  676. bool modeset_on_lid;
  677. struct {
  678. /** Bridge to intel-gtt-ko */
  679. struct intel_gtt *gtt;
  680. /** Memory allocator for GTT stolen memory */
  681. struct drm_mm stolen;
  682. /** Memory allocator for GTT */
  683. struct drm_mm gtt_space;
  684. /** List of all objects in gtt_space. Used to restore gtt
  685. * mappings on resume */
  686. struct list_head bound_list;
  687. /**
  688. * List of objects which are not bound to the GTT (thus
  689. * are idle and not used by the GPU) but still have
  690. * (presumably uncached) pages still attached.
  691. */
  692. struct list_head unbound_list;
  693. /** Usable portion of the GTT for GEM */
  694. unsigned long gtt_start;
  695. unsigned long gtt_mappable_end;
  696. unsigned long gtt_end;
  697. unsigned long stolen_base; /* limited to low memory (32-bit) */
  698. struct io_mapping *gtt_mapping;
  699. phys_addr_t gtt_base_addr;
  700. int gtt_mtrr;
  701. /** PPGTT used for aliasing the PPGTT with the GTT */
  702. struct i915_hw_ppgtt *aliasing_ppgtt;
  703. struct shrinker inactive_shrinker;
  704. /**
  705. * List of objects currently involved in rendering.
  706. *
  707. * Includes buffers having the contents of their GPU caches
  708. * flushed, not necessarily primitives. last_rendering_seqno
  709. * represents when the rendering involved will be completed.
  710. *
  711. * A reference is held on the buffer while on this list.
  712. */
  713. struct list_head active_list;
  714. /**
  715. * LRU list of objects which are not in the ringbuffer and
  716. * are ready to unbind, but are still in the GTT.
  717. *
  718. * last_rendering_seqno is 0 while an object is in this list.
  719. *
  720. * A reference is not held on the buffer while on this list,
  721. * as merely being GTT-bound shouldn't prevent its being
  722. * freed, and we'll pull it off the list in the free path.
  723. */
  724. struct list_head inactive_list;
  725. /** LRU list of objects with fence regs on them. */
  726. struct list_head fence_list;
  727. /**
  728. * We leave the user IRQ off as much as possible,
  729. * but this means that requests will finish and never
  730. * be retired once the system goes idle. Set a timer to
  731. * fire periodically while the ring is running. When it
  732. * fires, go retire requests.
  733. */
  734. struct delayed_work retire_work;
  735. /**
  736. * Are we in a non-interruptible section of code like
  737. * modesetting?
  738. */
  739. bool interruptible;
  740. /**
  741. * Flag if the X Server, and thus DRM, is not currently in
  742. * control of the device.
  743. *
  744. * This is set between LeaveVT and EnterVT. It needs to be
  745. * replaced with a semaphore. It also needs to be
  746. * transitioned away from for kernel modesetting.
  747. */
  748. int suspended;
  749. /**
  750. * Flag if the hardware appears to be wedged.
  751. *
  752. * This is set when attempts to idle the device timeout.
  753. * It prevents command submission from occurring and makes
  754. * every pending request fail
  755. */
  756. atomic_t wedged;
  757. /** Bit 6 swizzling required for X tiling */
  758. uint32_t bit_6_swizzle_x;
  759. /** Bit 6 swizzling required for Y tiling */
  760. uint32_t bit_6_swizzle_y;
  761. /* storage for physical objects */
  762. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  763. /* accounting, useful for userland debugging */
  764. size_t gtt_total;
  765. size_t mappable_gtt_total;
  766. size_t object_memory;
  767. u32 object_count;
  768. } mm;
  769. /* Kernel Modesetting */
  770. struct sdvo_device_mapping sdvo_mappings[2];
  771. /* indicate whether the LVDS_BORDER should be enabled or not */
  772. unsigned int lvds_border_bits;
  773. /* Panel fitter placement and size for Ironlake+ */
  774. u32 pch_pf_pos, pch_pf_size;
  775. struct drm_crtc *plane_to_crtc_mapping[3];
  776. struct drm_crtc *pipe_to_crtc_mapping[3];
  777. wait_queue_head_t pending_flip_queue;
  778. struct intel_pch_pll pch_plls[I915_NUM_PLLS];
  779. struct intel_ddi_plls ddi_plls;
  780. /* Reclocking support */
  781. bool render_reclock_avail;
  782. bool lvds_downclock_avail;
  783. /* indicates the reduced downclock for LVDS*/
  784. int lvds_downclock;
  785. u16 orig_clock;
  786. int child_dev_num;
  787. struct child_device_config *child_dev;
  788. bool mchbar_need_disable;
  789. struct intel_l3_parity l3_parity;
  790. /* gen6+ rps state */
  791. struct intel_gen6_power_mgmt rps;
  792. /* ilk-only ips/rps state. Everything in here is protected by the global
  793. * mchdev_lock in intel_pm.c */
  794. struct intel_ilk_power_mgmt ips;
  795. enum no_fbc_reason no_fbc_reason;
  796. struct drm_mm_node *compressed_fb;
  797. struct drm_mm_node *compressed_llb;
  798. unsigned long last_gpu_reset;
  799. /* list of fbdev register on this device */
  800. struct intel_fbdev *fbdev;
  801. /*
  802. * The console may be contended at resume, but we don't
  803. * want it to block on it.
  804. */
  805. struct work_struct console_resume_work;
  806. struct backlight_device *backlight;
  807. struct drm_property *broadcast_rgb_property;
  808. struct drm_property *force_audio_property;
  809. bool hw_contexts_disabled;
  810. uint32_t hw_context_size;
  811. struct i915_suspend_saved_registers regfile;
  812. /* Old dri1 support infrastructure, beware the dragons ya fools entering
  813. * here! */
  814. struct i915_dri1_state dri1;
  815. } drm_i915_private_t;
  816. /* Iterate over initialised rings */
  817. #define for_each_ring(ring__, dev_priv__, i__) \
  818. for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
  819. if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
  820. enum hdmi_force_audio {
  821. HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
  822. HDMI_AUDIO_OFF, /* force turn off HDMI audio */
  823. HDMI_AUDIO_AUTO, /* trust EDID */
  824. HDMI_AUDIO_ON, /* force turn on HDMI audio */
  825. };
  826. enum i915_cache_level {
  827. I915_CACHE_NONE = 0,
  828. I915_CACHE_LLC,
  829. I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
  830. };
  831. #define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
  832. struct drm_i915_gem_object_ops {
  833. /* Interface between the GEM object and its backing storage.
  834. * get_pages() is called once prior to the use of the associated set
  835. * of pages before to binding them into the GTT, and put_pages() is
  836. * called after we no longer need them. As we expect there to be
  837. * associated cost with migrating pages between the backing storage
  838. * and making them available for the GPU (e.g. clflush), we may hold
  839. * onto the pages after they are no longer referenced by the GPU
  840. * in case they may be used again shortly (for example migrating the
  841. * pages to a different memory domain within the GTT). put_pages()
  842. * will therefore most likely be called when the object itself is
  843. * being released or under memory pressure (where we attempt to
  844. * reap pages for the shrinker).
  845. */
  846. int (*get_pages)(struct drm_i915_gem_object *);
  847. void (*put_pages)(struct drm_i915_gem_object *);
  848. };
  849. struct drm_i915_gem_object {
  850. struct drm_gem_object base;
  851. const struct drm_i915_gem_object_ops *ops;
  852. /** Current space allocated to this object in the GTT, if any. */
  853. struct drm_mm_node *gtt_space;
  854. /** Stolen memory for this object, instead of being backed by shmem. */
  855. struct drm_mm_node *stolen;
  856. struct list_head gtt_list;
  857. /** This object's place on the active/inactive lists */
  858. struct list_head ring_list;
  859. struct list_head mm_list;
  860. /** This object's place in the batchbuffer or on the eviction list */
  861. struct list_head exec_list;
  862. /**
  863. * This is set if the object is on the active lists (has pending
  864. * rendering and so a non-zero seqno), and is not set if it i s on
  865. * inactive (ready to be unbound) list.
  866. */
  867. unsigned int active:1;
  868. /**
  869. * This is set if the object has been written to since last bound
  870. * to the GTT
  871. */
  872. unsigned int dirty:1;
  873. /**
  874. * Fence register bits (if any) for this object. Will be set
  875. * as needed when mapped into the GTT.
  876. * Protected by dev->struct_mutex.
  877. */
  878. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  879. /**
  880. * Advice: are the backing pages purgeable?
  881. */
  882. unsigned int madv:2;
  883. /**
  884. * Current tiling mode for the object.
  885. */
  886. unsigned int tiling_mode:2;
  887. /**
  888. * Whether the tiling parameters for the currently associated fence
  889. * register have changed. Note that for the purposes of tracking
  890. * tiling changes we also treat the unfenced register, the register
  891. * slot that the object occupies whilst it executes a fenced
  892. * command (such as BLT on gen2/3), as a "fence".
  893. */
  894. unsigned int fence_dirty:1;
  895. /** How many users have pinned this object in GTT space. The following
  896. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  897. * (via user_pin_count), execbuffer (objects are not allowed multiple
  898. * times for the same batchbuffer), and the framebuffer code. When
  899. * switching/pageflipping, the framebuffer code has at most two buffers
  900. * pinned per crtc.
  901. *
  902. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  903. * bits with absolutely no headroom. So use 4 bits. */
  904. unsigned int pin_count:4;
  905. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  906. /**
  907. * Is the object at the current location in the gtt mappable and
  908. * fenceable? Used to avoid costly recalculations.
  909. */
  910. unsigned int map_and_fenceable:1;
  911. /**
  912. * Whether the current gtt mapping needs to be mappable (and isn't just
  913. * mappable by accident). Track pin and fault separate for a more
  914. * accurate mappable working set.
  915. */
  916. unsigned int fault_mappable:1;
  917. unsigned int pin_mappable:1;
  918. /*
  919. * Is the GPU currently using a fence to access this buffer,
  920. */
  921. unsigned int pending_fenced_gpu_access:1;
  922. unsigned int fenced_gpu_access:1;
  923. unsigned int cache_level:2;
  924. unsigned int has_aliasing_ppgtt_mapping:1;
  925. unsigned int has_global_gtt_mapping:1;
  926. unsigned int has_dma_mapping:1;
  927. struct sg_table *pages;
  928. int pages_pin_count;
  929. /* prime dma-buf support */
  930. void *dma_buf_vmapping;
  931. int vmapping_count;
  932. /**
  933. * Used for performing relocations during execbuffer insertion.
  934. */
  935. struct hlist_node exec_node;
  936. unsigned long exec_handle;
  937. struct drm_i915_gem_exec_object2 *exec_entry;
  938. /**
  939. * Current offset of the object in GTT space.
  940. *
  941. * This is the same as gtt_space->start
  942. */
  943. uint32_t gtt_offset;
  944. struct intel_ring_buffer *ring;
  945. /** Breadcrumb of last rendering to the buffer. */
  946. uint32_t last_read_seqno;
  947. uint32_t last_write_seqno;
  948. /** Breadcrumb of last fenced GPU access to the buffer. */
  949. uint32_t last_fenced_seqno;
  950. /** Current tiling stride for the object, if it's tiled. */
  951. uint32_t stride;
  952. /** Record of address bit 17 of each page at last unbind. */
  953. unsigned long *bit_17;
  954. /** User space pin count and filp owning the pin */
  955. uint32_t user_pin_count;
  956. struct drm_file *pin_filp;
  957. /** for phy allocated objects */
  958. struct drm_i915_gem_phys_object *phys_obj;
  959. /**
  960. * Number of crtcs where this object is currently the fb, but
  961. * will be page flipped away on the next vblank. When it
  962. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  963. */
  964. atomic_t pending_flip;
  965. };
  966. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  967. /**
  968. * Request queue structure.
  969. *
  970. * The request queue allows us to note sequence numbers that have been emitted
  971. * and may be associated with active buffers to be retired.
  972. *
  973. * By keeping this list, we can avoid having to do questionable
  974. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  975. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  976. */
  977. struct drm_i915_gem_request {
  978. /** On Which ring this request was generated */
  979. struct intel_ring_buffer *ring;
  980. /** GEM sequence number associated with this request. */
  981. uint32_t seqno;
  982. /** Postion in the ringbuffer of the end of the request */
  983. u32 tail;
  984. /** Time at which this request was emitted, in jiffies. */
  985. unsigned long emitted_jiffies;
  986. /** global list entry for this request */
  987. struct list_head list;
  988. struct drm_i915_file_private *file_priv;
  989. /** file_priv list entry for this request */
  990. struct list_head client_list;
  991. };
  992. struct drm_i915_file_private {
  993. struct {
  994. spinlock_t lock;
  995. struct list_head request_list;
  996. } mm;
  997. struct idr context_idr;
  998. };
  999. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  1000. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  1001. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  1002. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  1003. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  1004. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  1005. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  1006. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  1007. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  1008. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  1009. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  1010. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  1011. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  1012. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  1013. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  1014. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  1015. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  1016. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  1017. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  1018. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  1019. #define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
  1020. (dev)->pci_device == 0x0152 || \
  1021. (dev)->pci_device == 0x015a)
  1022. #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
  1023. #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
  1024. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  1025. #define IS_ULT(dev) (IS_HASWELL(dev) && \
  1026. ((dev)->pci_device & 0xFF00) == 0x0A00)
  1027. /*
  1028. * The genX designation typically refers to the render engine, so render
  1029. * capability related checks should use IS_GEN, while display and other checks
  1030. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  1031. * chips, etc.).
  1032. */
  1033. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  1034. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  1035. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  1036. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  1037. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  1038. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  1039. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  1040. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  1041. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  1042. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  1043. #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
  1044. #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
  1045. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  1046. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  1047. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  1048. * rows, which changed the alignment requirements and fence programming.
  1049. */
  1050. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  1051. IS_I915GM(dev)))
  1052. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  1053. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  1054. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  1055. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  1056. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  1057. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  1058. /* dsparb controlled by hw only */
  1059. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1060. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  1061. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  1062. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  1063. #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
  1064. #define HAS_DDI(dev) (IS_HASWELL(dev))
  1065. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  1066. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  1067. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  1068. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  1069. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  1070. #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
  1071. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  1072. #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
  1073. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  1074. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  1075. #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
  1076. #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
  1077. #define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  1078. #define GT_FREQUENCY_MULTIPLIER 50
  1079. #include "i915_trace.h"
  1080. /**
  1081. * RC6 is a special power stage which allows the GPU to enter an very
  1082. * low-voltage mode when idle, using down to 0V while at this stage. This
  1083. * stage is entered automatically when the GPU is idle when RC6 support is
  1084. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  1085. *
  1086. * There are different RC6 modes available in Intel GPU, which differentiate
  1087. * among each other with the latency required to enter and leave RC6 and
  1088. * voltage consumed by the GPU in different states.
  1089. *
  1090. * The combination of the following flags define which states GPU is allowed
  1091. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  1092. * RC6pp is deepest RC6. Their support by hardware varies according to the
  1093. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  1094. * which brings the most power savings; deeper states save more power, but
  1095. * require higher latency to switch to and wake up.
  1096. */
  1097. #define INTEL_RC6_ENABLE (1<<0)
  1098. #define INTEL_RC6p_ENABLE (1<<1)
  1099. #define INTEL_RC6pp_ENABLE (1<<2)
  1100. extern struct drm_ioctl_desc i915_ioctls[];
  1101. extern int i915_max_ioctl;
  1102. extern unsigned int i915_fbpercrtc __always_unused;
  1103. extern int i915_panel_ignore_lid __read_mostly;
  1104. extern unsigned int i915_powersave __read_mostly;
  1105. extern int i915_semaphores __read_mostly;
  1106. extern unsigned int i915_lvds_downclock __read_mostly;
  1107. extern int i915_lvds_channel_mode __read_mostly;
  1108. extern int i915_panel_use_ssc __read_mostly;
  1109. extern int i915_vbt_sdvo_panel_type __read_mostly;
  1110. extern int i915_enable_rc6 __read_mostly;
  1111. extern int i915_enable_fbc __read_mostly;
  1112. extern bool i915_enable_hangcheck __read_mostly;
  1113. extern int i915_enable_ppgtt __read_mostly;
  1114. extern unsigned int i915_preliminary_hw_support __read_mostly;
  1115. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  1116. extern int i915_resume(struct drm_device *dev);
  1117. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  1118. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  1119. /* i915_dma.c */
  1120. void i915_update_dri1_breadcrumb(struct drm_device *dev);
  1121. extern void i915_kernel_lost_context(struct drm_device * dev);
  1122. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  1123. extern int i915_driver_unload(struct drm_device *);
  1124. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  1125. extern void i915_driver_lastclose(struct drm_device * dev);
  1126. extern void i915_driver_preclose(struct drm_device *dev,
  1127. struct drm_file *file_priv);
  1128. extern void i915_driver_postclose(struct drm_device *dev,
  1129. struct drm_file *file_priv);
  1130. extern int i915_driver_device_is_agp(struct drm_device * dev);
  1131. #ifdef CONFIG_COMPAT
  1132. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  1133. unsigned long arg);
  1134. #endif
  1135. extern int i915_emit_box(struct drm_device *dev,
  1136. struct drm_clip_rect *box,
  1137. int DR1, int DR4);
  1138. extern int intel_gpu_reset(struct drm_device *dev);
  1139. extern int i915_reset(struct drm_device *dev);
  1140. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  1141. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  1142. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  1143. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  1144. extern void intel_console_resume(struct work_struct *work);
  1145. /* i915_irq.c */
  1146. void i915_hangcheck_elapsed(unsigned long data);
  1147. void i915_handle_error(struct drm_device *dev, bool wedged);
  1148. extern void intel_irq_init(struct drm_device *dev);
  1149. extern void intel_gt_init(struct drm_device *dev);
  1150. extern void intel_gt_reset(struct drm_device *dev);
  1151. void i915_error_state_free(struct kref *error_ref);
  1152. void
  1153. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1154. void
  1155. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1156. void intel_enable_asle(struct drm_device *dev);
  1157. #ifdef CONFIG_DEBUG_FS
  1158. extern void i915_destroy_error_state(struct drm_device *dev);
  1159. #else
  1160. #define i915_destroy_error_state(x)
  1161. #endif
  1162. /* i915_gem.c */
  1163. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  1164. struct drm_file *file_priv);
  1165. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  1166. struct drm_file *file_priv);
  1167. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  1168. struct drm_file *file_priv);
  1169. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1170. struct drm_file *file_priv);
  1171. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1172. struct drm_file *file_priv);
  1173. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1174. struct drm_file *file_priv);
  1175. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1176. struct drm_file *file_priv);
  1177. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1178. struct drm_file *file_priv);
  1179. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  1180. struct drm_file *file_priv);
  1181. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  1182. struct drm_file *file_priv);
  1183. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  1184. struct drm_file *file_priv);
  1185. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1186. struct drm_file *file_priv);
  1187. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  1188. struct drm_file *file_priv);
  1189. int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
  1190. struct drm_file *file);
  1191. int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
  1192. struct drm_file *file);
  1193. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  1194. struct drm_file *file_priv);
  1195. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  1196. struct drm_file *file_priv);
  1197. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  1198. struct drm_file *file_priv);
  1199. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  1200. struct drm_file *file_priv);
  1201. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  1202. struct drm_file *file_priv);
  1203. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  1204. struct drm_file *file_priv);
  1205. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  1206. struct drm_file *file_priv);
  1207. int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
  1208. struct drm_file *file_priv);
  1209. void i915_gem_load(struct drm_device *dev);
  1210. void *i915_gem_object_alloc(struct drm_device *dev);
  1211. void i915_gem_object_free(struct drm_i915_gem_object *obj);
  1212. int i915_gem_init_object(struct drm_gem_object *obj);
  1213. void i915_gem_object_init(struct drm_i915_gem_object *obj,
  1214. const struct drm_i915_gem_object_ops *ops);
  1215. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  1216. size_t size);
  1217. void i915_gem_free_object(struct drm_gem_object *obj);
  1218. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  1219. uint32_t alignment,
  1220. bool map_and_fenceable,
  1221. bool nonblocking);
  1222. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  1223. int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
  1224. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  1225. void i915_gem_lastclose(struct drm_device *dev);
  1226. int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
  1227. static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
  1228. {
  1229. struct scatterlist *sg = obj->pages->sgl;
  1230. int nents = obj->pages->nents;
  1231. while (nents > SG_MAX_SINGLE_ALLOC) {
  1232. if (n < SG_MAX_SINGLE_ALLOC - 1)
  1233. break;
  1234. sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1);
  1235. n -= SG_MAX_SINGLE_ALLOC - 1;
  1236. nents -= SG_MAX_SINGLE_ALLOC - 1;
  1237. }
  1238. return sg_page(sg+n);
  1239. }
  1240. static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
  1241. {
  1242. BUG_ON(obj->pages == NULL);
  1243. obj->pages_pin_count++;
  1244. }
  1245. static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
  1246. {
  1247. BUG_ON(obj->pages_pin_count == 0);
  1248. obj->pages_pin_count--;
  1249. }
  1250. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  1251. int i915_gem_object_sync(struct drm_i915_gem_object *obj,
  1252. struct intel_ring_buffer *to);
  1253. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1254. struct intel_ring_buffer *ring);
  1255. int i915_gem_dumb_create(struct drm_file *file_priv,
  1256. struct drm_device *dev,
  1257. struct drm_mode_create_dumb *args);
  1258. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1259. uint32_t handle, uint64_t *offset);
  1260. int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
  1261. uint32_t handle);
  1262. /**
  1263. * Returns true if seq1 is later than seq2.
  1264. */
  1265. static inline bool
  1266. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1267. {
  1268. return (int32_t)(seq1 - seq2) >= 0;
  1269. }
  1270. extern int i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
  1271. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
  1272. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1273. static inline bool
  1274. i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
  1275. {
  1276. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1277. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1278. dev_priv->fence_regs[obj->fence_reg].pin_count++;
  1279. return true;
  1280. } else
  1281. return false;
  1282. }
  1283. static inline void
  1284. i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
  1285. {
  1286. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1287. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1288. dev_priv->fence_regs[obj->fence_reg].pin_count--;
  1289. }
  1290. }
  1291. void i915_gem_retire_requests(struct drm_device *dev);
  1292. void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
  1293. int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
  1294. bool interruptible);
  1295. void i915_gem_reset(struct drm_device *dev);
  1296. void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
  1297. int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
  1298. uint32_t read_domains,
  1299. uint32_t write_domain);
  1300. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1301. int __must_check i915_gem_init(struct drm_device *dev);
  1302. int __must_check i915_gem_init_hw(struct drm_device *dev);
  1303. void i915_gem_l3_remap(struct drm_device *dev);
  1304. void i915_gem_init_swizzling(struct drm_device *dev);
  1305. void i915_gem_init_ppgtt(struct drm_device *dev);
  1306. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1307. int __must_check i915_gpu_idle(struct drm_device *dev);
  1308. int __must_check i915_gem_idle(struct drm_device *dev);
  1309. int i915_add_request(struct intel_ring_buffer *ring,
  1310. struct drm_file *file,
  1311. u32 *seqno);
  1312. int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
  1313. uint32_t seqno);
  1314. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1315. int __must_check
  1316. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1317. bool write);
  1318. int __must_check
  1319. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
  1320. int __must_check
  1321. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1322. u32 alignment,
  1323. struct intel_ring_buffer *pipelined);
  1324. int i915_gem_attach_phys_object(struct drm_device *dev,
  1325. struct drm_i915_gem_object *obj,
  1326. int id,
  1327. int align);
  1328. void i915_gem_detach_phys_object(struct drm_device *dev,
  1329. struct drm_i915_gem_object *obj);
  1330. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1331. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1332. uint32_t
  1333. i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
  1334. uint32_t size,
  1335. int tiling_mode);
  1336. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1337. enum i915_cache_level cache_level);
  1338. struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
  1339. struct dma_buf *dma_buf);
  1340. struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
  1341. struct drm_gem_object *gem_obj, int flags);
  1342. /* i915_gem_context.c */
  1343. void i915_gem_context_init(struct drm_device *dev);
  1344. void i915_gem_context_fini(struct drm_device *dev);
  1345. void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
  1346. int i915_switch_context(struct intel_ring_buffer *ring,
  1347. struct drm_file *file, int to_id);
  1348. int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
  1349. struct drm_file *file);
  1350. int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
  1351. struct drm_file *file);
  1352. /* i915_gem_gtt.c */
  1353. int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
  1354. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
  1355. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  1356. struct drm_i915_gem_object *obj,
  1357. enum i915_cache_level cache_level);
  1358. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  1359. struct drm_i915_gem_object *obj);
  1360. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1361. int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
  1362. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  1363. enum i915_cache_level cache_level);
  1364. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1365. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
  1366. void i915_gem_init_global_gtt(struct drm_device *dev,
  1367. unsigned long start,
  1368. unsigned long mappable_end,
  1369. unsigned long end);
  1370. int i915_gem_gtt_init(struct drm_device *dev);
  1371. void i915_gem_gtt_fini(struct drm_device *dev);
  1372. static inline void i915_gem_chipset_flush(struct drm_device *dev)
  1373. {
  1374. if (INTEL_INFO(dev)->gen < 6)
  1375. intel_gtt_chipset_flush();
  1376. }
  1377. /* i915_gem_evict.c */
  1378. int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
  1379. unsigned alignment,
  1380. unsigned cache_level,
  1381. bool mappable,
  1382. bool nonblock);
  1383. int i915_gem_evict_everything(struct drm_device *dev);
  1384. /* i915_gem_stolen.c */
  1385. int i915_gem_init_stolen(struct drm_device *dev);
  1386. int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
  1387. void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
  1388. void i915_gem_cleanup_stolen(struct drm_device *dev);
  1389. struct drm_i915_gem_object *
  1390. i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
  1391. void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
  1392. /* i915_gem_tiling.c */
  1393. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1394. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1395. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1396. /* i915_gem_debug.c */
  1397. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1398. const char *where, uint32_t mark);
  1399. #if WATCH_LISTS
  1400. int i915_verify_lists(struct drm_device *dev);
  1401. #else
  1402. #define i915_verify_lists(dev) 0
  1403. #endif
  1404. void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
  1405. int handle);
  1406. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1407. const char *where, uint32_t mark);
  1408. /* i915_debugfs.c */
  1409. int i915_debugfs_init(struct drm_minor *minor);
  1410. void i915_debugfs_cleanup(struct drm_minor *minor);
  1411. /* i915_suspend.c */
  1412. extern int i915_save_state(struct drm_device *dev);
  1413. extern int i915_restore_state(struct drm_device *dev);
  1414. /* i915_suspend.c */
  1415. extern int i915_save_state(struct drm_device *dev);
  1416. extern int i915_restore_state(struct drm_device *dev);
  1417. /* i915_sysfs.c */
  1418. void i915_setup_sysfs(struct drm_device *dev_priv);
  1419. void i915_teardown_sysfs(struct drm_device *dev_priv);
  1420. /* intel_i2c.c */
  1421. extern int intel_setup_gmbus(struct drm_device *dev);
  1422. extern void intel_teardown_gmbus(struct drm_device *dev);
  1423. extern inline bool intel_gmbus_is_port_valid(unsigned port)
  1424. {
  1425. return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
  1426. }
  1427. extern struct i2c_adapter *intel_gmbus_get_adapter(
  1428. struct drm_i915_private *dev_priv, unsigned port);
  1429. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1430. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1431. extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1432. {
  1433. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1434. }
  1435. extern void intel_i2c_reset(struct drm_device *dev);
  1436. /* intel_opregion.c */
  1437. extern int intel_opregion_setup(struct drm_device *dev);
  1438. #ifdef CONFIG_ACPI
  1439. extern void intel_opregion_init(struct drm_device *dev);
  1440. extern void intel_opregion_fini(struct drm_device *dev);
  1441. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1442. extern void intel_opregion_gse_intr(struct drm_device *dev);
  1443. extern void intel_opregion_enable_asle(struct drm_device *dev);
  1444. #else
  1445. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1446. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1447. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1448. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  1449. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  1450. #endif
  1451. /* intel_acpi.c */
  1452. #ifdef CONFIG_ACPI
  1453. extern void intel_register_dsm_handler(void);
  1454. extern void intel_unregister_dsm_handler(void);
  1455. #else
  1456. static inline void intel_register_dsm_handler(void) { return; }
  1457. static inline void intel_unregister_dsm_handler(void) { return; }
  1458. #endif /* CONFIG_ACPI */
  1459. /* modesetting */
  1460. extern void intel_modeset_init_hw(struct drm_device *dev);
  1461. extern void intel_modeset_init(struct drm_device *dev);
  1462. extern void intel_modeset_gem_init(struct drm_device *dev);
  1463. extern void intel_modeset_cleanup(struct drm_device *dev);
  1464. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1465. extern void intel_modeset_setup_hw_state(struct drm_device *dev,
  1466. bool force_restore);
  1467. extern bool intel_fbc_enabled(struct drm_device *dev);
  1468. extern void intel_disable_fbc(struct drm_device *dev);
  1469. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1470. extern void ironlake_init_pch_refclk(struct drm_device *dev);
  1471. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1472. extern void intel_detect_pch(struct drm_device *dev);
  1473. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  1474. extern int intel_enable_rc6(const struct drm_device *dev);
  1475. extern bool i915_semaphore_is_enabled(struct drm_device *dev);
  1476. int i915_reg_read_ioctl(struct drm_device *dev, void *data,
  1477. struct drm_file *file);
  1478. /* overlay */
  1479. #ifdef CONFIG_DEBUG_FS
  1480. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1481. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  1482. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1483. extern void intel_display_print_error_state(struct seq_file *m,
  1484. struct drm_device *dev,
  1485. struct intel_display_error_state *error);
  1486. #endif
  1487. /* On SNB platform, before reading ring registers forcewake bit
  1488. * must be set to prevent GT core from power down and stale values being
  1489. * returned.
  1490. */
  1491. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1492. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1493. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
  1494. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
  1495. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
  1496. #define __i915_read(x, y) \
  1497. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
  1498. __i915_read(8, b)
  1499. __i915_read(16, w)
  1500. __i915_read(32, l)
  1501. __i915_read(64, q)
  1502. #undef __i915_read
  1503. #define __i915_write(x, y) \
  1504. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
  1505. __i915_write(8, b)
  1506. __i915_write(16, w)
  1507. __i915_write(32, l)
  1508. __i915_write(64, q)
  1509. #undef __i915_write
  1510. #define I915_READ8(reg) i915_read8(dev_priv, (reg))
  1511. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
  1512. #define I915_READ16(reg) i915_read16(dev_priv, (reg))
  1513. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
  1514. #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
  1515. #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
  1516. #define I915_READ(reg) i915_read32(dev_priv, (reg))
  1517. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
  1518. #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
  1519. #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
  1520. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
  1521. #define I915_READ64(reg) i915_read64(dev_priv, (reg))
  1522. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  1523. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  1524. #endif