mlx4.h 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems. All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  6. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  7. *
  8. * This software is available to you under a choice of one of two
  9. * licenses. You may choose to be licensed under the terms of the GNU
  10. * General Public License (GPL) Version 2, available from the file
  11. * COPYING in the main directory of this source tree, or the
  12. * OpenIB.org BSD license below:
  13. *
  14. * Redistribution and use in source and binary forms, with or
  15. * without modification, are permitted provided that the following
  16. * conditions are met:
  17. *
  18. * - Redistributions of source code must retain the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer.
  21. *
  22. * - Redistributions in binary form must reproduce the above
  23. * copyright notice, this list of conditions and the following
  24. * disclaimer in the documentation and/or other materials
  25. * provided with the distribution.
  26. *
  27. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  28. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  29. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  30. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  31. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  32. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  33. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  34. * SOFTWARE.
  35. */
  36. #ifndef MLX4_H
  37. #define MLX4_H
  38. #include <linux/mutex.h>
  39. #include <linux/radix-tree.h>
  40. #include <linux/rbtree.h>
  41. #include <linux/timer.h>
  42. #include <linux/semaphore.h>
  43. #include <linux/workqueue.h>
  44. #include <linux/mlx4/device.h>
  45. #include <linux/mlx4/driver.h>
  46. #include <linux/mlx4/doorbell.h>
  47. #include <linux/mlx4/cmd.h>
  48. #define DRV_NAME "mlx4_core"
  49. #define PFX DRV_NAME ": "
  50. #define DRV_VERSION "1.1"
  51. #define DRV_RELDATE "Dec, 2011"
  52. #define MLX4_FS_UDP_UC_EN (1 << 1)
  53. #define MLX4_FS_TCP_UC_EN (1 << 2)
  54. #define MLX4_FS_NUM_OF_L2_ADDR 8
  55. #define MLX4_FS_MGM_LOG_ENTRY_SIZE 7
  56. #define MLX4_FS_NUM_MCG (1 << 17)
  57. #define INIT_HCA_TPT_MW_ENABLE (1 << 7)
  58. #define MLX4_NUM_UP 8
  59. #define MLX4_NUM_TC 8
  60. #define MLX4_RATELIMIT_UNITS 3 /* 100 Mbps */
  61. #define MLX4_RATELIMIT_DEFAULT 0xffff
  62. struct mlx4_set_port_prio2tc_context {
  63. u8 prio2tc[4];
  64. };
  65. struct mlx4_port_scheduler_tc_cfg_be {
  66. __be16 pg;
  67. __be16 bw_precentage;
  68. __be16 max_bw_units; /* 3-100Mbps, 4-1Gbps, other values - reserved */
  69. __be16 max_bw_value;
  70. };
  71. struct mlx4_set_port_scheduler_context {
  72. struct mlx4_port_scheduler_tc_cfg_be tc[MLX4_NUM_TC];
  73. };
  74. enum {
  75. MLX4_HCR_BASE = 0x80680,
  76. MLX4_HCR_SIZE = 0x0001c,
  77. MLX4_CLR_INT_SIZE = 0x00008,
  78. MLX4_SLAVE_COMM_BASE = 0x0,
  79. MLX4_COMM_PAGESIZE = 0x1000
  80. };
  81. enum {
  82. MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE = 10,
  83. MLX4_MIN_MGM_LOG_ENTRY_SIZE = 7,
  84. MLX4_MAX_MGM_LOG_ENTRY_SIZE = 12,
  85. MLX4_MAX_QP_PER_MGM = 4 * ((1 << MLX4_MAX_MGM_LOG_ENTRY_SIZE) / 16 - 2),
  86. MLX4_MTT_ENTRY_PER_SEG = 8,
  87. };
  88. enum {
  89. MLX4_NUM_PDS = 1 << 15
  90. };
  91. enum {
  92. MLX4_CMPT_TYPE_QP = 0,
  93. MLX4_CMPT_TYPE_SRQ = 1,
  94. MLX4_CMPT_TYPE_CQ = 2,
  95. MLX4_CMPT_TYPE_EQ = 3,
  96. MLX4_CMPT_NUM_TYPE
  97. };
  98. enum {
  99. MLX4_CMPT_SHIFT = 24,
  100. MLX4_NUM_CMPTS = MLX4_CMPT_NUM_TYPE << MLX4_CMPT_SHIFT
  101. };
  102. enum mlx4_mpt_state {
  103. MLX4_MPT_DISABLED = 0,
  104. MLX4_MPT_EN_HW,
  105. MLX4_MPT_EN_SW
  106. };
  107. #define MLX4_COMM_TIME 10000
  108. enum {
  109. MLX4_COMM_CMD_RESET,
  110. MLX4_COMM_CMD_VHCR0,
  111. MLX4_COMM_CMD_VHCR1,
  112. MLX4_COMM_CMD_VHCR2,
  113. MLX4_COMM_CMD_VHCR_EN,
  114. MLX4_COMM_CMD_VHCR_POST,
  115. MLX4_COMM_CMD_FLR = 254
  116. };
  117. /*The flag indicates that the slave should delay the RESET cmd*/
  118. #define MLX4_DELAY_RESET_SLAVE 0xbbbbbbb
  119. /*indicates how many retries will be done if we are in the middle of FLR*/
  120. #define NUM_OF_RESET_RETRIES 10
  121. #define SLEEP_TIME_IN_RESET (2 * 1000)
  122. enum mlx4_resource {
  123. RES_QP,
  124. RES_CQ,
  125. RES_SRQ,
  126. RES_XRCD,
  127. RES_MPT,
  128. RES_MTT,
  129. RES_MAC,
  130. RES_VLAN,
  131. RES_EQ,
  132. RES_COUNTER,
  133. RES_FS_RULE,
  134. MLX4_NUM_OF_RESOURCE_TYPE
  135. };
  136. enum mlx4_alloc_mode {
  137. RES_OP_RESERVE,
  138. RES_OP_RESERVE_AND_MAP,
  139. RES_OP_MAP_ICM,
  140. };
  141. enum mlx4_res_tracker_free_type {
  142. RES_TR_FREE_ALL,
  143. RES_TR_FREE_SLAVES_ONLY,
  144. RES_TR_FREE_STRUCTS_ONLY,
  145. };
  146. /*
  147. *Virtual HCR structures.
  148. * mlx4_vhcr is the sw representation, in machine endianess
  149. *
  150. * mlx4_vhcr_cmd is the formalized structure, the one that is passed
  151. * to FW to go through communication channel.
  152. * It is big endian, and has the same structure as the physical HCR
  153. * used by command interface
  154. */
  155. struct mlx4_vhcr {
  156. u64 in_param;
  157. u64 out_param;
  158. u32 in_modifier;
  159. u32 errno;
  160. u16 op;
  161. u16 token;
  162. u8 op_modifier;
  163. u8 e_bit;
  164. };
  165. struct mlx4_vhcr_cmd {
  166. __be64 in_param;
  167. __be32 in_modifier;
  168. __be64 out_param;
  169. __be16 token;
  170. u16 reserved;
  171. u8 status;
  172. u8 flags;
  173. __be16 opcode;
  174. };
  175. struct mlx4_cmd_info {
  176. u16 opcode;
  177. bool has_inbox;
  178. bool has_outbox;
  179. bool out_is_imm;
  180. bool encode_slave_id;
  181. int (*verify)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
  182. struct mlx4_cmd_mailbox *inbox);
  183. int (*wrapper)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
  184. struct mlx4_cmd_mailbox *inbox,
  185. struct mlx4_cmd_mailbox *outbox,
  186. struct mlx4_cmd_info *cmd);
  187. };
  188. #ifdef CONFIG_MLX4_DEBUG
  189. extern int mlx4_debug_level;
  190. #else /* CONFIG_MLX4_DEBUG */
  191. #define mlx4_debug_level (0)
  192. #endif /* CONFIG_MLX4_DEBUG */
  193. #define mlx4_dbg(mdev, format, arg...) \
  194. do { \
  195. if (mlx4_debug_level) \
  196. dev_printk(KERN_DEBUG, &mdev->pdev->dev, format, ##arg); \
  197. } while (0)
  198. #define mlx4_err(mdev, format, arg...) \
  199. dev_err(&mdev->pdev->dev, format, ##arg)
  200. #define mlx4_info(mdev, format, arg...) \
  201. dev_info(&mdev->pdev->dev, format, ##arg)
  202. #define mlx4_warn(mdev, format, arg...) \
  203. dev_warn(&mdev->pdev->dev, format, ##arg)
  204. extern int mlx4_log_num_mgm_entry_size;
  205. extern int log_mtts_per_seg;
  206. #define MLX4_MAX_NUM_SLAVES (MLX4_MAX_NUM_PF + MLX4_MAX_NUM_VF)
  207. #define ALL_SLAVES 0xff
  208. struct mlx4_bitmap {
  209. u32 last;
  210. u32 top;
  211. u32 max;
  212. u32 reserved_top;
  213. u32 mask;
  214. u32 avail;
  215. spinlock_t lock;
  216. unsigned long *table;
  217. };
  218. struct mlx4_buddy {
  219. unsigned long **bits;
  220. unsigned int *num_free;
  221. u32 max_order;
  222. spinlock_t lock;
  223. };
  224. struct mlx4_icm;
  225. struct mlx4_icm_table {
  226. u64 virt;
  227. int num_icm;
  228. u32 num_obj;
  229. int obj_size;
  230. int lowmem;
  231. int coherent;
  232. struct mutex mutex;
  233. struct mlx4_icm **icm;
  234. };
  235. #define MLX4_MPT_FLAG_SW_OWNS (0xfUL << 28)
  236. #define MLX4_MPT_FLAG_FREE (0x3UL << 28)
  237. #define MLX4_MPT_FLAG_MIO (1 << 17)
  238. #define MLX4_MPT_FLAG_BIND_ENABLE (1 << 15)
  239. #define MLX4_MPT_FLAG_PHYSICAL (1 << 9)
  240. #define MLX4_MPT_FLAG_REGION (1 << 8)
  241. #define MLX4_MPT_PD_FLAG_FAST_REG (1 << 27)
  242. #define MLX4_MPT_PD_FLAG_RAE (1 << 28)
  243. #define MLX4_MPT_PD_FLAG_EN_INV (3 << 24)
  244. #define MLX4_MPT_QP_FLAG_BOUND_QP (1 << 7)
  245. #define MLX4_MPT_STATUS_SW 0xF0
  246. #define MLX4_MPT_STATUS_HW 0x00
  247. /*
  248. * Must be packed because mtt_seg is 64 bits but only aligned to 32 bits.
  249. */
  250. struct mlx4_mpt_entry {
  251. __be32 flags;
  252. __be32 qpn;
  253. __be32 key;
  254. __be32 pd_flags;
  255. __be64 start;
  256. __be64 length;
  257. __be32 lkey;
  258. __be32 win_cnt;
  259. u8 reserved1[3];
  260. u8 mtt_rep;
  261. __be64 mtt_addr;
  262. __be32 mtt_sz;
  263. __be32 entity_size;
  264. __be32 first_byte_offset;
  265. } __packed;
  266. /*
  267. * Must be packed because start is 64 bits but only aligned to 32 bits.
  268. */
  269. struct mlx4_eq_context {
  270. __be32 flags;
  271. u16 reserved1[3];
  272. __be16 page_offset;
  273. u8 log_eq_size;
  274. u8 reserved2[4];
  275. u8 eq_period;
  276. u8 reserved3;
  277. u8 eq_max_count;
  278. u8 reserved4[3];
  279. u8 intr;
  280. u8 log_page_size;
  281. u8 reserved5[2];
  282. u8 mtt_base_addr_h;
  283. __be32 mtt_base_addr_l;
  284. u32 reserved6[2];
  285. __be32 consumer_index;
  286. __be32 producer_index;
  287. u32 reserved7[4];
  288. };
  289. struct mlx4_cq_context {
  290. __be32 flags;
  291. u16 reserved1[3];
  292. __be16 page_offset;
  293. __be32 logsize_usrpage;
  294. __be16 cq_period;
  295. __be16 cq_max_count;
  296. u8 reserved2[3];
  297. u8 comp_eqn;
  298. u8 log_page_size;
  299. u8 reserved3[2];
  300. u8 mtt_base_addr_h;
  301. __be32 mtt_base_addr_l;
  302. __be32 last_notified_index;
  303. __be32 solicit_producer_index;
  304. __be32 consumer_index;
  305. __be32 producer_index;
  306. u32 reserved4[2];
  307. __be64 db_rec_addr;
  308. };
  309. struct mlx4_srq_context {
  310. __be32 state_logsize_srqn;
  311. u8 logstride;
  312. u8 reserved1;
  313. __be16 xrcd;
  314. __be32 pg_offset_cqn;
  315. u32 reserved2;
  316. u8 log_page_size;
  317. u8 reserved3[2];
  318. u8 mtt_base_addr_h;
  319. __be32 mtt_base_addr_l;
  320. __be32 pd;
  321. __be16 limit_watermark;
  322. __be16 wqe_cnt;
  323. u16 reserved4;
  324. __be16 wqe_counter;
  325. u32 reserved5;
  326. __be64 db_rec_addr;
  327. };
  328. struct mlx4_eq {
  329. struct mlx4_dev *dev;
  330. void __iomem *doorbell;
  331. int eqn;
  332. u32 cons_index;
  333. u16 irq;
  334. u16 have_irq;
  335. int nent;
  336. struct mlx4_buf_list *page_list;
  337. struct mlx4_mtt mtt;
  338. };
  339. struct mlx4_slave_eqe {
  340. u8 type;
  341. u8 port;
  342. u32 param;
  343. };
  344. struct mlx4_slave_event_eq_info {
  345. int eqn;
  346. u16 token;
  347. };
  348. struct mlx4_profile {
  349. int num_qp;
  350. int rdmarc_per_qp;
  351. int num_srq;
  352. int num_cq;
  353. int num_mcg;
  354. int num_mpt;
  355. unsigned num_mtt;
  356. };
  357. struct mlx4_fw {
  358. u64 clr_int_base;
  359. u64 catas_offset;
  360. u64 comm_base;
  361. struct mlx4_icm *fw_icm;
  362. struct mlx4_icm *aux_icm;
  363. u32 catas_size;
  364. u16 fw_pages;
  365. u8 clr_int_bar;
  366. u8 catas_bar;
  367. u8 comm_bar;
  368. };
  369. struct mlx4_comm {
  370. u32 slave_write;
  371. u32 slave_read;
  372. };
  373. enum {
  374. MLX4_MCAST_CONFIG = 0,
  375. MLX4_MCAST_DISABLE = 1,
  376. MLX4_MCAST_ENABLE = 2,
  377. };
  378. #define VLAN_FLTR_SIZE 128
  379. struct mlx4_vlan_fltr {
  380. __be32 entry[VLAN_FLTR_SIZE];
  381. };
  382. struct mlx4_mcast_entry {
  383. struct list_head list;
  384. u64 addr;
  385. };
  386. struct mlx4_promisc_qp {
  387. struct list_head list;
  388. u32 qpn;
  389. };
  390. struct mlx4_steer_index {
  391. struct list_head list;
  392. unsigned int index;
  393. struct list_head duplicates;
  394. };
  395. #define MLX4_EVENT_TYPES_NUM 64
  396. struct mlx4_slave_state {
  397. u8 comm_toggle;
  398. u8 last_cmd;
  399. u8 init_port_mask;
  400. bool active;
  401. u8 function;
  402. dma_addr_t vhcr_dma;
  403. u16 mtu[MLX4_MAX_PORTS + 1];
  404. __be32 ib_cap_mask[MLX4_MAX_PORTS + 1];
  405. struct mlx4_slave_eqe eq[MLX4_MFUNC_MAX_EQES];
  406. struct list_head mcast_filters[MLX4_MAX_PORTS + 1];
  407. struct mlx4_vlan_fltr *vlan_filter[MLX4_MAX_PORTS + 1];
  408. /* event type to eq number lookup */
  409. struct mlx4_slave_event_eq_info event_eq[MLX4_EVENT_TYPES_NUM];
  410. u16 eq_pi;
  411. u16 eq_ci;
  412. spinlock_t lock;
  413. /*initialized via the kzalloc*/
  414. u8 is_slave_going_down;
  415. u32 cookie;
  416. enum slave_port_state port_state[MLX4_MAX_PORTS + 1];
  417. };
  418. struct slave_list {
  419. struct mutex mutex;
  420. struct list_head res_list[MLX4_NUM_OF_RESOURCE_TYPE];
  421. };
  422. struct mlx4_resource_tracker {
  423. spinlock_t lock;
  424. /* tree for each resources */
  425. struct rb_root res_tree[MLX4_NUM_OF_RESOURCE_TYPE];
  426. /* num_of_slave's lists, one per slave */
  427. struct slave_list *slave_list;
  428. };
  429. #define SLAVE_EVENT_EQ_SIZE 128
  430. struct mlx4_slave_event_eq {
  431. u32 eqn;
  432. u32 cons;
  433. u32 prod;
  434. spinlock_t event_lock;
  435. struct mlx4_eqe event_eqe[SLAVE_EVENT_EQ_SIZE];
  436. };
  437. struct mlx4_master_qp0_state {
  438. int proxy_qp0_active;
  439. int qp0_active;
  440. int port_active;
  441. };
  442. struct mlx4_mfunc_master_ctx {
  443. struct mlx4_slave_state *slave_state;
  444. struct mlx4_master_qp0_state qp0_state[MLX4_MAX_PORTS + 1];
  445. int init_port_ref[MLX4_MAX_PORTS + 1];
  446. u16 max_mtu[MLX4_MAX_PORTS + 1];
  447. int disable_mcast_ref[MLX4_MAX_PORTS + 1];
  448. struct mlx4_resource_tracker res_tracker;
  449. struct workqueue_struct *comm_wq;
  450. struct work_struct comm_work;
  451. struct work_struct slave_event_work;
  452. struct work_struct slave_flr_event_work;
  453. spinlock_t slave_state_lock;
  454. __be32 comm_arm_bit_vector[4];
  455. struct mlx4_eqe cmd_eqe;
  456. struct mlx4_slave_event_eq slave_eq;
  457. struct mutex gen_eqe_mutex[MLX4_MFUNC_MAX];
  458. };
  459. struct mlx4_mfunc {
  460. struct mlx4_comm __iomem *comm;
  461. struct mlx4_vhcr_cmd *vhcr;
  462. dma_addr_t vhcr_dma;
  463. struct mlx4_mfunc_master_ctx master;
  464. };
  465. struct mlx4_cmd {
  466. struct pci_pool *pool;
  467. void __iomem *hcr;
  468. struct mutex hcr_mutex;
  469. struct mutex slave_cmd_mutex;
  470. struct semaphore poll_sem;
  471. struct semaphore event_sem;
  472. int max_cmds;
  473. spinlock_t context_lock;
  474. int free_head;
  475. struct mlx4_cmd_context *context;
  476. u16 token_mask;
  477. u8 use_events;
  478. u8 toggle;
  479. u8 comm_toggle;
  480. };
  481. struct mlx4_uar_table {
  482. struct mlx4_bitmap bitmap;
  483. };
  484. struct mlx4_mr_table {
  485. struct mlx4_bitmap mpt_bitmap;
  486. struct mlx4_buddy mtt_buddy;
  487. u64 mtt_base;
  488. u64 mpt_base;
  489. struct mlx4_icm_table mtt_table;
  490. struct mlx4_icm_table dmpt_table;
  491. };
  492. struct mlx4_cq_table {
  493. struct mlx4_bitmap bitmap;
  494. spinlock_t lock;
  495. struct radix_tree_root tree;
  496. struct mlx4_icm_table table;
  497. struct mlx4_icm_table cmpt_table;
  498. };
  499. struct mlx4_eq_table {
  500. struct mlx4_bitmap bitmap;
  501. char *irq_names;
  502. void __iomem *clr_int;
  503. void __iomem **uar_map;
  504. u32 clr_mask;
  505. struct mlx4_eq *eq;
  506. struct mlx4_icm_table table;
  507. struct mlx4_icm_table cmpt_table;
  508. int have_irq;
  509. u8 inta_pin;
  510. };
  511. struct mlx4_srq_table {
  512. struct mlx4_bitmap bitmap;
  513. spinlock_t lock;
  514. struct radix_tree_root tree;
  515. struct mlx4_icm_table table;
  516. struct mlx4_icm_table cmpt_table;
  517. };
  518. struct mlx4_qp_table {
  519. struct mlx4_bitmap bitmap;
  520. u32 rdmarc_base;
  521. int rdmarc_shift;
  522. spinlock_t lock;
  523. struct mlx4_icm_table qp_table;
  524. struct mlx4_icm_table auxc_table;
  525. struct mlx4_icm_table altc_table;
  526. struct mlx4_icm_table rdmarc_table;
  527. struct mlx4_icm_table cmpt_table;
  528. };
  529. struct mlx4_mcg_table {
  530. struct mutex mutex;
  531. struct mlx4_bitmap bitmap;
  532. struct mlx4_icm_table table;
  533. };
  534. struct mlx4_catas_err {
  535. u32 __iomem *map;
  536. struct timer_list timer;
  537. struct list_head list;
  538. };
  539. #define MLX4_MAX_MAC_NUM 128
  540. #define MLX4_MAC_TABLE_SIZE (MLX4_MAX_MAC_NUM << 3)
  541. struct mlx4_mac_table {
  542. __be64 entries[MLX4_MAX_MAC_NUM];
  543. int refs[MLX4_MAX_MAC_NUM];
  544. struct mutex mutex;
  545. int total;
  546. int max;
  547. };
  548. #define MLX4_MAX_VLAN_NUM 128
  549. #define MLX4_VLAN_TABLE_SIZE (MLX4_MAX_VLAN_NUM << 2)
  550. struct mlx4_vlan_table {
  551. __be32 entries[MLX4_MAX_VLAN_NUM];
  552. int refs[MLX4_MAX_VLAN_NUM];
  553. struct mutex mutex;
  554. int total;
  555. int max;
  556. };
  557. #define SET_PORT_GEN_ALL_VALID 0x7
  558. #define SET_PORT_PROMISC_SHIFT 31
  559. #define SET_PORT_MC_PROMISC_SHIFT 30
  560. enum {
  561. MCAST_DIRECT_ONLY = 0,
  562. MCAST_DIRECT = 1,
  563. MCAST_DEFAULT = 2
  564. };
  565. struct mlx4_set_port_general_context {
  566. u8 reserved[3];
  567. u8 flags;
  568. u16 reserved2;
  569. __be16 mtu;
  570. u8 pptx;
  571. u8 pfctx;
  572. u16 reserved3;
  573. u8 pprx;
  574. u8 pfcrx;
  575. u16 reserved4;
  576. };
  577. struct mlx4_set_port_rqp_calc_context {
  578. __be32 base_qpn;
  579. u8 rererved;
  580. u8 n_mac;
  581. u8 n_vlan;
  582. u8 n_prio;
  583. u8 reserved2[3];
  584. u8 mac_miss;
  585. u8 intra_no_vlan;
  586. u8 no_vlan;
  587. u8 intra_vlan_miss;
  588. u8 vlan_miss;
  589. u8 reserved3[3];
  590. u8 no_vlan_prio;
  591. __be32 promisc;
  592. __be32 mcast;
  593. };
  594. struct mlx4_port_info {
  595. struct mlx4_dev *dev;
  596. int port;
  597. char dev_name[16];
  598. struct device_attribute port_attr;
  599. enum mlx4_port_type tmp_type;
  600. char dev_mtu_name[16];
  601. struct device_attribute port_mtu_attr;
  602. struct mlx4_mac_table mac_table;
  603. struct mlx4_vlan_table vlan_table;
  604. int base_qpn;
  605. };
  606. struct mlx4_sense {
  607. struct mlx4_dev *dev;
  608. u8 do_sense_port[MLX4_MAX_PORTS + 1];
  609. u8 sense_allowed[MLX4_MAX_PORTS + 1];
  610. struct delayed_work sense_poll;
  611. };
  612. struct mlx4_msix_ctl {
  613. u64 pool_bm;
  614. struct mutex pool_lock;
  615. };
  616. struct mlx4_steer {
  617. struct list_head promisc_qps[MLX4_NUM_STEERS];
  618. struct list_head steer_entries[MLX4_NUM_STEERS];
  619. };
  620. enum {
  621. MLX4_PCI_DEV_IS_VF = 1 << 0,
  622. MLX4_PCI_DEV_FORCE_SENSE_PORT = 1 << 1,
  623. };
  624. struct mlx4_priv {
  625. struct mlx4_dev dev;
  626. struct list_head dev_list;
  627. struct list_head ctx_list;
  628. spinlock_t ctx_lock;
  629. int pci_dev_data;
  630. struct list_head pgdir_list;
  631. struct mutex pgdir_mutex;
  632. struct mlx4_fw fw;
  633. struct mlx4_cmd cmd;
  634. struct mlx4_mfunc mfunc;
  635. struct mlx4_bitmap pd_bitmap;
  636. struct mlx4_bitmap xrcd_bitmap;
  637. struct mlx4_uar_table uar_table;
  638. struct mlx4_mr_table mr_table;
  639. struct mlx4_cq_table cq_table;
  640. struct mlx4_eq_table eq_table;
  641. struct mlx4_srq_table srq_table;
  642. struct mlx4_qp_table qp_table;
  643. struct mlx4_mcg_table mcg_table;
  644. struct mlx4_bitmap counters_bitmap;
  645. struct mlx4_catas_err catas_err;
  646. void __iomem *clr_base;
  647. struct mlx4_uar driver_uar;
  648. void __iomem *kar;
  649. struct mlx4_port_info port[MLX4_MAX_PORTS + 1];
  650. struct mlx4_sense sense;
  651. struct mutex port_mutex;
  652. struct mlx4_msix_ctl msix_ctl;
  653. struct mlx4_steer *steer;
  654. struct list_head bf_list;
  655. struct mutex bf_mutex;
  656. struct io_mapping *bf_mapping;
  657. int reserved_mtts;
  658. int fs_hash_mode;
  659. u8 virt2phys_pkey[MLX4_MFUNC_MAX][MLX4_MAX_PORTS][MLX4_MAX_PORT_PKEYS];
  660. __be64 slave_node_guids[MLX4_MFUNC_MAX];
  661. };
  662. static inline struct mlx4_priv *mlx4_priv(struct mlx4_dev *dev)
  663. {
  664. return container_of(dev, struct mlx4_priv, dev);
  665. }
  666. #define MLX4_SENSE_RANGE (HZ * 3)
  667. extern struct workqueue_struct *mlx4_wq;
  668. u32 mlx4_bitmap_alloc(struct mlx4_bitmap *bitmap);
  669. void mlx4_bitmap_free(struct mlx4_bitmap *bitmap, u32 obj);
  670. u32 mlx4_bitmap_alloc_range(struct mlx4_bitmap *bitmap, int cnt, int align);
  671. void mlx4_bitmap_free_range(struct mlx4_bitmap *bitmap, u32 obj, int cnt);
  672. u32 mlx4_bitmap_avail(struct mlx4_bitmap *bitmap);
  673. int mlx4_bitmap_init(struct mlx4_bitmap *bitmap, u32 num, u32 mask,
  674. u32 reserved_bot, u32 resetrved_top);
  675. void mlx4_bitmap_cleanup(struct mlx4_bitmap *bitmap);
  676. int mlx4_reset(struct mlx4_dev *dev);
  677. int mlx4_alloc_eq_table(struct mlx4_dev *dev);
  678. void mlx4_free_eq_table(struct mlx4_dev *dev);
  679. int mlx4_init_pd_table(struct mlx4_dev *dev);
  680. int mlx4_init_xrcd_table(struct mlx4_dev *dev);
  681. int mlx4_init_uar_table(struct mlx4_dev *dev);
  682. int mlx4_init_mr_table(struct mlx4_dev *dev);
  683. int mlx4_init_eq_table(struct mlx4_dev *dev);
  684. int mlx4_init_cq_table(struct mlx4_dev *dev);
  685. int mlx4_init_qp_table(struct mlx4_dev *dev);
  686. int mlx4_init_srq_table(struct mlx4_dev *dev);
  687. int mlx4_init_mcg_table(struct mlx4_dev *dev);
  688. void mlx4_cleanup_pd_table(struct mlx4_dev *dev);
  689. void mlx4_cleanup_xrcd_table(struct mlx4_dev *dev);
  690. void mlx4_cleanup_uar_table(struct mlx4_dev *dev);
  691. void mlx4_cleanup_mr_table(struct mlx4_dev *dev);
  692. void mlx4_cleanup_eq_table(struct mlx4_dev *dev);
  693. void mlx4_cleanup_cq_table(struct mlx4_dev *dev);
  694. void mlx4_cleanup_qp_table(struct mlx4_dev *dev);
  695. void mlx4_cleanup_srq_table(struct mlx4_dev *dev);
  696. void mlx4_cleanup_mcg_table(struct mlx4_dev *dev);
  697. int __mlx4_qp_alloc_icm(struct mlx4_dev *dev, int qpn);
  698. void __mlx4_qp_free_icm(struct mlx4_dev *dev, int qpn);
  699. int __mlx4_cq_alloc_icm(struct mlx4_dev *dev, int *cqn);
  700. void __mlx4_cq_free_icm(struct mlx4_dev *dev, int cqn);
  701. int __mlx4_srq_alloc_icm(struct mlx4_dev *dev, int *srqn);
  702. void __mlx4_srq_free_icm(struct mlx4_dev *dev, int srqn);
  703. int __mlx4_mpt_reserve(struct mlx4_dev *dev);
  704. void __mlx4_mpt_release(struct mlx4_dev *dev, u32 index);
  705. int __mlx4_mpt_alloc_icm(struct mlx4_dev *dev, u32 index);
  706. void __mlx4_mpt_free_icm(struct mlx4_dev *dev, u32 index);
  707. u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order);
  708. void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 first_seg, int order);
  709. int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
  710. struct mlx4_vhcr *vhcr,
  711. struct mlx4_cmd_mailbox *inbox,
  712. struct mlx4_cmd_mailbox *outbox,
  713. struct mlx4_cmd_info *cmd);
  714. int mlx4_SYNC_TPT_wrapper(struct mlx4_dev *dev, int slave,
  715. struct mlx4_vhcr *vhcr,
  716. struct mlx4_cmd_mailbox *inbox,
  717. struct mlx4_cmd_mailbox *outbox,
  718. struct mlx4_cmd_info *cmd);
  719. int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  720. struct mlx4_vhcr *vhcr,
  721. struct mlx4_cmd_mailbox *inbox,
  722. struct mlx4_cmd_mailbox *outbox,
  723. struct mlx4_cmd_info *cmd);
  724. int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  725. struct mlx4_vhcr *vhcr,
  726. struct mlx4_cmd_mailbox *inbox,
  727. struct mlx4_cmd_mailbox *outbox,
  728. struct mlx4_cmd_info *cmd);
  729. int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
  730. struct mlx4_vhcr *vhcr,
  731. struct mlx4_cmd_mailbox *inbox,
  732. struct mlx4_cmd_mailbox *outbox,
  733. struct mlx4_cmd_info *cmd);
  734. int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  735. struct mlx4_vhcr *vhcr,
  736. struct mlx4_cmd_mailbox *inbox,
  737. struct mlx4_cmd_mailbox *outbox,
  738. struct mlx4_cmd_info *cmd);
  739. int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave,
  740. struct mlx4_vhcr *vhcr,
  741. struct mlx4_cmd_mailbox *inbox,
  742. struct mlx4_cmd_mailbox *outbox,
  743. struct mlx4_cmd_info *cmd);
  744. int __mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
  745. int *base);
  746. void __mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  747. int __mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  748. void __mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  749. int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  750. int start_index, int npages, u64 *page_list);
  751. int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
  752. void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
  753. int __mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
  754. void __mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
  755. void mlx4_start_catas_poll(struct mlx4_dev *dev);
  756. void mlx4_stop_catas_poll(struct mlx4_dev *dev);
  757. void mlx4_catas_init(void);
  758. int mlx4_restart_one(struct pci_dev *pdev);
  759. int mlx4_register_device(struct mlx4_dev *dev);
  760. void mlx4_unregister_device(struct mlx4_dev *dev);
  761. void mlx4_dispatch_event(struct mlx4_dev *dev, enum mlx4_dev_event type,
  762. unsigned long param);
  763. struct mlx4_dev_cap;
  764. struct mlx4_init_hca_param;
  765. u64 mlx4_make_profile(struct mlx4_dev *dev,
  766. struct mlx4_profile *request,
  767. struct mlx4_dev_cap *dev_cap,
  768. struct mlx4_init_hca_param *init_hca);
  769. void mlx4_master_comm_channel(struct work_struct *work);
  770. void mlx4_gen_slave_eqe(struct work_struct *work);
  771. void mlx4_master_handle_slave_flr(struct work_struct *work);
  772. int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
  773. struct mlx4_vhcr *vhcr,
  774. struct mlx4_cmd_mailbox *inbox,
  775. struct mlx4_cmd_mailbox *outbox,
  776. struct mlx4_cmd_info *cmd);
  777. int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
  778. struct mlx4_vhcr *vhcr,
  779. struct mlx4_cmd_mailbox *inbox,
  780. struct mlx4_cmd_mailbox *outbox,
  781. struct mlx4_cmd_info *cmd);
  782. int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
  783. struct mlx4_vhcr *vhcr, struct mlx4_cmd_mailbox *inbox,
  784. struct mlx4_cmd_mailbox *outbox,
  785. struct mlx4_cmd_info *cmd);
  786. int mlx4_COMM_INT_wrapper(struct mlx4_dev *dev, int slave,
  787. struct mlx4_vhcr *vhcr,
  788. struct mlx4_cmd_mailbox *inbox,
  789. struct mlx4_cmd_mailbox *outbox,
  790. struct mlx4_cmd_info *cmd);
  791. int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  792. struct mlx4_vhcr *vhcr,
  793. struct mlx4_cmd_mailbox *inbox,
  794. struct mlx4_cmd_mailbox *outbox,
  795. struct mlx4_cmd_info *cmd);
  796. int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
  797. struct mlx4_vhcr *vhcr,
  798. struct mlx4_cmd_mailbox *inbox,
  799. struct mlx4_cmd_mailbox *outbox,
  800. struct mlx4_cmd_info *cmd);
  801. int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  802. struct mlx4_vhcr *vhcr,
  803. struct mlx4_cmd_mailbox *inbox,
  804. struct mlx4_cmd_mailbox *outbox,
  805. struct mlx4_cmd_info *cmd);
  806. int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  807. struct mlx4_vhcr *vhcr,
  808. struct mlx4_cmd_mailbox *inbox,
  809. struct mlx4_cmd_mailbox *outbox,
  810. struct mlx4_cmd_info *cmd);
  811. int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  812. struct mlx4_vhcr *vhcr,
  813. struct mlx4_cmd_mailbox *inbox,
  814. struct mlx4_cmd_mailbox *outbox,
  815. struct mlx4_cmd_info *cmd);
  816. int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  817. struct mlx4_vhcr *vhcr,
  818. struct mlx4_cmd_mailbox *inbox,
  819. struct mlx4_cmd_mailbox *outbox,
  820. struct mlx4_cmd_info *cmd);
  821. int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  822. struct mlx4_vhcr *vhcr,
  823. struct mlx4_cmd_mailbox *inbox,
  824. struct mlx4_cmd_mailbox *outbox,
  825. struct mlx4_cmd_info *cmd);
  826. int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  827. struct mlx4_vhcr *vhcr,
  828. struct mlx4_cmd_mailbox *inbox,
  829. struct mlx4_cmd_mailbox *outbox,
  830. struct mlx4_cmd_info *cmd);
  831. int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  832. struct mlx4_vhcr *vhcr,
  833. struct mlx4_cmd_mailbox *inbox,
  834. struct mlx4_cmd_mailbox *outbox,
  835. struct mlx4_cmd_info *cmd);
  836. int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  837. struct mlx4_vhcr *vhcr,
  838. struct mlx4_cmd_mailbox *inbox,
  839. struct mlx4_cmd_mailbox *outbox,
  840. struct mlx4_cmd_info *cmd);
  841. int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
  842. struct mlx4_vhcr *vhcr,
  843. struct mlx4_cmd_mailbox *inbox,
  844. struct mlx4_cmd_mailbox *outbox,
  845. struct mlx4_cmd_info *cmd);
  846. int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  847. struct mlx4_vhcr *vhcr,
  848. struct mlx4_cmd_mailbox *inbox,
  849. struct mlx4_cmd_mailbox *outbox,
  850. struct mlx4_cmd_info *cmd);
  851. int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  852. struct mlx4_vhcr *vhcr,
  853. struct mlx4_cmd_mailbox *inbox,
  854. struct mlx4_cmd_mailbox *outbox,
  855. struct mlx4_cmd_info *cmd);
  856. int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
  857. struct mlx4_vhcr *vhcr,
  858. struct mlx4_cmd_mailbox *inbox,
  859. struct mlx4_cmd_mailbox *outbox,
  860. struct mlx4_cmd_info *cmd);
  861. int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  862. struct mlx4_vhcr *vhcr,
  863. struct mlx4_cmd_mailbox *inbox,
  864. struct mlx4_cmd_mailbox *outbox,
  865. struct mlx4_cmd_info *cmd);
  866. int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  867. struct mlx4_vhcr *vhcr,
  868. struct mlx4_cmd_mailbox *inbox,
  869. struct mlx4_cmd_mailbox *outbox,
  870. struct mlx4_cmd_info *cmd);
  871. int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  872. struct mlx4_vhcr *vhcr,
  873. struct mlx4_cmd_mailbox *inbox,
  874. struct mlx4_cmd_mailbox *outbox,
  875. struct mlx4_cmd_info *cmd);
  876. int mlx4_2ERR_QP_wrapper(struct mlx4_dev *dev, int slave,
  877. struct mlx4_vhcr *vhcr,
  878. struct mlx4_cmd_mailbox *inbox,
  879. struct mlx4_cmd_mailbox *outbox,
  880. struct mlx4_cmd_info *cmd);
  881. int mlx4_RTS2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
  882. struct mlx4_vhcr *vhcr,
  883. struct mlx4_cmd_mailbox *inbox,
  884. struct mlx4_cmd_mailbox *outbox,
  885. struct mlx4_cmd_info *cmd);
  886. int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
  887. struct mlx4_vhcr *vhcr,
  888. struct mlx4_cmd_mailbox *inbox,
  889. struct mlx4_cmd_mailbox *outbox,
  890. struct mlx4_cmd_info *cmd);
  891. int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  892. struct mlx4_vhcr *vhcr,
  893. struct mlx4_cmd_mailbox *inbox,
  894. struct mlx4_cmd_mailbox *outbox,
  895. struct mlx4_cmd_info *cmd);
  896. int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
  897. struct mlx4_vhcr *vhcr,
  898. struct mlx4_cmd_mailbox *inbox,
  899. struct mlx4_cmd_mailbox *outbox,
  900. struct mlx4_cmd_info *cmd);
  901. int mlx4_QUERY_QP_wrapper(struct mlx4_dev *dev, int slave,
  902. struct mlx4_vhcr *vhcr,
  903. struct mlx4_cmd_mailbox *inbox,
  904. struct mlx4_cmd_mailbox *outbox,
  905. struct mlx4_cmd_info *cmd);
  906. int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe);
  907. int mlx4_cmd_init(struct mlx4_dev *dev);
  908. void mlx4_cmd_cleanup(struct mlx4_dev *dev);
  909. int mlx4_multi_func_init(struct mlx4_dev *dev);
  910. void mlx4_multi_func_cleanup(struct mlx4_dev *dev);
  911. void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param);
  912. int mlx4_cmd_use_events(struct mlx4_dev *dev);
  913. void mlx4_cmd_use_polling(struct mlx4_dev *dev);
  914. int mlx4_comm_cmd(struct mlx4_dev *dev, u8 cmd, u16 param,
  915. unsigned long timeout);
  916. void mlx4_cq_completion(struct mlx4_dev *dev, u32 cqn);
  917. void mlx4_cq_event(struct mlx4_dev *dev, u32 cqn, int event_type);
  918. void mlx4_qp_event(struct mlx4_dev *dev, u32 qpn, int event_type);
  919. void mlx4_srq_event(struct mlx4_dev *dev, u32 srqn, int event_type);
  920. void mlx4_handle_catas_err(struct mlx4_dev *dev);
  921. int mlx4_SENSE_PORT(struct mlx4_dev *dev, int port,
  922. enum mlx4_port_type *type);
  923. void mlx4_do_sense_ports(struct mlx4_dev *dev,
  924. enum mlx4_port_type *stype,
  925. enum mlx4_port_type *defaults);
  926. void mlx4_start_sense(struct mlx4_dev *dev);
  927. void mlx4_stop_sense(struct mlx4_dev *dev);
  928. void mlx4_sense_init(struct mlx4_dev *dev);
  929. int mlx4_check_port_params(struct mlx4_dev *dev,
  930. enum mlx4_port_type *port_type);
  931. int mlx4_change_port_types(struct mlx4_dev *dev,
  932. enum mlx4_port_type *port_types);
  933. void mlx4_init_mac_table(struct mlx4_dev *dev, struct mlx4_mac_table *table);
  934. void mlx4_init_vlan_table(struct mlx4_dev *dev, struct mlx4_vlan_table *table);
  935. int mlx4_SET_PORT(struct mlx4_dev *dev, u8 port, int pkey_tbl_sz);
  936. /* resource tracker functions*/
  937. int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
  938. enum mlx4_resource resource_type,
  939. u64 resource_id, int *slave);
  940. void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave_id);
  941. int mlx4_init_resource_tracker(struct mlx4_dev *dev);
  942. void mlx4_free_resource_tracker(struct mlx4_dev *dev,
  943. enum mlx4_res_tracker_free_type type);
  944. int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
  945. struct mlx4_vhcr *vhcr,
  946. struct mlx4_cmd_mailbox *inbox,
  947. struct mlx4_cmd_mailbox *outbox,
  948. struct mlx4_cmd_info *cmd);
  949. int mlx4_SET_PORT_wrapper(struct mlx4_dev *dev, int slave,
  950. struct mlx4_vhcr *vhcr,
  951. struct mlx4_cmd_mailbox *inbox,
  952. struct mlx4_cmd_mailbox *outbox,
  953. struct mlx4_cmd_info *cmd);
  954. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  955. struct mlx4_vhcr *vhcr,
  956. struct mlx4_cmd_mailbox *inbox,
  957. struct mlx4_cmd_mailbox *outbox,
  958. struct mlx4_cmd_info *cmd);
  959. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  960. struct mlx4_vhcr *vhcr,
  961. struct mlx4_cmd_mailbox *inbox,
  962. struct mlx4_cmd_mailbox *outbox,
  963. struct mlx4_cmd_info *cmd);
  964. int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
  965. struct mlx4_vhcr *vhcr,
  966. struct mlx4_cmd_mailbox *inbox,
  967. struct mlx4_cmd_mailbox *outbox,
  968. struct mlx4_cmd_info *cmd);
  969. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  970. struct mlx4_vhcr *vhcr,
  971. struct mlx4_cmd_mailbox *inbox,
  972. struct mlx4_cmd_mailbox *outbox,
  973. struct mlx4_cmd_info *cmd);
  974. int mlx4_get_port_ib_caps(struct mlx4_dev *dev, u8 port, __be32 *caps);
  975. int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
  976. int *gid_tbl_len, int *pkey_tbl_len);
  977. int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  978. struct mlx4_vhcr *vhcr,
  979. struct mlx4_cmd_mailbox *inbox,
  980. struct mlx4_cmd_mailbox *outbox,
  981. struct mlx4_cmd_info *cmd);
  982. int mlx4_PROMISC_wrapper(struct mlx4_dev *dev, int slave,
  983. struct mlx4_vhcr *vhcr,
  984. struct mlx4_cmd_mailbox *inbox,
  985. struct mlx4_cmd_mailbox *outbox,
  986. struct mlx4_cmd_info *cmd);
  987. int mlx4_qp_detach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  988. enum mlx4_protocol prot, enum mlx4_steer_type steer);
  989. int mlx4_qp_attach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  990. int block_mcast_loopback, enum mlx4_protocol prot,
  991. enum mlx4_steer_type steer);
  992. int mlx4_SET_MCAST_FLTR_wrapper(struct mlx4_dev *dev, int slave,
  993. struct mlx4_vhcr *vhcr,
  994. struct mlx4_cmd_mailbox *inbox,
  995. struct mlx4_cmd_mailbox *outbox,
  996. struct mlx4_cmd_info *cmd);
  997. int mlx4_SET_VLAN_FLTR_wrapper(struct mlx4_dev *dev, int slave,
  998. struct mlx4_vhcr *vhcr,
  999. struct mlx4_cmd_mailbox *inbox,
  1000. struct mlx4_cmd_mailbox *outbox,
  1001. struct mlx4_cmd_info *cmd);
  1002. int mlx4_common_set_vlan_fltr(struct mlx4_dev *dev, int function,
  1003. int port, void *buf);
  1004. int mlx4_common_dump_eth_stats(struct mlx4_dev *dev, int slave, u32 in_mod,
  1005. struct mlx4_cmd_mailbox *outbox);
  1006. int mlx4_DUMP_ETH_STATS_wrapper(struct mlx4_dev *dev, int slave,
  1007. struct mlx4_vhcr *vhcr,
  1008. struct mlx4_cmd_mailbox *inbox,
  1009. struct mlx4_cmd_mailbox *outbox,
  1010. struct mlx4_cmd_info *cmd);
  1011. int mlx4_PKEY_TABLE_wrapper(struct mlx4_dev *dev, int slave,
  1012. struct mlx4_vhcr *vhcr,
  1013. struct mlx4_cmd_mailbox *inbox,
  1014. struct mlx4_cmd_mailbox *outbox,
  1015. struct mlx4_cmd_info *cmd);
  1016. int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
  1017. struct mlx4_vhcr *vhcr,
  1018. struct mlx4_cmd_mailbox *inbox,
  1019. struct mlx4_cmd_mailbox *outbox,
  1020. struct mlx4_cmd_info *cmd);
  1021. int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  1022. struct mlx4_vhcr *vhcr,
  1023. struct mlx4_cmd_mailbox *inbox,
  1024. struct mlx4_cmd_mailbox *outbox,
  1025. struct mlx4_cmd_info *cmd);
  1026. int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
  1027. struct mlx4_vhcr *vhcr,
  1028. struct mlx4_cmd_mailbox *inbox,
  1029. struct mlx4_cmd_mailbox *outbox,
  1030. struct mlx4_cmd_info *cmd);
  1031. int mlx4_get_mgm_entry_size(struct mlx4_dev *dev);
  1032. int mlx4_get_qp_per_mgm(struct mlx4_dev *dev);
  1033. static inline void set_param_l(u64 *arg, u32 val)
  1034. {
  1035. *arg = (*arg & 0xffffffff00000000ULL) | (u64) val;
  1036. }
  1037. static inline void set_param_h(u64 *arg, u32 val)
  1038. {
  1039. *arg = (*arg & 0xffffffff) | ((u64) val << 32);
  1040. }
  1041. static inline u32 get_param_l(u64 *arg)
  1042. {
  1043. return (u32) (*arg & 0xffffffff);
  1044. }
  1045. static inline u32 get_param_h(u64 *arg)
  1046. {
  1047. return (u32)(*arg >> 32);
  1048. }
  1049. static inline spinlock_t *mlx4_tlock(struct mlx4_dev *dev)
  1050. {
  1051. return &mlx4_priv(dev)->mfunc.master.res_tracker.lock;
  1052. }
  1053. #define NOT_MASKED_PD_BITS 17
  1054. #endif /* MLX4_H */