tridentfb.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491
  1. /*
  2. * Frame buffer driver for Trident Blade and Image series
  3. *
  4. * Copyright 2001, 2002 - Jani Monoses <jani@iv.ro>
  5. *
  6. *
  7. * CREDITS:(in order of appearance)
  8. * skeletonfb.c by Geert Uytterhoeven and other fb code in drivers/video
  9. * Special thanks ;) to Mattia Crivellini <tia@mclink.it>
  10. * much inspired by the XFree86 4.x Trident driver sources
  11. * by Alan Hourihane the FreeVGA project
  12. * Francesco Salvestrini <salvestrini@users.sf.net> XP support,
  13. * code, suggestions
  14. * TODO:
  15. * timing value tweaking so it looks good on every monitor in every mode
  16. * TGUI acceleration
  17. */
  18. #include <linux/module.h>
  19. #include <linux/fb.h>
  20. #include <linux/init.h>
  21. #include <linux/pci.h>
  22. #include <linux/delay.h>
  23. #include <video/trident.h>
  24. #define VERSION "0.7.8-NEWAPI"
  25. struct tridentfb_par {
  26. void __iomem *io_virt; /* iospace virtual memory address */
  27. u32 pseudo_pal[16];
  28. };
  29. static unsigned char eng_oper; /* engine operation... */
  30. static struct fb_ops tridentfb_ops;
  31. static struct fb_fix_screeninfo tridentfb_fix = {
  32. .id = "Trident",
  33. .type = FB_TYPE_PACKED_PIXELS,
  34. .ypanstep = 1,
  35. .visual = FB_VISUAL_PSEUDOCOLOR,
  36. .accel = FB_ACCEL_NONE,
  37. };
  38. static int chip_id;
  39. static int defaultaccel;
  40. static int displaytype;
  41. /* defaults which are normally overriden by user values */
  42. /* video mode */
  43. static char *mode_option __devinitdata = "640x480";
  44. static int bpp = 8;
  45. static int noaccel;
  46. static int center;
  47. static int stretch;
  48. static int fp;
  49. static int crt;
  50. static int memsize;
  51. static int memdiff;
  52. static int nativex;
  53. module_param(mode_option, charp, 0);
  54. MODULE_PARM_DESC(mode_option, "Initial video mode e.g. '648x480-8@60'");
  55. module_param_named(mode, mode_option, charp, 0);
  56. MODULE_PARM_DESC(mode, "Initial video mode e.g. '648x480-8@60' (deprecated)");
  57. module_param(bpp, int, 0);
  58. module_param(center, int, 0);
  59. module_param(stretch, int, 0);
  60. module_param(noaccel, int, 0);
  61. module_param(memsize, int, 0);
  62. module_param(memdiff, int, 0);
  63. module_param(nativex, int, 0);
  64. module_param(fp, int, 0);
  65. module_param(crt, int, 0);
  66. static int chip3D;
  67. static int chipcyber;
  68. static int is3Dchip(int id)
  69. {
  70. return ((id == BLADE3D) || (id == CYBERBLADEE4) ||
  71. (id == CYBERBLADEi7) || (id == CYBERBLADEi7D) ||
  72. (id == CYBER9397) || (id == CYBER9397DVD) ||
  73. (id == CYBER9520) || (id == CYBER9525DVD) ||
  74. (id == IMAGE975) || (id == IMAGE985) ||
  75. (id == CYBERBLADEi1) || (id == CYBERBLADEi1D) ||
  76. (id == CYBERBLADEAi1) || (id == CYBERBLADEAi1D) ||
  77. (id == CYBERBLADEXPm8) || (id == CYBERBLADEXPm16) ||
  78. (id == CYBERBLADEXPAi1));
  79. }
  80. static int iscyber(int id)
  81. {
  82. switch (id) {
  83. case CYBER9388:
  84. case CYBER9382:
  85. case CYBER9385:
  86. case CYBER9397:
  87. case CYBER9397DVD:
  88. case CYBER9520:
  89. case CYBER9525DVD:
  90. case CYBERBLADEE4:
  91. case CYBERBLADEi7D:
  92. case CYBERBLADEi1:
  93. case CYBERBLADEi1D:
  94. case CYBERBLADEAi1:
  95. case CYBERBLADEAi1D:
  96. case CYBERBLADEXPAi1:
  97. return 1;
  98. case CYBER9320:
  99. case TGUI9660:
  100. case IMAGE975:
  101. case IMAGE985:
  102. case BLADE3D:
  103. case CYBERBLADEi7: /* VIA MPV4 integrated version */
  104. default:
  105. /* case CYBERBLDAEXPm8: Strange */
  106. /* case CYBERBLDAEXPm16: Strange */
  107. return 0;
  108. }
  109. }
  110. #define CRT 0x3D0 /* CRTC registers offset for color display */
  111. static inline void t_outb(struct tridentfb_par *p, u8 val, u16 reg)
  112. {
  113. fb_writeb(val, p->io_virt + reg);
  114. }
  115. static inline u8 t_inb(struct tridentfb_par *p, u16 reg)
  116. {
  117. return fb_readb(p->io_virt + reg);
  118. }
  119. static struct accel_switch {
  120. void (*init_accel) (struct tridentfb_par *, int, int);
  121. void (*wait_engine) (struct tridentfb_par *);
  122. void (*fill_rect)
  123. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  124. void (*copy_rect)
  125. (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
  126. } *acc;
  127. static inline void writemmr(struct tridentfb_par *par, u16 r, u32 v)
  128. {
  129. fb_writel(v, par->io_virt + r);
  130. }
  131. static inline u32 readmmr(struct tridentfb_par *par, u16 r)
  132. {
  133. return fb_readl(par->io_virt + r);
  134. }
  135. /*
  136. * Blade specific acceleration.
  137. */
  138. #define point(x, y) ((y) << 16 | (x))
  139. #define STA 0x2120
  140. #define CMD 0x2144
  141. #define ROP 0x2148
  142. #define CLR 0x2160
  143. #define SR1 0x2100
  144. #define SR2 0x2104
  145. #define DR1 0x2108
  146. #define DR2 0x210C
  147. #define ROP_S 0xCC
  148. static void blade_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  149. {
  150. int v1 = (pitch >> 3) << 20;
  151. int tmp = 0, v2;
  152. switch (bpp) {
  153. case 8:
  154. tmp = 0;
  155. break;
  156. case 15:
  157. tmp = 5;
  158. break;
  159. case 16:
  160. tmp = 1;
  161. break;
  162. case 24:
  163. case 32:
  164. tmp = 2;
  165. break;
  166. }
  167. v2 = v1 | (tmp << 29);
  168. writemmr(par, 0x21C0, v2);
  169. writemmr(par, 0x21C4, v2);
  170. writemmr(par, 0x21B8, v2);
  171. writemmr(par, 0x21BC, v2);
  172. writemmr(par, 0x21D0, v1);
  173. writemmr(par, 0x21D4, v1);
  174. writemmr(par, 0x21C8, v1);
  175. writemmr(par, 0x21CC, v1);
  176. writemmr(par, 0x216C, 0);
  177. }
  178. static void blade_wait_engine(struct tridentfb_par *par)
  179. {
  180. while (readmmr(par, STA) & 0xFA800000) ;
  181. }
  182. static void blade_fill_rect(struct tridentfb_par *par,
  183. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  184. {
  185. writemmr(par, CLR, c);
  186. writemmr(par, ROP, rop ? 0x66 : ROP_S);
  187. writemmr(par, CMD, 0x20000000 | 1 << 19 | 1 << 4 | 2 << 2);
  188. writemmr(par, DR1, point(x, y));
  189. writemmr(par, DR2, point(x + w - 1, y + h - 1));
  190. }
  191. static void blade_copy_rect(struct tridentfb_par *par,
  192. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  193. {
  194. u32 s1, s2, d1, d2;
  195. int direction = 2;
  196. s1 = point(x1, y1);
  197. s2 = point(x1 + w - 1, y1 + h - 1);
  198. d1 = point(x2, y2);
  199. d2 = point(x2 + w - 1, y2 + h - 1);
  200. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  201. direction = 0;
  202. writemmr(par, ROP, ROP_S);
  203. writemmr(par, CMD, 0xE0000000 | 1 << 19 | 1 << 4 | 1 << 2 | direction);
  204. writemmr(par, SR1, direction ? s2 : s1);
  205. writemmr(par, SR2, direction ? s1 : s2);
  206. writemmr(par, DR1, direction ? d2 : d1);
  207. writemmr(par, DR2, direction ? d1 : d2);
  208. }
  209. static struct accel_switch accel_blade = {
  210. blade_init_accel,
  211. blade_wait_engine,
  212. blade_fill_rect,
  213. blade_copy_rect,
  214. };
  215. /*
  216. * BladeXP specific acceleration functions
  217. */
  218. #define ROP_P 0xF0
  219. #define masked_point(x, y) ((y & 0xffff)<<16|(x & 0xffff))
  220. static void xp_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  221. {
  222. int tmp = 0, v1;
  223. unsigned char x = 0;
  224. switch (bpp) {
  225. case 8:
  226. x = 0;
  227. break;
  228. case 16:
  229. x = 1;
  230. break;
  231. case 24:
  232. x = 3;
  233. break;
  234. case 32:
  235. x = 2;
  236. break;
  237. }
  238. switch (pitch << (bpp >> 3)) {
  239. case 8192:
  240. case 512:
  241. x |= 0x00;
  242. break;
  243. case 1024:
  244. x |= 0x04;
  245. break;
  246. case 2048:
  247. x |= 0x08;
  248. break;
  249. case 4096:
  250. x |= 0x0C;
  251. break;
  252. }
  253. t_outb(par, x, 0x2125);
  254. eng_oper = x | 0x40;
  255. switch (bpp) {
  256. case 8:
  257. tmp = 18;
  258. break;
  259. case 15:
  260. case 16:
  261. tmp = 19;
  262. break;
  263. case 24:
  264. case 32:
  265. tmp = 20;
  266. break;
  267. }
  268. v1 = pitch << tmp;
  269. writemmr(par, 0x2154, v1);
  270. writemmr(par, 0x2150, v1);
  271. t_outb(par, 3, 0x2126);
  272. }
  273. static void xp_wait_engine(struct tridentfb_par *par)
  274. {
  275. int busy;
  276. int count, timeout;
  277. count = 0;
  278. timeout = 0;
  279. for (;;) {
  280. busy = t_inb(par, STA) & 0x80;
  281. if (busy != 0x80)
  282. return;
  283. count++;
  284. if (count == 10000000) {
  285. /* Timeout */
  286. count = 9990000;
  287. timeout++;
  288. if (timeout == 8) {
  289. /* Reset engine */
  290. t_outb(par, 0x00, 0x2120);
  291. return;
  292. }
  293. }
  294. }
  295. }
  296. static void xp_fill_rect(struct tridentfb_par *par,
  297. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  298. {
  299. writemmr(par, 0x2127, ROP_P);
  300. writemmr(par, 0x2158, c);
  301. writemmr(par, 0x2128, 0x4000);
  302. writemmr(par, 0x2140, masked_point(h, w));
  303. writemmr(par, 0x2138, masked_point(y, x));
  304. t_outb(par, 0x01, 0x2124);
  305. t_outb(par, eng_oper, 0x2125);
  306. }
  307. static void xp_copy_rect(struct tridentfb_par *par,
  308. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  309. {
  310. int direction;
  311. u32 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
  312. direction = 0x0004;
  313. if ((x1 < x2) && (y1 == y2)) {
  314. direction |= 0x0200;
  315. x1_tmp = x1 + w - 1;
  316. x2_tmp = x2 + w - 1;
  317. } else {
  318. x1_tmp = x1;
  319. x2_tmp = x2;
  320. }
  321. if (y1 < y2) {
  322. direction |= 0x0100;
  323. y1_tmp = y1 + h - 1;
  324. y2_tmp = y2 + h - 1;
  325. } else {
  326. y1_tmp = y1;
  327. y2_tmp = y2;
  328. }
  329. writemmr(par, 0x2128, direction);
  330. t_outb(par, ROP_S, 0x2127);
  331. writemmr(par, 0x213C, masked_point(y1_tmp, x1_tmp));
  332. writemmr(par, 0x2138, masked_point(y2_tmp, x2_tmp));
  333. writemmr(par, 0x2140, masked_point(h, w));
  334. t_outb(par, 0x01, 0x2124);
  335. }
  336. static struct accel_switch accel_xp = {
  337. xp_init_accel,
  338. xp_wait_engine,
  339. xp_fill_rect,
  340. xp_copy_rect,
  341. };
  342. /*
  343. * Image specific acceleration functions
  344. */
  345. static void image_init_accel(struct tridentfb_par *par, int pitch, int bpp)
  346. {
  347. int tmp = 0;
  348. switch (bpp) {
  349. case 8:
  350. tmp = 0;
  351. break;
  352. case 15:
  353. tmp = 5;
  354. break;
  355. case 16:
  356. tmp = 1;
  357. break;
  358. case 24:
  359. case 32:
  360. tmp = 2;
  361. break;
  362. }
  363. writemmr(par, 0x2120, 0xF0000000);
  364. writemmr(par, 0x2120, 0x40000000 | tmp);
  365. writemmr(par, 0x2120, 0x80000000);
  366. writemmr(par, 0x2144, 0x00000000);
  367. writemmr(par, 0x2148, 0x00000000);
  368. writemmr(par, 0x2150, 0x00000000);
  369. writemmr(par, 0x2154, 0x00000000);
  370. writemmr(par, 0x2120, 0x60000000 | (pitch << 16) | pitch);
  371. writemmr(par, 0x216C, 0x00000000);
  372. writemmr(par, 0x2170, 0x00000000);
  373. writemmr(par, 0x217C, 0x00000000);
  374. writemmr(par, 0x2120, 0x10000000);
  375. writemmr(par, 0x2130, (2047 << 16) | 2047);
  376. }
  377. static void image_wait_engine(struct tridentfb_par *par)
  378. {
  379. while (readmmr(par, 0x2164) & 0xF0000000) ;
  380. }
  381. static void image_fill_rect(struct tridentfb_par *par,
  382. u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
  383. {
  384. writemmr(par, 0x2120, 0x80000000);
  385. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  386. writemmr(par, 0x2144, c);
  387. writemmr(par, DR1, point(x, y));
  388. writemmr(par, DR2, point(x + w - 1, y + h - 1));
  389. writemmr(par, 0x2124, 0x80000000 | 3 << 22 | 1 << 10 | 1 << 9);
  390. }
  391. static void image_copy_rect(struct tridentfb_par *par,
  392. u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
  393. {
  394. u32 s1, s2, d1, d2;
  395. int direction = 2;
  396. s1 = point(x1, y1);
  397. s2 = point(x1 + w - 1, y1 + h - 1);
  398. d1 = point(x2, y2);
  399. d2 = point(x2 + w - 1, y2 + h - 1);
  400. if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
  401. direction = 0;
  402. writemmr(par, 0x2120, 0x80000000);
  403. writemmr(par, 0x2120, 0x90000000 | ROP_S);
  404. writemmr(par, SR1, direction ? s2 : s1);
  405. writemmr(par, SR2, direction ? s1 : s2);
  406. writemmr(par, DR1, direction ? d2 : d1);
  407. writemmr(par, DR2, direction ? d1 : d2);
  408. writemmr(par, 0x2124,
  409. 0x80000000 | 1 << 22 | 1 << 10 | 1 << 7 | direction);
  410. }
  411. static struct accel_switch accel_image = {
  412. image_init_accel,
  413. image_wait_engine,
  414. image_fill_rect,
  415. image_copy_rect,
  416. };
  417. /*
  418. * Accel functions called by the upper layers
  419. */
  420. #ifdef CONFIG_FB_TRIDENT_ACCEL
  421. static void tridentfb_fillrect(struct fb_info *info,
  422. const struct fb_fillrect *fr)
  423. {
  424. struct tridentfb_par *par = info->par;
  425. int bpp = info->var.bits_per_pixel;
  426. int col = 0;
  427. switch (bpp) {
  428. default:
  429. case 8:
  430. col |= fr->color;
  431. col |= col << 8;
  432. col |= col << 16;
  433. break;
  434. case 16:
  435. col = ((u32 *)(info->pseudo_palette))[fr->color];
  436. break;
  437. case 32:
  438. col = ((u32 *)(info->pseudo_palette))[fr->color];
  439. break;
  440. }
  441. acc->fill_rect(par, fr->dx, fr->dy, fr->width,
  442. fr->height, col, fr->rop);
  443. acc->wait_engine(par);
  444. }
  445. static void tridentfb_copyarea(struct fb_info *info,
  446. const struct fb_copyarea *ca)
  447. {
  448. struct tridentfb_par *par = info->par;
  449. acc->copy_rect(par, ca->sx, ca->sy, ca->dx, ca->dy,
  450. ca->width, ca->height);
  451. acc->wait_engine(par);
  452. }
  453. #else /* !CONFIG_FB_TRIDENT_ACCEL */
  454. #define tridentfb_fillrect cfb_fillrect
  455. #define tridentfb_copyarea cfb_copyarea
  456. #endif /* CONFIG_FB_TRIDENT_ACCEL */
  457. /*
  458. * Hardware access functions
  459. */
  460. static inline unsigned char read3X4(struct tridentfb_par *par, int reg)
  461. {
  462. writeb(reg, par->io_virt + CRT + 4);
  463. return readb(par->io_virt + CRT + 5);
  464. }
  465. static inline void write3X4(struct tridentfb_par *par, int reg,
  466. unsigned char val)
  467. {
  468. writeb(reg, par->io_virt + CRT + 4);
  469. writeb(val, par->io_virt + CRT + 5);
  470. }
  471. static inline unsigned char read3C4(struct tridentfb_par *par, int reg)
  472. {
  473. t_outb(par, reg, 0x3C4);
  474. return t_inb(par, 0x3C5);
  475. }
  476. static inline void write3C4(struct tridentfb_par *par, int reg,
  477. unsigned char val)
  478. {
  479. t_outb(par, reg, 0x3C4);
  480. t_outb(par, val, 0x3C5);
  481. }
  482. static inline unsigned char read3CE(struct tridentfb_par *par, int reg)
  483. {
  484. t_outb(par, reg, 0x3CE);
  485. return t_inb(par, 0x3CF);
  486. }
  487. static inline void writeAttr(struct tridentfb_par *par, int reg,
  488. unsigned char val)
  489. {
  490. fb_readb(par->io_virt + CRT + 0x0A); /* flip-flop to index */
  491. t_outb(par, reg, 0x3C0);
  492. t_outb(par, val, 0x3C0);
  493. }
  494. static inline void write3CE(struct tridentfb_par *par, int reg,
  495. unsigned char val)
  496. {
  497. t_outb(par, reg, 0x3CE);
  498. t_outb(par, val, 0x3CF);
  499. }
  500. static void enable_mmio(void)
  501. {
  502. /* Goto New Mode */
  503. outb(0x0B, 0x3C4);
  504. inb(0x3C5);
  505. /* Unprotect registers */
  506. outb(NewMode1, 0x3C4);
  507. outb(0x80, 0x3C5);
  508. /* Enable MMIO */
  509. outb(PCIReg, 0x3D4);
  510. outb(inb(0x3D5) | 0x01, 0x3D5);
  511. }
  512. static void disable_mmio(struct tridentfb_par *par)
  513. {
  514. /* Goto New Mode */
  515. t_outb(par, 0x0B, 0x3C4);
  516. t_inb(par, 0x3C5);
  517. /* Unprotect registers */
  518. t_outb(par, NewMode1, 0x3C4);
  519. t_outb(par, 0x80, 0x3C5);
  520. /* Disable MMIO */
  521. t_outb(par, PCIReg, 0x3D4);
  522. t_outb(par, t_inb(par, 0x3D5) & ~0x01, 0x3D5);
  523. }
  524. static void crtc_unlock(struct tridentfb_par *par)
  525. {
  526. write3X4(par, CRTVSyncEnd, read3X4(par, CRTVSyncEnd) & 0x7F);
  527. }
  528. /* Return flat panel's maximum x resolution */
  529. static int __devinit get_nativex(struct tridentfb_par *par)
  530. {
  531. int x, y, tmp;
  532. if (nativex)
  533. return nativex;
  534. tmp = (read3CE(par, VertStretch) >> 4) & 3;
  535. switch (tmp) {
  536. case 0:
  537. x = 1280; y = 1024;
  538. break;
  539. case 2:
  540. x = 1024; y = 768;
  541. break;
  542. case 3:
  543. x = 800; y = 600;
  544. break;
  545. case 4:
  546. x = 1400; y = 1050;
  547. break;
  548. case 1:
  549. default:
  550. x = 640; y = 480;
  551. break;
  552. }
  553. output("%dx%d flat panel found\n", x, y);
  554. return x;
  555. }
  556. /* Set pitch */
  557. static void set_lwidth(struct tridentfb_par *par, int width)
  558. {
  559. write3X4(par, Offset, width & 0xFF);
  560. write3X4(par, AddColReg,
  561. (read3X4(par, AddColReg) & 0xCF) | ((width & 0x300) >> 4));
  562. }
  563. /* For resolutions smaller than FP resolution stretch */
  564. static void screen_stretch(struct tridentfb_par *par)
  565. {
  566. if (chip_id != CYBERBLADEXPAi1)
  567. write3CE(par, BiosReg, 0);
  568. else
  569. write3CE(par, BiosReg, 8);
  570. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 1);
  571. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 1);
  572. }
  573. /* For resolutions smaller than FP resolution center */
  574. static void screen_center(struct tridentfb_par *par)
  575. {
  576. write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 0x80);
  577. write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 0x80);
  578. }
  579. /* Address of first shown pixel in display memory */
  580. static void set_screen_start(struct tridentfb_par *par, int base)
  581. {
  582. u8 tmp;
  583. write3X4(par, StartAddrLow, base & 0xFF);
  584. write3X4(par, StartAddrHigh, (base & 0xFF00) >> 8);
  585. tmp = read3X4(par, CRTCModuleTest) & 0xDF;
  586. write3X4(par, CRTCModuleTest, tmp | ((base & 0x10000) >> 11));
  587. tmp = read3X4(par, CRTHiOrd) & 0xF8;
  588. write3X4(par, CRTHiOrd, tmp | ((base & 0xE0000) >> 17));
  589. }
  590. /* Set dotclock frequency */
  591. static void set_vclk(struct tridentfb_par *par, unsigned long freq)
  592. {
  593. int m, n, k;
  594. unsigned long f, fi, d, di;
  595. unsigned char lo = 0, hi = 0;
  596. d = 20000;
  597. for (k = 2; k >= 0; k--)
  598. for (m = 0; m < 63; m++)
  599. for (n = 0; n < 128; n++) {
  600. fi = ((14318l * (n + 8)) / (m + 2)) >> k;
  601. if ((di = abs(fi - freq)) < d) {
  602. d = di;
  603. f = fi;
  604. lo = n;
  605. hi = (k << 6) | m;
  606. }
  607. if (fi > freq)
  608. break;
  609. }
  610. if (chip3D) {
  611. write3C4(par, ClockHigh, hi);
  612. write3C4(par, ClockLow, lo);
  613. } else {
  614. outb(lo, 0x43C8);
  615. outb(hi, 0x43C9);
  616. }
  617. debug("VCLK = %X %X\n", hi, lo);
  618. }
  619. /* Set number of lines for flat panels*/
  620. static void set_number_of_lines(struct tridentfb_par *par, int lines)
  621. {
  622. int tmp = read3CE(par, CyberEnhance) & 0x8F;
  623. if (lines > 1024)
  624. tmp |= 0x50;
  625. else if (lines > 768)
  626. tmp |= 0x30;
  627. else if (lines > 600)
  628. tmp |= 0x20;
  629. else if (lines > 480)
  630. tmp |= 0x10;
  631. write3CE(par, CyberEnhance, tmp);
  632. }
  633. /*
  634. * If we see that FP is active we assume we have one.
  635. * Otherwise we have a CRT display.User can override.
  636. */
  637. static unsigned int __devinit get_displaytype(struct tridentfb_par *par)
  638. {
  639. if (fp)
  640. return DISPLAY_FP;
  641. if (crt || !chipcyber)
  642. return DISPLAY_CRT;
  643. return (read3CE(par, FPConfig) & 0x10) ? DISPLAY_FP : DISPLAY_CRT;
  644. }
  645. /* Try detecting the video memory size */
  646. static unsigned int __devinit get_memsize(struct tridentfb_par *par)
  647. {
  648. unsigned char tmp, tmp2;
  649. unsigned int k;
  650. /* If memory size provided by user */
  651. if (memsize)
  652. k = memsize * Kb;
  653. else
  654. switch (chip_id) {
  655. case CYBER9525DVD:
  656. k = 2560 * Kb;
  657. break;
  658. default:
  659. tmp = read3X4(par, SPR) & 0x0F;
  660. switch (tmp) {
  661. case 0x01:
  662. k = 512 * Kb;
  663. break;
  664. case 0x02:
  665. k = 6 * Mb; /* XP */
  666. break;
  667. case 0x03:
  668. k = 1 * Mb;
  669. break;
  670. case 0x04:
  671. k = 8 * Mb;
  672. break;
  673. case 0x06:
  674. k = 10 * Mb; /* XP */
  675. break;
  676. case 0x07:
  677. k = 2 * Mb;
  678. break;
  679. case 0x08:
  680. k = 12 * Mb; /* XP */
  681. break;
  682. case 0x0A:
  683. k = 14 * Mb; /* XP */
  684. break;
  685. case 0x0C:
  686. k = 16 * Mb; /* XP */
  687. break;
  688. case 0x0E: /* XP */
  689. tmp2 = read3C4(par, 0xC1);
  690. switch (tmp2) {
  691. case 0x00:
  692. k = 20 * Mb;
  693. break;
  694. case 0x01:
  695. k = 24 * Mb;
  696. break;
  697. case 0x10:
  698. k = 28 * Mb;
  699. break;
  700. case 0x11:
  701. k = 32 * Mb;
  702. break;
  703. default:
  704. k = 1 * Mb;
  705. break;
  706. }
  707. break;
  708. case 0x0F:
  709. k = 4 * Mb;
  710. break;
  711. default:
  712. k = 1 * Mb;
  713. break;
  714. }
  715. }
  716. k -= memdiff * Kb;
  717. output("framebuffer size = %d Kb\n", k / Kb);
  718. return k;
  719. }
  720. /* See if we can handle the video mode described in var */
  721. static int tridentfb_check_var(struct fb_var_screeninfo *var,
  722. struct fb_info *info)
  723. {
  724. int bpp = var->bits_per_pixel;
  725. debug("enter\n");
  726. /* check color depth */
  727. if (bpp == 24)
  728. bpp = var->bits_per_pixel = 32;
  729. /* check whether resolution fits on panel and in memory */
  730. if (flatpanel && nativex && var->xres > nativex)
  731. return -EINVAL;
  732. if (var->xres * var->yres_virtual * bpp / 8 > info->fix.smem_len)
  733. return -EINVAL;
  734. switch (bpp) {
  735. case 8:
  736. var->red.offset = 0;
  737. var->green.offset = 0;
  738. var->blue.offset = 0;
  739. var->red.length = 6;
  740. var->green.length = 6;
  741. var->blue.length = 6;
  742. break;
  743. case 16:
  744. var->red.offset = 11;
  745. var->green.offset = 5;
  746. var->blue.offset = 0;
  747. var->red.length = 5;
  748. var->green.length = 6;
  749. var->blue.length = 5;
  750. break;
  751. case 32:
  752. var->red.offset = 16;
  753. var->green.offset = 8;
  754. var->blue.offset = 0;
  755. var->red.length = 8;
  756. var->green.length = 8;
  757. var->blue.length = 8;
  758. break;
  759. default:
  760. return -EINVAL;
  761. }
  762. debug("exit\n");
  763. return 0;
  764. }
  765. /* Pan the display */
  766. static int tridentfb_pan_display(struct fb_var_screeninfo *var,
  767. struct fb_info *info)
  768. {
  769. struct tridentfb_par *par = info->par;
  770. unsigned int offset;
  771. debug("enter\n");
  772. offset = (var->xoffset + (var->yoffset * var->xres))
  773. * var->bits_per_pixel / 32;
  774. info->var.xoffset = var->xoffset;
  775. info->var.yoffset = var->yoffset;
  776. set_screen_start(par, offset);
  777. debug("exit\n");
  778. return 0;
  779. }
  780. static void shadowmode_on(struct tridentfb_par *par)
  781. {
  782. write3CE(par, CyberControl, read3CE(par, CyberControl) | 0x81);
  783. }
  784. static void shadowmode_off(struct tridentfb_par *par)
  785. {
  786. write3CE(par, CyberControl, read3CE(par, CyberControl) & 0x7E);
  787. }
  788. /* Set the hardware to the requested video mode */
  789. static int tridentfb_set_par(struct fb_info *info)
  790. {
  791. struct tridentfb_par *par = (struct tridentfb_par *)(info->par);
  792. u32 htotal, hdispend, hsyncstart, hsyncend, hblankstart, hblankend;
  793. u32 vtotal, vdispend, vsyncstart, vsyncend, vblankstart, vblankend;
  794. struct fb_var_screeninfo *var = &info->var;
  795. int bpp = var->bits_per_pixel;
  796. unsigned char tmp;
  797. unsigned long vclk;
  798. debug("enter\n");
  799. hdispend = var->xres / 8 - 1;
  800. hsyncstart = (var->xres + var->right_margin) / 8;
  801. hsyncend = var->hsync_len / 8;
  802. htotal =
  803. (var->xres + var->left_margin + var->right_margin +
  804. var->hsync_len) / 8 - 10;
  805. hblankstart = hdispend + 1;
  806. hblankend = htotal + 5;
  807. vdispend = var->yres - 1;
  808. vsyncstart = var->yres + var->lower_margin;
  809. vsyncend = var->vsync_len;
  810. vtotal = var->upper_margin + vsyncstart + vsyncend - 2;
  811. vblankstart = var->yres;
  812. vblankend = vtotal + 2;
  813. crtc_unlock(par);
  814. write3CE(par, CyberControl, 8);
  815. if (flatpanel && var->xres < nativex) {
  816. /*
  817. * on flat panels with native size larger
  818. * than requested resolution decide whether
  819. * we stretch or center
  820. */
  821. t_outb(par, 0xEB, 0x3C2);
  822. shadowmode_on(par);
  823. if (center)
  824. screen_center(par);
  825. else if (stretch)
  826. screen_stretch(par);
  827. } else {
  828. t_outb(par, 0x2B, 0x3C2);
  829. write3CE(par, CyberControl, 8);
  830. }
  831. /* vertical timing values */
  832. write3X4(par, CRTVTotal, vtotal & 0xFF);
  833. write3X4(par, CRTVDispEnd, vdispend & 0xFF);
  834. write3X4(par, CRTVSyncStart, vsyncstart & 0xFF);
  835. write3X4(par, CRTVSyncEnd, (vsyncend & 0x0F));
  836. write3X4(par, CRTVBlankStart, vblankstart & 0xFF);
  837. write3X4(par, CRTVBlankEnd, 0 /* p->vblankend & 0xFF */);
  838. /* horizontal timing values */
  839. write3X4(par, CRTHTotal, htotal & 0xFF);
  840. write3X4(par, CRTHDispEnd, hdispend & 0xFF);
  841. write3X4(par, CRTHSyncStart, hsyncstart & 0xFF);
  842. write3X4(par, CRTHSyncEnd,
  843. (hsyncend & 0x1F) | ((hblankend & 0x20) << 2));
  844. write3X4(par, CRTHBlankStart, hblankstart & 0xFF);
  845. write3X4(par, CRTHBlankEnd, 0 /* (p->hblankend & 0x1F) */);
  846. /* higher bits of vertical timing values */
  847. tmp = 0x10;
  848. if (vtotal & 0x100) tmp |= 0x01;
  849. if (vdispend & 0x100) tmp |= 0x02;
  850. if (vsyncstart & 0x100) tmp |= 0x04;
  851. if (vblankstart & 0x100) tmp |= 0x08;
  852. if (vtotal & 0x200) tmp |= 0x20;
  853. if (vdispend & 0x200) tmp |= 0x40;
  854. if (vsyncstart & 0x200) tmp |= 0x80;
  855. write3X4(par, CRTOverflow, tmp);
  856. tmp = read3X4(par, CRTHiOrd) | 0x08; /* line compare bit 10 */
  857. if (vtotal & 0x400) tmp |= 0x80;
  858. if (vblankstart & 0x400) tmp |= 0x40;
  859. if (vsyncstart & 0x400) tmp |= 0x20;
  860. if (vdispend & 0x400) tmp |= 0x10;
  861. write3X4(par, CRTHiOrd, tmp);
  862. tmp = 0;
  863. if (htotal & 0x800) tmp |= 0x800 >> 11;
  864. if (hblankstart & 0x800) tmp |= 0x800 >> 7;
  865. write3X4(par, HorizOverflow, tmp);
  866. tmp = 0x40;
  867. if (vblankstart & 0x200) tmp |= 0x20;
  868. //FIXME if (info->var.vmode & FB_VMODE_DOUBLE) tmp |= 0x80; /* double scan for 200 line modes */
  869. write3X4(par, CRTMaxScanLine, tmp);
  870. write3X4(par, CRTLineCompare, 0xFF);
  871. write3X4(par, CRTPRowScan, 0);
  872. write3X4(par, CRTModeControl, 0xC3);
  873. write3X4(par, LinearAddReg, 0x20); /* enable linear addressing */
  874. tmp = (info->var.vmode & FB_VMODE_INTERLACED) ? 0x84 : 0x80;
  875. /* enable access extended memory */
  876. write3X4(par, CRTCModuleTest, tmp);
  877. /* enable GE for text acceleration */
  878. write3X4(par, GraphEngReg, 0x80);
  879. #ifdef CONFIG_FB_TRIDENT_ACCEL
  880. acc->init_accel(par, info->var.xres, bpp);
  881. #endif
  882. switch (bpp) {
  883. case 8:
  884. tmp = 0x00;
  885. break;
  886. case 16:
  887. tmp = 0x05;
  888. break;
  889. case 24:
  890. tmp = 0x29;
  891. break;
  892. case 32:
  893. tmp = 0x09;
  894. break;
  895. }
  896. write3X4(par, PixelBusReg, tmp);
  897. tmp = 0x10;
  898. if (chipcyber)
  899. tmp |= 0x20;
  900. write3X4(par, DRAMControl, tmp); /* both IO, linear enable */
  901. write3X4(par, InterfaceSel, read3X4(par, InterfaceSel) | 0x40);
  902. write3X4(par, Performance, 0x92);
  903. /* MMIO & PCI read and write burst enable */
  904. write3X4(par, PCIReg, 0x07);
  905. /* convert from picoseconds to kHz */
  906. vclk = PICOS2KHZ(info->var.pixclock);
  907. if (bpp == 32)
  908. vclk *= 2;
  909. set_vclk(par, vclk);
  910. write3C4(par, 0, 3);
  911. write3C4(par, 1, 1); /* set char clock 8 dots wide */
  912. /* enable 4 maps because needed in chain4 mode */
  913. write3C4(par, 2, 0x0F);
  914. write3C4(par, 3, 0);
  915. write3C4(par, 4, 0x0E); /* memory mode enable bitmaps ?? */
  916. /* divide clock by 2 if 32bpp chain4 mode display and CPU path */
  917. write3CE(par, MiscExtFunc, (bpp == 32) ? 0x1A : 0x12);
  918. write3CE(par, 0x5, 0x40); /* no CGA compat, allow 256 col */
  919. write3CE(par, 0x6, 0x05); /* graphics mode */
  920. write3CE(par, 0x7, 0x0F); /* planes? */
  921. if (chip_id == CYBERBLADEXPAi1) {
  922. /* This fixes snow-effect in 32 bpp */
  923. write3X4(par, CRTHSyncStart, 0x84);
  924. }
  925. /* graphics mode and support 256 color modes */
  926. writeAttr(par, 0x10, 0x41);
  927. writeAttr(par, 0x12, 0x0F); /* planes */
  928. writeAttr(par, 0x13, 0); /* horizontal pel panning */
  929. /* colors */
  930. for (tmp = 0; tmp < 0x10; tmp++)
  931. writeAttr(par, tmp, tmp);
  932. fb_readb(par->io_virt + CRT + 0x0A); /* flip-flop to index */
  933. t_outb(par, 0x20, 0x3C0); /* enable attr */
  934. switch (bpp) {
  935. case 8:
  936. tmp = 0;
  937. break;
  938. case 15:
  939. tmp = 0x10;
  940. break;
  941. case 16:
  942. tmp = 0x30;
  943. break;
  944. case 24:
  945. case 32:
  946. tmp = 0xD0;
  947. break;
  948. }
  949. t_inb(par, 0x3C8);
  950. t_inb(par, 0x3C6);
  951. t_inb(par, 0x3C6);
  952. t_inb(par, 0x3C6);
  953. t_inb(par, 0x3C6);
  954. t_outb(par, tmp, 0x3C6);
  955. t_inb(par, 0x3C8);
  956. if (flatpanel)
  957. set_number_of_lines(par, info->var.yres);
  958. set_lwidth(par, info->var.xres * bpp / (4 * 16));
  959. info->fix.visual = (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  960. info->fix.line_length = info->var.xres * (bpp >> 3);
  961. info->cmap.len = (bpp == 8) ? 256 : 16;
  962. debug("exit\n");
  963. return 0;
  964. }
  965. /* Set one color register */
  966. static int tridentfb_setcolreg(unsigned regno, unsigned red, unsigned green,
  967. unsigned blue, unsigned transp,
  968. struct fb_info *info)
  969. {
  970. int bpp = info->var.bits_per_pixel;
  971. struct tridentfb_par *par = info->par;
  972. if (regno >= info->cmap.len)
  973. return 1;
  974. if (bpp == 8) {
  975. t_outb(par, 0xFF, 0x3C6);
  976. t_outb(par, regno, 0x3C8);
  977. t_outb(par, red >> 10, 0x3C9);
  978. t_outb(par, green >> 10, 0x3C9);
  979. t_outb(par, blue >> 10, 0x3C9);
  980. } else if (regno < 16) {
  981. if (bpp == 16) { /* RGB 565 */
  982. u32 col;
  983. col = (red & 0xF800) | ((green & 0xFC00) >> 5) |
  984. ((blue & 0xF800) >> 11);
  985. col |= col << 16;
  986. ((u32 *)(info->pseudo_palette))[regno] = col;
  987. } else if (bpp == 32) /* ARGB 8888 */
  988. ((u32*)info->pseudo_palette)[regno] =
  989. ((transp & 0xFF00) << 16) |
  990. ((red & 0xFF00) << 8) |
  991. ((green & 0xFF00)) |
  992. ((blue & 0xFF00) >> 8);
  993. }
  994. /* debug("exit\n"); */
  995. return 0;
  996. }
  997. /* Try blanking the screen.For flat panels it does nothing */
  998. static int tridentfb_blank(int blank_mode, struct fb_info *info)
  999. {
  1000. unsigned char PMCont, DPMSCont;
  1001. struct tridentfb_par *par = info->par;
  1002. debug("enter\n");
  1003. if (flatpanel)
  1004. return 0;
  1005. t_outb(par, 0x04, 0x83C8); /* Read DPMS Control */
  1006. PMCont = t_inb(par, 0x83C6) & 0xFC;
  1007. DPMSCont = read3CE(par, PowerStatus) & 0xFC;
  1008. switch (blank_mode) {
  1009. case FB_BLANK_UNBLANK:
  1010. /* Screen: On, HSync: On, VSync: On */
  1011. case FB_BLANK_NORMAL:
  1012. /* Screen: Off, HSync: On, VSync: On */
  1013. PMCont |= 0x03;
  1014. DPMSCont |= 0x00;
  1015. break;
  1016. case FB_BLANK_HSYNC_SUSPEND:
  1017. /* Screen: Off, HSync: Off, VSync: On */
  1018. PMCont |= 0x02;
  1019. DPMSCont |= 0x01;
  1020. break;
  1021. case FB_BLANK_VSYNC_SUSPEND:
  1022. /* Screen: Off, HSync: On, VSync: Off */
  1023. PMCont |= 0x02;
  1024. DPMSCont |= 0x02;
  1025. break;
  1026. case FB_BLANK_POWERDOWN:
  1027. /* Screen: Off, HSync: Off, VSync: Off */
  1028. PMCont |= 0x00;
  1029. DPMSCont |= 0x03;
  1030. break;
  1031. }
  1032. write3CE(par, PowerStatus, DPMSCont);
  1033. t_outb(par, 4, 0x83C8);
  1034. t_outb(par, PMCont, 0x83C6);
  1035. debug("exit\n");
  1036. /* let fbcon do a softblank for us */
  1037. return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
  1038. }
  1039. static struct fb_ops tridentfb_ops = {
  1040. .owner = THIS_MODULE,
  1041. .fb_setcolreg = tridentfb_setcolreg,
  1042. .fb_pan_display = tridentfb_pan_display,
  1043. .fb_blank = tridentfb_blank,
  1044. .fb_check_var = tridentfb_check_var,
  1045. .fb_set_par = tridentfb_set_par,
  1046. .fb_fillrect = tridentfb_fillrect,
  1047. .fb_copyarea = tridentfb_copyarea,
  1048. .fb_imageblit = cfb_imageblit,
  1049. };
  1050. static int __devinit trident_pci_probe(struct pci_dev *dev,
  1051. const struct pci_device_id *id)
  1052. {
  1053. int err;
  1054. unsigned char revision;
  1055. struct fb_info *info;
  1056. struct tridentfb_par *default_par;
  1057. err = pci_enable_device(dev);
  1058. if (err)
  1059. return err;
  1060. info = framebuffer_alloc(sizeof(struct tridentfb_par), &dev->dev);
  1061. if (!info)
  1062. return -ENOMEM;
  1063. default_par = info->par;
  1064. chip_id = id->device;
  1065. if (chip_id == CYBERBLADEi1)
  1066. output("*** Please do use cyblafb, Cyberblade/i1 support "
  1067. "will soon be removed from tridentfb!\n");
  1068. /* If PCI id is 0x9660 then further detect chip type */
  1069. if (chip_id == TGUI9660) {
  1070. outb(RevisionID, 0x3C4);
  1071. revision = inb(0x3C5);
  1072. switch (revision) {
  1073. case 0x22:
  1074. case 0x23:
  1075. chip_id = CYBER9397;
  1076. break;
  1077. case 0x2A:
  1078. chip_id = CYBER9397DVD;
  1079. break;
  1080. case 0x30:
  1081. case 0x33:
  1082. case 0x34:
  1083. case 0x35:
  1084. case 0x38:
  1085. case 0x3A:
  1086. case 0xB3:
  1087. chip_id = CYBER9385;
  1088. break;
  1089. case 0x40 ... 0x43:
  1090. chip_id = CYBER9382;
  1091. break;
  1092. case 0x4A:
  1093. chip_id = CYBER9388;
  1094. break;
  1095. default:
  1096. break;
  1097. }
  1098. }
  1099. chip3D = is3Dchip(chip_id);
  1100. chipcyber = iscyber(chip_id);
  1101. if (is_xp(chip_id)) {
  1102. acc = &accel_xp;
  1103. } else if (is_blade(chip_id)) {
  1104. acc = &accel_blade;
  1105. } else {
  1106. acc = &accel_image;
  1107. }
  1108. /* acceleration is on by default for 3D chips */
  1109. defaultaccel = chip3D && !noaccel;
  1110. /* setup MMIO region */
  1111. tridentfb_fix.mmio_start = pci_resource_start(dev, 1);
  1112. tridentfb_fix.mmio_len = chip3D ? 0x20000 : 0x10000;
  1113. if (!request_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len, "tridentfb")) {
  1114. debug("request_region failed!\n");
  1115. return -1;
  1116. }
  1117. default_par->io_virt = ioremap_nocache(tridentfb_fix.mmio_start,
  1118. tridentfb_fix.mmio_len);
  1119. if (!default_par->io_virt) {
  1120. debug("ioremap failed\n");
  1121. err = -1;
  1122. goto out_unmap1;
  1123. }
  1124. enable_mmio();
  1125. /* setup framebuffer memory */
  1126. tridentfb_fix.smem_start = pci_resource_start(dev, 0);
  1127. tridentfb_fix.smem_len = get_memsize(default_par);
  1128. if (!request_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len, "tridentfb")) {
  1129. debug("request_mem_region failed!\n");
  1130. disable_mmio(info->par);
  1131. err = -1;
  1132. goto out_unmap1;
  1133. }
  1134. info->screen_base = ioremap_nocache(tridentfb_fix.smem_start,
  1135. tridentfb_fix.smem_len);
  1136. if (!info->screen_base) {
  1137. debug("ioremap failed\n");
  1138. err = -1;
  1139. goto out_unmap2;
  1140. }
  1141. output("%s board found\n", pci_name(dev));
  1142. displaytype = get_displaytype(default_par);
  1143. if (flatpanel)
  1144. nativex = get_nativex(default_par);
  1145. info->fix = tridentfb_fix;
  1146. info->fbops = &tridentfb_ops;
  1147. info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
  1148. #ifdef CONFIG_FB_TRIDENT_ACCEL
  1149. info->flags |= FBINFO_HWACCEL_COPYAREA | FBINFO_HWACCEL_FILLRECT;
  1150. #endif
  1151. if (!fb_find_mode(&info->var, info,
  1152. mode_option, NULL, 0, NULL, bpp)) {
  1153. err = -EINVAL;
  1154. goto out_unmap2;
  1155. }
  1156. err = fb_alloc_cmap(&info->cmap, 256, 0);
  1157. if (err < 0)
  1158. goto out_unmap2;
  1159. if (defaultaccel && acc)
  1160. info->var.accel_flags |= FB_ACCELF_TEXT;
  1161. else
  1162. info->var.accel_flags &= ~FB_ACCELF_TEXT;
  1163. info->var.activate |= FB_ACTIVATE_NOW;
  1164. info->device = &dev->dev;
  1165. if (register_framebuffer(info) < 0) {
  1166. printk(KERN_ERR "tridentfb: could not register Trident framebuffer\n");
  1167. fb_dealloc_cmap(&info->cmap);
  1168. err = -EINVAL;
  1169. goto out_unmap2;
  1170. }
  1171. output("fb%d: %s frame buffer device %dx%d-%dbpp\n",
  1172. info->node, info->fix.id, info->var.xres,
  1173. info->var.yres, info->var.bits_per_pixel);
  1174. pci_set_drvdata(dev, info);
  1175. return 0;
  1176. out_unmap2:
  1177. if (info->screen_base)
  1178. iounmap(info->screen_base);
  1179. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1180. disable_mmio(info->par);
  1181. out_unmap1:
  1182. if (default_par->io_virt)
  1183. iounmap(default_par->io_virt);
  1184. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1185. framebuffer_release(info);
  1186. return err;
  1187. }
  1188. static void __devexit trident_pci_remove(struct pci_dev *dev)
  1189. {
  1190. struct fb_info *info = pci_get_drvdata(dev);
  1191. struct tridentfb_par *par = info->par;
  1192. unregister_framebuffer(info);
  1193. iounmap(par->io_virt);
  1194. iounmap(info->screen_base);
  1195. release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
  1196. release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
  1197. pci_set_drvdata(dev, NULL);
  1198. framebuffer_release(info);
  1199. }
  1200. /* List of boards that we are trying to support */
  1201. static struct pci_device_id trident_devices[] = {
  1202. {PCI_VENDOR_ID_TRIDENT, BLADE3D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1203. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1204. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1205. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1206. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1207. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1208. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1209. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEE4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1210. {PCI_VENDOR_ID_TRIDENT, TGUI9660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1211. {PCI_VENDOR_ID_TRIDENT, IMAGE975, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1212. {PCI_VENDOR_ID_TRIDENT, IMAGE985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1213. {PCI_VENDOR_ID_TRIDENT, CYBER9320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1214. {PCI_VENDOR_ID_TRIDENT, CYBER9388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1215. {PCI_VENDOR_ID_TRIDENT, CYBER9520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1216. {PCI_VENDOR_ID_TRIDENT, CYBER9525DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1217. {PCI_VENDOR_ID_TRIDENT, CYBER9397, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1218. {PCI_VENDOR_ID_TRIDENT, CYBER9397DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1219. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1220. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1221. {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm16, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1222. {0,}
  1223. };
  1224. MODULE_DEVICE_TABLE(pci, trident_devices);
  1225. static struct pci_driver tridentfb_pci_driver = {
  1226. .name = "tridentfb",
  1227. .id_table = trident_devices,
  1228. .probe = trident_pci_probe,
  1229. .remove = __devexit_p(trident_pci_remove)
  1230. };
  1231. /*
  1232. * Parse user specified options (`video=trident:')
  1233. * example:
  1234. * video=trident:800x600,bpp=16,noaccel
  1235. */
  1236. #ifndef MODULE
  1237. static int __init tridentfb_setup(char *options)
  1238. {
  1239. char *opt;
  1240. if (!options || !*options)
  1241. return 0;
  1242. while ((opt = strsep(&options, ",")) != NULL) {
  1243. if (!*opt)
  1244. continue;
  1245. if (!strncmp(opt, "noaccel", 7))
  1246. noaccel = 1;
  1247. else if (!strncmp(opt, "fp", 2))
  1248. displaytype = DISPLAY_FP;
  1249. else if (!strncmp(opt, "crt", 3))
  1250. displaytype = DISPLAY_CRT;
  1251. else if (!strncmp(opt, "bpp=", 4))
  1252. bpp = simple_strtoul(opt + 4, NULL, 0);
  1253. else if (!strncmp(opt, "center", 6))
  1254. center = 1;
  1255. else if (!strncmp(opt, "stretch", 7))
  1256. stretch = 1;
  1257. else if (!strncmp(opt, "memsize=", 8))
  1258. memsize = simple_strtoul(opt + 8, NULL, 0);
  1259. else if (!strncmp(opt, "memdiff=", 8))
  1260. memdiff = simple_strtoul(opt + 8, NULL, 0);
  1261. else if (!strncmp(opt, "nativex=", 8))
  1262. nativex = simple_strtoul(opt + 8, NULL, 0);
  1263. else
  1264. mode_option = opt;
  1265. }
  1266. return 0;
  1267. }
  1268. #endif
  1269. static int __init tridentfb_init(void)
  1270. {
  1271. #ifndef MODULE
  1272. char *option = NULL;
  1273. if (fb_get_options("tridentfb", &option))
  1274. return -ENODEV;
  1275. tridentfb_setup(option);
  1276. #endif
  1277. output("Trident framebuffer %s initializing\n", VERSION);
  1278. return pci_register_driver(&tridentfb_pci_driver);
  1279. }
  1280. static void __exit tridentfb_exit(void)
  1281. {
  1282. pci_unregister_driver(&tridentfb_pci_driver);
  1283. }
  1284. module_init(tridentfb_init);
  1285. module_exit(tridentfb_exit);
  1286. MODULE_AUTHOR("Jani Monoses <jani@iv.ro>");
  1287. MODULE_DESCRIPTION("Framebuffer driver for Trident cards");
  1288. MODULE_LICENSE("GPL");