sunxi.c 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112
  1. /*
  2. * Device Tree support for Allwinner A1X SoCs
  3. *
  4. * Copyright (C) 2012 Maxime Ripard
  5. *
  6. * Maxime Ripard <maxime.ripard@free-electrons.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/clocksource.h>
  13. #include <linux/delay.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/of_address.h>
  17. #include <linux/of_irq.h>
  18. #include <linux/of_platform.h>
  19. #include <linux/io.h>
  20. #include <linux/clk/sunxi.h>
  21. #include <linux/irqchip/sunxi.h>
  22. #include <asm/mach/arch.h>
  23. #include <asm/mach/map.h>
  24. #include "sunxi.h"
  25. #define WATCHDOG_CTRL_REG 0x00
  26. #define WATCHDOG_CTRL_RESTART (1 << 0)
  27. #define WATCHDOG_MODE_REG 0x04
  28. #define WATCHDOG_MODE_ENABLE (1 << 0)
  29. #define WATCHDOG_MODE_RESET_ENABLE (1 << 1)
  30. static void __iomem *wdt_base;
  31. static void sunxi_setup_restart(void)
  32. {
  33. struct device_node *np = of_find_compatible_node(NULL, NULL,
  34. "allwinner,sunxi-wdt");
  35. if (WARN(!np, "unable to setup watchdog restart"))
  36. return;
  37. wdt_base = of_iomap(np, 0);
  38. WARN(!wdt_base, "failed to map watchdog base address");
  39. }
  40. static void sunxi_restart(char mode, const char *cmd)
  41. {
  42. if (!wdt_base)
  43. return;
  44. /* Enable timer and set reset bit in the watchdog */
  45. writel(WATCHDOG_MODE_ENABLE | WATCHDOG_MODE_RESET_ENABLE,
  46. wdt_base + WATCHDOG_MODE_REG);
  47. /*
  48. * Restart the watchdog. The default (and lowest) interval
  49. * value for the watchdog is 0.5s.
  50. */
  51. writel(WATCHDOG_CTRL_RESTART, wdt_base + WATCHDOG_CTRL_REG);
  52. while (1) {
  53. mdelay(5);
  54. writel(WATCHDOG_MODE_ENABLE | WATCHDOG_MODE_RESET_ENABLE,
  55. wdt_base + WATCHDOG_MODE_REG);
  56. }
  57. }
  58. static struct map_desc sunxi_io_desc[] __initdata = {
  59. {
  60. .virtual = (unsigned long) SUNXI_REGS_VIRT_BASE,
  61. .pfn = __phys_to_pfn(SUNXI_REGS_PHYS_BASE),
  62. .length = SUNXI_REGS_SIZE,
  63. .type = MT_DEVICE,
  64. },
  65. };
  66. void __init sunxi_map_io(void)
  67. {
  68. iotable_init(sunxi_io_desc, ARRAY_SIZE(sunxi_io_desc));
  69. }
  70. static void __init sunxi_timer_init(void)
  71. {
  72. sunxi_init_clocks();
  73. clocksource_of_init();
  74. }
  75. static void __init sunxi_dt_init(void)
  76. {
  77. sunxi_setup_restart();
  78. of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
  79. }
  80. static const char * const sunxi_board_dt_compat[] = {
  81. "allwinner,sun4i-a10",
  82. "allwinner,sun5i-a13",
  83. NULL,
  84. };
  85. DT_MACHINE_START(SUNXI_DT, "Allwinner A1X (Device Tree)")
  86. .init_machine = sunxi_dt_init,
  87. .map_io = sunxi_map_io,
  88. .init_irq = sunxi_init_irq,
  89. .handle_irq = sunxi_handle_irq,
  90. .restart = sunxi_restart,
  91. .init_time = sunxi_timer_init,
  92. .dt_compat = sunxi_board_dt_compat,
  93. MACHINE_END