xhci.c 81 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/pci.h>
  23. #include <linux/irq.h>
  24. #include <linux/log2.h>
  25. #include <linux/module.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/slab.h>
  28. #include "xhci.h"
  29. #define DRIVER_AUTHOR "Sarah Sharp"
  30. #define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
  31. /* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
  32. static int link_quirk;
  33. module_param(link_quirk, int, S_IRUGO | S_IWUSR);
  34. MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
  35. /* TODO: copied from ehci-hcd.c - can this be refactored? */
  36. /*
  37. * handshake - spin reading hc until handshake completes or fails
  38. * @ptr: address of hc register to be read
  39. * @mask: bits to look at in result of read
  40. * @done: value of those bits when handshake succeeds
  41. * @usec: timeout in microseconds
  42. *
  43. * Returns negative errno, or zero on success
  44. *
  45. * Success happens when the "mask" bits have the specified value (hardware
  46. * handshake done). There are two failure modes: "usec" have passed (major
  47. * hardware flakeout), or the register reads as all-ones (hardware removed).
  48. */
  49. static int handshake(struct xhci_hcd *xhci, void __iomem *ptr,
  50. u32 mask, u32 done, int usec)
  51. {
  52. u32 result;
  53. do {
  54. result = xhci_readl(xhci, ptr);
  55. if (result == ~(u32)0) /* card removed */
  56. return -ENODEV;
  57. result &= mask;
  58. if (result == done)
  59. return 0;
  60. udelay(1);
  61. usec--;
  62. } while (usec > 0);
  63. return -ETIMEDOUT;
  64. }
  65. /*
  66. * Disable interrupts and begin the xHCI halting process.
  67. */
  68. void xhci_quiesce(struct xhci_hcd *xhci)
  69. {
  70. u32 halted;
  71. u32 cmd;
  72. u32 mask;
  73. mask = ~(XHCI_IRQS);
  74. halted = xhci_readl(xhci, &xhci->op_regs->status) & STS_HALT;
  75. if (!halted)
  76. mask &= ~CMD_RUN;
  77. cmd = xhci_readl(xhci, &xhci->op_regs->command);
  78. cmd &= mask;
  79. xhci_writel(xhci, cmd, &xhci->op_regs->command);
  80. }
  81. /*
  82. * Force HC into halt state.
  83. *
  84. * Disable any IRQs and clear the run/stop bit.
  85. * HC will complete any current and actively pipelined transactions, and
  86. * should halt within 16 microframes of the run/stop bit being cleared.
  87. * Read HC Halted bit in the status register to see when the HC is finished.
  88. * XXX: shouldn't we set HC_STATE_HALT here somewhere?
  89. */
  90. int xhci_halt(struct xhci_hcd *xhci)
  91. {
  92. xhci_dbg(xhci, "// Halt the HC\n");
  93. xhci_quiesce(xhci);
  94. return handshake(xhci, &xhci->op_regs->status,
  95. STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
  96. }
  97. /*
  98. * Set the run bit and wait for the host to be running.
  99. */
  100. int xhci_start(struct xhci_hcd *xhci)
  101. {
  102. u32 temp;
  103. int ret;
  104. temp = xhci_readl(xhci, &xhci->op_regs->command);
  105. temp |= (CMD_RUN);
  106. xhci_dbg(xhci, "// Turn on HC, cmd = 0x%x.\n",
  107. temp);
  108. xhci_writel(xhci, temp, &xhci->op_regs->command);
  109. /*
  110. * Wait for the HCHalted Status bit to be 0 to indicate the host is
  111. * running.
  112. */
  113. ret = handshake(xhci, &xhci->op_regs->status,
  114. STS_HALT, 0, XHCI_MAX_HALT_USEC);
  115. if (ret == -ETIMEDOUT)
  116. xhci_err(xhci, "Host took too long to start, "
  117. "waited %u microseconds.\n",
  118. XHCI_MAX_HALT_USEC);
  119. return ret;
  120. }
  121. /*
  122. * Reset a halted HC, and set the internal HC state to HC_STATE_HALT.
  123. *
  124. * This resets pipelines, timers, counters, state machines, etc.
  125. * Transactions will be terminated immediately, and operational registers
  126. * will be set to their defaults.
  127. */
  128. int xhci_reset(struct xhci_hcd *xhci)
  129. {
  130. u32 command;
  131. u32 state;
  132. int ret;
  133. state = xhci_readl(xhci, &xhci->op_regs->status);
  134. if ((state & STS_HALT) == 0) {
  135. xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
  136. return 0;
  137. }
  138. xhci_dbg(xhci, "// Reset the HC\n");
  139. command = xhci_readl(xhci, &xhci->op_regs->command);
  140. command |= CMD_RESET;
  141. xhci_writel(xhci, command, &xhci->op_regs->command);
  142. /* XXX: Why does EHCI set this here? Shouldn't other code do this? */
  143. xhci_to_hcd(xhci)->state = HC_STATE_HALT;
  144. ret = handshake(xhci, &xhci->op_regs->command,
  145. CMD_RESET, 0, 250 * 1000);
  146. if (ret)
  147. return ret;
  148. xhci_dbg(xhci, "Wait for controller to be ready for doorbell rings\n");
  149. /*
  150. * xHCI cannot write to any doorbells or operational registers other
  151. * than status until the "Controller Not Ready" flag is cleared.
  152. */
  153. return handshake(xhci, &xhci->op_regs->status, STS_CNR, 0, 250 * 1000);
  154. }
  155. /*
  156. * Free IRQs
  157. * free all IRQs request
  158. */
  159. static void xhci_free_irq(struct xhci_hcd *xhci)
  160. {
  161. int i;
  162. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  163. /* return if using legacy interrupt */
  164. if (xhci_to_hcd(xhci)->irq >= 0)
  165. return;
  166. if (xhci->msix_entries) {
  167. for (i = 0; i < xhci->msix_count; i++)
  168. if (xhci->msix_entries[i].vector)
  169. free_irq(xhci->msix_entries[i].vector,
  170. xhci_to_hcd(xhci));
  171. } else if (pdev->irq >= 0)
  172. free_irq(pdev->irq, xhci_to_hcd(xhci));
  173. return;
  174. }
  175. /*
  176. * Set up MSI
  177. */
  178. static int xhci_setup_msi(struct xhci_hcd *xhci)
  179. {
  180. int ret;
  181. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  182. ret = pci_enable_msi(pdev);
  183. if (ret) {
  184. xhci_err(xhci, "failed to allocate MSI entry\n");
  185. return ret;
  186. }
  187. ret = request_irq(pdev->irq, (irq_handler_t)xhci_msi_irq,
  188. 0, "xhci_hcd", xhci_to_hcd(xhci));
  189. if (ret) {
  190. xhci_err(xhci, "disable MSI interrupt\n");
  191. pci_disable_msi(pdev);
  192. }
  193. return ret;
  194. }
  195. /*
  196. * Set up MSI-X
  197. */
  198. static int xhci_setup_msix(struct xhci_hcd *xhci)
  199. {
  200. int i, ret = 0;
  201. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  202. /*
  203. * calculate number of msi-x vectors supported.
  204. * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
  205. * with max number of interrupters based on the xhci HCSPARAMS1.
  206. * - num_online_cpus: maximum msi-x vectors per CPUs core.
  207. * Add additional 1 vector to ensure always available interrupt.
  208. */
  209. xhci->msix_count = min(num_online_cpus() + 1,
  210. HCS_MAX_INTRS(xhci->hcs_params1));
  211. xhci->msix_entries =
  212. kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
  213. GFP_KERNEL);
  214. if (!xhci->msix_entries) {
  215. xhci_err(xhci, "Failed to allocate MSI-X entries\n");
  216. return -ENOMEM;
  217. }
  218. for (i = 0; i < xhci->msix_count; i++) {
  219. xhci->msix_entries[i].entry = i;
  220. xhci->msix_entries[i].vector = 0;
  221. }
  222. ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
  223. if (ret) {
  224. xhci_err(xhci, "Failed to enable MSI-X\n");
  225. goto free_entries;
  226. }
  227. for (i = 0; i < xhci->msix_count; i++) {
  228. ret = request_irq(xhci->msix_entries[i].vector,
  229. (irq_handler_t)xhci_msi_irq,
  230. 0, "xhci_hcd", xhci_to_hcd(xhci));
  231. if (ret)
  232. goto disable_msix;
  233. }
  234. return ret;
  235. disable_msix:
  236. xhci_err(xhci, "disable MSI-X interrupt\n");
  237. xhci_free_irq(xhci);
  238. pci_disable_msix(pdev);
  239. free_entries:
  240. kfree(xhci->msix_entries);
  241. xhci->msix_entries = NULL;
  242. return ret;
  243. }
  244. /* Free any IRQs and disable MSI-X */
  245. static void xhci_cleanup_msix(struct xhci_hcd *xhci)
  246. {
  247. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  248. xhci_free_irq(xhci);
  249. if (xhci->msix_entries) {
  250. pci_disable_msix(pdev);
  251. kfree(xhci->msix_entries);
  252. xhci->msix_entries = NULL;
  253. } else {
  254. pci_disable_msi(pdev);
  255. }
  256. return;
  257. }
  258. /*
  259. * Initialize memory for HCD and xHC (one-time init).
  260. *
  261. * Program the PAGESIZE register, initialize the device context array, create
  262. * device contexts (?), set up a command ring segment (or two?), create event
  263. * ring (one for now).
  264. */
  265. int xhci_init(struct usb_hcd *hcd)
  266. {
  267. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  268. int retval = 0;
  269. xhci_dbg(xhci, "xhci_init\n");
  270. spin_lock_init(&xhci->lock);
  271. if (link_quirk) {
  272. xhci_dbg(xhci, "QUIRK: Not clearing Link TRB chain bits.\n");
  273. xhci->quirks |= XHCI_LINK_TRB_QUIRK;
  274. } else {
  275. xhci_dbg(xhci, "xHCI doesn't need link TRB QUIRK\n");
  276. }
  277. retval = xhci_mem_init(xhci, GFP_KERNEL);
  278. xhci_dbg(xhci, "Finished xhci_init\n");
  279. return retval;
  280. }
  281. /*-------------------------------------------------------------------------*/
  282. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  283. void xhci_event_ring_work(unsigned long arg)
  284. {
  285. unsigned long flags;
  286. int temp;
  287. u64 temp_64;
  288. struct xhci_hcd *xhci = (struct xhci_hcd *) arg;
  289. int i, j;
  290. xhci_dbg(xhci, "Poll event ring: %lu\n", jiffies);
  291. spin_lock_irqsave(&xhci->lock, flags);
  292. temp = xhci_readl(xhci, &xhci->op_regs->status);
  293. xhci_dbg(xhci, "op reg status = 0x%x\n", temp);
  294. if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING)) {
  295. xhci_dbg(xhci, "HW died, polling stopped.\n");
  296. spin_unlock_irqrestore(&xhci->lock, flags);
  297. return;
  298. }
  299. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  300. xhci_dbg(xhci, "ir_set 0 pending = 0x%x\n", temp);
  301. xhci_dbg(xhci, "No-op commands handled = %d\n", xhci->noops_handled);
  302. xhci_dbg(xhci, "HC error bitmask = 0x%x\n", xhci->error_bitmask);
  303. xhci->error_bitmask = 0;
  304. xhci_dbg(xhci, "Event ring:\n");
  305. xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
  306. xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
  307. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  308. temp_64 &= ~ERST_PTR_MASK;
  309. xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
  310. xhci_dbg(xhci, "Command ring:\n");
  311. xhci_debug_segment(xhci, xhci->cmd_ring->deq_seg);
  312. xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
  313. xhci_dbg_cmd_ptrs(xhci);
  314. for (i = 0; i < MAX_HC_SLOTS; ++i) {
  315. if (!xhci->devs[i])
  316. continue;
  317. for (j = 0; j < 31; ++j) {
  318. xhci_dbg_ep_rings(xhci, i, j, &xhci->devs[i]->eps[j]);
  319. }
  320. }
  321. if (xhci->noops_submitted != NUM_TEST_NOOPS)
  322. if (xhci_setup_one_noop(xhci))
  323. xhci_ring_cmd_db(xhci);
  324. spin_unlock_irqrestore(&xhci->lock, flags);
  325. if (!xhci->zombie)
  326. mod_timer(&xhci->event_ring_timer, jiffies + POLL_TIMEOUT * HZ);
  327. else
  328. xhci_dbg(xhci, "Quit polling the event ring.\n");
  329. }
  330. #endif
  331. /*
  332. * Start the HC after it was halted.
  333. *
  334. * This function is called by the USB core when the HC driver is added.
  335. * Its opposite is xhci_stop().
  336. *
  337. * xhci_init() must be called once before this function can be called.
  338. * Reset the HC, enable device slot contexts, program DCBAAP, and
  339. * set command ring pointer and event ring pointer.
  340. *
  341. * Setup MSI-X vectors and enable interrupts.
  342. */
  343. int xhci_run(struct usb_hcd *hcd)
  344. {
  345. u32 temp;
  346. u64 temp_64;
  347. u32 ret;
  348. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  349. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  350. void (*doorbell)(struct xhci_hcd *) = NULL;
  351. hcd->uses_new_polling = 1;
  352. xhci_dbg(xhci, "xhci_run\n");
  353. /* unregister the legacy interrupt */
  354. if (hcd->irq)
  355. free_irq(hcd->irq, hcd);
  356. hcd->irq = -1;
  357. ret = xhci_setup_msix(xhci);
  358. if (ret)
  359. /* fall back to msi*/
  360. ret = xhci_setup_msi(xhci);
  361. if (ret) {
  362. /* fall back to legacy interrupt*/
  363. ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
  364. hcd->irq_descr, hcd);
  365. if (ret) {
  366. xhci_err(xhci, "request interrupt %d failed\n",
  367. pdev->irq);
  368. return ret;
  369. }
  370. hcd->irq = pdev->irq;
  371. }
  372. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  373. init_timer(&xhci->event_ring_timer);
  374. xhci->event_ring_timer.data = (unsigned long) xhci;
  375. xhci->event_ring_timer.function = xhci_event_ring_work;
  376. /* Poll the event ring */
  377. xhci->event_ring_timer.expires = jiffies + POLL_TIMEOUT * HZ;
  378. xhci->zombie = 0;
  379. xhci_dbg(xhci, "Setting event ring polling timer\n");
  380. add_timer(&xhci->event_ring_timer);
  381. #endif
  382. xhci_dbg(xhci, "Command ring memory map follows:\n");
  383. xhci_debug_ring(xhci, xhci->cmd_ring);
  384. xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
  385. xhci_dbg_cmd_ptrs(xhci);
  386. xhci_dbg(xhci, "ERST memory map follows:\n");
  387. xhci_dbg_erst(xhci, &xhci->erst);
  388. xhci_dbg(xhci, "Event ring:\n");
  389. xhci_debug_ring(xhci, xhci->event_ring);
  390. xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
  391. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  392. temp_64 &= ~ERST_PTR_MASK;
  393. xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
  394. xhci_dbg(xhci, "// Set the interrupt modulation register\n");
  395. temp = xhci_readl(xhci, &xhci->ir_set->irq_control);
  396. temp &= ~ER_IRQ_INTERVAL_MASK;
  397. temp |= (u32) 160;
  398. xhci_writel(xhci, temp, &xhci->ir_set->irq_control);
  399. /* Set the HCD state before we enable the irqs */
  400. hcd->state = HC_STATE_RUNNING;
  401. temp = xhci_readl(xhci, &xhci->op_regs->command);
  402. temp |= (CMD_EIE);
  403. xhci_dbg(xhci, "// Enable interrupts, cmd = 0x%x.\n",
  404. temp);
  405. xhci_writel(xhci, temp, &xhci->op_regs->command);
  406. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  407. xhci_dbg(xhci, "// Enabling event ring interrupter %p by writing 0x%x to irq_pending\n",
  408. xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
  409. xhci_writel(xhci, ER_IRQ_ENABLE(temp),
  410. &xhci->ir_set->irq_pending);
  411. xhci_print_ir_set(xhci, xhci->ir_set, 0);
  412. if (NUM_TEST_NOOPS > 0)
  413. doorbell = xhci_setup_one_noop(xhci);
  414. if (xhci->quirks & XHCI_NEC_HOST)
  415. xhci_queue_vendor_command(xhci, 0, 0, 0,
  416. TRB_TYPE(TRB_NEC_GET_FW));
  417. if (xhci_start(xhci)) {
  418. xhci_halt(xhci);
  419. return -ENODEV;
  420. }
  421. if (doorbell)
  422. (*doorbell)(xhci);
  423. if (xhci->quirks & XHCI_NEC_HOST)
  424. xhci_ring_cmd_db(xhci);
  425. xhci_dbg(xhci, "Finished xhci_run\n");
  426. return 0;
  427. }
  428. /*
  429. * Stop xHCI driver.
  430. *
  431. * This function is called by the USB core when the HC driver is removed.
  432. * Its opposite is xhci_run().
  433. *
  434. * Disable device contexts, disable IRQs, and quiesce the HC.
  435. * Reset the HC, finish any completed transactions, and cleanup memory.
  436. */
  437. void xhci_stop(struct usb_hcd *hcd)
  438. {
  439. u32 temp;
  440. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  441. spin_lock_irq(&xhci->lock);
  442. xhci_halt(xhci);
  443. xhci_reset(xhci);
  444. xhci_cleanup_msix(xhci);
  445. spin_unlock_irq(&xhci->lock);
  446. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  447. /* Tell the event ring poll function not to reschedule */
  448. xhci->zombie = 1;
  449. del_timer_sync(&xhci->event_ring_timer);
  450. #endif
  451. xhci_dbg(xhci, "// Disabling event ring interrupts\n");
  452. temp = xhci_readl(xhci, &xhci->op_regs->status);
  453. xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
  454. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  455. xhci_writel(xhci, ER_IRQ_DISABLE(temp),
  456. &xhci->ir_set->irq_pending);
  457. xhci_print_ir_set(xhci, xhci->ir_set, 0);
  458. xhci_dbg(xhci, "cleaning up memory\n");
  459. xhci_mem_cleanup(xhci);
  460. xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
  461. xhci_readl(xhci, &xhci->op_regs->status));
  462. }
  463. /*
  464. * Shutdown HC (not bus-specific)
  465. *
  466. * This is called when the machine is rebooting or halting. We assume that the
  467. * machine will be powered off, and the HC's internal state will be reset.
  468. * Don't bother to free memory.
  469. */
  470. void xhci_shutdown(struct usb_hcd *hcd)
  471. {
  472. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  473. spin_lock_irq(&xhci->lock);
  474. xhci_halt(xhci);
  475. xhci_cleanup_msix(xhci);
  476. spin_unlock_irq(&xhci->lock);
  477. xhci_dbg(xhci, "xhci_shutdown completed - status = %x\n",
  478. xhci_readl(xhci, &xhci->op_regs->status));
  479. }
  480. #ifdef CONFIG_PM
  481. static void xhci_save_registers(struct xhci_hcd *xhci)
  482. {
  483. xhci->s3.command = xhci_readl(xhci, &xhci->op_regs->command);
  484. xhci->s3.dev_nt = xhci_readl(xhci, &xhci->op_regs->dev_notification);
  485. xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
  486. xhci->s3.config_reg = xhci_readl(xhci, &xhci->op_regs->config_reg);
  487. xhci->s3.irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  488. xhci->s3.irq_control = xhci_readl(xhci, &xhci->ir_set->irq_control);
  489. xhci->s3.erst_size = xhci_readl(xhci, &xhci->ir_set->erst_size);
  490. xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
  491. xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  492. }
  493. static void xhci_restore_registers(struct xhci_hcd *xhci)
  494. {
  495. xhci_writel(xhci, xhci->s3.command, &xhci->op_regs->command);
  496. xhci_writel(xhci, xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
  497. xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
  498. xhci_writel(xhci, xhci->s3.config_reg, &xhci->op_regs->config_reg);
  499. xhci_writel(xhci, xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
  500. xhci_writel(xhci, xhci->s3.irq_control, &xhci->ir_set->irq_control);
  501. xhci_writel(xhci, xhci->s3.erst_size, &xhci->ir_set->erst_size);
  502. xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
  503. }
  504. /*
  505. * Stop HC (not bus-specific)
  506. *
  507. * This is called when the machine transition into S3/S4 mode.
  508. *
  509. */
  510. int xhci_suspend(struct xhci_hcd *xhci)
  511. {
  512. int rc = 0;
  513. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  514. u32 command;
  515. spin_lock_irq(&xhci->lock);
  516. clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  517. /* step 1: stop endpoint */
  518. /* skipped assuming that port suspend has done */
  519. /* step 2: clear Run/Stop bit */
  520. command = xhci_readl(xhci, &xhci->op_regs->command);
  521. command &= ~CMD_RUN;
  522. xhci_writel(xhci, command, &xhci->op_regs->command);
  523. if (handshake(xhci, &xhci->op_regs->status,
  524. STS_HALT, STS_HALT, 100*100)) {
  525. xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
  526. spin_unlock_irq(&xhci->lock);
  527. return -ETIMEDOUT;
  528. }
  529. /* step 3: save registers */
  530. xhci_save_registers(xhci);
  531. /* step 4: set CSS flag */
  532. command = xhci_readl(xhci, &xhci->op_regs->command);
  533. command |= CMD_CSS;
  534. xhci_writel(xhci, command, &xhci->op_regs->command);
  535. if (handshake(xhci, &xhci->op_regs->status, STS_SAVE, 0, 10*100)) {
  536. xhci_warn(xhci, "WARN: xHC CMD_CSS timeout\n");
  537. spin_unlock_irq(&xhci->lock);
  538. return -ETIMEDOUT;
  539. }
  540. /* step 5: remove core well power */
  541. xhci_cleanup_msix(xhci);
  542. spin_unlock_irq(&xhci->lock);
  543. return rc;
  544. }
  545. /*
  546. * start xHC (not bus-specific)
  547. *
  548. * This is called when the machine transition from S3/S4 mode.
  549. *
  550. */
  551. int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
  552. {
  553. u32 command, temp = 0;
  554. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  555. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  556. u64 val_64;
  557. int old_state, retval;
  558. old_state = hcd->state;
  559. if (time_before(jiffies, xhci->next_statechange))
  560. msleep(100);
  561. spin_lock_irq(&xhci->lock);
  562. if (!hibernated) {
  563. /* step 1: restore register */
  564. xhci_restore_registers(xhci);
  565. /* step 2: initialize command ring buffer */
  566. val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
  567. val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
  568. (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
  569. xhci->cmd_ring->dequeue) &
  570. (u64) ~CMD_RING_RSVD_BITS) |
  571. xhci->cmd_ring->cycle_state;
  572. xhci_dbg(xhci, "// Setting command ring address to 0x%llx\n",
  573. (long unsigned long) val_64);
  574. xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
  575. /* step 3: restore state and start state*/
  576. /* step 3: set CRS flag */
  577. command = xhci_readl(xhci, &xhci->op_regs->command);
  578. command |= CMD_CRS;
  579. xhci_writel(xhci, command, &xhci->op_regs->command);
  580. if (handshake(xhci, &xhci->op_regs->status,
  581. STS_RESTORE, 0, 10*100)) {
  582. xhci_dbg(xhci, "WARN: xHC CMD_CSS timeout\n");
  583. spin_unlock_irq(&xhci->lock);
  584. return -ETIMEDOUT;
  585. }
  586. temp = xhci_readl(xhci, &xhci->op_regs->status);
  587. }
  588. /* If restore operation fails, re-initialize the HC during resume */
  589. if ((temp & STS_SRE) || hibernated) {
  590. usb_root_hub_lost_power(hcd->self.root_hub);
  591. xhci_dbg(xhci, "Stop HCD\n");
  592. xhci_halt(xhci);
  593. xhci_reset(xhci);
  594. if (hibernated)
  595. xhci_cleanup_msix(xhci);
  596. spin_unlock_irq(&xhci->lock);
  597. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  598. /* Tell the event ring poll function not to reschedule */
  599. xhci->zombie = 1;
  600. del_timer_sync(&xhci->event_ring_timer);
  601. #endif
  602. xhci_dbg(xhci, "// Disabling event ring interrupts\n");
  603. temp = xhci_readl(xhci, &xhci->op_regs->status);
  604. xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
  605. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  606. xhci_writel(xhci, ER_IRQ_DISABLE(temp),
  607. &xhci->ir_set->irq_pending);
  608. xhci_print_ir_set(xhci, xhci->ir_set, 0);
  609. xhci_dbg(xhci, "cleaning up memory\n");
  610. xhci_mem_cleanup(xhci);
  611. xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
  612. xhci_readl(xhci, &xhci->op_regs->status));
  613. xhci_dbg(xhci, "Initialize the HCD\n");
  614. retval = xhci_init(hcd);
  615. if (retval)
  616. return retval;
  617. xhci_dbg(xhci, "Start the HCD\n");
  618. retval = xhci_run(hcd);
  619. if (!retval)
  620. set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  621. hcd->state = HC_STATE_SUSPENDED;
  622. return retval;
  623. }
  624. /* Re-setup MSI-X */
  625. if (hcd->irq)
  626. free_irq(hcd->irq, hcd);
  627. hcd->irq = -1;
  628. retval = xhci_setup_msix(xhci);
  629. if (retval)
  630. /* fall back to msi*/
  631. retval = xhci_setup_msi(xhci);
  632. if (retval) {
  633. /* fall back to legacy interrupt*/
  634. retval = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
  635. hcd->irq_descr, hcd);
  636. if (retval) {
  637. xhci_err(xhci, "request interrupt %d failed\n",
  638. pdev->irq);
  639. return retval;
  640. }
  641. hcd->irq = pdev->irq;
  642. }
  643. /* step 4: set Run/Stop bit */
  644. command = xhci_readl(xhci, &xhci->op_regs->command);
  645. command |= CMD_RUN;
  646. xhci_writel(xhci, command, &xhci->op_regs->command);
  647. handshake(xhci, &xhci->op_regs->status, STS_HALT,
  648. 0, 250 * 1000);
  649. /* step 5: walk topology and initialize portsc,
  650. * portpmsc and portli
  651. */
  652. /* this is done in bus_resume */
  653. /* step 6: restart each of the previously
  654. * Running endpoints by ringing their doorbells
  655. */
  656. set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  657. if (!hibernated)
  658. hcd->state = old_state;
  659. else
  660. hcd->state = HC_STATE_SUSPENDED;
  661. spin_unlock_irq(&xhci->lock);
  662. return 0;
  663. }
  664. #endif /* CONFIG_PM */
  665. /*-------------------------------------------------------------------------*/
  666. /**
  667. * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
  668. * HCDs. Find the index for an endpoint given its descriptor. Use the return
  669. * value to right shift 1 for the bitmask.
  670. *
  671. * Index = (epnum * 2) + direction - 1,
  672. * where direction = 0 for OUT, 1 for IN.
  673. * For control endpoints, the IN index is used (OUT index is unused), so
  674. * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
  675. */
  676. unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
  677. {
  678. unsigned int index;
  679. if (usb_endpoint_xfer_control(desc))
  680. index = (unsigned int) (usb_endpoint_num(desc)*2);
  681. else
  682. index = (unsigned int) (usb_endpoint_num(desc)*2) +
  683. (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
  684. return index;
  685. }
  686. /* Find the flag for this endpoint (for use in the control context). Use the
  687. * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
  688. * bit 1, etc.
  689. */
  690. unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
  691. {
  692. return 1 << (xhci_get_endpoint_index(desc) + 1);
  693. }
  694. /* Find the flag for this endpoint (for use in the control context). Use the
  695. * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
  696. * bit 1, etc.
  697. */
  698. unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
  699. {
  700. return 1 << (ep_index + 1);
  701. }
  702. /* Compute the last valid endpoint context index. Basically, this is the
  703. * endpoint index plus one. For slot contexts with more than valid endpoint,
  704. * we find the most significant bit set in the added contexts flags.
  705. * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
  706. * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
  707. */
  708. unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
  709. {
  710. return fls(added_ctxs) - 1;
  711. }
  712. /* Returns 1 if the arguments are OK;
  713. * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
  714. */
  715. int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
  716. struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
  717. const char *func) {
  718. struct xhci_hcd *xhci;
  719. struct xhci_virt_device *virt_dev;
  720. if (!hcd || (check_ep && !ep) || !udev) {
  721. printk(KERN_DEBUG "xHCI %s called with invalid args\n",
  722. func);
  723. return -EINVAL;
  724. }
  725. if (!udev->parent) {
  726. printk(KERN_DEBUG "xHCI %s called for root hub\n",
  727. func);
  728. return 0;
  729. }
  730. if (check_virt_dev) {
  731. xhci = hcd_to_xhci(hcd);
  732. if (!udev->slot_id || !xhci->devs
  733. || !xhci->devs[udev->slot_id]) {
  734. printk(KERN_DEBUG "xHCI %s called with unaddressed "
  735. "device\n", func);
  736. return -EINVAL;
  737. }
  738. virt_dev = xhci->devs[udev->slot_id];
  739. if (virt_dev->udev != udev) {
  740. printk(KERN_DEBUG "xHCI %s called with udev and "
  741. "virt_dev does not match\n", func);
  742. return -EINVAL;
  743. }
  744. }
  745. return 1;
  746. }
  747. static int xhci_configure_endpoint(struct xhci_hcd *xhci,
  748. struct usb_device *udev, struct xhci_command *command,
  749. bool ctx_change, bool must_succeed);
  750. /*
  751. * Full speed devices may have a max packet size greater than 8 bytes, but the
  752. * USB core doesn't know that until it reads the first 8 bytes of the
  753. * descriptor. If the usb_device's max packet size changes after that point,
  754. * we need to issue an evaluate context command and wait on it.
  755. */
  756. static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
  757. unsigned int ep_index, struct urb *urb)
  758. {
  759. struct xhci_container_ctx *in_ctx;
  760. struct xhci_container_ctx *out_ctx;
  761. struct xhci_input_control_ctx *ctrl_ctx;
  762. struct xhci_ep_ctx *ep_ctx;
  763. int max_packet_size;
  764. int hw_max_packet_size;
  765. int ret = 0;
  766. out_ctx = xhci->devs[slot_id]->out_ctx;
  767. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  768. hw_max_packet_size = MAX_PACKET_DECODED(ep_ctx->ep_info2);
  769. max_packet_size = urb->dev->ep0.desc.wMaxPacketSize;
  770. if (hw_max_packet_size != max_packet_size) {
  771. xhci_dbg(xhci, "Max Packet Size for ep 0 changed.\n");
  772. xhci_dbg(xhci, "Max packet size in usb_device = %d\n",
  773. max_packet_size);
  774. xhci_dbg(xhci, "Max packet size in xHCI HW = %d\n",
  775. hw_max_packet_size);
  776. xhci_dbg(xhci, "Issuing evaluate context command.\n");
  777. /* Set up the modified control endpoint 0 */
  778. xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
  779. xhci->devs[slot_id]->out_ctx, ep_index);
  780. in_ctx = xhci->devs[slot_id]->in_ctx;
  781. ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  782. ep_ctx->ep_info2 &= ~MAX_PACKET_MASK;
  783. ep_ctx->ep_info2 |= MAX_PACKET(max_packet_size);
  784. /* Set up the input context flags for the command */
  785. /* FIXME: This won't work if a non-default control endpoint
  786. * changes max packet sizes.
  787. */
  788. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  789. ctrl_ctx->add_flags = EP0_FLAG;
  790. ctrl_ctx->drop_flags = 0;
  791. xhci_dbg(xhci, "Slot %d input context\n", slot_id);
  792. xhci_dbg_ctx(xhci, in_ctx, ep_index);
  793. xhci_dbg(xhci, "Slot %d output context\n", slot_id);
  794. xhci_dbg_ctx(xhci, out_ctx, ep_index);
  795. ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
  796. true, false);
  797. /* Clean up the input context for later use by bandwidth
  798. * functions.
  799. */
  800. ctrl_ctx->add_flags = SLOT_FLAG;
  801. }
  802. return ret;
  803. }
  804. /*
  805. * non-error returns are a promise to giveback() the urb later
  806. * we drop ownership so next owner (or urb unlink) can get it
  807. */
  808. int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
  809. {
  810. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  811. unsigned long flags;
  812. int ret = 0;
  813. unsigned int slot_id, ep_index;
  814. struct urb_priv *urb_priv;
  815. int size, i;
  816. if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
  817. true, true, __func__) <= 0)
  818. return -EINVAL;
  819. slot_id = urb->dev->slot_id;
  820. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  821. if (!HCD_HW_ACCESSIBLE(hcd)) {
  822. if (!in_interrupt())
  823. xhci_dbg(xhci, "urb submitted during PCI suspend\n");
  824. ret = -ESHUTDOWN;
  825. goto exit;
  826. }
  827. if (usb_endpoint_xfer_isoc(&urb->ep->desc))
  828. size = urb->number_of_packets;
  829. else
  830. size = 1;
  831. urb_priv = kzalloc(sizeof(struct urb_priv) +
  832. size * sizeof(struct xhci_td *), mem_flags);
  833. if (!urb_priv)
  834. return -ENOMEM;
  835. for (i = 0; i < size; i++) {
  836. urb_priv->td[i] = kzalloc(sizeof(struct xhci_td), mem_flags);
  837. if (!urb_priv->td[i]) {
  838. urb_priv->length = i;
  839. xhci_urb_free_priv(xhci, urb_priv);
  840. return -ENOMEM;
  841. }
  842. }
  843. urb_priv->length = size;
  844. urb_priv->td_cnt = 0;
  845. urb->hcpriv = urb_priv;
  846. if (usb_endpoint_xfer_control(&urb->ep->desc)) {
  847. /* Check to see if the max packet size for the default control
  848. * endpoint changed during FS device enumeration
  849. */
  850. if (urb->dev->speed == USB_SPEED_FULL) {
  851. ret = xhci_check_maxpacket(xhci, slot_id,
  852. ep_index, urb);
  853. if (ret < 0)
  854. return ret;
  855. }
  856. /* We have a spinlock and interrupts disabled, so we must pass
  857. * atomic context to this function, which may allocate memory.
  858. */
  859. spin_lock_irqsave(&xhci->lock, flags);
  860. if (xhci->xhc_state & XHCI_STATE_DYING)
  861. goto dying;
  862. ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
  863. slot_id, ep_index);
  864. spin_unlock_irqrestore(&xhci->lock, flags);
  865. } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
  866. spin_lock_irqsave(&xhci->lock, flags);
  867. if (xhci->xhc_state & XHCI_STATE_DYING)
  868. goto dying;
  869. if (xhci->devs[slot_id]->eps[ep_index].ep_state &
  870. EP_GETTING_STREAMS) {
  871. xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
  872. "is transitioning to using streams.\n");
  873. ret = -EINVAL;
  874. } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
  875. EP_GETTING_NO_STREAMS) {
  876. xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
  877. "is transitioning to "
  878. "not having streams.\n");
  879. ret = -EINVAL;
  880. } else {
  881. ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
  882. slot_id, ep_index);
  883. }
  884. spin_unlock_irqrestore(&xhci->lock, flags);
  885. } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
  886. spin_lock_irqsave(&xhci->lock, flags);
  887. if (xhci->xhc_state & XHCI_STATE_DYING)
  888. goto dying;
  889. ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
  890. slot_id, ep_index);
  891. spin_unlock_irqrestore(&xhci->lock, flags);
  892. } else {
  893. spin_lock_irqsave(&xhci->lock, flags);
  894. if (xhci->xhc_state & XHCI_STATE_DYING)
  895. goto dying;
  896. ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
  897. slot_id, ep_index);
  898. spin_unlock_irqrestore(&xhci->lock, flags);
  899. }
  900. exit:
  901. return ret;
  902. dying:
  903. xhci_urb_free_priv(xhci, urb_priv);
  904. urb->hcpriv = NULL;
  905. xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
  906. "non-responsive xHCI host.\n",
  907. urb->ep->desc.bEndpointAddress, urb);
  908. spin_unlock_irqrestore(&xhci->lock, flags);
  909. return -ESHUTDOWN;
  910. }
  911. /* Get the right ring for the given URB.
  912. * If the endpoint supports streams, boundary check the URB's stream ID.
  913. * If the endpoint doesn't support streams, return the singular endpoint ring.
  914. */
  915. static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
  916. struct urb *urb)
  917. {
  918. unsigned int slot_id;
  919. unsigned int ep_index;
  920. unsigned int stream_id;
  921. struct xhci_virt_ep *ep;
  922. slot_id = urb->dev->slot_id;
  923. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  924. stream_id = urb->stream_id;
  925. ep = &xhci->devs[slot_id]->eps[ep_index];
  926. /* Common case: no streams */
  927. if (!(ep->ep_state & EP_HAS_STREAMS))
  928. return ep->ring;
  929. if (stream_id == 0) {
  930. xhci_warn(xhci,
  931. "WARN: Slot ID %u, ep index %u has streams, "
  932. "but URB has no stream ID.\n",
  933. slot_id, ep_index);
  934. return NULL;
  935. }
  936. if (stream_id < ep->stream_info->num_streams)
  937. return ep->stream_info->stream_rings[stream_id];
  938. xhci_warn(xhci,
  939. "WARN: Slot ID %u, ep index %u has "
  940. "stream IDs 1 to %u allocated, "
  941. "but stream ID %u is requested.\n",
  942. slot_id, ep_index,
  943. ep->stream_info->num_streams - 1,
  944. stream_id);
  945. return NULL;
  946. }
  947. /*
  948. * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
  949. * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
  950. * should pick up where it left off in the TD, unless a Set Transfer Ring
  951. * Dequeue Pointer is issued.
  952. *
  953. * The TRBs that make up the buffers for the canceled URB will be "removed" from
  954. * the ring. Since the ring is a contiguous structure, they can't be physically
  955. * removed. Instead, there are two options:
  956. *
  957. * 1) If the HC is in the middle of processing the URB to be canceled, we
  958. * simply move the ring's dequeue pointer past those TRBs using the Set
  959. * Transfer Ring Dequeue Pointer command. This will be the common case,
  960. * when drivers timeout on the last submitted URB and attempt to cancel.
  961. *
  962. * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
  963. * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
  964. * HC will need to invalidate the any TRBs it has cached after the stop
  965. * endpoint command, as noted in the xHCI 0.95 errata.
  966. *
  967. * 3) The TD may have completed by the time the Stop Endpoint Command
  968. * completes, so software needs to handle that case too.
  969. *
  970. * This function should protect against the TD enqueueing code ringing the
  971. * doorbell while this code is waiting for a Stop Endpoint command to complete.
  972. * It also needs to account for multiple cancellations on happening at the same
  973. * time for the same endpoint.
  974. *
  975. * Note that this function can be called in any context, or so says
  976. * usb_hcd_unlink_urb()
  977. */
  978. int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
  979. {
  980. unsigned long flags;
  981. int ret, i;
  982. u32 temp;
  983. struct xhci_hcd *xhci;
  984. struct urb_priv *urb_priv;
  985. struct xhci_td *td;
  986. unsigned int ep_index;
  987. struct xhci_ring *ep_ring;
  988. struct xhci_virt_ep *ep;
  989. xhci = hcd_to_xhci(hcd);
  990. spin_lock_irqsave(&xhci->lock, flags);
  991. /* Make sure the URB hasn't completed or been unlinked already */
  992. ret = usb_hcd_check_unlink_urb(hcd, urb, status);
  993. if (ret || !urb->hcpriv)
  994. goto done;
  995. temp = xhci_readl(xhci, &xhci->op_regs->status);
  996. if (temp == 0xffffffff) {
  997. xhci_dbg(xhci, "HW died, freeing TD.\n");
  998. urb_priv = urb->hcpriv;
  999. usb_hcd_unlink_urb_from_ep(hcd, urb);
  1000. spin_unlock_irqrestore(&xhci->lock, flags);
  1001. usb_hcd_giveback_urb(xhci_to_hcd(xhci), urb, -ESHUTDOWN);
  1002. xhci_urb_free_priv(xhci, urb_priv);
  1003. return ret;
  1004. }
  1005. if (xhci->xhc_state & XHCI_STATE_DYING) {
  1006. xhci_dbg(xhci, "Ep 0x%x: URB %p to be canceled on "
  1007. "non-responsive xHCI host.\n",
  1008. urb->ep->desc.bEndpointAddress, urb);
  1009. /* Let the stop endpoint command watchdog timer (which set this
  1010. * state) finish cleaning up the endpoint TD lists. We must
  1011. * have caught it in the middle of dropping a lock and giving
  1012. * back an URB.
  1013. */
  1014. goto done;
  1015. }
  1016. xhci_dbg(xhci, "Cancel URB %p\n", urb);
  1017. xhci_dbg(xhci, "Event ring:\n");
  1018. xhci_debug_ring(xhci, xhci->event_ring);
  1019. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  1020. ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
  1021. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  1022. if (!ep_ring) {
  1023. ret = -EINVAL;
  1024. goto done;
  1025. }
  1026. xhci_dbg(xhci, "Endpoint ring:\n");
  1027. xhci_debug_ring(xhci, ep_ring);
  1028. urb_priv = urb->hcpriv;
  1029. for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
  1030. td = urb_priv->td[i];
  1031. list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
  1032. }
  1033. /* Queue a stop endpoint command, but only if this is
  1034. * the first cancellation to be handled.
  1035. */
  1036. if (!(ep->ep_state & EP_HALT_PENDING)) {
  1037. ep->ep_state |= EP_HALT_PENDING;
  1038. ep->stop_cmds_pending++;
  1039. ep->stop_cmd_timer.expires = jiffies +
  1040. XHCI_STOP_EP_CMD_TIMEOUT * HZ;
  1041. add_timer(&ep->stop_cmd_timer);
  1042. xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index, 0);
  1043. xhci_ring_cmd_db(xhci);
  1044. }
  1045. done:
  1046. spin_unlock_irqrestore(&xhci->lock, flags);
  1047. return ret;
  1048. }
  1049. /* Drop an endpoint from a new bandwidth configuration for this device.
  1050. * Only one call to this function is allowed per endpoint before
  1051. * check_bandwidth() or reset_bandwidth() must be called.
  1052. * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
  1053. * add the endpoint to the schedule with possibly new parameters denoted by a
  1054. * different endpoint descriptor in usb_host_endpoint.
  1055. * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
  1056. * not allowed.
  1057. *
  1058. * The USB core will not allow URBs to be queued to an endpoint that is being
  1059. * disabled, so there's no need for mutual exclusion to protect
  1060. * the xhci->devs[slot_id] structure.
  1061. */
  1062. int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
  1063. struct usb_host_endpoint *ep)
  1064. {
  1065. struct xhci_hcd *xhci;
  1066. struct xhci_container_ctx *in_ctx, *out_ctx;
  1067. struct xhci_input_control_ctx *ctrl_ctx;
  1068. struct xhci_slot_ctx *slot_ctx;
  1069. unsigned int last_ctx;
  1070. unsigned int ep_index;
  1071. struct xhci_ep_ctx *ep_ctx;
  1072. u32 drop_flag;
  1073. u32 new_add_flags, new_drop_flags, new_slot_info;
  1074. int ret;
  1075. ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
  1076. if (ret <= 0)
  1077. return ret;
  1078. xhci = hcd_to_xhci(hcd);
  1079. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  1080. drop_flag = xhci_get_endpoint_flag(&ep->desc);
  1081. if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
  1082. xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
  1083. __func__, drop_flag);
  1084. return 0;
  1085. }
  1086. in_ctx = xhci->devs[udev->slot_id]->in_ctx;
  1087. out_ctx = xhci->devs[udev->slot_id]->out_ctx;
  1088. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1089. ep_index = xhci_get_endpoint_index(&ep->desc);
  1090. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  1091. /* If the HC already knows the endpoint is disabled,
  1092. * or the HCD has noted it is disabled, ignore this request
  1093. */
  1094. if ((ep_ctx->ep_info & EP_STATE_MASK) == EP_STATE_DISABLED ||
  1095. ctrl_ctx->drop_flags & xhci_get_endpoint_flag(&ep->desc)) {
  1096. xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
  1097. __func__, ep);
  1098. return 0;
  1099. }
  1100. ctrl_ctx->drop_flags |= drop_flag;
  1101. new_drop_flags = ctrl_ctx->drop_flags;
  1102. ctrl_ctx->add_flags &= ~drop_flag;
  1103. new_add_flags = ctrl_ctx->add_flags;
  1104. last_ctx = xhci_last_valid_endpoint(ctrl_ctx->add_flags);
  1105. slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  1106. /* Update the last valid endpoint context, if we deleted the last one */
  1107. if ((slot_ctx->dev_info & LAST_CTX_MASK) > LAST_CTX(last_ctx)) {
  1108. slot_ctx->dev_info &= ~LAST_CTX_MASK;
  1109. slot_ctx->dev_info |= LAST_CTX(last_ctx);
  1110. }
  1111. new_slot_info = slot_ctx->dev_info;
  1112. xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
  1113. xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
  1114. (unsigned int) ep->desc.bEndpointAddress,
  1115. udev->slot_id,
  1116. (unsigned int) new_drop_flags,
  1117. (unsigned int) new_add_flags,
  1118. (unsigned int) new_slot_info);
  1119. return 0;
  1120. }
  1121. /* Add an endpoint to a new possible bandwidth configuration for this device.
  1122. * Only one call to this function is allowed per endpoint before
  1123. * check_bandwidth() or reset_bandwidth() must be called.
  1124. * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
  1125. * add the endpoint to the schedule with possibly new parameters denoted by a
  1126. * different endpoint descriptor in usb_host_endpoint.
  1127. * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
  1128. * not allowed.
  1129. *
  1130. * The USB core will not allow URBs to be queued to an endpoint until the
  1131. * configuration or alt setting is installed in the device, so there's no need
  1132. * for mutual exclusion to protect the xhci->devs[slot_id] structure.
  1133. */
  1134. int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
  1135. struct usb_host_endpoint *ep)
  1136. {
  1137. struct xhci_hcd *xhci;
  1138. struct xhci_container_ctx *in_ctx, *out_ctx;
  1139. unsigned int ep_index;
  1140. struct xhci_ep_ctx *ep_ctx;
  1141. struct xhci_slot_ctx *slot_ctx;
  1142. struct xhci_input_control_ctx *ctrl_ctx;
  1143. u32 added_ctxs;
  1144. unsigned int last_ctx;
  1145. u32 new_add_flags, new_drop_flags, new_slot_info;
  1146. int ret = 0;
  1147. ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
  1148. if (ret <= 0) {
  1149. /* So we won't queue a reset ep command for a root hub */
  1150. ep->hcpriv = NULL;
  1151. return ret;
  1152. }
  1153. xhci = hcd_to_xhci(hcd);
  1154. added_ctxs = xhci_get_endpoint_flag(&ep->desc);
  1155. last_ctx = xhci_last_valid_endpoint(added_ctxs);
  1156. if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
  1157. /* FIXME when we have to issue an evaluate endpoint command to
  1158. * deal with ep0 max packet size changing once we get the
  1159. * descriptors
  1160. */
  1161. xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
  1162. __func__, added_ctxs);
  1163. return 0;
  1164. }
  1165. in_ctx = xhci->devs[udev->slot_id]->in_ctx;
  1166. out_ctx = xhci->devs[udev->slot_id]->out_ctx;
  1167. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1168. ep_index = xhci_get_endpoint_index(&ep->desc);
  1169. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  1170. /* If the HCD has already noted the endpoint is enabled,
  1171. * ignore this request.
  1172. */
  1173. if (ctrl_ctx->add_flags & xhci_get_endpoint_flag(&ep->desc)) {
  1174. xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
  1175. __func__, ep);
  1176. return 0;
  1177. }
  1178. /*
  1179. * Configuration and alternate setting changes must be done in
  1180. * process context, not interrupt context (or so documenation
  1181. * for usb_set_interface() and usb_set_configuration() claim).
  1182. */
  1183. if (xhci_endpoint_init(xhci, xhci->devs[udev->slot_id],
  1184. udev, ep, GFP_NOIO) < 0) {
  1185. dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
  1186. __func__, ep->desc.bEndpointAddress);
  1187. return -ENOMEM;
  1188. }
  1189. ctrl_ctx->add_flags |= added_ctxs;
  1190. new_add_flags = ctrl_ctx->add_flags;
  1191. /* If xhci_endpoint_disable() was called for this endpoint, but the
  1192. * xHC hasn't been notified yet through the check_bandwidth() call,
  1193. * this re-adds a new state for the endpoint from the new endpoint
  1194. * descriptors. We must drop and re-add this endpoint, so we leave the
  1195. * drop flags alone.
  1196. */
  1197. new_drop_flags = ctrl_ctx->drop_flags;
  1198. slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  1199. /* Update the last valid endpoint context, if we just added one past */
  1200. if ((slot_ctx->dev_info & LAST_CTX_MASK) < LAST_CTX(last_ctx)) {
  1201. slot_ctx->dev_info &= ~LAST_CTX_MASK;
  1202. slot_ctx->dev_info |= LAST_CTX(last_ctx);
  1203. }
  1204. new_slot_info = slot_ctx->dev_info;
  1205. /* Store the usb_device pointer for later use */
  1206. ep->hcpriv = udev;
  1207. xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
  1208. (unsigned int) ep->desc.bEndpointAddress,
  1209. udev->slot_id,
  1210. (unsigned int) new_drop_flags,
  1211. (unsigned int) new_add_flags,
  1212. (unsigned int) new_slot_info);
  1213. return 0;
  1214. }
  1215. static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
  1216. {
  1217. struct xhci_input_control_ctx *ctrl_ctx;
  1218. struct xhci_ep_ctx *ep_ctx;
  1219. struct xhci_slot_ctx *slot_ctx;
  1220. int i;
  1221. /* When a device's add flag and drop flag are zero, any subsequent
  1222. * configure endpoint command will leave that endpoint's state
  1223. * untouched. Make sure we don't leave any old state in the input
  1224. * endpoint contexts.
  1225. */
  1226. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  1227. ctrl_ctx->drop_flags = 0;
  1228. ctrl_ctx->add_flags = 0;
  1229. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  1230. slot_ctx->dev_info &= ~LAST_CTX_MASK;
  1231. /* Endpoint 0 is always valid */
  1232. slot_ctx->dev_info |= LAST_CTX(1);
  1233. for (i = 1; i < 31; ++i) {
  1234. ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
  1235. ep_ctx->ep_info = 0;
  1236. ep_ctx->ep_info2 = 0;
  1237. ep_ctx->deq = 0;
  1238. ep_ctx->tx_info = 0;
  1239. }
  1240. }
  1241. static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
  1242. struct usb_device *udev, int *cmd_status)
  1243. {
  1244. int ret;
  1245. switch (*cmd_status) {
  1246. case COMP_ENOMEM:
  1247. dev_warn(&udev->dev, "Not enough host controller resources "
  1248. "for new device state.\n");
  1249. ret = -ENOMEM;
  1250. /* FIXME: can we allocate more resources for the HC? */
  1251. break;
  1252. case COMP_BW_ERR:
  1253. dev_warn(&udev->dev, "Not enough bandwidth "
  1254. "for new device state.\n");
  1255. ret = -ENOSPC;
  1256. /* FIXME: can we go back to the old state? */
  1257. break;
  1258. case COMP_TRB_ERR:
  1259. /* the HCD set up something wrong */
  1260. dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
  1261. "add flag = 1, "
  1262. "and endpoint is not disabled.\n");
  1263. ret = -EINVAL;
  1264. break;
  1265. case COMP_SUCCESS:
  1266. dev_dbg(&udev->dev, "Successful Endpoint Configure command\n");
  1267. ret = 0;
  1268. break;
  1269. default:
  1270. xhci_err(xhci, "ERROR: unexpected command completion "
  1271. "code 0x%x.\n", *cmd_status);
  1272. ret = -EINVAL;
  1273. break;
  1274. }
  1275. return ret;
  1276. }
  1277. static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
  1278. struct usb_device *udev, int *cmd_status)
  1279. {
  1280. int ret;
  1281. struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
  1282. switch (*cmd_status) {
  1283. case COMP_EINVAL:
  1284. dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
  1285. "context command.\n");
  1286. ret = -EINVAL;
  1287. break;
  1288. case COMP_EBADSLT:
  1289. dev_warn(&udev->dev, "WARN: slot not enabled for"
  1290. "evaluate context command.\n");
  1291. case COMP_CTX_STATE:
  1292. dev_warn(&udev->dev, "WARN: invalid context state for "
  1293. "evaluate context command.\n");
  1294. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
  1295. ret = -EINVAL;
  1296. break;
  1297. case COMP_SUCCESS:
  1298. dev_dbg(&udev->dev, "Successful evaluate context command\n");
  1299. ret = 0;
  1300. break;
  1301. default:
  1302. xhci_err(xhci, "ERROR: unexpected command completion "
  1303. "code 0x%x.\n", *cmd_status);
  1304. ret = -EINVAL;
  1305. break;
  1306. }
  1307. return ret;
  1308. }
  1309. /* Issue a configure endpoint command or evaluate context command
  1310. * and wait for it to finish.
  1311. */
  1312. static int xhci_configure_endpoint(struct xhci_hcd *xhci,
  1313. struct usb_device *udev,
  1314. struct xhci_command *command,
  1315. bool ctx_change, bool must_succeed)
  1316. {
  1317. int ret;
  1318. int timeleft;
  1319. unsigned long flags;
  1320. struct xhci_container_ctx *in_ctx;
  1321. struct completion *cmd_completion;
  1322. int *cmd_status;
  1323. struct xhci_virt_device *virt_dev;
  1324. spin_lock_irqsave(&xhci->lock, flags);
  1325. virt_dev = xhci->devs[udev->slot_id];
  1326. if (command) {
  1327. in_ctx = command->in_ctx;
  1328. cmd_completion = command->completion;
  1329. cmd_status = &command->status;
  1330. command->command_trb = xhci->cmd_ring->enqueue;
  1331. list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
  1332. } else {
  1333. in_ctx = virt_dev->in_ctx;
  1334. cmd_completion = &virt_dev->cmd_completion;
  1335. cmd_status = &virt_dev->cmd_status;
  1336. }
  1337. init_completion(cmd_completion);
  1338. if (!ctx_change)
  1339. ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
  1340. udev->slot_id, must_succeed);
  1341. else
  1342. ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
  1343. udev->slot_id);
  1344. if (ret < 0) {
  1345. if (command)
  1346. list_del(&command->cmd_list);
  1347. spin_unlock_irqrestore(&xhci->lock, flags);
  1348. xhci_dbg(xhci, "FIXME allocate a new ring segment\n");
  1349. return -ENOMEM;
  1350. }
  1351. xhci_ring_cmd_db(xhci);
  1352. spin_unlock_irqrestore(&xhci->lock, flags);
  1353. /* Wait for the configure endpoint command to complete */
  1354. timeleft = wait_for_completion_interruptible_timeout(
  1355. cmd_completion,
  1356. USB_CTRL_SET_TIMEOUT);
  1357. if (timeleft <= 0) {
  1358. xhci_warn(xhci, "%s while waiting for %s command\n",
  1359. timeleft == 0 ? "Timeout" : "Signal",
  1360. ctx_change == 0 ?
  1361. "configure endpoint" :
  1362. "evaluate context");
  1363. /* FIXME cancel the configure endpoint command */
  1364. return -ETIME;
  1365. }
  1366. if (!ctx_change)
  1367. return xhci_configure_endpoint_result(xhci, udev, cmd_status);
  1368. return xhci_evaluate_context_result(xhci, udev, cmd_status);
  1369. }
  1370. /* Called after one or more calls to xhci_add_endpoint() or
  1371. * xhci_drop_endpoint(). If this call fails, the USB core is expected
  1372. * to call xhci_reset_bandwidth().
  1373. *
  1374. * Since we are in the middle of changing either configuration or
  1375. * installing a new alt setting, the USB core won't allow URBs to be
  1376. * enqueued for any endpoint on the old config or interface. Nothing
  1377. * else should be touching the xhci->devs[slot_id] structure, so we
  1378. * don't need to take the xhci->lock for manipulating that.
  1379. */
  1380. int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
  1381. {
  1382. int i;
  1383. int ret = 0;
  1384. struct xhci_hcd *xhci;
  1385. struct xhci_virt_device *virt_dev;
  1386. struct xhci_input_control_ctx *ctrl_ctx;
  1387. struct xhci_slot_ctx *slot_ctx;
  1388. ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
  1389. if (ret <= 0)
  1390. return ret;
  1391. xhci = hcd_to_xhci(hcd);
  1392. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  1393. virt_dev = xhci->devs[udev->slot_id];
  1394. /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
  1395. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  1396. ctrl_ctx->add_flags |= SLOT_FLAG;
  1397. ctrl_ctx->add_flags &= ~EP0_FLAG;
  1398. ctrl_ctx->drop_flags &= ~SLOT_FLAG;
  1399. ctrl_ctx->drop_flags &= ~EP0_FLAG;
  1400. xhci_dbg(xhci, "New Input Control Context:\n");
  1401. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  1402. xhci_dbg_ctx(xhci, virt_dev->in_ctx,
  1403. LAST_CTX_TO_EP_NUM(slot_ctx->dev_info));
  1404. ret = xhci_configure_endpoint(xhci, udev, NULL,
  1405. false, false);
  1406. if (ret) {
  1407. /* Callee should call reset_bandwidth() */
  1408. return ret;
  1409. }
  1410. xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
  1411. xhci_dbg_ctx(xhci, virt_dev->out_ctx,
  1412. LAST_CTX_TO_EP_NUM(slot_ctx->dev_info));
  1413. xhci_zero_in_ctx(xhci, virt_dev);
  1414. /* Install new rings and free or cache any old rings */
  1415. for (i = 1; i < 31; ++i) {
  1416. if (!virt_dev->eps[i].new_ring)
  1417. continue;
  1418. /* Only cache or free the old ring if it exists.
  1419. * It may not if this is the first add of an endpoint.
  1420. */
  1421. if (virt_dev->eps[i].ring) {
  1422. xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
  1423. }
  1424. virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
  1425. virt_dev->eps[i].new_ring = NULL;
  1426. }
  1427. return ret;
  1428. }
  1429. void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
  1430. {
  1431. struct xhci_hcd *xhci;
  1432. struct xhci_virt_device *virt_dev;
  1433. int i, ret;
  1434. ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
  1435. if (ret <= 0)
  1436. return;
  1437. xhci = hcd_to_xhci(hcd);
  1438. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  1439. virt_dev = xhci->devs[udev->slot_id];
  1440. /* Free any rings allocated for added endpoints */
  1441. for (i = 0; i < 31; ++i) {
  1442. if (virt_dev->eps[i].new_ring) {
  1443. xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
  1444. virt_dev->eps[i].new_ring = NULL;
  1445. }
  1446. }
  1447. xhci_zero_in_ctx(xhci, virt_dev);
  1448. }
  1449. static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
  1450. struct xhci_container_ctx *in_ctx,
  1451. struct xhci_container_ctx *out_ctx,
  1452. u32 add_flags, u32 drop_flags)
  1453. {
  1454. struct xhci_input_control_ctx *ctrl_ctx;
  1455. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1456. ctrl_ctx->add_flags = add_flags;
  1457. ctrl_ctx->drop_flags = drop_flags;
  1458. xhci_slot_copy(xhci, in_ctx, out_ctx);
  1459. ctrl_ctx->add_flags |= SLOT_FLAG;
  1460. xhci_dbg(xhci, "Input Context:\n");
  1461. xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
  1462. }
  1463. void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
  1464. unsigned int slot_id, unsigned int ep_index,
  1465. struct xhci_dequeue_state *deq_state)
  1466. {
  1467. struct xhci_container_ctx *in_ctx;
  1468. struct xhci_ep_ctx *ep_ctx;
  1469. u32 added_ctxs;
  1470. dma_addr_t addr;
  1471. xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
  1472. xhci->devs[slot_id]->out_ctx, ep_index);
  1473. in_ctx = xhci->devs[slot_id]->in_ctx;
  1474. ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  1475. addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
  1476. deq_state->new_deq_ptr);
  1477. if (addr == 0) {
  1478. xhci_warn(xhci, "WARN Cannot submit config ep after "
  1479. "reset ep command\n");
  1480. xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
  1481. deq_state->new_deq_seg,
  1482. deq_state->new_deq_ptr);
  1483. return;
  1484. }
  1485. ep_ctx->deq = addr | deq_state->new_cycle_state;
  1486. added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
  1487. xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
  1488. xhci->devs[slot_id]->out_ctx, added_ctxs, added_ctxs);
  1489. }
  1490. void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
  1491. struct usb_device *udev, unsigned int ep_index)
  1492. {
  1493. struct xhci_dequeue_state deq_state;
  1494. struct xhci_virt_ep *ep;
  1495. xhci_dbg(xhci, "Cleaning up stalled endpoint ring\n");
  1496. ep = &xhci->devs[udev->slot_id]->eps[ep_index];
  1497. /* We need to move the HW's dequeue pointer past this TD,
  1498. * or it will attempt to resend it on the next doorbell ring.
  1499. */
  1500. xhci_find_new_dequeue_state(xhci, udev->slot_id,
  1501. ep_index, ep->stopped_stream, ep->stopped_td,
  1502. &deq_state);
  1503. /* HW with the reset endpoint quirk will use the saved dequeue state to
  1504. * issue a configure endpoint command later.
  1505. */
  1506. if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
  1507. xhci_dbg(xhci, "Queueing new dequeue state\n");
  1508. xhci_queue_new_dequeue_state(xhci, udev->slot_id,
  1509. ep_index, ep->stopped_stream, &deq_state);
  1510. } else {
  1511. /* Better hope no one uses the input context between now and the
  1512. * reset endpoint completion!
  1513. * XXX: No idea how this hardware will react when stream rings
  1514. * are enabled.
  1515. */
  1516. xhci_dbg(xhci, "Setting up input context for "
  1517. "configure endpoint command\n");
  1518. xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
  1519. ep_index, &deq_state);
  1520. }
  1521. }
  1522. /* Deal with stalled endpoints. The core should have sent the control message
  1523. * to clear the halt condition. However, we need to make the xHCI hardware
  1524. * reset its sequence number, since a device will expect a sequence number of
  1525. * zero after the halt condition is cleared.
  1526. * Context: in_interrupt
  1527. */
  1528. void xhci_endpoint_reset(struct usb_hcd *hcd,
  1529. struct usb_host_endpoint *ep)
  1530. {
  1531. struct xhci_hcd *xhci;
  1532. struct usb_device *udev;
  1533. unsigned int ep_index;
  1534. unsigned long flags;
  1535. int ret;
  1536. struct xhci_virt_ep *virt_ep;
  1537. xhci = hcd_to_xhci(hcd);
  1538. udev = (struct usb_device *) ep->hcpriv;
  1539. /* Called with a root hub endpoint (or an endpoint that wasn't added
  1540. * with xhci_add_endpoint()
  1541. */
  1542. if (!ep->hcpriv)
  1543. return;
  1544. ep_index = xhci_get_endpoint_index(&ep->desc);
  1545. virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
  1546. if (!virt_ep->stopped_td) {
  1547. xhci_dbg(xhci, "Endpoint 0x%x not halted, refusing to reset.\n",
  1548. ep->desc.bEndpointAddress);
  1549. return;
  1550. }
  1551. if (usb_endpoint_xfer_control(&ep->desc)) {
  1552. xhci_dbg(xhci, "Control endpoint stall already handled.\n");
  1553. return;
  1554. }
  1555. xhci_dbg(xhci, "Queueing reset endpoint command\n");
  1556. spin_lock_irqsave(&xhci->lock, flags);
  1557. ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
  1558. /*
  1559. * Can't change the ring dequeue pointer until it's transitioned to the
  1560. * stopped state, which is only upon a successful reset endpoint
  1561. * command. Better hope that last command worked!
  1562. */
  1563. if (!ret) {
  1564. xhci_cleanup_stalled_ring(xhci, udev, ep_index);
  1565. kfree(virt_ep->stopped_td);
  1566. xhci_ring_cmd_db(xhci);
  1567. }
  1568. virt_ep->stopped_td = NULL;
  1569. virt_ep->stopped_trb = NULL;
  1570. virt_ep->stopped_stream = 0;
  1571. spin_unlock_irqrestore(&xhci->lock, flags);
  1572. if (ret)
  1573. xhci_warn(xhci, "FIXME allocate a new ring segment\n");
  1574. }
  1575. static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
  1576. struct usb_device *udev, struct usb_host_endpoint *ep,
  1577. unsigned int slot_id)
  1578. {
  1579. int ret;
  1580. unsigned int ep_index;
  1581. unsigned int ep_state;
  1582. if (!ep)
  1583. return -EINVAL;
  1584. ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
  1585. if (ret <= 0)
  1586. return -EINVAL;
  1587. if (ep->ss_ep_comp.bmAttributes == 0) {
  1588. xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
  1589. " descriptor for ep 0x%x does not support streams\n",
  1590. ep->desc.bEndpointAddress);
  1591. return -EINVAL;
  1592. }
  1593. ep_index = xhci_get_endpoint_index(&ep->desc);
  1594. ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
  1595. if (ep_state & EP_HAS_STREAMS ||
  1596. ep_state & EP_GETTING_STREAMS) {
  1597. xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
  1598. "already has streams set up.\n",
  1599. ep->desc.bEndpointAddress);
  1600. xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
  1601. "dynamic stream context array reallocation.\n");
  1602. return -EINVAL;
  1603. }
  1604. if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
  1605. xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
  1606. "endpoint 0x%x; URBs are pending.\n",
  1607. ep->desc.bEndpointAddress);
  1608. return -EINVAL;
  1609. }
  1610. return 0;
  1611. }
  1612. static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
  1613. unsigned int *num_streams, unsigned int *num_stream_ctxs)
  1614. {
  1615. unsigned int max_streams;
  1616. /* The stream context array size must be a power of two */
  1617. *num_stream_ctxs = roundup_pow_of_two(*num_streams);
  1618. /*
  1619. * Find out how many primary stream array entries the host controller
  1620. * supports. Later we may use secondary stream arrays (similar to 2nd
  1621. * level page entries), but that's an optional feature for xHCI host
  1622. * controllers. xHCs must support at least 4 stream IDs.
  1623. */
  1624. max_streams = HCC_MAX_PSA(xhci->hcc_params);
  1625. if (*num_stream_ctxs > max_streams) {
  1626. xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
  1627. max_streams);
  1628. *num_stream_ctxs = max_streams;
  1629. *num_streams = max_streams;
  1630. }
  1631. }
  1632. /* Returns an error code if one of the endpoint already has streams.
  1633. * This does not change any data structures, it only checks and gathers
  1634. * information.
  1635. */
  1636. static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
  1637. struct usb_device *udev,
  1638. struct usb_host_endpoint **eps, unsigned int num_eps,
  1639. unsigned int *num_streams, u32 *changed_ep_bitmask)
  1640. {
  1641. unsigned int max_streams;
  1642. unsigned int endpoint_flag;
  1643. int i;
  1644. int ret;
  1645. for (i = 0; i < num_eps; i++) {
  1646. ret = xhci_check_streams_endpoint(xhci, udev,
  1647. eps[i], udev->slot_id);
  1648. if (ret < 0)
  1649. return ret;
  1650. max_streams = USB_SS_MAX_STREAMS(
  1651. eps[i]->ss_ep_comp.bmAttributes);
  1652. if (max_streams < (*num_streams - 1)) {
  1653. xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
  1654. eps[i]->desc.bEndpointAddress,
  1655. max_streams);
  1656. *num_streams = max_streams+1;
  1657. }
  1658. endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
  1659. if (*changed_ep_bitmask & endpoint_flag)
  1660. return -EINVAL;
  1661. *changed_ep_bitmask |= endpoint_flag;
  1662. }
  1663. return 0;
  1664. }
  1665. static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
  1666. struct usb_device *udev,
  1667. struct usb_host_endpoint **eps, unsigned int num_eps)
  1668. {
  1669. u32 changed_ep_bitmask = 0;
  1670. unsigned int slot_id;
  1671. unsigned int ep_index;
  1672. unsigned int ep_state;
  1673. int i;
  1674. slot_id = udev->slot_id;
  1675. if (!xhci->devs[slot_id])
  1676. return 0;
  1677. for (i = 0; i < num_eps; i++) {
  1678. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1679. ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
  1680. /* Are streams already being freed for the endpoint? */
  1681. if (ep_state & EP_GETTING_NO_STREAMS) {
  1682. xhci_warn(xhci, "WARN Can't disable streams for "
  1683. "endpoint 0x%x\n, "
  1684. "streams are being disabled already.",
  1685. eps[i]->desc.bEndpointAddress);
  1686. return 0;
  1687. }
  1688. /* Are there actually any streams to free? */
  1689. if (!(ep_state & EP_HAS_STREAMS) &&
  1690. !(ep_state & EP_GETTING_STREAMS)) {
  1691. xhci_warn(xhci, "WARN Can't disable streams for "
  1692. "endpoint 0x%x\n, "
  1693. "streams are already disabled!",
  1694. eps[i]->desc.bEndpointAddress);
  1695. xhci_warn(xhci, "WARN xhci_free_streams() called "
  1696. "with non-streams endpoint\n");
  1697. return 0;
  1698. }
  1699. changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
  1700. }
  1701. return changed_ep_bitmask;
  1702. }
  1703. /*
  1704. * The USB device drivers use this function (though the HCD interface in USB
  1705. * core) to prepare a set of bulk endpoints to use streams. Streams are used to
  1706. * coordinate mass storage command queueing across multiple endpoints (basically
  1707. * a stream ID == a task ID).
  1708. *
  1709. * Setting up streams involves allocating the same size stream context array
  1710. * for each endpoint and issuing a configure endpoint command for all endpoints.
  1711. *
  1712. * Don't allow the call to succeed if one endpoint only supports one stream
  1713. * (which means it doesn't support streams at all).
  1714. *
  1715. * Drivers may get less stream IDs than they asked for, if the host controller
  1716. * hardware or endpoints claim they can't support the number of requested
  1717. * stream IDs.
  1718. */
  1719. int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1720. struct usb_host_endpoint **eps, unsigned int num_eps,
  1721. unsigned int num_streams, gfp_t mem_flags)
  1722. {
  1723. int i, ret;
  1724. struct xhci_hcd *xhci;
  1725. struct xhci_virt_device *vdev;
  1726. struct xhci_command *config_cmd;
  1727. unsigned int ep_index;
  1728. unsigned int num_stream_ctxs;
  1729. unsigned long flags;
  1730. u32 changed_ep_bitmask = 0;
  1731. if (!eps)
  1732. return -EINVAL;
  1733. /* Add one to the number of streams requested to account for
  1734. * stream 0 that is reserved for xHCI usage.
  1735. */
  1736. num_streams += 1;
  1737. xhci = hcd_to_xhci(hcd);
  1738. xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
  1739. num_streams);
  1740. config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
  1741. if (!config_cmd) {
  1742. xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
  1743. return -ENOMEM;
  1744. }
  1745. /* Check to make sure all endpoints are not already configured for
  1746. * streams. While we're at it, find the maximum number of streams that
  1747. * all the endpoints will support and check for duplicate endpoints.
  1748. */
  1749. spin_lock_irqsave(&xhci->lock, flags);
  1750. ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
  1751. num_eps, &num_streams, &changed_ep_bitmask);
  1752. if (ret < 0) {
  1753. xhci_free_command(xhci, config_cmd);
  1754. spin_unlock_irqrestore(&xhci->lock, flags);
  1755. return ret;
  1756. }
  1757. if (num_streams <= 1) {
  1758. xhci_warn(xhci, "WARN: endpoints can't handle "
  1759. "more than one stream.\n");
  1760. xhci_free_command(xhci, config_cmd);
  1761. spin_unlock_irqrestore(&xhci->lock, flags);
  1762. return -EINVAL;
  1763. }
  1764. vdev = xhci->devs[udev->slot_id];
  1765. /* Mark each endpoint as being in transistion, so
  1766. * xhci_urb_enqueue() will reject all URBs.
  1767. */
  1768. for (i = 0; i < num_eps; i++) {
  1769. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1770. vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
  1771. }
  1772. spin_unlock_irqrestore(&xhci->lock, flags);
  1773. /* Setup internal data structures and allocate HW data structures for
  1774. * streams (but don't install the HW structures in the input context
  1775. * until we're sure all memory allocation succeeded).
  1776. */
  1777. xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
  1778. xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
  1779. num_stream_ctxs, num_streams);
  1780. for (i = 0; i < num_eps; i++) {
  1781. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1782. vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
  1783. num_stream_ctxs,
  1784. num_streams, mem_flags);
  1785. if (!vdev->eps[ep_index].stream_info)
  1786. goto cleanup;
  1787. /* Set maxPstreams in endpoint context and update deq ptr to
  1788. * point to stream context array. FIXME
  1789. */
  1790. }
  1791. /* Set up the input context for a configure endpoint command. */
  1792. for (i = 0; i < num_eps; i++) {
  1793. struct xhci_ep_ctx *ep_ctx;
  1794. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1795. ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
  1796. xhci_endpoint_copy(xhci, config_cmd->in_ctx,
  1797. vdev->out_ctx, ep_index);
  1798. xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
  1799. vdev->eps[ep_index].stream_info);
  1800. }
  1801. /* Tell the HW to drop its old copy of the endpoint context info
  1802. * and add the updated copy from the input context.
  1803. */
  1804. xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
  1805. vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
  1806. /* Issue and wait for the configure endpoint command */
  1807. ret = xhci_configure_endpoint(xhci, udev, config_cmd,
  1808. false, false);
  1809. /* xHC rejected the configure endpoint command for some reason, so we
  1810. * leave the old ring intact and free our internal streams data
  1811. * structure.
  1812. */
  1813. if (ret < 0)
  1814. goto cleanup;
  1815. spin_lock_irqsave(&xhci->lock, flags);
  1816. for (i = 0; i < num_eps; i++) {
  1817. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1818. vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
  1819. xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
  1820. udev->slot_id, ep_index);
  1821. vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
  1822. }
  1823. xhci_free_command(xhci, config_cmd);
  1824. spin_unlock_irqrestore(&xhci->lock, flags);
  1825. /* Subtract 1 for stream 0, which drivers can't use */
  1826. return num_streams - 1;
  1827. cleanup:
  1828. /* If it didn't work, free the streams! */
  1829. for (i = 0; i < num_eps; i++) {
  1830. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1831. xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
  1832. vdev->eps[ep_index].stream_info = NULL;
  1833. /* FIXME Unset maxPstreams in endpoint context and
  1834. * update deq ptr to point to normal string ring.
  1835. */
  1836. vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
  1837. vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
  1838. xhci_endpoint_zero(xhci, vdev, eps[i]);
  1839. }
  1840. xhci_free_command(xhci, config_cmd);
  1841. return -ENOMEM;
  1842. }
  1843. /* Transition the endpoint from using streams to being a "normal" endpoint
  1844. * without streams.
  1845. *
  1846. * Modify the endpoint context state, submit a configure endpoint command,
  1847. * and free all endpoint rings for streams if that completes successfully.
  1848. */
  1849. int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1850. struct usb_host_endpoint **eps, unsigned int num_eps,
  1851. gfp_t mem_flags)
  1852. {
  1853. int i, ret;
  1854. struct xhci_hcd *xhci;
  1855. struct xhci_virt_device *vdev;
  1856. struct xhci_command *command;
  1857. unsigned int ep_index;
  1858. unsigned long flags;
  1859. u32 changed_ep_bitmask;
  1860. xhci = hcd_to_xhci(hcd);
  1861. vdev = xhci->devs[udev->slot_id];
  1862. /* Set up a configure endpoint command to remove the streams rings */
  1863. spin_lock_irqsave(&xhci->lock, flags);
  1864. changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
  1865. udev, eps, num_eps);
  1866. if (changed_ep_bitmask == 0) {
  1867. spin_unlock_irqrestore(&xhci->lock, flags);
  1868. return -EINVAL;
  1869. }
  1870. /* Use the xhci_command structure from the first endpoint. We may have
  1871. * allocated too many, but the driver may call xhci_free_streams() for
  1872. * each endpoint it grouped into one call to xhci_alloc_streams().
  1873. */
  1874. ep_index = xhci_get_endpoint_index(&eps[0]->desc);
  1875. command = vdev->eps[ep_index].stream_info->free_streams_command;
  1876. for (i = 0; i < num_eps; i++) {
  1877. struct xhci_ep_ctx *ep_ctx;
  1878. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1879. ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
  1880. xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
  1881. EP_GETTING_NO_STREAMS;
  1882. xhci_endpoint_copy(xhci, command->in_ctx,
  1883. vdev->out_ctx, ep_index);
  1884. xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
  1885. &vdev->eps[ep_index]);
  1886. }
  1887. xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
  1888. vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
  1889. spin_unlock_irqrestore(&xhci->lock, flags);
  1890. /* Issue and wait for the configure endpoint command,
  1891. * which must succeed.
  1892. */
  1893. ret = xhci_configure_endpoint(xhci, udev, command,
  1894. false, true);
  1895. /* xHC rejected the configure endpoint command for some reason, so we
  1896. * leave the streams rings intact.
  1897. */
  1898. if (ret < 0)
  1899. return ret;
  1900. spin_lock_irqsave(&xhci->lock, flags);
  1901. for (i = 0; i < num_eps; i++) {
  1902. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1903. xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
  1904. vdev->eps[ep_index].stream_info = NULL;
  1905. /* FIXME Unset maxPstreams in endpoint context and
  1906. * update deq ptr to point to normal string ring.
  1907. */
  1908. vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
  1909. vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
  1910. }
  1911. spin_unlock_irqrestore(&xhci->lock, flags);
  1912. return 0;
  1913. }
  1914. /*
  1915. * This submits a Reset Device Command, which will set the device state to 0,
  1916. * set the device address to 0, and disable all the endpoints except the default
  1917. * control endpoint. The USB core should come back and call
  1918. * xhci_address_device(), and then re-set up the configuration. If this is
  1919. * called because of a usb_reset_and_verify_device(), then the old alternate
  1920. * settings will be re-installed through the normal bandwidth allocation
  1921. * functions.
  1922. *
  1923. * Wait for the Reset Device command to finish. Remove all structures
  1924. * associated with the endpoints that were disabled. Clear the input device
  1925. * structure? Cache the rings? Reset the control endpoint 0 max packet size?
  1926. *
  1927. * If the virt_dev to be reset does not exist or does not match the udev,
  1928. * it means the device is lost, possibly due to the xHC restore error and
  1929. * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
  1930. * re-allocate the device.
  1931. */
  1932. int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
  1933. {
  1934. int ret, i;
  1935. unsigned long flags;
  1936. struct xhci_hcd *xhci;
  1937. unsigned int slot_id;
  1938. struct xhci_virt_device *virt_dev;
  1939. struct xhci_command *reset_device_cmd;
  1940. int timeleft;
  1941. int last_freed_endpoint;
  1942. ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
  1943. if (ret <= 0)
  1944. return ret;
  1945. xhci = hcd_to_xhci(hcd);
  1946. slot_id = udev->slot_id;
  1947. virt_dev = xhci->devs[slot_id];
  1948. if (!virt_dev) {
  1949. xhci_dbg(xhci, "The device to be reset with slot ID %u does "
  1950. "not exist. Re-allocate the device\n", slot_id);
  1951. ret = xhci_alloc_dev(hcd, udev);
  1952. if (ret == 1)
  1953. return 0;
  1954. else
  1955. return -EINVAL;
  1956. }
  1957. if (virt_dev->udev != udev) {
  1958. /* If the virt_dev and the udev does not match, this virt_dev
  1959. * may belong to another udev.
  1960. * Re-allocate the device.
  1961. */
  1962. xhci_dbg(xhci, "The device to be reset with slot ID %u does "
  1963. "not match the udev. Re-allocate the device\n",
  1964. slot_id);
  1965. ret = xhci_alloc_dev(hcd, udev);
  1966. if (ret == 1)
  1967. return 0;
  1968. else
  1969. return -EINVAL;
  1970. }
  1971. xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
  1972. /* Allocate the command structure that holds the struct completion.
  1973. * Assume we're in process context, since the normal device reset
  1974. * process has to wait for the device anyway. Storage devices are
  1975. * reset as part of error handling, so use GFP_NOIO instead of
  1976. * GFP_KERNEL.
  1977. */
  1978. reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
  1979. if (!reset_device_cmd) {
  1980. xhci_dbg(xhci, "Couldn't allocate command structure.\n");
  1981. return -ENOMEM;
  1982. }
  1983. /* Attempt to submit the Reset Device command to the command ring */
  1984. spin_lock_irqsave(&xhci->lock, flags);
  1985. reset_device_cmd->command_trb = xhci->cmd_ring->enqueue;
  1986. list_add_tail(&reset_device_cmd->cmd_list, &virt_dev->cmd_list);
  1987. ret = xhci_queue_reset_device(xhci, slot_id);
  1988. if (ret) {
  1989. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  1990. list_del(&reset_device_cmd->cmd_list);
  1991. spin_unlock_irqrestore(&xhci->lock, flags);
  1992. goto command_cleanup;
  1993. }
  1994. xhci_ring_cmd_db(xhci);
  1995. spin_unlock_irqrestore(&xhci->lock, flags);
  1996. /* Wait for the Reset Device command to finish */
  1997. timeleft = wait_for_completion_interruptible_timeout(
  1998. reset_device_cmd->completion,
  1999. USB_CTRL_SET_TIMEOUT);
  2000. if (timeleft <= 0) {
  2001. xhci_warn(xhci, "%s while waiting for reset device command\n",
  2002. timeleft == 0 ? "Timeout" : "Signal");
  2003. spin_lock_irqsave(&xhci->lock, flags);
  2004. /* The timeout might have raced with the event ring handler, so
  2005. * only delete from the list if the item isn't poisoned.
  2006. */
  2007. if (reset_device_cmd->cmd_list.next != LIST_POISON1)
  2008. list_del(&reset_device_cmd->cmd_list);
  2009. spin_unlock_irqrestore(&xhci->lock, flags);
  2010. ret = -ETIME;
  2011. goto command_cleanup;
  2012. }
  2013. /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
  2014. * unless we tried to reset a slot ID that wasn't enabled,
  2015. * or the device wasn't in the addressed or configured state.
  2016. */
  2017. ret = reset_device_cmd->status;
  2018. switch (ret) {
  2019. case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
  2020. case COMP_CTX_STATE: /* 0.96 completion code for same thing */
  2021. xhci_info(xhci, "Can't reset device (slot ID %u) in %s state\n",
  2022. slot_id,
  2023. xhci_get_slot_state(xhci, virt_dev->out_ctx));
  2024. xhci_info(xhci, "Not freeing device rings.\n");
  2025. /* Don't treat this as an error. May change my mind later. */
  2026. ret = 0;
  2027. goto command_cleanup;
  2028. case COMP_SUCCESS:
  2029. xhci_dbg(xhci, "Successful reset device command.\n");
  2030. break;
  2031. default:
  2032. if (xhci_is_vendor_info_code(xhci, ret))
  2033. break;
  2034. xhci_warn(xhci, "Unknown completion code %u for "
  2035. "reset device command.\n", ret);
  2036. ret = -EINVAL;
  2037. goto command_cleanup;
  2038. }
  2039. /* Everything but endpoint 0 is disabled, so free or cache the rings. */
  2040. last_freed_endpoint = 1;
  2041. for (i = 1; i < 31; ++i) {
  2042. if (!virt_dev->eps[i].ring)
  2043. continue;
  2044. xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
  2045. last_freed_endpoint = i;
  2046. }
  2047. xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
  2048. xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
  2049. ret = 0;
  2050. command_cleanup:
  2051. xhci_free_command(xhci, reset_device_cmd);
  2052. return ret;
  2053. }
  2054. /*
  2055. * At this point, the struct usb_device is about to go away, the device has
  2056. * disconnected, and all traffic has been stopped and the endpoints have been
  2057. * disabled. Free any HC data structures associated with that device.
  2058. */
  2059. void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
  2060. {
  2061. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2062. struct xhci_virt_device *virt_dev;
  2063. unsigned long flags;
  2064. u32 state;
  2065. int i, ret;
  2066. ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
  2067. if (ret <= 0)
  2068. return;
  2069. virt_dev = xhci->devs[udev->slot_id];
  2070. /* Stop any wayward timer functions (which may grab the lock) */
  2071. for (i = 0; i < 31; ++i) {
  2072. virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
  2073. del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
  2074. }
  2075. spin_lock_irqsave(&xhci->lock, flags);
  2076. /* Don't disable the slot if the host controller is dead. */
  2077. state = xhci_readl(xhci, &xhci->op_regs->status);
  2078. if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING)) {
  2079. xhci_free_virt_device(xhci, udev->slot_id);
  2080. spin_unlock_irqrestore(&xhci->lock, flags);
  2081. return;
  2082. }
  2083. if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
  2084. spin_unlock_irqrestore(&xhci->lock, flags);
  2085. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  2086. return;
  2087. }
  2088. xhci_ring_cmd_db(xhci);
  2089. spin_unlock_irqrestore(&xhci->lock, flags);
  2090. /*
  2091. * Event command completion handler will free any data structures
  2092. * associated with the slot. XXX Can free sleep?
  2093. */
  2094. }
  2095. /*
  2096. * Returns 0 if the xHC ran out of device slots, the Enable Slot command
  2097. * timed out, or allocating memory failed. Returns 1 on success.
  2098. */
  2099. int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
  2100. {
  2101. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2102. unsigned long flags;
  2103. int timeleft;
  2104. int ret;
  2105. spin_lock_irqsave(&xhci->lock, flags);
  2106. ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
  2107. if (ret) {
  2108. spin_unlock_irqrestore(&xhci->lock, flags);
  2109. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  2110. return 0;
  2111. }
  2112. xhci_ring_cmd_db(xhci);
  2113. spin_unlock_irqrestore(&xhci->lock, flags);
  2114. /* XXX: how much time for xHC slot assignment? */
  2115. timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
  2116. USB_CTRL_SET_TIMEOUT);
  2117. if (timeleft <= 0) {
  2118. xhci_warn(xhci, "%s while waiting for a slot\n",
  2119. timeleft == 0 ? "Timeout" : "Signal");
  2120. /* FIXME cancel the enable slot request */
  2121. return 0;
  2122. }
  2123. if (!xhci->slot_id) {
  2124. xhci_err(xhci, "Error while assigning device slot ID\n");
  2125. return 0;
  2126. }
  2127. /* xhci_alloc_virt_device() does not touch rings; no need to lock */
  2128. if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_KERNEL)) {
  2129. /* Disable slot, if we can do it without mem alloc */
  2130. xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
  2131. spin_lock_irqsave(&xhci->lock, flags);
  2132. if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
  2133. xhci_ring_cmd_db(xhci);
  2134. spin_unlock_irqrestore(&xhci->lock, flags);
  2135. return 0;
  2136. }
  2137. udev->slot_id = xhci->slot_id;
  2138. /* Is this a LS or FS device under a HS hub? */
  2139. /* Hub or peripherial? */
  2140. return 1;
  2141. }
  2142. /*
  2143. * Issue an Address Device command (which will issue a SetAddress request to
  2144. * the device).
  2145. * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
  2146. * we should only issue and wait on one address command at the same time.
  2147. *
  2148. * We add one to the device address issued by the hardware because the USB core
  2149. * uses address 1 for the root hubs (even though they're not really devices).
  2150. */
  2151. int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
  2152. {
  2153. unsigned long flags;
  2154. int timeleft;
  2155. struct xhci_virt_device *virt_dev;
  2156. int ret = 0;
  2157. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2158. struct xhci_slot_ctx *slot_ctx;
  2159. struct xhci_input_control_ctx *ctrl_ctx;
  2160. u64 temp_64;
  2161. if (!udev->slot_id) {
  2162. xhci_dbg(xhci, "Bad Slot ID %d\n", udev->slot_id);
  2163. return -EINVAL;
  2164. }
  2165. virt_dev = xhci->devs[udev->slot_id];
  2166. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  2167. /*
  2168. * If this is the first Set Address since device plug-in or
  2169. * virt_device realloaction after a resume with an xHCI power loss,
  2170. * then set up the slot context.
  2171. */
  2172. if (!slot_ctx->dev_info)
  2173. xhci_setup_addressable_virt_dev(xhci, udev);
  2174. /* Otherwise, update the control endpoint ring enqueue pointer. */
  2175. else
  2176. xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
  2177. xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
  2178. xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
  2179. spin_lock_irqsave(&xhci->lock, flags);
  2180. ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
  2181. udev->slot_id);
  2182. if (ret) {
  2183. spin_unlock_irqrestore(&xhci->lock, flags);
  2184. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  2185. return ret;
  2186. }
  2187. xhci_ring_cmd_db(xhci);
  2188. spin_unlock_irqrestore(&xhci->lock, flags);
  2189. /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
  2190. timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
  2191. USB_CTRL_SET_TIMEOUT);
  2192. /* FIXME: From section 4.3.4: "Software shall be responsible for timing
  2193. * the SetAddress() "recovery interval" required by USB and aborting the
  2194. * command on a timeout.
  2195. */
  2196. if (timeleft <= 0) {
  2197. xhci_warn(xhci, "%s while waiting for a slot\n",
  2198. timeleft == 0 ? "Timeout" : "Signal");
  2199. /* FIXME cancel the address device command */
  2200. return -ETIME;
  2201. }
  2202. switch (virt_dev->cmd_status) {
  2203. case COMP_CTX_STATE:
  2204. case COMP_EBADSLT:
  2205. xhci_err(xhci, "Setup ERROR: address device command for slot %d.\n",
  2206. udev->slot_id);
  2207. ret = -EINVAL;
  2208. break;
  2209. case COMP_TX_ERR:
  2210. dev_warn(&udev->dev, "Device not responding to set address.\n");
  2211. ret = -EPROTO;
  2212. break;
  2213. case COMP_SUCCESS:
  2214. xhci_dbg(xhci, "Successful Address Device command\n");
  2215. break;
  2216. default:
  2217. xhci_err(xhci, "ERROR: unexpected command completion "
  2218. "code 0x%x.\n", virt_dev->cmd_status);
  2219. xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
  2220. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
  2221. ret = -EINVAL;
  2222. break;
  2223. }
  2224. if (ret) {
  2225. return ret;
  2226. }
  2227. temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
  2228. xhci_dbg(xhci, "Op regs DCBAA ptr = %#016llx\n", temp_64);
  2229. xhci_dbg(xhci, "Slot ID %d dcbaa entry @%p = %#016llx\n",
  2230. udev->slot_id,
  2231. &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
  2232. (unsigned long long)
  2233. xhci->dcbaa->dev_context_ptrs[udev->slot_id]);
  2234. xhci_dbg(xhci, "Output Context DMA address = %#08llx\n",
  2235. (unsigned long long)virt_dev->out_ctx->dma);
  2236. xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
  2237. xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
  2238. xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
  2239. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
  2240. /*
  2241. * USB core uses address 1 for the roothubs, so we add one to the
  2242. * address given back to us by the HC.
  2243. */
  2244. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
  2245. /* Use kernel assigned address for devices; store xHC assigned
  2246. * address locally. */
  2247. virt_dev->address = (slot_ctx->dev_state & DEV_ADDR_MASK) + 1;
  2248. /* Zero the input context control for later use */
  2249. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  2250. ctrl_ctx->add_flags = 0;
  2251. ctrl_ctx->drop_flags = 0;
  2252. xhci_dbg(xhci, "Internal device address = %d\n", virt_dev->address);
  2253. return 0;
  2254. }
  2255. /* Once a hub descriptor is fetched for a device, we need to update the xHC's
  2256. * internal data structures for the device.
  2257. */
  2258. int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
  2259. struct usb_tt *tt, gfp_t mem_flags)
  2260. {
  2261. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2262. struct xhci_virt_device *vdev;
  2263. struct xhci_command *config_cmd;
  2264. struct xhci_input_control_ctx *ctrl_ctx;
  2265. struct xhci_slot_ctx *slot_ctx;
  2266. unsigned long flags;
  2267. unsigned think_time;
  2268. int ret;
  2269. /* Ignore root hubs */
  2270. if (!hdev->parent)
  2271. return 0;
  2272. vdev = xhci->devs[hdev->slot_id];
  2273. if (!vdev) {
  2274. xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
  2275. return -EINVAL;
  2276. }
  2277. config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
  2278. if (!config_cmd) {
  2279. xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
  2280. return -ENOMEM;
  2281. }
  2282. spin_lock_irqsave(&xhci->lock, flags);
  2283. xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
  2284. ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
  2285. ctrl_ctx->add_flags |= SLOT_FLAG;
  2286. slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
  2287. slot_ctx->dev_info |= DEV_HUB;
  2288. if (tt->multi)
  2289. slot_ctx->dev_info |= DEV_MTT;
  2290. if (xhci->hci_version > 0x95) {
  2291. xhci_dbg(xhci, "xHCI version %x needs hub "
  2292. "TT think time and number of ports\n",
  2293. (unsigned int) xhci->hci_version);
  2294. slot_ctx->dev_info2 |= XHCI_MAX_PORTS(hdev->maxchild);
  2295. /* Set TT think time - convert from ns to FS bit times.
  2296. * 0 = 8 FS bit times, 1 = 16 FS bit times,
  2297. * 2 = 24 FS bit times, 3 = 32 FS bit times.
  2298. */
  2299. think_time = tt->think_time;
  2300. if (think_time != 0)
  2301. think_time = (think_time / 666) - 1;
  2302. slot_ctx->tt_info |= TT_THINK_TIME(think_time);
  2303. } else {
  2304. xhci_dbg(xhci, "xHCI version %x doesn't need hub "
  2305. "TT think time or number of ports\n",
  2306. (unsigned int) xhci->hci_version);
  2307. }
  2308. slot_ctx->dev_state = 0;
  2309. spin_unlock_irqrestore(&xhci->lock, flags);
  2310. xhci_dbg(xhci, "Set up %s for hub device.\n",
  2311. (xhci->hci_version > 0x95) ?
  2312. "configure endpoint" : "evaluate context");
  2313. xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
  2314. xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
  2315. /* Issue and wait for the configure endpoint or
  2316. * evaluate context command.
  2317. */
  2318. if (xhci->hci_version > 0x95)
  2319. ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
  2320. false, false);
  2321. else
  2322. ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
  2323. true, false);
  2324. xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
  2325. xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
  2326. xhci_free_command(xhci, config_cmd);
  2327. return ret;
  2328. }
  2329. int xhci_get_frame(struct usb_hcd *hcd)
  2330. {
  2331. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2332. /* EHCI mods by the periodic size. Why? */
  2333. return xhci_readl(xhci, &xhci->run_regs->microframe_index) >> 3;
  2334. }
  2335. MODULE_DESCRIPTION(DRIVER_DESC);
  2336. MODULE_AUTHOR(DRIVER_AUTHOR);
  2337. MODULE_LICENSE("GPL");
  2338. static int __init xhci_hcd_init(void)
  2339. {
  2340. #ifdef CONFIG_PCI
  2341. int retval = 0;
  2342. retval = xhci_register_pci();
  2343. if (retval < 0) {
  2344. printk(KERN_DEBUG "Problem registering PCI driver.");
  2345. return retval;
  2346. }
  2347. #endif
  2348. /*
  2349. * Check the compiler generated sizes of structures that must be laid
  2350. * out in specific ways for hardware access.
  2351. */
  2352. BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
  2353. BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
  2354. BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
  2355. /* xhci_device_control has eight fields, and also
  2356. * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
  2357. */
  2358. BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
  2359. BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
  2360. BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
  2361. BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
  2362. BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
  2363. /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
  2364. BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
  2365. BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
  2366. return 0;
  2367. }
  2368. module_init(xhci_hcd_init);
  2369. static void __exit xhci_hcd_cleanup(void)
  2370. {
  2371. #ifdef CONFIG_PCI
  2372. xhci_unregister_pci();
  2373. #endif
  2374. }
  2375. module_exit(xhci_hcd_cleanup);