xhci-ring.c 99 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. /*
  23. * Ring initialization rules:
  24. * 1. Each segment is initialized to zero, except for link TRBs.
  25. * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
  26. * Consumer Cycle State (CCS), depending on ring function.
  27. * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
  28. *
  29. * Ring behavior rules:
  30. * 1. A ring is empty if enqueue == dequeue. This means there will always be at
  31. * least one free TRB in the ring. This is useful if you want to turn that
  32. * into a link TRB and expand the ring.
  33. * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
  34. * link TRB, then load the pointer with the address in the link TRB. If the
  35. * link TRB had its toggle bit set, you may need to update the ring cycle
  36. * state (see cycle bit rules). You may have to do this multiple times
  37. * until you reach a non-link TRB.
  38. * 3. A ring is full if enqueue++ (for the definition of increment above)
  39. * equals the dequeue pointer.
  40. *
  41. * Cycle bit rules:
  42. * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
  43. * in a link TRB, it must toggle the ring cycle state.
  44. * 2. When a producer increments an enqueue pointer and encounters a toggle bit
  45. * in a link TRB, it must toggle the ring cycle state.
  46. *
  47. * Producer rules:
  48. * 1. Check if ring is full before you enqueue.
  49. * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
  50. * Update enqueue pointer between each write (which may update the ring
  51. * cycle state).
  52. * 3. Notify consumer. If SW is producer, it rings the doorbell for command
  53. * and endpoint rings. If HC is the producer for the event ring,
  54. * and it generates an interrupt according to interrupt modulation rules.
  55. *
  56. * Consumer rules:
  57. * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
  58. * the TRB is owned by the consumer.
  59. * 2. Update dequeue pointer (which may update the ring cycle state) and
  60. * continue processing TRBs until you reach a TRB which is not owned by you.
  61. * 3. Notify the producer. SW is the consumer for the event ring, and it
  62. * updates event ring dequeue pointer. HC is the consumer for the command and
  63. * endpoint rings; it generates events on the event ring for these.
  64. */
  65. #include <linux/scatterlist.h>
  66. #include <linux/slab.h>
  67. #include "xhci.h"
  68. static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
  69. struct xhci_virt_device *virt_dev,
  70. struct xhci_event_cmd *event);
  71. /*
  72. * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
  73. * address of the TRB.
  74. */
  75. dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
  76. union xhci_trb *trb)
  77. {
  78. unsigned long segment_offset;
  79. if (!seg || !trb || trb < seg->trbs)
  80. return 0;
  81. /* offset in TRBs */
  82. segment_offset = trb - seg->trbs;
  83. if (segment_offset > TRBS_PER_SEGMENT)
  84. return 0;
  85. return seg->dma + (segment_offset * sizeof(*trb));
  86. }
  87. /* Does this link TRB point to the first segment in a ring,
  88. * or was the previous TRB the last TRB on the last segment in the ERST?
  89. */
  90. static inline bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
  91. struct xhci_segment *seg, union xhci_trb *trb)
  92. {
  93. if (ring == xhci->event_ring)
  94. return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
  95. (seg->next == xhci->event_ring->first_seg);
  96. else
  97. return trb->link.control & LINK_TOGGLE;
  98. }
  99. /* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
  100. * segment? I.e. would the updated event TRB pointer step off the end of the
  101. * event seg?
  102. */
  103. static inline int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
  104. struct xhci_segment *seg, union xhci_trb *trb)
  105. {
  106. if (ring == xhci->event_ring)
  107. return trb == &seg->trbs[TRBS_PER_SEGMENT];
  108. else
  109. return (trb->link.control & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK);
  110. }
  111. static inline int enqueue_is_link_trb(struct xhci_ring *ring)
  112. {
  113. struct xhci_link_trb *link = &ring->enqueue->link;
  114. return ((link->control & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK));
  115. }
  116. /* Updates trb to point to the next TRB in the ring, and updates seg if the next
  117. * TRB is in a new segment. This does not skip over link TRBs, and it does not
  118. * effect the ring dequeue or enqueue pointers.
  119. */
  120. static void next_trb(struct xhci_hcd *xhci,
  121. struct xhci_ring *ring,
  122. struct xhci_segment **seg,
  123. union xhci_trb **trb)
  124. {
  125. if (last_trb(xhci, ring, *seg, *trb)) {
  126. *seg = (*seg)->next;
  127. *trb = ((*seg)->trbs);
  128. } else {
  129. (*trb)++;
  130. }
  131. }
  132. /*
  133. * See Cycle bit rules. SW is the consumer for the event ring only.
  134. * Don't make a ring full of link TRBs. That would be dumb and this would loop.
  135. */
  136. static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer)
  137. {
  138. union xhci_trb *next = ++(ring->dequeue);
  139. unsigned long long addr;
  140. ring->deq_updates++;
  141. /* Update the dequeue pointer further if that was a link TRB or we're at
  142. * the end of an event ring segment (which doesn't have link TRBS)
  143. */
  144. while (last_trb(xhci, ring, ring->deq_seg, next)) {
  145. if (consumer && last_trb_on_last_seg(xhci, ring, ring->deq_seg, next)) {
  146. ring->cycle_state = (ring->cycle_state ? 0 : 1);
  147. if (!in_interrupt())
  148. xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
  149. ring,
  150. (unsigned int) ring->cycle_state);
  151. }
  152. ring->deq_seg = ring->deq_seg->next;
  153. ring->dequeue = ring->deq_seg->trbs;
  154. next = ring->dequeue;
  155. }
  156. addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
  157. if (ring == xhci->event_ring)
  158. xhci_dbg(xhci, "Event ring deq = 0x%llx (DMA)\n", addr);
  159. else if (ring == xhci->cmd_ring)
  160. xhci_dbg(xhci, "Command ring deq = 0x%llx (DMA)\n", addr);
  161. else
  162. xhci_dbg(xhci, "Ring deq = 0x%llx (DMA)\n", addr);
  163. }
  164. /*
  165. * See Cycle bit rules. SW is the consumer for the event ring only.
  166. * Don't make a ring full of link TRBs. That would be dumb and this would loop.
  167. *
  168. * If we've just enqueued a TRB that is in the middle of a TD (meaning the
  169. * chain bit is set), then set the chain bit in all the following link TRBs.
  170. * If we've enqueued the last TRB in a TD, make sure the following link TRBs
  171. * have their chain bit cleared (so that each Link TRB is a separate TD).
  172. *
  173. * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
  174. * set, but other sections talk about dealing with the chain bit set. This was
  175. * fixed in the 0.96 specification errata, but we have to assume that all 0.95
  176. * xHCI hardware can't handle the chain bit being cleared on a link TRB.
  177. *
  178. * @more_trbs_coming: Will you enqueue more TRBs before calling
  179. * prepare_transfer()?
  180. */
  181. static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
  182. bool consumer, bool more_trbs_coming)
  183. {
  184. u32 chain;
  185. union xhci_trb *next;
  186. unsigned long long addr;
  187. chain = ring->enqueue->generic.field[3] & TRB_CHAIN;
  188. next = ++(ring->enqueue);
  189. ring->enq_updates++;
  190. /* Update the dequeue pointer further if that was a link TRB or we're at
  191. * the end of an event ring segment (which doesn't have link TRBS)
  192. */
  193. while (last_trb(xhci, ring, ring->enq_seg, next)) {
  194. if (!consumer) {
  195. if (ring != xhci->event_ring) {
  196. /*
  197. * If the caller doesn't plan on enqueueing more
  198. * TDs before ringing the doorbell, then we
  199. * don't want to give the link TRB to the
  200. * hardware just yet. We'll give the link TRB
  201. * back in prepare_ring() just before we enqueue
  202. * the TD at the top of the ring.
  203. */
  204. if (!chain && !more_trbs_coming)
  205. break;
  206. /* If we're not dealing with 0.95 hardware,
  207. * carry over the chain bit of the previous TRB
  208. * (which may mean the chain bit is cleared).
  209. */
  210. if (!xhci_link_trb_quirk(xhci)) {
  211. next->link.control &= ~TRB_CHAIN;
  212. next->link.control |= chain;
  213. }
  214. /* Give this link TRB to the hardware */
  215. wmb();
  216. next->link.control ^= TRB_CYCLE;
  217. }
  218. /* Toggle the cycle bit after the last ring segment. */
  219. if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
  220. ring->cycle_state = (ring->cycle_state ? 0 : 1);
  221. if (!in_interrupt())
  222. xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
  223. ring,
  224. (unsigned int) ring->cycle_state);
  225. }
  226. }
  227. ring->enq_seg = ring->enq_seg->next;
  228. ring->enqueue = ring->enq_seg->trbs;
  229. next = ring->enqueue;
  230. }
  231. addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
  232. if (ring == xhci->event_ring)
  233. xhci_dbg(xhci, "Event ring enq = 0x%llx (DMA)\n", addr);
  234. else if (ring == xhci->cmd_ring)
  235. xhci_dbg(xhci, "Command ring enq = 0x%llx (DMA)\n", addr);
  236. else
  237. xhci_dbg(xhci, "Ring enq = 0x%llx (DMA)\n", addr);
  238. }
  239. /*
  240. * Check to see if there's room to enqueue num_trbs on the ring. See rules
  241. * above.
  242. * FIXME: this would be simpler and faster if we just kept track of the number
  243. * of free TRBs in a ring.
  244. */
  245. static int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
  246. unsigned int num_trbs)
  247. {
  248. int i;
  249. union xhci_trb *enq = ring->enqueue;
  250. struct xhci_segment *enq_seg = ring->enq_seg;
  251. struct xhci_segment *cur_seg;
  252. unsigned int left_on_ring;
  253. /* If we are currently pointing to a link TRB, advance the
  254. * enqueue pointer before checking for space */
  255. while (last_trb(xhci, ring, enq_seg, enq)) {
  256. enq_seg = enq_seg->next;
  257. enq = enq_seg->trbs;
  258. }
  259. /* Check if ring is empty */
  260. if (enq == ring->dequeue) {
  261. /* Can't use link trbs */
  262. left_on_ring = TRBS_PER_SEGMENT - 1;
  263. for (cur_seg = enq_seg->next; cur_seg != enq_seg;
  264. cur_seg = cur_seg->next)
  265. left_on_ring += TRBS_PER_SEGMENT - 1;
  266. /* Always need one TRB free in the ring. */
  267. left_on_ring -= 1;
  268. if (num_trbs > left_on_ring) {
  269. xhci_warn(xhci, "Not enough room on ring; "
  270. "need %u TRBs, %u TRBs left\n",
  271. num_trbs, left_on_ring);
  272. return 0;
  273. }
  274. return 1;
  275. }
  276. /* Make sure there's an extra empty TRB available */
  277. for (i = 0; i <= num_trbs; ++i) {
  278. if (enq == ring->dequeue)
  279. return 0;
  280. enq++;
  281. while (last_trb(xhci, ring, enq_seg, enq)) {
  282. enq_seg = enq_seg->next;
  283. enq = enq_seg->trbs;
  284. }
  285. }
  286. return 1;
  287. }
  288. /* Ring the host controller doorbell after placing a command on the ring */
  289. void xhci_ring_cmd_db(struct xhci_hcd *xhci)
  290. {
  291. u32 temp;
  292. xhci_dbg(xhci, "// Ding dong!\n");
  293. temp = xhci_readl(xhci, &xhci->dba->doorbell[0]) & DB_MASK;
  294. xhci_writel(xhci, temp | DB_TARGET_HOST, &xhci->dba->doorbell[0]);
  295. /* Flush PCI posted writes */
  296. xhci_readl(xhci, &xhci->dba->doorbell[0]);
  297. }
  298. void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
  299. unsigned int slot_id,
  300. unsigned int ep_index,
  301. unsigned int stream_id)
  302. {
  303. struct xhci_virt_ep *ep;
  304. unsigned int ep_state;
  305. u32 field;
  306. __u32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
  307. ep = &xhci->devs[slot_id]->eps[ep_index];
  308. ep_state = ep->ep_state;
  309. /* Don't ring the doorbell for this endpoint if there are pending
  310. * cancellations because the we don't want to interrupt processing.
  311. * We don't want to restart any stream rings if there's a set dequeue
  312. * pointer command pending because the device can choose to start any
  313. * stream once the endpoint is on the HW schedule.
  314. * FIXME - check all the stream rings for pending cancellations.
  315. */
  316. if (!(ep_state & EP_HALT_PENDING) && !(ep_state & SET_DEQ_PENDING)
  317. && !(ep_state & EP_HALTED)) {
  318. field = xhci_readl(xhci, db_addr) & DB_MASK;
  319. field |= EPI_TO_DB(ep_index) | STREAM_ID_TO_DB(stream_id);
  320. xhci_writel(xhci, field, db_addr);
  321. }
  322. }
  323. /* Ring the doorbell for any rings with pending URBs */
  324. static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
  325. unsigned int slot_id,
  326. unsigned int ep_index)
  327. {
  328. unsigned int stream_id;
  329. struct xhci_virt_ep *ep;
  330. ep = &xhci->devs[slot_id]->eps[ep_index];
  331. /* A ring has pending URBs if its TD list is not empty */
  332. if (!(ep->ep_state & EP_HAS_STREAMS)) {
  333. if (!(list_empty(&ep->ring->td_list)))
  334. xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
  335. return;
  336. }
  337. for (stream_id = 1; stream_id < ep->stream_info->num_streams;
  338. stream_id++) {
  339. struct xhci_stream_info *stream_info = ep->stream_info;
  340. if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
  341. xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
  342. stream_id);
  343. }
  344. }
  345. /*
  346. * Find the segment that trb is in. Start searching in start_seg.
  347. * If we must move past a segment that has a link TRB with a toggle cycle state
  348. * bit set, then we will toggle the value pointed at by cycle_state.
  349. */
  350. static struct xhci_segment *find_trb_seg(
  351. struct xhci_segment *start_seg,
  352. union xhci_trb *trb, int *cycle_state)
  353. {
  354. struct xhci_segment *cur_seg = start_seg;
  355. struct xhci_generic_trb *generic_trb;
  356. while (cur_seg->trbs > trb ||
  357. &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
  358. generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
  359. if ((generic_trb->field[3] & TRB_TYPE_BITMASK) ==
  360. TRB_TYPE(TRB_LINK) &&
  361. (generic_trb->field[3] & LINK_TOGGLE))
  362. *cycle_state = ~(*cycle_state) & 0x1;
  363. cur_seg = cur_seg->next;
  364. if (cur_seg == start_seg)
  365. /* Looped over the entire list. Oops! */
  366. return NULL;
  367. }
  368. return cur_seg;
  369. }
  370. static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
  371. unsigned int slot_id, unsigned int ep_index,
  372. unsigned int stream_id)
  373. {
  374. struct xhci_virt_ep *ep;
  375. ep = &xhci->devs[slot_id]->eps[ep_index];
  376. /* Common case: no streams */
  377. if (!(ep->ep_state & EP_HAS_STREAMS))
  378. return ep->ring;
  379. if (stream_id == 0) {
  380. xhci_warn(xhci,
  381. "WARN: Slot ID %u, ep index %u has streams, "
  382. "but URB has no stream ID.\n",
  383. slot_id, ep_index);
  384. return NULL;
  385. }
  386. if (stream_id < ep->stream_info->num_streams)
  387. return ep->stream_info->stream_rings[stream_id];
  388. xhci_warn(xhci,
  389. "WARN: Slot ID %u, ep index %u has "
  390. "stream IDs 1 to %u allocated, "
  391. "but stream ID %u is requested.\n",
  392. slot_id, ep_index,
  393. ep->stream_info->num_streams - 1,
  394. stream_id);
  395. return NULL;
  396. }
  397. /* Get the right ring for the given URB.
  398. * If the endpoint supports streams, boundary check the URB's stream ID.
  399. * If the endpoint doesn't support streams, return the singular endpoint ring.
  400. */
  401. static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
  402. struct urb *urb)
  403. {
  404. return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
  405. xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
  406. }
  407. /*
  408. * Move the xHC's endpoint ring dequeue pointer past cur_td.
  409. * Record the new state of the xHC's endpoint ring dequeue segment,
  410. * dequeue pointer, and new consumer cycle state in state.
  411. * Update our internal representation of the ring's dequeue pointer.
  412. *
  413. * We do this in three jumps:
  414. * - First we update our new ring state to be the same as when the xHC stopped.
  415. * - Then we traverse the ring to find the segment that contains
  416. * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
  417. * any link TRBs with the toggle cycle bit set.
  418. * - Finally we move the dequeue state one TRB further, toggling the cycle bit
  419. * if we've moved it past a link TRB with the toggle cycle bit set.
  420. */
  421. void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
  422. unsigned int slot_id, unsigned int ep_index,
  423. unsigned int stream_id, struct xhci_td *cur_td,
  424. struct xhci_dequeue_state *state)
  425. {
  426. struct xhci_virt_device *dev = xhci->devs[slot_id];
  427. struct xhci_ring *ep_ring;
  428. struct xhci_generic_trb *trb;
  429. struct xhci_ep_ctx *ep_ctx;
  430. dma_addr_t addr;
  431. ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
  432. ep_index, stream_id);
  433. if (!ep_ring) {
  434. xhci_warn(xhci, "WARN can't find new dequeue state "
  435. "for invalid stream ID %u.\n",
  436. stream_id);
  437. return;
  438. }
  439. state->new_cycle_state = 0;
  440. xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
  441. state->new_deq_seg = find_trb_seg(cur_td->start_seg,
  442. dev->eps[ep_index].stopped_trb,
  443. &state->new_cycle_state);
  444. if (!state->new_deq_seg)
  445. BUG();
  446. /* Dig out the cycle state saved by the xHC during the stop ep cmd */
  447. xhci_dbg(xhci, "Finding endpoint context\n");
  448. ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
  449. state->new_cycle_state = 0x1 & ep_ctx->deq;
  450. state->new_deq_ptr = cur_td->last_trb;
  451. xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
  452. state->new_deq_seg = find_trb_seg(state->new_deq_seg,
  453. state->new_deq_ptr,
  454. &state->new_cycle_state);
  455. if (!state->new_deq_seg)
  456. BUG();
  457. trb = &state->new_deq_ptr->generic;
  458. if ((trb->field[3] & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK) &&
  459. (trb->field[3] & LINK_TOGGLE))
  460. state->new_cycle_state = ~(state->new_cycle_state) & 0x1;
  461. next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
  462. /* Don't update the ring cycle state for the producer (us). */
  463. xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
  464. state->new_deq_seg);
  465. addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
  466. xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
  467. (unsigned long long) addr);
  468. xhci_dbg(xhci, "Setting dequeue pointer in internal ring state.\n");
  469. ep_ring->dequeue = state->new_deq_ptr;
  470. ep_ring->deq_seg = state->new_deq_seg;
  471. }
  472. static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
  473. struct xhci_td *cur_td)
  474. {
  475. struct xhci_segment *cur_seg;
  476. union xhci_trb *cur_trb;
  477. for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
  478. true;
  479. next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
  480. if ((cur_trb->generic.field[3] & TRB_TYPE_BITMASK) ==
  481. TRB_TYPE(TRB_LINK)) {
  482. /* Unchain any chained Link TRBs, but
  483. * leave the pointers intact.
  484. */
  485. cur_trb->generic.field[3] &= ~TRB_CHAIN;
  486. xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
  487. xhci_dbg(xhci, "Address = %p (0x%llx dma); "
  488. "in seg %p (0x%llx dma)\n",
  489. cur_trb,
  490. (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
  491. cur_seg,
  492. (unsigned long long)cur_seg->dma);
  493. } else {
  494. cur_trb->generic.field[0] = 0;
  495. cur_trb->generic.field[1] = 0;
  496. cur_trb->generic.field[2] = 0;
  497. /* Preserve only the cycle bit of this TRB */
  498. cur_trb->generic.field[3] &= TRB_CYCLE;
  499. cur_trb->generic.field[3] |= TRB_TYPE(TRB_TR_NOOP);
  500. xhci_dbg(xhci, "Cancel TRB %p (0x%llx dma) "
  501. "in seg %p (0x%llx dma)\n",
  502. cur_trb,
  503. (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
  504. cur_seg,
  505. (unsigned long long)cur_seg->dma);
  506. }
  507. if (cur_trb == cur_td->last_trb)
  508. break;
  509. }
  510. }
  511. static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
  512. unsigned int ep_index, unsigned int stream_id,
  513. struct xhci_segment *deq_seg,
  514. union xhci_trb *deq_ptr, u32 cycle_state);
  515. void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
  516. unsigned int slot_id, unsigned int ep_index,
  517. unsigned int stream_id,
  518. struct xhci_dequeue_state *deq_state)
  519. {
  520. struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
  521. xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
  522. "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
  523. deq_state->new_deq_seg,
  524. (unsigned long long)deq_state->new_deq_seg->dma,
  525. deq_state->new_deq_ptr,
  526. (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
  527. deq_state->new_cycle_state);
  528. queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
  529. deq_state->new_deq_seg,
  530. deq_state->new_deq_ptr,
  531. (u32) deq_state->new_cycle_state);
  532. /* Stop the TD queueing code from ringing the doorbell until
  533. * this command completes. The HC won't set the dequeue pointer
  534. * if the ring is running, and ringing the doorbell starts the
  535. * ring running.
  536. */
  537. ep->ep_state |= SET_DEQ_PENDING;
  538. }
  539. static inline void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
  540. struct xhci_virt_ep *ep)
  541. {
  542. ep->ep_state &= ~EP_HALT_PENDING;
  543. /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
  544. * timer is running on another CPU, we don't decrement stop_cmds_pending
  545. * (since we didn't successfully stop the watchdog timer).
  546. */
  547. if (del_timer(&ep->stop_cmd_timer))
  548. ep->stop_cmds_pending--;
  549. }
  550. /* Must be called with xhci->lock held in interrupt context */
  551. static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
  552. struct xhci_td *cur_td, int status, char *adjective)
  553. {
  554. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  555. struct urb *urb;
  556. struct urb_priv *urb_priv;
  557. urb = cur_td->urb;
  558. urb_priv = urb->hcpriv;
  559. urb_priv->td_cnt++;
  560. /* Only giveback urb when this is the last td in urb */
  561. if (urb_priv->td_cnt == urb_priv->length) {
  562. usb_hcd_unlink_urb_from_ep(hcd, urb);
  563. xhci_dbg(xhci, "Giveback %s URB %p\n", adjective, urb);
  564. spin_unlock(&xhci->lock);
  565. usb_hcd_giveback_urb(hcd, urb, status);
  566. xhci_urb_free_priv(xhci, urb_priv);
  567. spin_lock(&xhci->lock);
  568. xhci_dbg(xhci, "%s URB given back\n", adjective);
  569. }
  570. }
  571. /*
  572. * When we get a command completion for a Stop Endpoint Command, we need to
  573. * unlink any cancelled TDs from the ring. There are two ways to do that:
  574. *
  575. * 1. If the HW was in the middle of processing the TD that needs to be
  576. * cancelled, then we must move the ring's dequeue pointer past the last TRB
  577. * in the TD with a Set Dequeue Pointer Command.
  578. * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
  579. * bit cleared) so that the HW will skip over them.
  580. */
  581. static void handle_stopped_endpoint(struct xhci_hcd *xhci,
  582. union xhci_trb *trb, struct xhci_event_cmd *event)
  583. {
  584. unsigned int slot_id;
  585. unsigned int ep_index;
  586. struct xhci_virt_device *virt_dev;
  587. struct xhci_ring *ep_ring;
  588. struct xhci_virt_ep *ep;
  589. struct list_head *entry;
  590. struct xhci_td *cur_td = NULL;
  591. struct xhci_td *last_unlinked_td;
  592. struct xhci_dequeue_state deq_state;
  593. if (unlikely(TRB_TO_SUSPEND_PORT(
  594. xhci->cmd_ring->dequeue->generic.field[3]))) {
  595. slot_id = TRB_TO_SLOT_ID(
  596. xhci->cmd_ring->dequeue->generic.field[3]);
  597. virt_dev = xhci->devs[slot_id];
  598. if (virt_dev)
  599. handle_cmd_in_cmd_wait_list(xhci, virt_dev,
  600. event);
  601. else
  602. xhci_warn(xhci, "Stop endpoint command "
  603. "completion for disabled slot %u\n",
  604. slot_id);
  605. return;
  606. }
  607. memset(&deq_state, 0, sizeof(deq_state));
  608. slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
  609. ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
  610. ep = &xhci->devs[slot_id]->eps[ep_index];
  611. if (list_empty(&ep->cancelled_td_list)) {
  612. xhci_stop_watchdog_timer_in_irq(xhci, ep);
  613. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  614. return;
  615. }
  616. /* Fix up the ep ring first, so HW stops executing cancelled TDs.
  617. * We have the xHCI lock, so nothing can modify this list until we drop
  618. * it. We're also in the event handler, so we can't get re-interrupted
  619. * if another Stop Endpoint command completes
  620. */
  621. list_for_each(entry, &ep->cancelled_td_list) {
  622. cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
  623. xhci_dbg(xhci, "Cancelling TD starting at %p, 0x%llx (dma).\n",
  624. cur_td->first_trb,
  625. (unsigned long long)xhci_trb_virt_to_dma(cur_td->start_seg, cur_td->first_trb));
  626. ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
  627. if (!ep_ring) {
  628. /* This shouldn't happen unless a driver is mucking
  629. * with the stream ID after submission. This will
  630. * leave the TD on the hardware ring, and the hardware
  631. * will try to execute it, and may access a buffer
  632. * that has already been freed. In the best case, the
  633. * hardware will execute it, and the event handler will
  634. * ignore the completion event for that TD, since it was
  635. * removed from the td_list for that endpoint. In
  636. * short, don't muck with the stream ID after
  637. * submission.
  638. */
  639. xhci_warn(xhci, "WARN Cancelled URB %p "
  640. "has invalid stream ID %u.\n",
  641. cur_td->urb,
  642. cur_td->urb->stream_id);
  643. goto remove_finished_td;
  644. }
  645. /*
  646. * If we stopped on the TD we need to cancel, then we have to
  647. * move the xHC endpoint ring dequeue pointer past this TD.
  648. */
  649. if (cur_td == ep->stopped_td)
  650. xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
  651. cur_td->urb->stream_id,
  652. cur_td, &deq_state);
  653. else
  654. td_to_noop(xhci, ep_ring, cur_td);
  655. remove_finished_td:
  656. /*
  657. * The event handler won't see a completion for this TD anymore,
  658. * so remove it from the endpoint ring's TD list. Keep it in
  659. * the cancelled TD list for URB completion later.
  660. */
  661. list_del(&cur_td->td_list);
  662. }
  663. last_unlinked_td = cur_td;
  664. xhci_stop_watchdog_timer_in_irq(xhci, ep);
  665. /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
  666. if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
  667. xhci_queue_new_dequeue_state(xhci,
  668. slot_id, ep_index,
  669. ep->stopped_td->urb->stream_id,
  670. &deq_state);
  671. xhci_ring_cmd_db(xhci);
  672. } else {
  673. /* Otherwise ring the doorbell(s) to restart queued transfers */
  674. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  675. }
  676. ep->stopped_td = NULL;
  677. ep->stopped_trb = NULL;
  678. /*
  679. * Drop the lock and complete the URBs in the cancelled TD list.
  680. * New TDs to be cancelled might be added to the end of the list before
  681. * we can complete all the URBs for the TDs we already unlinked.
  682. * So stop when we've completed the URB for the last TD we unlinked.
  683. */
  684. do {
  685. cur_td = list_entry(ep->cancelled_td_list.next,
  686. struct xhci_td, cancelled_td_list);
  687. list_del(&cur_td->cancelled_td_list);
  688. /* Clean up the cancelled URB */
  689. /* Doesn't matter what we pass for status, since the core will
  690. * just overwrite it (because the URB has been unlinked).
  691. */
  692. xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
  693. /* Stop processing the cancelled list if the watchdog timer is
  694. * running.
  695. */
  696. if (xhci->xhc_state & XHCI_STATE_DYING)
  697. return;
  698. } while (cur_td != last_unlinked_td);
  699. /* Return to the event handler with xhci->lock re-acquired */
  700. }
  701. /* Watchdog timer function for when a stop endpoint command fails to complete.
  702. * In this case, we assume the host controller is broken or dying or dead. The
  703. * host may still be completing some other events, so we have to be careful to
  704. * let the event ring handler and the URB dequeueing/enqueueing functions know
  705. * through xhci->state.
  706. *
  707. * The timer may also fire if the host takes a very long time to respond to the
  708. * command, and the stop endpoint command completion handler cannot delete the
  709. * timer before the timer function is called. Another endpoint cancellation may
  710. * sneak in before the timer function can grab the lock, and that may queue
  711. * another stop endpoint command and add the timer back. So we cannot use a
  712. * simple flag to say whether there is a pending stop endpoint command for a
  713. * particular endpoint.
  714. *
  715. * Instead we use a combination of that flag and a counter for the number of
  716. * pending stop endpoint commands. If the timer is the tail end of the last
  717. * stop endpoint command, and the endpoint's command is still pending, we assume
  718. * the host is dying.
  719. */
  720. void xhci_stop_endpoint_command_watchdog(unsigned long arg)
  721. {
  722. struct xhci_hcd *xhci;
  723. struct xhci_virt_ep *ep;
  724. struct xhci_virt_ep *temp_ep;
  725. struct xhci_ring *ring;
  726. struct xhci_td *cur_td;
  727. int ret, i, j;
  728. ep = (struct xhci_virt_ep *) arg;
  729. xhci = ep->xhci;
  730. spin_lock(&xhci->lock);
  731. ep->stop_cmds_pending--;
  732. if (xhci->xhc_state & XHCI_STATE_DYING) {
  733. xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
  734. "xHCI as DYING, exiting.\n");
  735. spin_unlock(&xhci->lock);
  736. return;
  737. }
  738. if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
  739. xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
  740. "exiting.\n");
  741. spin_unlock(&xhci->lock);
  742. return;
  743. }
  744. xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
  745. xhci_warn(xhci, "Assuming host is dying, halting host.\n");
  746. /* Oops, HC is dead or dying or at least not responding to the stop
  747. * endpoint command.
  748. */
  749. xhci->xhc_state |= XHCI_STATE_DYING;
  750. /* Disable interrupts from the host controller and start halting it */
  751. xhci_quiesce(xhci);
  752. spin_unlock(&xhci->lock);
  753. ret = xhci_halt(xhci);
  754. spin_lock(&xhci->lock);
  755. if (ret < 0) {
  756. /* This is bad; the host is not responding to commands and it's
  757. * not allowing itself to be halted. At least interrupts are
  758. * disabled, so we can set HC_STATE_HALT and notify the
  759. * USB core. But if we call usb_hc_died(), it will attempt to
  760. * disconnect all device drivers under this host. Those
  761. * disconnect() methods will wait for all URBs to be unlinked,
  762. * so we must complete them.
  763. */
  764. xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
  765. xhci_warn(xhci, "Completing active URBs anyway.\n");
  766. /* We could turn all TDs on the rings to no-ops. This won't
  767. * help if the host has cached part of the ring, and is slow if
  768. * we want to preserve the cycle bit. Skip it and hope the host
  769. * doesn't touch the memory.
  770. */
  771. }
  772. for (i = 0; i < MAX_HC_SLOTS; i++) {
  773. if (!xhci->devs[i])
  774. continue;
  775. for (j = 0; j < 31; j++) {
  776. temp_ep = &xhci->devs[i]->eps[j];
  777. ring = temp_ep->ring;
  778. if (!ring)
  779. continue;
  780. xhci_dbg(xhci, "Killing URBs for slot ID %u, "
  781. "ep index %u\n", i, j);
  782. while (!list_empty(&ring->td_list)) {
  783. cur_td = list_first_entry(&ring->td_list,
  784. struct xhci_td,
  785. td_list);
  786. list_del(&cur_td->td_list);
  787. if (!list_empty(&cur_td->cancelled_td_list))
  788. list_del(&cur_td->cancelled_td_list);
  789. xhci_giveback_urb_in_irq(xhci, cur_td,
  790. -ESHUTDOWN, "killed");
  791. }
  792. while (!list_empty(&temp_ep->cancelled_td_list)) {
  793. cur_td = list_first_entry(
  794. &temp_ep->cancelled_td_list,
  795. struct xhci_td,
  796. cancelled_td_list);
  797. list_del(&cur_td->cancelled_td_list);
  798. xhci_giveback_urb_in_irq(xhci, cur_td,
  799. -ESHUTDOWN, "killed");
  800. }
  801. }
  802. }
  803. spin_unlock(&xhci->lock);
  804. xhci_to_hcd(xhci)->state = HC_STATE_HALT;
  805. xhci_dbg(xhci, "Calling usb_hc_died()\n");
  806. usb_hc_died(xhci_to_hcd(xhci));
  807. xhci_dbg(xhci, "xHCI host controller is dead.\n");
  808. }
  809. /*
  810. * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
  811. * we need to clear the set deq pending flag in the endpoint ring state, so that
  812. * the TD queueing code can ring the doorbell again. We also need to ring the
  813. * endpoint doorbell to restart the ring, but only if there aren't more
  814. * cancellations pending.
  815. */
  816. static void handle_set_deq_completion(struct xhci_hcd *xhci,
  817. struct xhci_event_cmd *event,
  818. union xhci_trb *trb)
  819. {
  820. unsigned int slot_id;
  821. unsigned int ep_index;
  822. unsigned int stream_id;
  823. struct xhci_ring *ep_ring;
  824. struct xhci_virt_device *dev;
  825. struct xhci_ep_ctx *ep_ctx;
  826. struct xhci_slot_ctx *slot_ctx;
  827. slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
  828. ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
  829. stream_id = TRB_TO_STREAM_ID(trb->generic.field[2]);
  830. dev = xhci->devs[slot_id];
  831. ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
  832. if (!ep_ring) {
  833. xhci_warn(xhci, "WARN Set TR deq ptr command for "
  834. "freed stream ID %u\n",
  835. stream_id);
  836. /* XXX: Harmless??? */
  837. dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
  838. return;
  839. }
  840. ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
  841. slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
  842. if (GET_COMP_CODE(event->status) != COMP_SUCCESS) {
  843. unsigned int ep_state;
  844. unsigned int slot_state;
  845. switch (GET_COMP_CODE(event->status)) {
  846. case COMP_TRB_ERR:
  847. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
  848. "of stream ID configuration\n");
  849. break;
  850. case COMP_CTX_STATE:
  851. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
  852. "to incorrect slot or ep state.\n");
  853. ep_state = ep_ctx->ep_info;
  854. ep_state &= EP_STATE_MASK;
  855. slot_state = slot_ctx->dev_state;
  856. slot_state = GET_SLOT_STATE(slot_state);
  857. xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
  858. slot_state, ep_state);
  859. break;
  860. case COMP_EBADSLT:
  861. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
  862. "slot %u was not enabled.\n", slot_id);
  863. break;
  864. default:
  865. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
  866. "completion code of %u.\n",
  867. GET_COMP_CODE(event->status));
  868. break;
  869. }
  870. /* OK what do we do now? The endpoint state is hosed, and we
  871. * should never get to this point if the synchronization between
  872. * queueing, and endpoint state are correct. This might happen
  873. * if the device gets disconnected after we've finished
  874. * cancelling URBs, which might not be an error...
  875. */
  876. } else {
  877. xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
  878. ep_ctx->deq);
  879. }
  880. dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
  881. /* Restart any rings with pending URBs */
  882. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  883. }
  884. static void handle_reset_ep_completion(struct xhci_hcd *xhci,
  885. struct xhci_event_cmd *event,
  886. union xhci_trb *trb)
  887. {
  888. int slot_id;
  889. unsigned int ep_index;
  890. slot_id = TRB_TO_SLOT_ID(trb->generic.field[3]);
  891. ep_index = TRB_TO_EP_INDEX(trb->generic.field[3]);
  892. /* This command will only fail if the endpoint wasn't halted,
  893. * but we don't care.
  894. */
  895. xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
  896. (unsigned int) GET_COMP_CODE(event->status));
  897. /* HW with the reset endpoint quirk needs to have a configure endpoint
  898. * command complete before the endpoint can be used. Queue that here
  899. * because the HW can't handle two commands being queued in a row.
  900. */
  901. if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
  902. xhci_dbg(xhci, "Queueing configure endpoint command\n");
  903. xhci_queue_configure_endpoint(xhci,
  904. xhci->devs[slot_id]->in_ctx->dma, slot_id,
  905. false);
  906. xhci_ring_cmd_db(xhci);
  907. } else {
  908. /* Clear our internal halted state and restart the ring(s) */
  909. xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
  910. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  911. }
  912. }
  913. /* Check to see if a command in the device's command queue matches this one.
  914. * Signal the completion or free the command, and return 1. Return 0 if the
  915. * completed command isn't at the head of the command list.
  916. */
  917. static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
  918. struct xhci_virt_device *virt_dev,
  919. struct xhci_event_cmd *event)
  920. {
  921. struct xhci_command *command;
  922. if (list_empty(&virt_dev->cmd_list))
  923. return 0;
  924. command = list_entry(virt_dev->cmd_list.next,
  925. struct xhci_command, cmd_list);
  926. if (xhci->cmd_ring->dequeue != command->command_trb)
  927. return 0;
  928. command->status =
  929. GET_COMP_CODE(event->status);
  930. list_del(&command->cmd_list);
  931. if (command->completion)
  932. complete(command->completion);
  933. else
  934. xhci_free_command(xhci, command);
  935. return 1;
  936. }
  937. static void handle_cmd_completion(struct xhci_hcd *xhci,
  938. struct xhci_event_cmd *event)
  939. {
  940. int slot_id = TRB_TO_SLOT_ID(event->flags);
  941. u64 cmd_dma;
  942. dma_addr_t cmd_dequeue_dma;
  943. struct xhci_input_control_ctx *ctrl_ctx;
  944. struct xhci_virt_device *virt_dev;
  945. unsigned int ep_index;
  946. struct xhci_ring *ep_ring;
  947. unsigned int ep_state;
  948. cmd_dma = event->cmd_trb;
  949. cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
  950. xhci->cmd_ring->dequeue);
  951. /* Is the command ring deq ptr out of sync with the deq seg ptr? */
  952. if (cmd_dequeue_dma == 0) {
  953. xhci->error_bitmask |= 1 << 4;
  954. return;
  955. }
  956. /* Does the DMA address match our internal dequeue pointer address? */
  957. if (cmd_dma != (u64) cmd_dequeue_dma) {
  958. xhci->error_bitmask |= 1 << 5;
  959. return;
  960. }
  961. switch (xhci->cmd_ring->dequeue->generic.field[3] & TRB_TYPE_BITMASK) {
  962. case TRB_TYPE(TRB_ENABLE_SLOT):
  963. if (GET_COMP_CODE(event->status) == COMP_SUCCESS)
  964. xhci->slot_id = slot_id;
  965. else
  966. xhci->slot_id = 0;
  967. complete(&xhci->addr_dev);
  968. break;
  969. case TRB_TYPE(TRB_DISABLE_SLOT):
  970. if (xhci->devs[slot_id])
  971. xhci_free_virt_device(xhci, slot_id);
  972. break;
  973. case TRB_TYPE(TRB_CONFIG_EP):
  974. virt_dev = xhci->devs[slot_id];
  975. if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
  976. break;
  977. /*
  978. * Configure endpoint commands can come from the USB core
  979. * configuration or alt setting changes, or because the HW
  980. * needed an extra configure endpoint command after a reset
  981. * endpoint command or streams were being configured.
  982. * If the command was for a halted endpoint, the xHCI driver
  983. * is not waiting on the configure endpoint command.
  984. */
  985. ctrl_ctx = xhci_get_input_control_ctx(xhci,
  986. virt_dev->in_ctx);
  987. /* Input ctx add_flags are the endpoint index plus one */
  988. ep_index = xhci_last_valid_endpoint(ctrl_ctx->add_flags) - 1;
  989. /* A usb_set_interface() call directly after clearing a halted
  990. * condition may race on this quirky hardware. Not worth
  991. * worrying about, since this is prototype hardware. Not sure
  992. * if this will work for streams, but streams support was
  993. * untested on this prototype.
  994. */
  995. if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
  996. ep_index != (unsigned int) -1 &&
  997. ctrl_ctx->add_flags - SLOT_FLAG ==
  998. ctrl_ctx->drop_flags) {
  999. ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
  1000. ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
  1001. if (!(ep_state & EP_HALTED))
  1002. goto bandwidth_change;
  1003. xhci_dbg(xhci, "Completed config ep cmd - "
  1004. "last ep index = %d, state = %d\n",
  1005. ep_index, ep_state);
  1006. /* Clear internal halted state and restart ring(s) */
  1007. xhci->devs[slot_id]->eps[ep_index].ep_state &=
  1008. ~EP_HALTED;
  1009. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  1010. break;
  1011. }
  1012. bandwidth_change:
  1013. xhci_dbg(xhci, "Completed config ep cmd\n");
  1014. xhci->devs[slot_id]->cmd_status =
  1015. GET_COMP_CODE(event->status);
  1016. complete(&xhci->devs[slot_id]->cmd_completion);
  1017. break;
  1018. case TRB_TYPE(TRB_EVAL_CONTEXT):
  1019. virt_dev = xhci->devs[slot_id];
  1020. if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
  1021. break;
  1022. xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(event->status);
  1023. complete(&xhci->devs[slot_id]->cmd_completion);
  1024. break;
  1025. case TRB_TYPE(TRB_ADDR_DEV):
  1026. xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(event->status);
  1027. complete(&xhci->addr_dev);
  1028. break;
  1029. case TRB_TYPE(TRB_STOP_RING):
  1030. handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
  1031. break;
  1032. case TRB_TYPE(TRB_SET_DEQ):
  1033. handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
  1034. break;
  1035. case TRB_TYPE(TRB_CMD_NOOP):
  1036. ++xhci->noops_handled;
  1037. break;
  1038. case TRB_TYPE(TRB_RESET_EP):
  1039. handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
  1040. break;
  1041. case TRB_TYPE(TRB_RESET_DEV):
  1042. xhci_dbg(xhci, "Completed reset device command.\n");
  1043. slot_id = TRB_TO_SLOT_ID(
  1044. xhci->cmd_ring->dequeue->generic.field[3]);
  1045. virt_dev = xhci->devs[slot_id];
  1046. if (virt_dev)
  1047. handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
  1048. else
  1049. xhci_warn(xhci, "Reset device command completion "
  1050. "for disabled slot %u\n", slot_id);
  1051. break;
  1052. case TRB_TYPE(TRB_NEC_GET_FW):
  1053. if (!(xhci->quirks & XHCI_NEC_HOST)) {
  1054. xhci->error_bitmask |= 1 << 6;
  1055. break;
  1056. }
  1057. xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
  1058. NEC_FW_MAJOR(event->status),
  1059. NEC_FW_MINOR(event->status));
  1060. break;
  1061. default:
  1062. /* Skip over unknown commands on the event ring */
  1063. xhci->error_bitmask |= 1 << 6;
  1064. break;
  1065. }
  1066. inc_deq(xhci, xhci->cmd_ring, false);
  1067. }
  1068. static void handle_vendor_event(struct xhci_hcd *xhci,
  1069. union xhci_trb *event)
  1070. {
  1071. u32 trb_type;
  1072. trb_type = TRB_FIELD_TO_TYPE(event->generic.field[3]);
  1073. xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
  1074. if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
  1075. handle_cmd_completion(xhci, &event->event_cmd);
  1076. }
  1077. static void handle_port_status(struct xhci_hcd *xhci,
  1078. union xhci_trb *event)
  1079. {
  1080. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  1081. u32 port_id;
  1082. u32 temp, temp1;
  1083. u32 __iomem *addr;
  1084. int ports;
  1085. int slot_id;
  1086. /* Port status change events always have a successful completion code */
  1087. if (GET_COMP_CODE(event->generic.field[2]) != COMP_SUCCESS) {
  1088. xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
  1089. xhci->error_bitmask |= 1 << 8;
  1090. }
  1091. port_id = GET_PORT_ID(event->generic.field[0]);
  1092. xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
  1093. ports = HCS_MAX_PORTS(xhci->hcs_params1);
  1094. if ((port_id <= 0) || (port_id > ports)) {
  1095. xhci_warn(xhci, "Invalid port id %d\n", port_id);
  1096. goto cleanup;
  1097. }
  1098. addr = &xhci->op_regs->port_status_base + NUM_PORT_REGS * (port_id - 1);
  1099. temp = xhci_readl(xhci, addr);
  1100. if ((temp & PORT_CONNECT) && (hcd->state == HC_STATE_SUSPENDED)) {
  1101. xhci_dbg(xhci, "resume root hub\n");
  1102. usb_hcd_resume_root_hub(hcd);
  1103. }
  1104. if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
  1105. xhci_dbg(xhci, "port resume event for port %d\n", port_id);
  1106. temp1 = xhci_readl(xhci, &xhci->op_regs->command);
  1107. if (!(temp1 & CMD_RUN)) {
  1108. xhci_warn(xhci, "xHC is not running.\n");
  1109. goto cleanup;
  1110. }
  1111. if (DEV_SUPERSPEED(temp)) {
  1112. xhci_dbg(xhci, "resume SS port %d\n", port_id);
  1113. temp = xhci_port_state_to_neutral(temp);
  1114. temp &= ~PORT_PLS_MASK;
  1115. temp |= PORT_LINK_STROBE | XDEV_U0;
  1116. xhci_writel(xhci, temp, addr);
  1117. slot_id = xhci_find_slot_id_by_port(xhci, port_id);
  1118. if (!slot_id) {
  1119. xhci_dbg(xhci, "slot_id is zero\n");
  1120. goto cleanup;
  1121. }
  1122. xhci_ring_device(xhci, slot_id);
  1123. xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
  1124. /* Clear PORT_PLC */
  1125. temp = xhci_readl(xhci, addr);
  1126. temp = xhci_port_state_to_neutral(temp);
  1127. temp |= PORT_PLC;
  1128. xhci_writel(xhci, temp, addr);
  1129. } else {
  1130. xhci_dbg(xhci, "resume HS port %d\n", port_id);
  1131. xhci->resume_done[port_id - 1] = jiffies +
  1132. msecs_to_jiffies(20);
  1133. mod_timer(&hcd->rh_timer,
  1134. xhci->resume_done[port_id - 1]);
  1135. /* Do the rest in GetPortStatus */
  1136. }
  1137. }
  1138. cleanup:
  1139. /* Update event ring dequeue pointer before dropping the lock */
  1140. inc_deq(xhci, xhci->event_ring, true);
  1141. spin_unlock(&xhci->lock);
  1142. /* Pass this up to the core */
  1143. usb_hcd_poll_rh_status(xhci_to_hcd(xhci));
  1144. spin_lock(&xhci->lock);
  1145. }
  1146. /*
  1147. * This TD is defined by the TRBs starting at start_trb in start_seg and ending
  1148. * at end_trb, which may be in another segment. If the suspect DMA address is a
  1149. * TRB in this TD, this function returns that TRB's segment. Otherwise it
  1150. * returns 0.
  1151. */
  1152. struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
  1153. union xhci_trb *start_trb,
  1154. union xhci_trb *end_trb,
  1155. dma_addr_t suspect_dma)
  1156. {
  1157. dma_addr_t start_dma;
  1158. dma_addr_t end_seg_dma;
  1159. dma_addr_t end_trb_dma;
  1160. struct xhci_segment *cur_seg;
  1161. start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
  1162. cur_seg = start_seg;
  1163. do {
  1164. if (start_dma == 0)
  1165. return NULL;
  1166. /* We may get an event for a Link TRB in the middle of a TD */
  1167. end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
  1168. &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
  1169. /* If the end TRB isn't in this segment, this is set to 0 */
  1170. end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
  1171. if (end_trb_dma > 0) {
  1172. /* The end TRB is in this segment, so suspect should be here */
  1173. if (start_dma <= end_trb_dma) {
  1174. if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
  1175. return cur_seg;
  1176. } else {
  1177. /* Case for one segment with
  1178. * a TD wrapped around to the top
  1179. */
  1180. if ((suspect_dma >= start_dma &&
  1181. suspect_dma <= end_seg_dma) ||
  1182. (suspect_dma >= cur_seg->dma &&
  1183. suspect_dma <= end_trb_dma))
  1184. return cur_seg;
  1185. }
  1186. return NULL;
  1187. } else {
  1188. /* Might still be somewhere in this segment */
  1189. if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
  1190. return cur_seg;
  1191. }
  1192. cur_seg = cur_seg->next;
  1193. start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
  1194. } while (cur_seg != start_seg);
  1195. return NULL;
  1196. }
  1197. static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
  1198. unsigned int slot_id, unsigned int ep_index,
  1199. unsigned int stream_id,
  1200. struct xhci_td *td, union xhci_trb *event_trb)
  1201. {
  1202. struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
  1203. ep->ep_state |= EP_HALTED;
  1204. ep->stopped_td = td;
  1205. ep->stopped_trb = event_trb;
  1206. ep->stopped_stream = stream_id;
  1207. xhci_queue_reset_ep(xhci, slot_id, ep_index);
  1208. xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
  1209. ep->stopped_td = NULL;
  1210. ep->stopped_trb = NULL;
  1211. ep->stopped_stream = 0;
  1212. xhci_ring_cmd_db(xhci);
  1213. }
  1214. /* Check if an error has halted the endpoint ring. The class driver will
  1215. * cleanup the halt for a non-default control endpoint if we indicate a stall.
  1216. * However, a babble and other errors also halt the endpoint ring, and the class
  1217. * driver won't clear the halt in that case, so we need to issue a Set Transfer
  1218. * Ring Dequeue Pointer command manually.
  1219. */
  1220. static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
  1221. struct xhci_ep_ctx *ep_ctx,
  1222. unsigned int trb_comp_code)
  1223. {
  1224. /* TRB completion codes that may require a manual halt cleanup */
  1225. if (trb_comp_code == COMP_TX_ERR ||
  1226. trb_comp_code == COMP_BABBLE ||
  1227. trb_comp_code == COMP_SPLIT_ERR)
  1228. /* The 0.96 spec says a babbling control endpoint
  1229. * is not halted. The 0.96 spec says it is. Some HW
  1230. * claims to be 0.95 compliant, but it halts the control
  1231. * endpoint anyway. Check if a babble halted the
  1232. * endpoint.
  1233. */
  1234. if ((ep_ctx->ep_info & EP_STATE_MASK) == EP_STATE_HALTED)
  1235. return 1;
  1236. return 0;
  1237. }
  1238. int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
  1239. {
  1240. if (trb_comp_code >= 224 && trb_comp_code <= 255) {
  1241. /* Vendor defined "informational" completion code,
  1242. * treat as not-an-error.
  1243. */
  1244. xhci_dbg(xhci, "Vendor defined info completion code %u\n",
  1245. trb_comp_code);
  1246. xhci_dbg(xhci, "Treating code as success.\n");
  1247. return 1;
  1248. }
  1249. return 0;
  1250. }
  1251. /*
  1252. * Finish the td processing, remove the td from td list;
  1253. * Return 1 if the urb can be given back.
  1254. */
  1255. static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1256. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  1257. struct xhci_virt_ep *ep, int *status, bool skip)
  1258. {
  1259. struct xhci_virt_device *xdev;
  1260. struct xhci_ring *ep_ring;
  1261. unsigned int slot_id;
  1262. int ep_index;
  1263. struct urb *urb = NULL;
  1264. struct xhci_ep_ctx *ep_ctx;
  1265. int ret = 0;
  1266. struct urb_priv *urb_priv;
  1267. u32 trb_comp_code;
  1268. slot_id = TRB_TO_SLOT_ID(event->flags);
  1269. xdev = xhci->devs[slot_id];
  1270. ep_index = TRB_TO_EP_ID(event->flags) - 1;
  1271. ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
  1272. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  1273. trb_comp_code = GET_COMP_CODE(event->transfer_len);
  1274. if (skip)
  1275. goto td_cleanup;
  1276. if (trb_comp_code == COMP_STOP_INVAL ||
  1277. trb_comp_code == COMP_STOP) {
  1278. /* The Endpoint Stop Command completion will take care of any
  1279. * stopped TDs. A stopped TD may be restarted, so don't update
  1280. * the ring dequeue pointer or take this TD off any lists yet.
  1281. */
  1282. ep->stopped_td = td;
  1283. ep->stopped_trb = event_trb;
  1284. return 0;
  1285. } else {
  1286. if (trb_comp_code == COMP_STALL) {
  1287. /* The transfer is completed from the driver's
  1288. * perspective, but we need to issue a set dequeue
  1289. * command for this stalled endpoint to move the dequeue
  1290. * pointer past the TD. We can't do that here because
  1291. * the halt condition must be cleared first. Let the
  1292. * USB class driver clear the stall later.
  1293. */
  1294. ep->stopped_td = td;
  1295. ep->stopped_trb = event_trb;
  1296. ep->stopped_stream = ep_ring->stream_id;
  1297. } else if (xhci_requires_manual_halt_cleanup(xhci,
  1298. ep_ctx, trb_comp_code)) {
  1299. /* Other types of errors halt the endpoint, but the
  1300. * class driver doesn't call usb_reset_endpoint() unless
  1301. * the error is -EPIPE. Clear the halted status in the
  1302. * xHCI hardware manually.
  1303. */
  1304. xhci_cleanup_halted_endpoint(xhci,
  1305. slot_id, ep_index, ep_ring->stream_id,
  1306. td, event_trb);
  1307. } else {
  1308. /* Update ring dequeue pointer */
  1309. while (ep_ring->dequeue != td->last_trb)
  1310. inc_deq(xhci, ep_ring, false);
  1311. inc_deq(xhci, ep_ring, false);
  1312. }
  1313. td_cleanup:
  1314. /* Clean up the endpoint's TD list */
  1315. urb = td->urb;
  1316. urb_priv = urb->hcpriv;
  1317. /* Do one last check of the actual transfer length.
  1318. * If the host controller said we transferred more data than
  1319. * the buffer length, urb->actual_length will be a very big
  1320. * number (since it's unsigned). Play it safe and say we didn't
  1321. * transfer anything.
  1322. */
  1323. if (urb->actual_length > urb->transfer_buffer_length) {
  1324. xhci_warn(xhci, "URB transfer length is wrong, "
  1325. "xHC issue? req. len = %u, "
  1326. "act. len = %u\n",
  1327. urb->transfer_buffer_length,
  1328. urb->actual_length);
  1329. urb->actual_length = 0;
  1330. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1331. *status = -EREMOTEIO;
  1332. else
  1333. *status = 0;
  1334. }
  1335. list_del(&td->td_list);
  1336. /* Was this TD slated to be cancelled but completed anyway? */
  1337. if (!list_empty(&td->cancelled_td_list))
  1338. list_del(&td->cancelled_td_list);
  1339. urb_priv->td_cnt++;
  1340. /* Giveback the urb when all the tds are completed */
  1341. if (urb_priv->td_cnt == urb_priv->length)
  1342. ret = 1;
  1343. }
  1344. return ret;
  1345. }
  1346. /*
  1347. * Process control tds, update urb status and actual_length.
  1348. */
  1349. static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1350. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  1351. struct xhci_virt_ep *ep, int *status)
  1352. {
  1353. struct xhci_virt_device *xdev;
  1354. struct xhci_ring *ep_ring;
  1355. unsigned int slot_id;
  1356. int ep_index;
  1357. struct xhci_ep_ctx *ep_ctx;
  1358. u32 trb_comp_code;
  1359. slot_id = TRB_TO_SLOT_ID(event->flags);
  1360. xdev = xhci->devs[slot_id];
  1361. ep_index = TRB_TO_EP_ID(event->flags) - 1;
  1362. ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
  1363. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  1364. trb_comp_code = GET_COMP_CODE(event->transfer_len);
  1365. xhci_debug_trb(xhci, xhci->event_ring->dequeue);
  1366. switch (trb_comp_code) {
  1367. case COMP_SUCCESS:
  1368. if (event_trb == ep_ring->dequeue) {
  1369. xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
  1370. "without IOC set??\n");
  1371. *status = -ESHUTDOWN;
  1372. } else if (event_trb != td->last_trb) {
  1373. xhci_warn(xhci, "WARN: Success on ctrl data TRB "
  1374. "without IOC set??\n");
  1375. *status = -ESHUTDOWN;
  1376. } else {
  1377. xhci_dbg(xhci, "Successful control transfer!\n");
  1378. *status = 0;
  1379. }
  1380. break;
  1381. case COMP_SHORT_TX:
  1382. xhci_warn(xhci, "WARN: short transfer on control ep\n");
  1383. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1384. *status = -EREMOTEIO;
  1385. else
  1386. *status = 0;
  1387. break;
  1388. default:
  1389. if (!xhci_requires_manual_halt_cleanup(xhci,
  1390. ep_ctx, trb_comp_code))
  1391. break;
  1392. xhci_dbg(xhci, "TRB error code %u, "
  1393. "halted endpoint index = %u\n",
  1394. trb_comp_code, ep_index);
  1395. /* else fall through */
  1396. case COMP_STALL:
  1397. /* Did we transfer part of the data (middle) phase? */
  1398. if (event_trb != ep_ring->dequeue &&
  1399. event_trb != td->last_trb)
  1400. td->urb->actual_length =
  1401. td->urb->transfer_buffer_length
  1402. - TRB_LEN(event->transfer_len);
  1403. else
  1404. td->urb->actual_length = 0;
  1405. xhci_cleanup_halted_endpoint(xhci,
  1406. slot_id, ep_index, 0, td, event_trb);
  1407. return finish_td(xhci, td, event_trb, event, ep, status, true);
  1408. }
  1409. /*
  1410. * Did we transfer any data, despite the errors that might have
  1411. * happened? I.e. did we get past the setup stage?
  1412. */
  1413. if (event_trb != ep_ring->dequeue) {
  1414. /* The event was for the status stage */
  1415. if (event_trb == td->last_trb) {
  1416. if (td->urb->actual_length != 0) {
  1417. /* Don't overwrite a previously set error code
  1418. */
  1419. if ((*status == -EINPROGRESS || *status == 0) &&
  1420. (td->urb->transfer_flags
  1421. & URB_SHORT_NOT_OK))
  1422. /* Did we already see a short data
  1423. * stage? */
  1424. *status = -EREMOTEIO;
  1425. } else {
  1426. td->urb->actual_length =
  1427. td->urb->transfer_buffer_length;
  1428. }
  1429. } else {
  1430. /* Maybe the event was for the data stage? */
  1431. if (trb_comp_code != COMP_STOP_INVAL) {
  1432. /* We didn't stop on a link TRB in the middle */
  1433. td->urb->actual_length =
  1434. td->urb->transfer_buffer_length -
  1435. TRB_LEN(event->transfer_len);
  1436. xhci_dbg(xhci, "Waiting for status "
  1437. "stage event\n");
  1438. return 0;
  1439. }
  1440. }
  1441. }
  1442. return finish_td(xhci, td, event_trb, event, ep, status, false);
  1443. }
  1444. /*
  1445. * Process isochronous tds, update urb packet status and actual_length.
  1446. */
  1447. static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1448. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  1449. struct xhci_virt_ep *ep, int *status)
  1450. {
  1451. struct xhci_ring *ep_ring;
  1452. struct urb_priv *urb_priv;
  1453. int idx;
  1454. int len = 0;
  1455. int skip_td = 0;
  1456. union xhci_trb *cur_trb;
  1457. struct xhci_segment *cur_seg;
  1458. u32 trb_comp_code;
  1459. ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
  1460. trb_comp_code = GET_COMP_CODE(event->transfer_len);
  1461. urb_priv = td->urb->hcpriv;
  1462. idx = urb_priv->td_cnt;
  1463. if (ep->skip) {
  1464. /* The transfer is partly done */
  1465. *status = -EXDEV;
  1466. td->urb->iso_frame_desc[idx].status = -EXDEV;
  1467. } else {
  1468. /* handle completion code */
  1469. switch (trb_comp_code) {
  1470. case COMP_SUCCESS:
  1471. td->urb->iso_frame_desc[idx].status = 0;
  1472. xhci_dbg(xhci, "Successful isoc transfer!\n");
  1473. break;
  1474. case COMP_SHORT_TX:
  1475. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1476. td->urb->iso_frame_desc[idx].status =
  1477. -EREMOTEIO;
  1478. else
  1479. td->urb->iso_frame_desc[idx].status = 0;
  1480. break;
  1481. case COMP_BW_OVER:
  1482. td->urb->iso_frame_desc[idx].status = -ECOMM;
  1483. skip_td = 1;
  1484. break;
  1485. case COMP_BUFF_OVER:
  1486. case COMP_BABBLE:
  1487. td->urb->iso_frame_desc[idx].status = -EOVERFLOW;
  1488. skip_td = 1;
  1489. break;
  1490. case COMP_STALL:
  1491. td->urb->iso_frame_desc[idx].status = -EPROTO;
  1492. skip_td = 1;
  1493. break;
  1494. case COMP_STOP:
  1495. case COMP_STOP_INVAL:
  1496. break;
  1497. default:
  1498. td->urb->iso_frame_desc[idx].status = -1;
  1499. break;
  1500. }
  1501. }
  1502. /* calc actual length */
  1503. if (ep->skip) {
  1504. td->urb->iso_frame_desc[idx].actual_length = 0;
  1505. /* Update ring dequeue pointer */
  1506. while (ep_ring->dequeue != td->last_trb)
  1507. inc_deq(xhci, ep_ring, false);
  1508. inc_deq(xhci, ep_ring, false);
  1509. return finish_td(xhci, td, event_trb, event, ep, status, true);
  1510. }
  1511. if (trb_comp_code == COMP_SUCCESS || skip_td == 1) {
  1512. td->urb->iso_frame_desc[idx].actual_length =
  1513. td->urb->iso_frame_desc[idx].length;
  1514. td->urb->actual_length +=
  1515. td->urb->iso_frame_desc[idx].length;
  1516. } else {
  1517. for (cur_trb = ep_ring->dequeue,
  1518. cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
  1519. next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
  1520. if ((cur_trb->generic.field[3] &
  1521. TRB_TYPE_BITMASK) != TRB_TYPE(TRB_TR_NOOP) &&
  1522. (cur_trb->generic.field[3] &
  1523. TRB_TYPE_BITMASK) != TRB_TYPE(TRB_LINK))
  1524. len +=
  1525. TRB_LEN(cur_trb->generic.field[2]);
  1526. }
  1527. len += TRB_LEN(cur_trb->generic.field[2]) -
  1528. TRB_LEN(event->transfer_len);
  1529. if (trb_comp_code != COMP_STOP_INVAL) {
  1530. td->urb->iso_frame_desc[idx].actual_length = len;
  1531. td->urb->actual_length += len;
  1532. }
  1533. }
  1534. if ((idx == urb_priv->length - 1) && *status == -EINPROGRESS)
  1535. *status = 0;
  1536. return finish_td(xhci, td, event_trb, event, ep, status, false);
  1537. }
  1538. /*
  1539. * Process bulk and interrupt tds, update urb status and actual_length.
  1540. */
  1541. static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1542. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  1543. struct xhci_virt_ep *ep, int *status)
  1544. {
  1545. struct xhci_ring *ep_ring;
  1546. union xhci_trb *cur_trb;
  1547. struct xhci_segment *cur_seg;
  1548. u32 trb_comp_code;
  1549. ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
  1550. trb_comp_code = GET_COMP_CODE(event->transfer_len);
  1551. switch (trb_comp_code) {
  1552. case COMP_SUCCESS:
  1553. /* Double check that the HW transferred everything. */
  1554. if (event_trb != td->last_trb) {
  1555. xhci_warn(xhci, "WARN Successful completion "
  1556. "on short TX\n");
  1557. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1558. *status = -EREMOTEIO;
  1559. else
  1560. *status = 0;
  1561. } else {
  1562. if (usb_endpoint_xfer_bulk(&td->urb->ep->desc))
  1563. xhci_dbg(xhci, "Successful bulk "
  1564. "transfer!\n");
  1565. else
  1566. xhci_dbg(xhci, "Successful interrupt "
  1567. "transfer!\n");
  1568. *status = 0;
  1569. }
  1570. break;
  1571. case COMP_SHORT_TX:
  1572. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1573. *status = -EREMOTEIO;
  1574. else
  1575. *status = 0;
  1576. break;
  1577. default:
  1578. /* Others already handled above */
  1579. break;
  1580. }
  1581. dev_dbg(&td->urb->dev->dev,
  1582. "ep %#x - asked for %d bytes, "
  1583. "%d bytes untransferred\n",
  1584. td->urb->ep->desc.bEndpointAddress,
  1585. td->urb->transfer_buffer_length,
  1586. TRB_LEN(event->transfer_len));
  1587. /* Fast path - was this the last TRB in the TD for this URB? */
  1588. if (event_trb == td->last_trb) {
  1589. if (TRB_LEN(event->transfer_len) != 0) {
  1590. td->urb->actual_length =
  1591. td->urb->transfer_buffer_length -
  1592. TRB_LEN(event->transfer_len);
  1593. if (td->urb->transfer_buffer_length <
  1594. td->urb->actual_length) {
  1595. xhci_warn(xhci, "HC gave bad length "
  1596. "of %d bytes left\n",
  1597. TRB_LEN(event->transfer_len));
  1598. td->urb->actual_length = 0;
  1599. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1600. *status = -EREMOTEIO;
  1601. else
  1602. *status = 0;
  1603. }
  1604. /* Don't overwrite a previously set error code */
  1605. if (*status == -EINPROGRESS) {
  1606. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1607. *status = -EREMOTEIO;
  1608. else
  1609. *status = 0;
  1610. }
  1611. } else {
  1612. td->urb->actual_length =
  1613. td->urb->transfer_buffer_length;
  1614. /* Ignore a short packet completion if the
  1615. * untransferred length was zero.
  1616. */
  1617. if (*status == -EREMOTEIO)
  1618. *status = 0;
  1619. }
  1620. } else {
  1621. /* Slow path - walk the list, starting from the dequeue
  1622. * pointer, to get the actual length transferred.
  1623. */
  1624. td->urb->actual_length = 0;
  1625. for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
  1626. cur_trb != event_trb;
  1627. next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
  1628. if ((cur_trb->generic.field[3] &
  1629. TRB_TYPE_BITMASK) != TRB_TYPE(TRB_TR_NOOP) &&
  1630. (cur_trb->generic.field[3] &
  1631. TRB_TYPE_BITMASK) != TRB_TYPE(TRB_LINK))
  1632. td->urb->actual_length +=
  1633. TRB_LEN(cur_trb->generic.field[2]);
  1634. }
  1635. /* If the ring didn't stop on a Link or No-op TRB, add
  1636. * in the actual bytes transferred from the Normal TRB
  1637. */
  1638. if (trb_comp_code != COMP_STOP_INVAL)
  1639. td->urb->actual_length +=
  1640. TRB_LEN(cur_trb->generic.field[2]) -
  1641. TRB_LEN(event->transfer_len);
  1642. }
  1643. return finish_td(xhci, td, event_trb, event, ep, status, false);
  1644. }
  1645. /*
  1646. * If this function returns an error condition, it means it got a Transfer
  1647. * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
  1648. * At this point, the host controller is probably hosed and should be reset.
  1649. */
  1650. static int handle_tx_event(struct xhci_hcd *xhci,
  1651. struct xhci_transfer_event *event)
  1652. {
  1653. struct xhci_virt_device *xdev;
  1654. struct xhci_virt_ep *ep;
  1655. struct xhci_ring *ep_ring;
  1656. unsigned int slot_id;
  1657. int ep_index;
  1658. struct xhci_td *td = NULL;
  1659. dma_addr_t event_dma;
  1660. struct xhci_segment *event_seg;
  1661. union xhci_trb *event_trb;
  1662. struct urb *urb = NULL;
  1663. int status = -EINPROGRESS;
  1664. struct urb_priv *urb_priv;
  1665. struct xhci_ep_ctx *ep_ctx;
  1666. u32 trb_comp_code;
  1667. int ret = 0;
  1668. slot_id = TRB_TO_SLOT_ID(event->flags);
  1669. xdev = xhci->devs[slot_id];
  1670. if (!xdev) {
  1671. xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
  1672. return -ENODEV;
  1673. }
  1674. /* Endpoint ID is 1 based, our index is zero based */
  1675. ep_index = TRB_TO_EP_ID(event->flags) - 1;
  1676. xhci_dbg(xhci, "%s - ep index = %d\n", __func__, ep_index);
  1677. ep = &xdev->eps[ep_index];
  1678. ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
  1679. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  1680. if (!ep_ring ||
  1681. (ep_ctx->ep_info & EP_STATE_MASK) == EP_STATE_DISABLED) {
  1682. xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
  1683. "or incorrect stream ring\n");
  1684. return -ENODEV;
  1685. }
  1686. event_dma = event->buffer;
  1687. trb_comp_code = GET_COMP_CODE(event->transfer_len);
  1688. /* Look for common error cases */
  1689. switch (trb_comp_code) {
  1690. /* Skip codes that require special handling depending on
  1691. * transfer type
  1692. */
  1693. case COMP_SUCCESS:
  1694. case COMP_SHORT_TX:
  1695. break;
  1696. case COMP_STOP:
  1697. xhci_dbg(xhci, "Stopped on Transfer TRB\n");
  1698. break;
  1699. case COMP_STOP_INVAL:
  1700. xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
  1701. break;
  1702. case COMP_STALL:
  1703. xhci_warn(xhci, "WARN: Stalled endpoint\n");
  1704. ep->ep_state |= EP_HALTED;
  1705. status = -EPIPE;
  1706. break;
  1707. case COMP_TRB_ERR:
  1708. xhci_warn(xhci, "WARN: TRB error on endpoint\n");
  1709. status = -EILSEQ;
  1710. break;
  1711. case COMP_SPLIT_ERR:
  1712. case COMP_TX_ERR:
  1713. xhci_warn(xhci, "WARN: transfer error on endpoint\n");
  1714. status = -EPROTO;
  1715. break;
  1716. case COMP_BABBLE:
  1717. xhci_warn(xhci, "WARN: babble error on endpoint\n");
  1718. status = -EOVERFLOW;
  1719. break;
  1720. case COMP_DB_ERR:
  1721. xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
  1722. status = -ENOSR;
  1723. break;
  1724. case COMP_BW_OVER:
  1725. xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
  1726. break;
  1727. case COMP_BUFF_OVER:
  1728. xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
  1729. break;
  1730. case COMP_UNDERRUN:
  1731. /*
  1732. * When the Isoch ring is empty, the xHC will generate
  1733. * a Ring Overrun Event for IN Isoch endpoint or Ring
  1734. * Underrun Event for OUT Isoch endpoint.
  1735. */
  1736. xhci_dbg(xhci, "underrun event on endpoint\n");
  1737. if (!list_empty(&ep_ring->td_list))
  1738. xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
  1739. "still with TDs queued?\n",
  1740. TRB_TO_SLOT_ID(event->flags), ep_index);
  1741. goto cleanup;
  1742. case COMP_OVERRUN:
  1743. xhci_dbg(xhci, "overrun event on endpoint\n");
  1744. if (!list_empty(&ep_ring->td_list))
  1745. xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
  1746. "still with TDs queued?\n",
  1747. TRB_TO_SLOT_ID(event->flags), ep_index);
  1748. goto cleanup;
  1749. case COMP_MISSED_INT:
  1750. /*
  1751. * When encounter missed service error, one or more isoc tds
  1752. * may be missed by xHC.
  1753. * Set skip flag of the ep_ring; Complete the missed tds as
  1754. * short transfer when process the ep_ring next time.
  1755. */
  1756. ep->skip = true;
  1757. xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
  1758. goto cleanup;
  1759. default:
  1760. if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
  1761. status = 0;
  1762. break;
  1763. }
  1764. xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
  1765. "busted\n");
  1766. goto cleanup;
  1767. }
  1768. do {
  1769. /* This TRB should be in the TD at the head of this ring's
  1770. * TD list.
  1771. */
  1772. if (list_empty(&ep_ring->td_list)) {
  1773. xhci_warn(xhci, "WARN Event TRB for slot %d ep %d "
  1774. "with no TDs queued?\n",
  1775. TRB_TO_SLOT_ID(event->flags), ep_index);
  1776. xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
  1777. (unsigned int) (event->flags & TRB_TYPE_BITMASK)>>10);
  1778. xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
  1779. if (ep->skip) {
  1780. ep->skip = false;
  1781. xhci_dbg(xhci, "td_list is empty while skip "
  1782. "flag set. Clear skip flag.\n");
  1783. }
  1784. ret = 0;
  1785. goto cleanup;
  1786. }
  1787. td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
  1788. /* Is this a TRB in the currently executing TD? */
  1789. event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
  1790. td->last_trb, event_dma);
  1791. if (event_seg && ep->skip) {
  1792. xhci_dbg(xhci, "Found td. Clear skip flag.\n");
  1793. ep->skip = false;
  1794. }
  1795. if (!event_seg &&
  1796. (!ep->skip || !usb_endpoint_xfer_isoc(&td->urb->ep->desc))) {
  1797. /* HC is busted, give up! */
  1798. xhci_err(xhci, "ERROR Transfer event TRB DMA ptr not "
  1799. "part of current TD\n");
  1800. return -ESHUTDOWN;
  1801. }
  1802. if (event_seg) {
  1803. event_trb = &event_seg->trbs[(event_dma -
  1804. event_seg->dma) / sizeof(*event_trb)];
  1805. /*
  1806. * No-op TRB should not trigger interrupts.
  1807. * If event_trb is a no-op TRB, it means the
  1808. * corresponding TD has been cancelled. Just ignore
  1809. * the TD.
  1810. */
  1811. if ((event_trb->generic.field[3] & TRB_TYPE_BITMASK)
  1812. == TRB_TYPE(TRB_TR_NOOP)) {
  1813. xhci_dbg(xhci, "event_trb is a no-op TRB. "
  1814. "Skip it\n");
  1815. goto cleanup;
  1816. }
  1817. }
  1818. /* Now update the urb's actual_length and give back to
  1819. * the core
  1820. */
  1821. if (usb_endpoint_xfer_control(&td->urb->ep->desc))
  1822. ret = process_ctrl_td(xhci, td, event_trb, event, ep,
  1823. &status);
  1824. else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
  1825. ret = process_isoc_td(xhci, td, event_trb, event, ep,
  1826. &status);
  1827. else
  1828. ret = process_bulk_intr_td(xhci, td, event_trb, event,
  1829. ep, &status);
  1830. cleanup:
  1831. /*
  1832. * Do not update event ring dequeue pointer if ep->skip is set.
  1833. * Will roll back to continue process missed tds.
  1834. */
  1835. if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
  1836. inc_deq(xhci, xhci->event_ring, true);
  1837. }
  1838. if (ret) {
  1839. urb = td->urb;
  1840. urb_priv = urb->hcpriv;
  1841. /* Leave the TD around for the reset endpoint function
  1842. * to use(but only if it's not a control endpoint,
  1843. * since we already queued the Set TR dequeue pointer
  1844. * command for stalled control endpoints).
  1845. */
  1846. if (usb_endpoint_xfer_control(&urb->ep->desc) ||
  1847. (trb_comp_code != COMP_STALL &&
  1848. trb_comp_code != COMP_BABBLE))
  1849. xhci_urb_free_priv(xhci, urb_priv);
  1850. usb_hcd_unlink_urb_from_ep(xhci_to_hcd(xhci), urb);
  1851. xhci_dbg(xhci, "Giveback URB %p, len = %d, "
  1852. "status = %d\n",
  1853. urb, urb->actual_length, status);
  1854. spin_unlock(&xhci->lock);
  1855. usb_hcd_giveback_urb(xhci_to_hcd(xhci), urb, status);
  1856. spin_lock(&xhci->lock);
  1857. }
  1858. /*
  1859. * If ep->skip is set, it means there are missed tds on the
  1860. * endpoint ring need to take care of.
  1861. * Process them as short transfer until reach the td pointed by
  1862. * the event.
  1863. */
  1864. } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
  1865. return 0;
  1866. }
  1867. /*
  1868. * This function handles all OS-owned events on the event ring. It may drop
  1869. * xhci->lock between event processing (e.g. to pass up port status changes).
  1870. */
  1871. static void xhci_handle_event(struct xhci_hcd *xhci)
  1872. {
  1873. union xhci_trb *event;
  1874. int update_ptrs = 1;
  1875. int ret;
  1876. xhci_dbg(xhci, "In %s\n", __func__);
  1877. if (!xhci->event_ring || !xhci->event_ring->dequeue) {
  1878. xhci->error_bitmask |= 1 << 1;
  1879. return;
  1880. }
  1881. event = xhci->event_ring->dequeue;
  1882. /* Does the HC or OS own the TRB? */
  1883. if ((event->event_cmd.flags & TRB_CYCLE) !=
  1884. xhci->event_ring->cycle_state) {
  1885. xhci->error_bitmask |= 1 << 2;
  1886. return;
  1887. }
  1888. xhci_dbg(xhci, "%s - OS owns TRB\n", __func__);
  1889. /* FIXME: Handle more event types. */
  1890. switch ((event->event_cmd.flags & TRB_TYPE_BITMASK)) {
  1891. case TRB_TYPE(TRB_COMPLETION):
  1892. xhci_dbg(xhci, "%s - calling handle_cmd_completion\n", __func__);
  1893. handle_cmd_completion(xhci, &event->event_cmd);
  1894. xhci_dbg(xhci, "%s - returned from handle_cmd_completion\n", __func__);
  1895. break;
  1896. case TRB_TYPE(TRB_PORT_STATUS):
  1897. xhci_dbg(xhci, "%s - calling handle_port_status\n", __func__);
  1898. handle_port_status(xhci, event);
  1899. xhci_dbg(xhci, "%s - returned from handle_port_status\n", __func__);
  1900. update_ptrs = 0;
  1901. break;
  1902. case TRB_TYPE(TRB_TRANSFER):
  1903. xhci_dbg(xhci, "%s - calling handle_tx_event\n", __func__);
  1904. ret = handle_tx_event(xhci, &event->trans_event);
  1905. xhci_dbg(xhci, "%s - returned from handle_tx_event\n", __func__);
  1906. if (ret < 0)
  1907. xhci->error_bitmask |= 1 << 9;
  1908. else
  1909. update_ptrs = 0;
  1910. break;
  1911. default:
  1912. if ((event->event_cmd.flags & TRB_TYPE_BITMASK) >= TRB_TYPE(48))
  1913. handle_vendor_event(xhci, event);
  1914. else
  1915. xhci->error_bitmask |= 1 << 3;
  1916. }
  1917. /* Any of the above functions may drop and re-acquire the lock, so check
  1918. * to make sure a watchdog timer didn't mark the host as non-responsive.
  1919. */
  1920. if (xhci->xhc_state & XHCI_STATE_DYING) {
  1921. xhci_dbg(xhci, "xHCI host dying, returning from "
  1922. "event handler.\n");
  1923. return;
  1924. }
  1925. if (update_ptrs)
  1926. /* Update SW event ring dequeue pointer */
  1927. inc_deq(xhci, xhci->event_ring, true);
  1928. /* Are there more items on the event ring? */
  1929. xhci_handle_event(xhci);
  1930. }
  1931. /*
  1932. * xHCI spec says we can get an interrupt, and if the HC has an error condition,
  1933. * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
  1934. * indicators of an event TRB error, but we check the status *first* to be safe.
  1935. */
  1936. irqreturn_t xhci_irq(struct usb_hcd *hcd)
  1937. {
  1938. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  1939. u32 status;
  1940. union xhci_trb *trb;
  1941. u64 temp_64;
  1942. union xhci_trb *event_ring_deq;
  1943. dma_addr_t deq;
  1944. spin_lock(&xhci->lock);
  1945. trb = xhci->event_ring->dequeue;
  1946. /* Check if the xHC generated the interrupt, or the irq is shared */
  1947. status = xhci_readl(xhci, &xhci->op_regs->status);
  1948. if (status == 0xffffffff)
  1949. goto hw_died;
  1950. if (!(status & STS_EINT)) {
  1951. spin_unlock(&xhci->lock);
  1952. xhci_warn(xhci, "Spurious interrupt.\n");
  1953. return IRQ_NONE;
  1954. }
  1955. xhci_dbg(xhci, "op reg status = %08x\n", status);
  1956. xhci_dbg(xhci, "Event ring dequeue ptr:\n");
  1957. xhci_dbg(xhci, "@%llx %08x %08x %08x %08x\n",
  1958. (unsigned long long)
  1959. xhci_trb_virt_to_dma(xhci->event_ring->deq_seg, trb),
  1960. lower_32_bits(trb->link.segment_ptr),
  1961. upper_32_bits(trb->link.segment_ptr),
  1962. (unsigned int) trb->link.intr_target,
  1963. (unsigned int) trb->link.control);
  1964. if (status & STS_FATAL) {
  1965. xhci_warn(xhci, "WARNING: Host System Error\n");
  1966. xhci_halt(xhci);
  1967. hw_died:
  1968. xhci_to_hcd(xhci)->state = HC_STATE_HALT;
  1969. spin_unlock(&xhci->lock);
  1970. return -ESHUTDOWN;
  1971. }
  1972. /*
  1973. * Clear the op reg interrupt status first,
  1974. * so we can receive interrupts from other MSI-X interrupters.
  1975. * Write 1 to clear the interrupt status.
  1976. */
  1977. status |= STS_EINT;
  1978. xhci_writel(xhci, status, &xhci->op_regs->status);
  1979. /* FIXME when MSI-X is supported and there are multiple vectors */
  1980. /* Clear the MSI-X event interrupt status */
  1981. if (hcd->irq != -1) {
  1982. u32 irq_pending;
  1983. /* Acknowledge the PCI interrupt */
  1984. irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  1985. irq_pending |= 0x3;
  1986. xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
  1987. }
  1988. if (xhci->xhc_state & XHCI_STATE_DYING) {
  1989. xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
  1990. "Shouldn't IRQs be disabled?\n");
  1991. /* Clear the event handler busy flag (RW1C);
  1992. * the event ring should be empty.
  1993. */
  1994. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  1995. xhci_write_64(xhci, temp_64 | ERST_EHB,
  1996. &xhci->ir_set->erst_dequeue);
  1997. spin_unlock(&xhci->lock);
  1998. return IRQ_HANDLED;
  1999. }
  2000. event_ring_deq = xhci->event_ring->dequeue;
  2001. /* FIXME this should be a delayed service routine
  2002. * that clears the EHB.
  2003. */
  2004. xhci_handle_event(xhci);
  2005. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  2006. /* If necessary, update the HW's version of the event ring deq ptr. */
  2007. if (event_ring_deq != xhci->event_ring->dequeue) {
  2008. deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
  2009. xhci->event_ring->dequeue);
  2010. if (deq == 0)
  2011. xhci_warn(xhci, "WARN something wrong with SW event "
  2012. "ring dequeue ptr.\n");
  2013. /* Update HC event ring dequeue pointer */
  2014. temp_64 &= ERST_PTR_MASK;
  2015. temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
  2016. }
  2017. /* Clear the event handler busy flag (RW1C); event ring is empty. */
  2018. temp_64 |= ERST_EHB;
  2019. xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
  2020. spin_unlock(&xhci->lock);
  2021. return IRQ_HANDLED;
  2022. }
  2023. irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
  2024. {
  2025. irqreturn_t ret;
  2026. set_bit(HCD_FLAG_SAW_IRQ, &hcd->flags);
  2027. ret = xhci_irq(hcd);
  2028. return ret;
  2029. }
  2030. /**** Endpoint Ring Operations ****/
  2031. /*
  2032. * Generic function for queueing a TRB on a ring.
  2033. * The caller must have checked to make sure there's room on the ring.
  2034. *
  2035. * @more_trbs_coming: Will you enqueue more TRBs before calling
  2036. * prepare_transfer()?
  2037. */
  2038. static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
  2039. bool consumer, bool more_trbs_coming,
  2040. u32 field1, u32 field2, u32 field3, u32 field4)
  2041. {
  2042. struct xhci_generic_trb *trb;
  2043. trb = &ring->enqueue->generic;
  2044. trb->field[0] = field1;
  2045. trb->field[1] = field2;
  2046. trb->field[2] = field3;
  2047. trb->field[3] = field4;
  2048. inc_enq(xhci, ring, consumer, more_trbs_coming);
  2049. }
  2050. /*
  2051. * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
  2052. * FIXME allocate segments if the ring is full.
  2053. */
  2054. static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
  2055. u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
  2056. {
  2057. /* Make sure the endpoint has been added to xHC schedule */
  2058. xhci_dbg(xhci, "Endpoint state = 0x%x\n", ep_state);
  2059. switch (ep_state) {
  2060. case EP_STATE_DISABLED:
  2061. /*
  2062. * USB core changed config/interfaces without notifying us,
  2063. * or hardware is reporting the wrong state.
  2064. */
  2065. xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
  2066. return -ENOENT;
  2067. case EP_STATE_ERROR:
  2068. xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
  2069. /* FIXME event handling code for error needs to clear it */
  2070. /* XXX not sure if this should be -ENOENT or not */
  2071. return -EINVAL;
  2072. case EP_STATE_HALTED:
  2073. xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
  2074. case EP_STATE_STOPPED:
  2075. case EP_STATE_RUNNING:
  2076. break;
  2077. default:
  2078. xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
  2079. /*
  2080. * FIXME issue Configure Endpoint command to try to get the HC
  2081. * back into a known state.
  2082. */
  2083. return -EINVAL;
  2084. }
  2085. if (!room_on_ring(xhci, ep_ring, num_trbs)) {
  2086. /* FIXME allocate more room */
  2087. xhci_err(xhci, "ERROR no room on ep ring\n");
  2088. return -ENOMEM;
  2089. }
  2090. if (enqueue_is_link_trb(ep_ring)) {
  2091. struct xhci_ring *ring = ep_ring;
  2092. union xhci_trb *next;
  2093. xhci_dbg(xhci, "prepare_ring: pointing to link trb\n");
  2094. next = ring->enqueue;
  2095. while (last_trb(xhci, ring, ring->enq_seg, next)) {
  2096. /* If we're not dealing with 0.95 hardware,
  2097. * clear the chain bit.
  2098. */
  2099. if (!xhci_link_trb_quirk(xhci))
  2100. next->link.control &= ~TRB_CHAIN;
  2101. else
  2102. next->link.control |= TRB_CHAIN;
  2103. wmb();
  2104. next->link.control ^= (u32) TRB_CYCLE;
  2105. /* Toggle the cycle bit after the last ring segment. */
  2106. if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
  2107. ring->cycle_state = (ring->cycle_state ? 0 : 1);
  2108. if (!in_interrupt()) {
  2109. xhci_dbg(xhci, "queue_trb: Toggle cycle "
  2110. "state for ring %p = %i\n",
  2111. ring, (unsigned int)ring->cycle_state);
  2112. }
  2113. }
  2114. ring->enq_seg = ring->enq_seg->next;
  2115. ring->enqueue = ring->enq_seg->trbs;
  2116. next = ring->enqueue;
  2117. }
  2118. }
  2119. return 0;
  2120. }
  2121. static int prepare_transfer(struct xhci_hcd *xhci,
  2122. struct xhci_virt_device *xdev,
  2123. unsigned int ep_index,
  2124. unsigned int stream_id,
  2125. unsigned int num_trbs,
  2126. struct urb *urb,
  2127. unsigned int td_index,
  2128. gfp_t mem_flags)
  2129. {
  2130. int ret;
  2131. struct urb_priv *urb_priv;
  2132. struct xhci_td *td;
  2133. struct xhci_ring *ep_ring;
  2134. struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  2135. ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
  2136. if (!ep_ring) {
  2137. xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
  2138. stream_id);
  2139. return -EINVAL;
  2140. }
  2141. ret = prepare_ring(xhci, ep_ring,
  2142. ep_ctx->ep_info & EP_STATE_MASK,
  2143. num_trbs, mem_flags);
  2144. if (ret)
  2145. return ret;
  2146. urb_priv = urb->hcpriv;
  2147. td = urb_priv->td[td_index];
  2148. INIT_LIST_HEAD(&td->td_list);
  2149. INIT_LIST_HEAD(&td->cancelled_td_list);
  2150. if (td_index == 0) {
  2151. ret = usb_hcd_link_urb_to_ep(xhci_to_hcd(xhci), urb);
  2152. if (unlikely(ret)) {
  2153. xhci_urb_free_priv(xhci, urb_priv);
  2154. urb->hcpriv = NULL;
  2155. return ret;
  2156. }
  2157. }
  2158. td->urb = urb;
  2159. /* Add this TD to the tail of the endpoint ring's TD list */
  2160. list_add_tail(&td->td_list, &ep_ring->td_list);
  2161. td->start_seg = ep_ring->enq_seg;
  2162. td->first_trb = ep_ring->enqueue;
  2163. urb_priv->td[td_index] = td;
  2164. return 0;
  2165. }
  2166. static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
  2167. {
  2168. int num_sgs, num_trbs, running_total, temp, i;
  2169. struct scatterlist *sg;
  2170. sg = NULL;
  2171. num_sgs = urb->num_sgs;
  2172. temp = urb->transfer_buffer_length;
  2173. xhci_dbg(xhci, "count sg list trbs: \n");
  2174. num_trbs = 0;
  2175. for_each_sg(urb->sg, sg, num_sgs, i) {
  2176. unsigned int previous_total_trbs = num_trbs;
  2177. unsigned int len = sg_dma_len(sg);
  2178. /* Scatter gather list entries may cross 64KB boundaries */
  2179. running_total = TRB_MAX_BUFF_SIZE -
  2180. (sg_dma_address(sg) & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
  2181. if (running_total != 0)
  2182. num_trbs++;
  2183. /* How many more 64KB chunks to transfer, how many more TRBs? */
  2184. while (running_total < sg_dma_len(sg)) {
  2185. num_trbs++;
  2186. running_total += TRB_MAX_BUFF_SIZE;
  2187. }
  2188. xhci_dbg(xhci, " sg #%d: dma = %#llx, len = %#x (%d), num_trbs = %d\n",
  2189. i, (unsigned long long)sg_dma_address(sg),
  2190. len, len, num_trbs - previous_total_trbs);
  2191. len = min_t(int, len, temp);
  2192. temp -= len;
  2193. if (temp == 0)
  2194. break;
  2195. }
  2196. xhci_dbg(xhci, "\n");
  2197. if (!in_interrupt())
  2198. dev_dbg(&urb->dev->dev, "ep %#x - urb len = %d, sglist used, num_trbs = %d\n",
  2199. urb->ep->desc.bEndpointAddress,
  2200. urb->transfer_buffer_length,
  2201. num_trbs);
  2202. return num_trbs;
  2203. }
  2204. static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
  2205. {
  2206. if (num_trbs != 0)
  2207. dev_dbg(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
  2208. "TRBs, %d left\n", __func__,
  2209. urb->ep->desc.bEndpointAddress, num_trbs);
  2210. if (running_total != urb->transfer_buffer_length)
  2211. dev_dbg(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
  2212. "queued %#x (%d), asked for %#x (%d)\n",
  2213. __func__,
  2214. urb->ep->desc.bEndpointAddress,
  2215. running_total, running_total,
  2216. urb->transfer_buffer_length,
  2217. urb->transfer_buffer_length);
  2218. }
  2219. static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
  2220. unsigned int ep_index, unsigned int stream_id, int start_cycle,
  2221. struct xhci_generic_trb *start_trb, struct xhci_td *td)
  2222. {
  2223. /*
  2224. * Pass all the TRBs to the hardware at once and make sure this write
  2225. * isn't reordered.
  2226. */
  2227. wmb();
  2228. start_trb->field[3] |= start_cycle;
  2229. xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
  2230. }
  2231. /*
  2232. * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
  2233. * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
  2234. * (comprised of sg list entries) can take several service intervals to
  2235. * transmit.
  2236. */
  2237. int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2238. struct urb *urb, int slot_id, unsigned int ep_index)
  2239. {
  2240. struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
  2241. xhci->devs[slot_id]->out_ctx, ep_index);
  2242. int xhci_interval;
  2243. int ep_interval;
  2244. xhci_interval = EP_INTERVAL_TO_UFRAMES(ep_ctx->ep_info);
  2245. ep_interval = urb->interval;
  2246. /* Convert to microframes */
  2247. if (urb->dev->speed == USB_SPEED_LOW ||
  2248. urb->dev->speed == USB_SPEED_FULL)
  2249. ep_interval *= 8;
  2250. /* FIXME change this to a warning and a suggestion to use the new API
  2251. * to set the polling interval (once the API is added).
  2252. */
  2253. if (xhci_interval != ep_interval) {
  2254. if (!printk_ratelimit())
  2255. dev_dbg(&urb->dev->dev, "Driver uses different interval"
  2256. " (%d microframe%s) than xHCI "
  2257. "(%d microframe%s)\n",
  2258. ep_interval,
  2259. ep_interval == 1 ? "" : "s",
  2260. xhci_interval,
  2261. xhci_interval == 1 ? "" : "s");
  2262. urb->interval = xhci_interval;
  2263. /* Convert back to frames for LS/FS devices */
  2264. if (urb->dev->speed == USB_SPEED_LOW ||
  2265. urb->dev->speed == USB_SPEED_FULL)
  2266. urb->interval /= 8;
  2267. }
  2268. return xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
  2269. }
  2270. /*
  2271. * The TD size is the number of bytes remaining in the TD (including this TRB),
  2272. * right shifted by 10.
  2273. * It must fit in bits 21:17, so it can't be bigger than 31.
  2274. */
  2275. static u32 xhci_td_remainder(unsigned int remainder)
  2276. {
  2277. u32 max = (1 << (21 - 17 + 1)) - 1;
  2278. if ((remainder >> 10) >= max)
  2279. return max << 17;
  2280. else
  2281. return (remainder >> 10) << 17;
  2282. }
  2283. static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2284. struct urb *urb, int slot_id, unsigned int ep_index)
  2285. {
  2286. struct xhci_ring *ep_ring;
  2287. unsigned int num_trbs;
  2288. struct urb_priv *urb_priv;
  2289. struct xhci_td *td;
  2290. struct scatterlist *sg;
  2291. int num_sgs;
  2292. int trb_buff_len, this_sg_len, running_total;
  2293. bool first_trb;
  2294. u64 addr;
  2295. bool more_trbs_coming;
  2296. struct xhci_generic_trb *start_trb;
  2297. int start_cycle;
  2298. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  2299. if (!ep_ring)
  2300. return -EINVAL;
  2301. num_trbs = count_sg_trbs_needed(xhci, urb);
  2302. num_sgs = urb->num_sgs;
  2303. trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
  2304. ep_index, urb->stream_id,
  2305. num_trbs, urb, 0, mem_flags);
  2306. if (trb_buff_len < 0)
  2307. return trb_buff_len;
  2308. urb_priv = urb->hcpriv;
  2309. td = urb_priv->td[0];
  2310. /*
  2311. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  2312. * until we've finished creating all the other TRBs. The ring's cycle
  2313. * state may change as we enqueue the other TRBs, so save it too.
  2314. */
  2315. start_trb = &ep_ring->enqueue->generic;
  2316. start_cycle = ep_ring->cycle_state;
  2317. running_total = 0;
  2318. /*
  2319. * How much data is in the first TRB?
  2320. *
  2321. * There are three forces at work for TRB buffer pointers and lengths:
  2322. * 1. We don't want to walk off the end of this sg-list entry buffer.
  2323. * 2. The transfer length that the driver requested may be smaller than
  2324. * the amount of memory allocated for this scatter-gather list.
  2325. * 3. TRBs buffers can't cross 64KB boundaries.
  2326. */
  2327. sg = urb->sg;
  2328. addr = (u64) sg_dma_address(sg);
  2329. this_sg_len = sg_dma_len(sg);
  2330. trb_buff_len = TRB_MAX_BUFF_SIZE -
  2331. (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
  2332. trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
  2333. if (trb_buff_len > urb->transfer_buffer_length)
  2334. trb_buff_len = urb->transfer_buffer_length;
  2335. xhci_dbg(xhci, "First length to xfer from 1st sglist entry = %u\n",
  2336. trb_buff_len);
  2337. first_trb = true;
  2338. /* Queue the first TRB, even if it's zero-length */
  2339. do {
  2340. u32 field = 0;
  2341. u32 length_field = 0;
  2342. u32 remainder = 0;
  2343. /* Don't change the cycle bit of the first TRB until later */
  2344. if (first_trb)
  2345. first_trb = false;
  2346. else
  2347. field |= ep_ring->cycle_state;
  2348. /* Chain all the TRBs together; clear the chain bit in the last
  2349. * TRB to indicate it's the last TRB in the chain.
  2350. */
  2351. if (num_trbs > 1) {
  2352. field |= TRB_CHAIN;
  2353. } else {
  2354. /* FIXME - add check for ZERO_PACKET flag before this */
  2355. td->last_trb = ep_ring->enqueue;
  2356. field |= TRB_IOC;
  2357. }
  2358. xhci_dbg(xhci, " sg entry: dma = %#x, len = %#x (%d), "
  2359. "64KB boundary at %#x, end dma = %#x\n",
  2360. (unsigned int) addr, trb_buff_len, trb_buff_len,
  2361. (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
  2362. (unsigned int) addr + trb_buff_len);
  2363. if (TRB_MAX_BUFF_SIZE -
  2364. (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1)) < trb_buff_len) {
  2365. xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
  2366. xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
  2367. (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
  2368. (unsigned int) addr + trb_buff_len);
  2369. }
  2370. remainder = xhci_td_remainder(urb->transfer_buffer_length -
  2371. running_total) ;
  2372. length_field = TRB_LEN(trb_buff_len) |
  2373. remainder |
  2374. TRB_INTR_TARGET(0);
  2375. if (num_trbs > 1)
  2376. more_trbs_coming = true;
  2377. else
  2378. more_trbs_coming = false;
  2379. queue_trb(xhci, ep_ring, false, more_trbs_coming,
  2380. lower_32_bits(addr),
  2381. upper_32_bits(addr),
  2382. length_field,
  2383. /* We always want to know if the TRB was short,
  2384. * or we won't get an event when it completes.
  2385. * (Unless we use event data TRBs, which are a
  2386. * waste of space and HC resources.)
  2387. */
  2388. field | TRB_ISP | TRB_TYPE(TRB_NORMAL));
  2389. --num_trbs;
  2390. running_total += trb_buff_len;
  2391. /* Calculate length for next transfer --
  2392. * Are we done queueing all the TRBs for this sg entry?
  2393. */
  2394. this_sg_len -= trb_buff_len;
  2395. if (this_sg_len == 0) {
  2396. --num_sgs;
  2397. if (num_sgs == 0)
  2398. break;
  2399. sg = sg_next(sg);
  2400. addr = (u64) sg_dma_address(sg);
  2401. this_sg_len = sg_dma_len(sg);
  2402. } else {
  2403. addr += trb_buff_len;
  2404. }
  2405. trb_buff_len = TRB_MAX_BUFF_SIZE -
  2406. (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
  2407. trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
  2408. if (running_total + trb_buff_len > urb->transfer_buffer_length)
  2409. trb_buff_len =
  2410. urb->transfer_buffer_length - running_total;
  2411. } while (running_total < urb->transfer_buffer_length);
  2412. check_trb_math(urb, num_trbs, running_total);
  2413. giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
  2414. start_cycle, start_trb, td);
  2415. return 0;
  2416. }
  2417. /* This is very similar to what ehci-q.c qtd_fill() does */
  2418. int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2419. struct urb *urb, int slot_id, unsigned int ep_index)
  2420. {
  2421. struct xhci_ring *ep_ring;
  2422. struct urb_priv *urb_priv;
  2423. struct xhci_td *td;
  2424. int num_trbs;
  2425. struct xhci_generic_trb *start_trb;
  2426. bool first_trb;
  2427. bool more_trbs_coming;
  2428. int start_cycle;
  2429. u32 field, length_field;
  2430. int running_total, trb_buff_len, ret;
  2431. u64 addr;
  2432. if (urb->num_sgs)
  2433. return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
  2434. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  2435. if (!ep_ring)
  2436. return -EINVAL;
  2437. num_trbs = 0;
  2438. /* How much data is (potentially) left before the 64KB boundary? */
  2439. running_total = TRB_MAX_BUFF_SIZE -
  2440. (urb->transfer_dma & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
  2441. /* If there's some data on this 64KB chunk, or we have to send a
  2442. * zero-length transfer, we need at least one TRB
  2443. */
  2444. if (running_total != 0 || urb->transfer_buffer_length == 0)
  2445. num_trbs++;
  2446. /* How many more 64KB chunks to transfer, how many more TRBs? */
  2447. while (running_total < urb->transfer_buffer_length) {
  2448. num_trbs++;
  2449. running_total += TRB_MAX_BUFF_SIZE;
  2450. }
  2451. /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
  2452. if (!in_interrupt())
  2453. dev_dbg(&urb->dev->dev, "ep %#x - urb len = %#x (%d), addr = %#llx, num_trbs = %d\n",
  2454. urb->ep->desc.bEndpointAddress,
  2455. urb->transfer_buffer_length,
  2456. urb->transfer_buffer_length,
  2457. (unsigned long long)urb->transfer_dma,
  2458. num_trbs);
  2459. ret = prepare_transfer(xhci, xhci->devs[slot_id],
  2460. ep_index, urb->stream_id,
  2461. num_trbs, urb, 0, mem_flags);
  2462. if (ret < 0)
  2463. return ret;
  2464. urb_priv = urb->hcpriv;
  2465. td = urb_priv->td[0];
  2466. /*
  2467. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  2468. * until we've finished creating all the other TRBs. The ring's cycle
  2469. * state may change as we enqueue the other TRBs, so save it too.
  2470. */
  2471. start_trb = &ep_ring->enqueue->generic;
  2472. start_cycle = ep_ring->cycle_state;
  2473. running_total = 0;
  2474. /* How much data is in the first TRB? */
  2475. addr = (u64) urb->transfer_dma;
  2476. trb_buff_len = TRB_MAX_BUFF_SIZE -
  2477. (urb->transfer_dma & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
  2478. if (urb->transfer_buffer_length < trb_buff_len)
  2479. trb_buff_len = urb->transfer_buffer_length;
  2480. first_trb = true;
  2481. /* Queue the first TRB, even if it's zero-length */
  2482. do {
  2483. u32 remainder = 0;
  2484. field = 0;
  2485. /* Don't change the cycle bit of the first TRB until later */
  2486. if (first_trb)
  2487. first_trb = false;
  2488. else
  2489. field |= ep_ring->cycle_state;
  2490. /* Chain all the TRBs together; clear the chain bit in the last
  2491. * TRB to indicate it's the last TRB in the chain.
  2492. */
  2493. if (num_trbs > 1) {
  2494. field |= TRB_CHAIN;
  2495. } else {
  2496. /* FIXME - add check for ZERO_PACKET flag before this */
  2497. td->last_trb = ep_ring->enqueue;
  2498. field |= TRB_IOC;
  2499. }
  2500. remainder = xhci_td_remainder(urb->transfer_buffer_length -
  2501. running_total);
  2502. length_field = TRB_LEN(trb_buff_len) |
  2503. remainder |
  2504. TRB_INTR_TARGET(0);
  2505. if (num_trbs > 1)
  2506. more_trbs_coming = true;
  2507. else
  2508. more_trbs_coming = false;
  2509. queue_trb(xhci, ep_ring, false, more_trbs_coming,
  2510. lower_32_bits(addr),
  2511. upper_32_bits(addr),
  2512. length_field,
  2513. /* We always want to know if the TRB was short,
  2514. * or we won't get an event when it completes.
  2515. * (Unless we use event data TRBs, which are a
  2516. * waste of space and HC resources.)
  2517. */
  2518. field | TRB_ISP | TRB_TYPE(TRB_NORMAL));
  2519. --num_trbs;
  2520. running_total += trb_buff_len;
  2521. /* Calculate length for next transfer */
  2522. addr += trb_buff_len;
  2523. trb_buff_len = urb->transfer_buffer_length - running_total;
  2524. if (trb_buff_len > TRB_MAX_BUFF_SIZE)
  2525. trb_buff_len = TRB_MAX_BUFF_SIZE;
  2526. } while (running_total < urb->transfer_buffer_length);
  2527. check_trb_math(urb, num_trbs, running_total);
  2528. giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
  2529. start_cycle, start_trb, td);
  2530. return 0;
  2531. }
  2532. /* Caller must have locked xhci->lock */
  2533. int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2534. struct urb *urb, int slot_id, unsigned int ep_index)
  2535. {
  2536. struct xhci_ring *ep_ring;
  2537. int num_trbs;
  2538. int ret;
  2539. struct usb_ctrlrequest *setup;
  2540. struct xhci_generic_trb *start_trb;
  2541. int start_cycle;
  2542. u32 field, length_field;
  2543. struct urb_priv *urb_priv;
  2544. struct xhci_td *td;
  2545. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  2546. if (!ep_ring)
  2547. return -EINVAL;
  2548. /*
  2549. * Need to copy setup packet into setup TRB, so we can't use the setup
  2550. * DMA address.
  2551. */
  2552. if (!urb->setup_packet)
  2553. return -EINVAL;
  2554. if (!in_interrupt())
  2555. xhci_dbg(xhci, "Queueing ctrl tx for slot id %d, ep %d\n",
  2556. slot_id, ep_index);
  2557. /* 1 TRB for setup, 1 for status */
  2558. num_trbs = 2;
  2559. /*
  2560. * Don't need to check if we need additional event data and normal TRBs,
  2561. * since data in control transfers will never get bigger than 16MB
  2562. * XXX: can we get a buffer that crosses 64KB boundaries?
  2563. */
  2564. if (urb->transfer_buffer_length > 0)
  2565. num_trbs++;
  2566. ret = prepare_transfer(xhci, xhci->devs[slot_id],
  2567. ep_index, urb->stream_id,
  2568. num_trbs, urb, 0, mem_flags);
  2569. if (ret < 0)
  2570. return ret;
  2571. urb_priv = urb->hcpriv;
  2572. td = urb_priv->td[0];
  2573. /*
  2574. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  2575. * until we've finished creating all the other TRBs. The ring's cycle
  2576. * state may change as we enqueue the other TRBs, so save it too.
  2577. */
  2578. start_trb = &ep_ring->enqueue->generic;
  2579. start_cycle = ep_ring->cycle_state;
  2580. /* Queue setup TRB - see section 6.4.1.2.1 */
  2581. /* FIXME better way to translate setup_packet into two u32 fields? */
  2582. setup = (struct usb_ctrlrequest *) urb->setup_packet;
  2583. queue_trb(xhci, ep_ring, false, true,
  2584. /* FIXME endianness is probably going to bite my ass here. */
  2585. setup->bRequestType | setup->bRequest << 8 | setup->wValue << 16,
  2586. setup->wIndex | setup->wLength << 16,
  2587. TRB_LEN(8) | TRB_INTR_TARGET(0),
  2588. /* Immediate data in pointer */
  2589. TRB_IDT | TRB_TYPE(TRB_SETUP));
  2590. /* If there's data, queue data TRBs */
  2591. field = 0;
  2592. length_field = TRB_LEN(urb->transfer_buffer_length) |
  2593. xhci_td_remainder(urb->transfer_buffer_length) |
  2594. TRB_INTR_TARGET(0);
  2595. if (urb->transfer_buffer_length > 0) {
  2596. if (setup->bRequestType & USB_DIR_IN)
  2597. field |= TRB_DIR_IN;
  2598. queue_trb(xhci, ep_ring, false, true,
  2599. lower_32_bits(urb->transfer_dma),
  2600. upper_32_bits(urb->transfer_dma),
  2601. length_field,
  2602. /* Event on short tx */
  2603. field | TRB_ISP | TRB_TYPE(TRB_DATA) | ep_ring->cycle_state);
  2604. }
  2605. /* Save the DMA address of the last TRB in the TD */
  2606. td->last_trb = ep_ring->enqueue;
  2607. /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
  2608. /* If the device sent data, the status stage is an OUT transfer */
  2609. if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
  2610. field = 0;
  2611. else
  2612. field = TRB_DIR_IN;
  2613. queue_trb(xhci, ep_ring, false, false,
  2614. 0,
  2615. 0,
  2616. TRB_INTR_TARGET(0),
  2617. /* Event on completion */
  2618. field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
  2619. giveback_first_trb(xhci, slot_id, ep_index, 0,
  2620. start_cycle, start_trb, td);
  2621. return 0;
  2622. }
  2623. static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
  2624. struct urb *urb, int i)
  2625. {
  2626. int num_trbs = 0;
  2627. u64 addr, td_len, running_total;
  2628. addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
  2629. td_len = urb->iso_frame_desc[i].length;
  2630. running_total = TRB_MAX_BUFF_SIZE -
  2631. (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
  2632. if (running_total != 0)
  2633. num_trbs++;
  2634. while (running_total < td_len) {
  2635. num_trbs++;
  2636. running_total += TRB_MAX_BUFF_SIZE;
  2637. }
  2638. return num_trbs;
  2639. }
  2640. /* This is for isoc transfer */
  2641. static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2642. struct urb *urb, int slot_id, unsigned int ep_index)
  2643. {
  2644. struct xhci_ring *ep_ring;
  2645. struct urb_priv *urb_priv;
  2646. struct xhci_td *td;
  2647. int num_tds, trbs_per_td;
  2648. struct xhci_generic_trb *start_trb;
  2649. bool first_trb;
  2650. int start_cycle;
  2651. u32 field, length_field;
  2652. int running_total, trb_buff_len, td_len, td_remain_len, ret;
  2653. u64 start_addr, addr;
  2654. int i, j;
  2655. ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
  2656. num_tds = urb->number_of_packets;
  2657. if (num_tds < 1) {
  2658. xhci_dbg(xhci, "Isoc URB with zero packets?\n");
  2659. return -EINVAL;
  2660. }
  2661. if (!in_interrupt())
  2662. dev_dbg(&urb->dev->dev, "ep %#x - urb len = %#x (%d),"
  2663. " addr = %#llx, num_tds = %d\n",
  2664. urb->ep->desc.bEndpointAddress,
  2665. urb->transfer_buffer_length,
  2666. urb->transfer_buffer_length,
  2667. (unsigned long long)urb->transfer_dma,
  2668. num_tds);
  2669. start_addr = (u64) urb->transfer_dma;
  2670. start_trb = &ep_ring->enqueue->generic;
  2671. start_cycle = ep_ring->cycle_state;
  2672. /* Queue the first TRB, even if it's zero-length */
  2673. for (i = 0; i < num_tds; i++) {
  2674. first_trb = true;
  2675. running_total = 0;
  2676. addr = start_addr + urb->iso_frame_desc[i].offset;
  2677. td_len = urb->iso_frame_desc[i].length;
  2678. td_remain_len = td_len;
  2679. trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
  2680. ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
  2681. urb->stream_id, trbs_per_td, urb, i, mem_flags);
  2682. if (ret < 0)
  2683. return ret;
  2684. urb_priv = urb->hcpriv;
  2685. td = urb_priv->td[i];
  2686. for (j = 0; j < trbs_per_td; j++) {
  2687. u32 remainder = 0;
  2688. field = 0;
  2689. if (first_trb) {
  2690. /* Queue the isoc TRB */
  2691. field |= TRB_TYPE(TRB_ISOC);
  2692. /* Assume URB_ISO_ASAP is set */
  2693. field |= TRB_SIA;
  2694. if (i > 0)
  2695. field |= ep_ring->cycle_state;
  2696. first_trb = false;
  2697. } else {
  2698. /* Queue other normal TRBs */
  2699. field |= TRB_TYPE(TRB_NORMAL);
  2700. field |= ep_ring->cycle_state;
  2701. }
  2702. /* Chain all the TRBs together; clear the chain bit in
  2703. * the last TRB to indicate it's the last TRB in the
  2704. * chain.
  2705. */
  2706. if (j < trbs_per_td - 1) {
  2707. field |= TRB_CHAIN;
  2708. } else {
  2709. td->last_trb = ep_ring->enqueue;
  2710. field |= TRB_IOC;
  2711. }
  2712. /* Calculate TRB length */
  2713. trb_buff_len = TRB_MAX_BUFF_SIZE -
  2714. (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
  2715. if (trb_buff_len > td_remain_len)
  2716. trb_buff_len = td_remain_len;
  2717. remainder = xhci_td_remainder(td_len - running_total);
  2718. length_field = TRB_LEN(trb_buff_len) |
  2719. remainder |
  2720. TRB_INTR_TARGET(0);
  2721. queue_trb(xhci, ep_ring, false, false,
  2722. lower_32_bits(addr),
  2723. upper_32_bits(addr),
  2724. length_field,
  2725. /* We always want to know if the TRB was short,
  2726. * or we won't get an event when it completes.
  2727. * (Unless we use event data TRBs, which are a
  2728. * waste of space and HC resources.)
  2729. */
  2730. field | TRB_ISP);
  2731. running_total += trb_buff_len;
  2732. addr += trb_buff_len;
  2733. td_remain_len -= trb_buff_len;
  2734. }
  2735. /* Check TD length */
  2736. if (running_total != td_len) {
  2737. xhci_err(xhci, "ISOC TD length unmatch\n");
  2738. return -EINVAL;
  2739. }
  2740. }
  2741. wmb();
  2742. start_trb->field[3] |= start_cycle;
  2743. xhci_ring_ep_doorbell(xhci, slot_id, ep_index, urb->stream_id);
  2744. return 0;
  2745. }
  2746. /*
  2747. * Check transfer ring to guarantee there is enough room for the urb.
  2748. * Update ISO URB start_frame and interval.
  2749. * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
  2750. * update the urb->start_frame by now.
  2751. * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
  2752. */
  2753. int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
  2754. struct urb *urb, int slot_id, unsigned int ep_index)
  2755. {
  2756. struct xhci_virt_device *xdev;
  2757. struct xhci_ring *ep_ring;
  2758. struct xhci_ep_ctx *ep_ctx;
  2759. int start_frame;
  2760. int xhci_interval;
  2761. int ep_interval;
  2762. int num_tds, num_trbs, i;
  2763. int ret;
  2764. xdev = xhci->devs[slot_id];
  2765. ep_ring = xdev->eps[ep_index].ring;
  2766. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  2767. num_trbs = 0;
  2768. num_tds = urb->number_of_packets;
  2769. for (i = 0; i < num_tds; i++)
  2770. num_trbs += count_isoc_trbs_needed(xhci, urb, i);
  2771. /* Check the ring to guarantee there is enough room for the whole urb.
  2772. * Do not insert any td of the urb to the ring if the check failed.
  2773. */
  2774. ret = prepare_ring(xhci, ep_ring, ep_ctx->ep_info & EP_STATE_MASK,
  2775. num_trbs, mem_flags);
  2776. if (ret)
  2777. return ret;
  2778. start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
  2779. start_frame &= 0x3fff;
  2780. urb->start_frame = start_frame;
  2781. if (urb->dev->speed == USB_SPEED_LOW ||
  2782. urb->dev->speed == USB_SPEED_FULL)
  2783. urb->start_frame >>= 3;
  2784. xhci_interval = EP_INTERVAL_TO_UFRAMES(ep_ctx->ep_info);
  2785. ep_interval = urb->interval;
  2786. /* Convert to microframes */
  2787. if (urb->dev->speed == USB_SPEED_LOW ||
  2788. urb->dev->speed == USB_SPEED_FULL)
  2789. ep_interval *= 8;
  2790. /* FIXME change this to a warning and a suggestion to use the new API
  2791. * to set the polling interval (once the API is added).
  2792. */
  2793. if (xhci_interval != ep_interval) {
  2794. if (!printk_ratelimit())
  2795. dev_dbg(&urb->dev->dev, "Driver uses different interval"
  2796. " (%d microframe%s) than xHCI "
  2797. "(%d microframe%s)\n",
  2798. ep_interval,
  2799. ep_interval == 1 ? "" : "s",
  2800. xhci_interval,
  2801. xhci_interval == 1 ? "" : "s");
  2802. urb->interval = xhci_interval;
  2803. /* Convert back to frames for LS/FS devices */
  2804. if (urb->dev->speed == USB_SPEED_LOW ||
  2805. urb->dev->speed == USB_SPEED_FULL)
  2806. urb->interval /= 8;
  2807. }
  2808. return xhci_queue_isoc_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
  2809. }
  2810. /**** Command Ring Operations ****/
  2811. /* Generic function for queueing a command TRB on the command ring.
  2812. * Check to make sure there's room on the command ring for one command TRB.
  2813. * Also check that there's room reserved for commands that must not fail.
  2814. * If this is a command that must not fail, meaning command_must_succeed = TRUE,
  2815. * then only check for the number of reserved spots.
  2816. * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
  2817. * because the command event handler may want to resubmit a failed command.
  2818. */
  2819. static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
  2820. u32 field3, u32 field4, bool command_must_succeed)
  2821. {
  2822. int reserved_trbs = xhci->cmd_ring_reserved_trbs;
  2823. int ret;
  2824. if (!command_must_succeed)
  2825. reserved_trbs++;
  2826. ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
  2827. reserved_trbs, GFP_ATOMIC);
  2828. if (ret < 0) {
  2829. xhci_err(xhci, "ERR: No room for command on command ring\n");
  2830. if (command_must_succeed)
  2831. xhci_err(xhci, "ERR: Reserved TRB counting for "
  2832. "unfailable commands failed.\n");
  2833. return ret;
  2834. }
  2835. queue_trb(xhci, xhci->cmd_ring, false, false, field1, field2, field3,
  2836. field4 | xhci->cmd_ring->cycle_state);
  2837. return 0;
  2838. }
  2839. /* Queue a no-op command on the command ring */
  2840. static int queue_cmd_noop(struct xhci_hcd *xhci)
  2841. {
  2842. return queue_command(xhci, 0, 0, 0, TRB_TYPE(TRB_CMD_NOOP), false);
  2843. }
  2844. /*
  2845. * Place a no-op command on the command ring to test the command and
  2846. * event ring.
  2847. */
  2848. void *xhci_setup_one_noop(struct xhci_hcd *xhci)
  2849. {
  2850. if (queue_cmd_noop(xhci) < 0)
  2851. return NULL;
  2852. xhci->noops_submitted++;
  2853. return xhci_ring_cmd_db;
  2854. }
  2855. /* Queue a slot enable or disable request on the command ring */
  2856. int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
  2857. {
  2858. return queue_command(xhci, 0, 0, 0,
  2859. TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
  2860. }
  2861. /* Queue an address device command TRB */
  2862. int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  2863. u32 slot_id)
  2864. {
  2865. return queue_command(xhci, lower_32_bits(in_ctx_ptr),
  2866. upper_32_bits(in_ctx_ptr), 0,
  2867. TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
  2868. false);
  2869. }
  2870. int xhci_queue_vendor_command(struct xhci_hcd *xhci,
  2871. u32 field1, u32 field2, u32 field3, u32 field4)
  2872. {
  2873. return queue_command(xhci, field1, field2, field3, field4, false);
  2874. }
  2875. /* Queue a reset device command TRB */
  2876. int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
  2877. {
  2878. return queue_command(xhci, 0, 0, 0,
  2879. TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
  2880. false);
  2881. }
  2882. /* Queue a configure endpoint command TRB */
  2883. int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  2884. u32 slot_id, bool command_must_succeed)
  2885. {
  2886. return queue_command(xhci, lower_32_bits(in_ctx_ptr),
  2887. upper_32_bits(in_ctx_ptr), 0,
  2888. TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
  2889. command_must_succeed);
  2890. }
  2891. /* Queue an evaluate context command TRB */
  2892. int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  2893. u32 slot_id)
  2894. {
  2895. return queue_command(xhci, lower_32_bits(in_ctx_ptr),
  2896. upper_32_bits(in_ctx_ptr), 0,
  2897. TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
  2898. false);
  2899. }
  2900. /*
  2901. * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
  2902. * activity on an endpoint that is about to be suspended.
  2903. */
  2904. int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
  2905. unsigned int ep_index, int suspend)
  2906. {
  2907. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  2908. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  2909. u32 type = TRB_TYPE(TRB_STOP_RING);
  2910. u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
  2911. return queue_command(xhci, 0, 0, 0,
  2912. trb_slot_id | trb_ep_index | type | trb_suspend, false);
  2913. }
  2914. /* Set Transfer Ring Dequeue Pointer command.
  2915. * This should not be used for endpoints that have streams enabled.
  2916. */
  2917. static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
  2918. unsigned int ep_index, unsigned int stream_id,
  2919. struct xhci_segment *deq_seg,
  2920. union xhci_trb *deq_ptr, u32 cycle_state)
  2921. {
  2922. dma_addr_t addr;
  2923. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  2924. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  2925. u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
  2926. u32 type = TRB_TYPE(TRB_SET_DEQ);
  2927. addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
  2928. if (addr == 0) {
  2929. xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
  2930. xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
  2931. deq_seg, deq_ptr);
  2932. return 0;
  2933. }
  2934. return queue_command(xhci, lower_32_bits(addr) | cycle_state,
  2935. upper_32_bits(addr), trb_stream_id,
  2936. trb_slot_id | trb_ep_index | type, false);
  2937. }
  2938. int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
  2939. unsigned int ep_index)
  2940. {
  2941. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  2942. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  2943. u32 type = TRB_TYPE(TRB_RESET_EP);
  2944. return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
  2945. false);
  2946. }