ehci-pci.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /*
  2. * EHCI HCD (Host Controller Driver) PCI Bus Glue.
  3. *
  4. * Copyright (c) 2000-2004 by David Brownell
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  13. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  14. * for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #ifndef CONFIG_PCI
  21. #error "This file is PCI bus glue. CONFIG_PCI must be defined."
  22. #endif
  23. /* defined here to avoid adding to pci_ids.h for single instance use */
  24. #define PCI_DEVICE_ID_INTEL_CE4100_USB 0x2e70
  25. /*-------------------------------------------------------------------------*/
  26. /* called after powerup, by probe or system-pm "wakeup" */
  27. static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev)
  28. {
  29. int retval;
  30. /* we expect static quirk code to handle the "extended capabilities"
  31. * (currently just BIOS handoff) allowed starting with EHCI 0.96
  32. */
  33. /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
  34. retval = pci_set_mwi(pdev);
  35. if (!retval)
  36. ehci_dbg(ehci, "MWI active\n");
  37. return 0;
  38. }
  39. /* called during probe() after chip reset completes */
  40. static int ehci_pci_setup(struct usb_hcd *hcd)
  41. {
  42. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  43. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  44. struct pci_dev *p_smbus;
  45. u8 rev;
  46. u32 temp;
  47. int retval;
  48. switch (pdev->vendor) {
  49. case PCI_VENDOR_ID_TOSHIBA_2:
  50. /* celleb's companion chip */
  51. if (pdev->device == 0x01b5) {
  52. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  53. ehci->big_endian_mmio = 1;
  54. #else
  55. ehci_warn(ehci,
  56. "unsupported big endian Toshiba quirk\n");
  57. #endif
  58. }
  59. break;
  60. }
  61. ehci->caps = hcd->regs;
  62. ehci->regs = hcd->regs +
  63. HC_LENGTH(ehci_readl(ehci, &ehci->caps->hc_capbase));
  64. dbg_hcs_params(ehci, "reset");
  65. dbg_hcc_params(ehci, "reset");
  66. /* ehci_init() causes memory for DMA transfers to be
  67. * allocated. Thus, any vendor-specific workarounds based on
  68. * limiting the type of memory used for DMA transfers must
  69. * happen before ehci_init() is called. */
  70. switch (pdev->vendor) {
  71. case PCI_VENDOR_ID_NVIDIA:
  72. /* NVidia reports that certain chips don't handle
  73. * QH, ITD, or SITD addresses above 2GB. (But TD,
  74. * data buffer, and periodic schedule are normal.)
  75. */
  76. switch (pdev->device) {
  77. case 0x003c: /* MCP04 */
  78. case 0x005b: /* CK804 */
  79. case 0x00d8: /* CK8 */
  80. case 0x00e8: /* CK8S */
  81. if (pci_set_consistent_dma_mask(pdev,
  82. DMA_BIT_MASK(31)) < 0)
  83. ehci_warn(ehci, "can't enable NVidia "
  84. "workaround for >2GB RAM\n");
  85. break;
  86. }
  87. break;
  88. }
  89. /* cache this readonly data; minimize chip reads */
  90. ehci->hcs_params = ehci_readl(ehci, &ehci->caps->hcs_params);
  91. retval = ehci_halt(ehci);
  92. if (retval)
  93. return retval;
  94. /* data structure init */
  95. retval = ehci_init(hcd);
  96. if (retval)
  97. return retval;
  98. switch (pdev->vendor) {
  99. case PCI_VENDOR_ID_NEC:
  100. ehci->need_io_watchdog = 0;
  101. break;
  102. case PCI_VENDOR_ID_INTEL:
  103. ehci->need_io_watchdog = 0;
  104. ehci->fs_i_thresh = 1;
  105. if (pdev->device == 0x27cc) {
  106. ehci->broken_periodic = 1;
  107. ehci_info(ehci, "using broken periodic workaround\n");
  108. }
  109. if (pdev->device == 0x0806 || pdev->device == 0x0811
  110. || pdev->device == 0x0829) {
  111. ehci_info(ehci, "disable lpm for langwell/penwell\n");
  112. ehci->has_lpm = 0;
  113. }
  114. if (pdev->device == PCI_DEVICE_ID_INTEL_CE4100_USB) {
  115. hcd->has_tt = 1;
  116. tdi_reset(ehci);
  117. }
  118. break;
  119. case PCI_VENDOR_ID_TDI:
  120. if (pdev->device == PCI_DEVICE_ID_TDI_EHCI) {
  121. hcd->has_tt = 1;
  122. tdi_reset(ehci);
  123. }
  124. break;
  125. case PCI_VENDOR_ID_AMD:
  126. /* AMD8111 EHCI doesn't work, according to AMD errata */
  127. if (pdev->device == 0x7463) {
  128. ehci_info(ehci, "ignoring AMD8111 (errata)\n");
  129. retval = -EIO;
  130. goto done;
  131. }
  132. break;
  133. case PCI_VENDOR_ID_NVIDIA:
  134. switch (pdev->device) {
  135. /* Some NForce2 chips have problems with selective suspend;
  136. * fixed in newer silicon.
  137. */
  138. case 0x0068:
  139. if (pdev->revision < 0xa4)
  140. ehci->no_selective_suspend = 1;
  141. break;
  142. }
  143. break;
  144. case PCI_VENDOR_ID_VIA:
  145. if (pdev->device == 0x3104 && (pdev->revision & 0xf0) == 0x60) {
  146. u8 tmp;
  147. /* The VT6212 defaults to a 1 usec EHCI sleep time which
  148. * hogs the PCI bus *badly*. Setting bit 5 of 0x4B makes
  149. * that sleep time use the conventional 10 usec.
  150. */
  151. pci_read_config_byte(pdev, 0x4b, &tmp);
  152. if (tmp & 0x20)
  153. break;
  154. pci_write_config_byte(pdev, 0x4b, tmp | 0x20);
  155. }
  156. break;
  157. case PCI_VENDOR_ID_ATI:
  158. /* SB600 and old version of SB700 have a bug in EHCI controller,
  159. * which causes usb devices lose response in some cases.
  160. */
  161. if ((pdev->device == 0x4386) || (pdev->device == 0x4396)) {
  162. p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
  163. PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  164. NULL);
  165. if (!p_smbus)
  166. break;
  167. rev = p_smbus->revision;
  168. if ((pdev->device == 0x4386) || (rev == 0x3a)
  169. || (rev == 0x3b)) {
  170. u8 tmp;
  171. ehci_info(ehci, "applying AMD SB600/SB700 USB "
  172. "freeze workaround\n");
  173. pci_read_config_byte(pdev, 0x53, &tmp);
  174. pci_write_config_byte(pdev, 0x53, tmp | (1<<3));
  175. }
  176. pci_dev_put(p_smbus);
  177. }
  178. break;
  179. }
  180. /* optional debug port, normally in the first BAR */
  181. temp = pci_find_capability(pdev, 0x0a);
  182. if (temp) {
  183. pci_read_config_dword(pdev, temp, &temp);
  184. temp >>= 16;
  185. if ((temp & (3 << 13)) == (1 << 13)) {
  186. temp &= 0x1fff;
  187. ehci->debug = ehci_to_hcd(ehci)->regs + temp;
  188. temp = ehci_readl(ehci, &ehci->debug->control);
  189. ehci_info(ehci, "debug port %d%s\n",
  190. HCS_DEBUG_PORT(ehci->hcs_params),
  191. (temp & DBGP_ENABLED)
  192. ? " IN USE"
  193. : "");
  194. if (!(temp & DBGP_ENABLED))
  195. ehci->debug = NULL;
  196. }
  197. }
  198. ehci_reset(ehci);
  199. /* at least the Genesys GL880S needs fixup here */
  200. temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params);
  201. temp &= 0x0f;
  202. if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) {
  203. ehci_dbg(ehci, "bogus port configuration: "
  204. "cc=%d x pcc=%d < ports=%d\n",
  205. HCS_N_CC(ehci->hcs_params),
  206. HCS_N_PCC(ehci->hcs_params),
  207. HCS_N_PORTS(ehci->hcs_params));
  208. switch (pdev->vendor) {
  209. case 0x17a0: /* GENESYS */
  210. /* GL880S: should be PORTS=2 */
  211. temp |= (ehci->hcs_params & ~0xf);
  212. ehci->hcs_params = temp;
  213. break;
  214. case PCI_VENDOR_ID_NVIDIA:
  215. /* NF4: should be PCC=10 */
  216. break;
  217. }
  218. }
  219. /* Serial Bus Release Number is at PCI 0x60 offset */
  220. pci_read_config_byte(pdev, 0x60, &ehci->sbrn);
  221. /* Keep this around for a while just in case some EHCI
  222. * implementation uses legacy PCI PM support. This test
  223. * can be removed on 17 Dec 2009 if the dev_warn() hasn't
  224. * been triggered by then.
  225. */
  226. if (!device_can_wakeup(&pdev->dev)) {
  227. u16 port_wake;
  228. pci_read_config_word(pdev, 0x62, &port_wake);
  229. if (port_wake & 0x0001) {
  230. dev_warn(&pdev->dev, "Enabling legacy PCI PM\n");
  231. device_set_wakeup_capable(&pdev->dev, 1);
  232. }
  233. }
  234. #ifdef CONFIG_USB_SUSPEND
  235. /* REVISIT: the controller works fine for wakeup iff the root hub
  236. * itself is "globally" suspended, but usbcore currently doesn't
  237. * understand such things.
  238. *
  239. * System suspend currently expects to be able to suspend the entire
  240. * device tree, device-at-a-time. If we failed selective suspend
  241. * reports, system suspend would fail; so the root hub code must claim
  242. * success. That's lying to usbcore, and it matters for runtime
  243. * PM scenarios with selective suspend and remote wakeup...
  244. */
  245. if (ehci->no_selective_suspend && device_can_wakeup(&pdev->dev))
  246. ehci_warn(ehci, "selective suspend/wakeup unavailable\n");
  247. #endif
  248. ehci_port_power(ehci, 1);
  249. retval = ehci_pci_reinit(ehci, pdev);
  250. done:
  251. return retval;
  252. }
  253. /*-------------------------------------------------------------------------*/
  254. #ifdef CONFIG_PM
  255. /* suspend/resume, section 4.3 */
  256. /* These routines rely on the PCI bus glue
  257. * to handle powerdown and wakeup, and currently also on
  258. * transceivers that don't need any software attention to set up
  259. * the right sort of wakeup.
  260. * Also they depend on separate root hub suspend/resume.
  261. */
  262. static int ehci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
  263. {
  264. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  265. unsigned long flags;
  266. int rc = 0;
  267. if (time_before(jiffies, ehci->next_statechange))
  268. msleep(10);
  269. /* Root hub was already suspended. Disable irq emission and
  270. * mark HW unaccessible. The PM and USB cores make sure that
  271. * the root hub is either suspended or stopped.
  272. */
  273. spin_lock_irqsave (&ehci->lock, flags);
  274. ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup);
  275. ehci_writel(ehci, 0, &ehci->regs->intr_enable);
  276. (void)ehci_readl(ehci, &ehci->regs->intr_enable);
  277. clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  278. spin_unlock_irqrestore (&ehci->lock, flags);
  279. // could save FLADJ in case of Vaux power loss
  280. // ... we'd only use it to handle clock skew
  281. return rc;
  282. }
  283. static int ehci_pci_resume(struct usb_hcd *hcd, bool hibernated)
  284. {
  285. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  286. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  287. // maybe restore FLADJ
  288. if (time_before(jiffies, ehci->next_statechange))
  289. msleep(100);
  290. /* Mark hardware accessible again as we are out of D3 state by now */
  291. set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  292. /* If CF is still set and we aren't resuming from hibernation
  293. * then we maintained PCI Vaux power.
  294. * Just undo the effect of ehci_pci_suspend().
  295. */
  296. if (ehci_readl(ehci, &ehci->regs->configured_flag) == FLAG_CF &&
  297. !hibernated) {
  298. int mask = INTR_MASK;
  299. ehci_prepare_ports_for_controller_resume(ehci);
  300. if (!hcd->self.root_hub->do_remote_wakeup)
  301. mask &= ~STS_PCD;
  302. ehci_writel(ehci, mask, &ehci->regs->intr_enable);
  303. ehci_readl(ehci, &ehci->regs->intr_enable);
  304. return 0;
  305. }
  306. usb_root_hub_lost_power(hcd->self.root_hub);
  307. /* Else reset, to cope with power loss or flush-to-storage
  308. * style "resume" having let BIOS kick in during reboot.
  309. */
  310. (void) ehci_halt(ehci);
  311. (void) ehci_reset(ehci);
  312. (void) ehci_pci_reinit(ehci, pdev);
  313. /* emptying the schedule aborts any urbs */
  314. spin_lock_irq(&ehci->lock);
  315. if (ehci->reclaim)
  316. end_unlink_async(ehci);
  317. ehci_work(ehci);
  318. spin_unlock_irq(&ehci->lock);
  319. ehci_writel(ehci, ehci->command, &ehci->regs->command);
  320. ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
  321. ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
  322. /* here we "know" root ports should always stay powered */
  323. ehci_port_power(ehci, 1);
  324. hcd->state = HC_STATE_SUSPENDED;
  325. return 0;
  326. }
  327. #endif
  328. static int ehci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
  329. {
  330. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  331. int rc = 0;
  332. if (!udev->parent) /* udev is root hub itself, impossible */
  333. rc = -1;
  334. /* we only support lpm device connected to root hub yet */
  335. if (ehci->has_lpm && !udev->parent->parent) {
  336. rc = ehci_lpm_set_da(ehci, udev->devnum, udev->portnum);
  337. if (!rc)
  338. rc = ehci_lpm_check(ehci, udev->portnum);
  339. }
  340. return rc;
  341. }
  342. static const struct hc_driver ehci_pci_hc_driver = {
  343. .description = hcd_name,
  344. .product_desc = "EHCI Host Controller",
  345. .hcd_priv_size = sizeof(struct ehci_hcd),
  346. /*
  347. * generic hardware linkage
  348. */
  349. .irq = ehci_irq,
  350. .flags = HCD_MEMORY | HCD_USB2,
  351. /*
  352. * basic lifecycle operations
  353. */
  354. .reset = ehci_pci_setup,
  355. .start = ehci_run,
  356. #ifdef CONFIG_PM
  357. .pci_suspend = ehci_pci_suspend,
  358. .pci_resume = ehci_pci_resume,
  359. #endif
  360. .stop = ehci_stop,
  361. .shutdown = ehci_shutdown,
  362. /*
  363. * managing i/o requests and associated device resources
  364. */
  365. .urb_enqueue = ehci_urb_enqueue,
  366. .urb_dequeue = ehci_urb_dequeue,
  367. .endpoint_disable = ehci_endpoint_disable,
  368. .endpoint_reset = ehci_endpoint_reset,
  369. /*
  370. * scheduling support
  371. */
  372. .get_frame_number = ehci_get_frame,
  373. /*
  374. * root hub support
  375. */
  376. .hub_status_data = ehci_hub_status_data,
  377. .hub_control = ehci_hub_control,
  378. .bus_suspend = ehci_bus_suspend,
  379. .bus_resume = ehci_bus_resume,
  380. .relinquish_port = ehci_relinquish_port,
  381. .port_handed_over = ehci_port_handed_over,
  382. /*
  383. * call back when device connected and addressed
  384. */
  385. .update_device = ehci_update_device,
  386. .clear_tt_buffer_complete = ehci_clear_tt_buffer_complete,
  387. };
  388. /*-------------------------------------------------------------------------*/
  389. /* PCI driver selection metadata; PCI hotplugging uses this */
  390. static const struct pci_device_id pci_ids [] = { {
  391. /* handle any USB 2.0 EHCI controller */
  392. PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_EHCI, ~0),
  393. .driver_data = (unsigned long) &ehci_pci_hc_driver,
  394. },
  395. { /* end: all zeroes */ }
  396. };
  397. MODULE_DEVICE_TABLE(pci, pci_ids);
  398. /* pci driver glue; this is a "new style" PCI driver module */
  399. static struct pci_driver ehci_pci_driver = {
  400. .name = (char *) hcd_name,
  401. .id_table = pci_ids,
  402. .probe = usb_hcd_pci_probe,
  403. .remove = usb_hcd_pci_remove,
  404. .shutdown = usb_hcd_pci_shutdown,
  405. #ifdef CONFIG_PM_SLEEP
  406. .driver = {
  407. .pm = &usb_hcd_pci_pm_ops
  408. },
  409. #endif
  410. };