sworks-agp.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569
  1. /*
  2. * Serverworks AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/agp_backend.h>
  8. #include "agp.h"
  9. #define SVWRKS_COMMAND 0x04
  10. #define SVWRKS_APSIZE 0x10
  11. #define SVWRKS_MMBASE 0x14
  12. #define SVWRKS_CACHING 0x4b
  13. #define SVWRKS_AGP_ENABLE 0x60
  14. #define SVWRKS_FEATURE 0x68
  15. #define SVWRKS_SIZE_MASK 0xfe000000
  16. /* Memory mapped registers */
  17. #define SVWRKS_GART_CACHE 0x02
  18. #define SVWRKS_GATTBASE 0x04
  19. #define SVWRKS_TLBFLUSH 0x10
  20. #define SVWRKS_POSTFLUSH 0x14
  21. #define SVWRKS_DIRFLUSH 0x0c
  22. struct serverworks_page_map {
  23. unsigned long *real;
  24. unsigned long __iomem *remapped;
  25. };
  26. static struct _serverworks_private {
  27. struct pci_dev *svrwrks_dev; /* device one */
  28. volatile u8 __iomem *registers;
  29. struct serverworks_page_map **gatt_pages;
  30. int num_tables;
  31. struct serverworks_page_map scratch_dir;
  32. int gart_addr_ofs;
  33. int mm_addr_ofs;
  34. } serverworks_private;
  35. static int serverworks_create_page_map(struct serverworks_page_map *page_map)
  36. {
  37. int i;
  38. page_map->real = (unsigned long *) __get_free_page(GFP_KERNEL);
  39. if (page_map->real == NULL) {
  40. return -ENOMEM;
  41. }
  42. SetPageReserved(virt_to_page(page_map->real));
  43. global_cache_flush();
  44. page_map->remapped = ioremap_nocache(virt_to_gart(page_map->real),
  45. PAGE_SIZE);
  46. if (page_map->remapped == NULL) {
  47. ClearPageReserved(virt_to_page(page_map->real));
  48. free_page((unsigned long) page_map->real);
  49. page_map->real = NULL;
  50. return -ENOMEM;
  51. }
  52. global_cache_flush();
  53. for(i = 0; i < PAGE_SIZE / sizeof(unsigned long); i++)
  54. writel(agp_bridge->scratch_page, page_map->remapped+i);
  55. return 0;
  56. }
  57. static void serverworks_free_page_map(struct serverworks_page_map *page_map)
  58. {
  59. iounmap(page_map->remapped);
  60. ClearPageReserved(virt_to_page(page_map->real));
  61. free_page((unsigned long) page_map->real);
  62. }
  63. static void serverworks_free_gatt_pages(void)
  64. {
  65. int i;
  66. struct serverworks_page_map **tables;
  67. struct serverworks_page_map *entry;
  68. tables = serverworks_private.gatt_pages;
  69. for(i = 0; i < serverworks_private.num_tables; i++) {
  70. entry = tables[i];
  71. if (entry != NULL) {
  72. if (entry->real != NULL) {
  73. serverworks_free_page_map(entry);
  74. }
  75. kfree(entry);
  76. }
  77. }
  78. kfree(tables);
  79. }
  80. static int serverworks_create_gatt_pages(int nr_tables)
  81. {
  82. struct serverworks_page_map **tables;
  83. struct serverworks_page_map *entry;
  84. int retval = 0;
  85. int i;
  86. tables = kzalloc((nr_tables + 1) * sizeof(struct serverworks_page_map *),
  87. GFP_KERNEL);
  88. if (tables == NULL)
  89. return -ENOMEM;
  90. for (i = 0; i < nr_tables; i++) {
  91. entry = kzalloc(sizeof(struct serverworks_page_map), GFP_KERNEL);
  92. if (entry == NULL) {
  93. retval = -ENOMEM;
  94. break;
  95. }
  96. tables[i] = entry;
  97. retval = serverworks_create_page_map(entry);
  98. if (retval != 0) break;
  99. }
  100. serverworks_private.num_tables = nr_tables;
  101. serverworks_private.gatt_pages = tables;
  102. if (retval != 0) serverworks_free_gatt_pages();
  103. return retval;
  104. }
  105. #define SVRWRKS_GET_GATT(addr) (serverworks_private.gatt_pages[\
  106. GET_PAGE_DIR_IDX(addr)]->remapped)
  107. #ifndef GET_PAGE_DIR_OFF
  108. #define GET_PAGE_DIR_OFF(addr) (addr >> 22)
  109. #endif
  110. #ifndef GET_PAGE_DIR_IDX
  111. #define GET_PAGE_DIR_IDX(addr) (GET_PAGE_DIR_OFF(addr) - \
  112. GET_PAGE_DIR_OFF(agp_bridge->gart_bus_addr))
  113. #endif
  114. #ifndef GET_GATT_OFF
  115. #define GET_GATT_OFF(addr) ((addr & 0x003ff000) >> 12)
  116. #endif
  117. static int serverworks_create_gatt_table(struct agp_bridge_data *bridge)
  118. {
  119. struct aper_size_info_lvl2 *value;
  120. struct serverworks_page_map page_dir;
  121. int retval;
  122. u32 temp;
  123. int i;
  124. value = A_SIZE_LVL2(agp_bridge->current_size);
  125. retval = serverworks_create_page_map(&page_dir);
  126. if (retval != 0) {
  127. return retval;
  128. }
  129. retval = serverworks_create_page_map(&serverworks_private.scratch_dir);
  130. if (retval != 0) {
  131. serverworks_free_page_map(&page_dir);
  132. return retval;
  133. }
  134. /* Create a fake scratch directory */
  135. for(i = 0; i < 1024; i++) {
  136. writel(agp_bridge->scratch_page, serverworks_private.scratch_dir.remapped+i);
  137. writel(virt_to_gart(serverworks_private.scratch_dir.real) | 1, page_dir.remapped+i);
  138. }
  139. retval = serverworks_create_gatt_pages(value->num_entries / 1024);
  140. if (retval != 0) {
  141. serverworks_free_page_map(&page_dir);
  142. serverworks_free_page_map(&serverworks_private.scratch_dir);
  143. return retval;
  144. }
  145. agp_bridge->gatt_table_real = (u32 *)page_dir.real;
  146. agp_bridge->gatt_table = (u32 __iomem *)page_dir.remapped;
  147. agp_bridge->gatt_bus_addr = virt_to_gart(page_dir.real);
  148. /* Get the address for the gart region.
  149. * This is a bus address even on the alpha, b/c its
  150. * used to program the agp master not the cpu
  151. */
  152. pci_read_config_dword(agp_bridge->dev,serverworks_private.gart_addr_ofs,&temp);
  153. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  154. /* Calculate the agp offset */
  155. for(i = 0; i < value->num_entries / 1024; i++)
  156. writel(virt_to_gart(serverworks_private.gatt_pages[i]->real)|1, page_dir.remapped+i);
  157. return 0;
  158. }
  159. static int serverworks_free_gatt_table(struct agp_bridge_data *bridge)
  160. {
  161. struct serverworks_page_map page_dir;
  162. page_dir.real = (unsigned long *)agp_bridge->gatt_table_real;
  163. page_dir.remapped = (unsigned long __iomem *)agp_bridge->gatt_table;
  164. serverworks_free_gatt_pages();
  165. serverworks_free_page_map(&page_dir);
  166. serverworks_free_page_map(&serverworks_private.scratch_dir);
  167. return 0;
  168. }
  169. static int serverworks_fetch_size(void)
  170. {
  171. int i;
  172. u32 temp;
  173. u32 temp2;
  174. struct aper_size_info_lvl2 *values;
  175. values = A_SIZE_LVL2(agp_bridge->driver->aperture_sizes);
  176. pci_read_config_dword(agp_bridge->dev,serverworks_private.gart_addr_ofs,&temp);
  177. pci_write_config_dword(agp_bridge->dev,serverworks_private.gart_addr_ofs,
  178. SVWRKS_SIZE_MASK);
  179. pci_read_config_dword(agp_bridge->dev,serverworks_private.gart_addr_ofs,&temp2);
  180. pci_write_config_dword(agp_bridge->dev,serverworks_private.gart_addr_ofs,temp);
  181. temp2 &= SVWRKS_SIZE_MASK;
  182. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  183. if (temp2 == values[i].size_value) {
  184. agp_bridge->previous_size =
  185. agp_bridge->current_size = (void *) (values + i);
  186. agp_bridge->aperture_size_idx = i;
  187. return values[i].size;
  188. }
  189. }
  190. return 0;
  191. }
  192. /*
  193. * This routine could be implemented by taking the addresses
  194. * written to the GATT, and flushing them individually. However
  195. * currently it just flushes the whole table. Which is probably
  196. * more efficent, since agp_memory blocks can be a large number of
  197. * entries.
  198. */
  199. static void serverworks_tlbflush(struct agp_memory *temp)
  200. {
  201. unsigned long timeout;
  202. writeb(1, serverworks_private.registers+SVWRKS_POSTFLUSH);
  203. timeout = jiffies + 3*HZ;
  204. while (readb(serverworks_private.registers+SVWRKS_POSTFLUSH) == 1) {
  205. cpu_relax();
  206. if (time_after(jiffies, timeout)) {
  207. printk(KERN_ERR PFX "TLB post flush took more than 3 seconds\n");
  208. break;
  209. }
  210. }
  211. writel(1, serverworks_private.registers+SVWRKS_DIRFLUSH);
  212. timeout = jiffies + 3*HZ;
  213. while (readl(serverworks_private.registers+SVWRKS_DIRFLUSH) == 1) {
  214. cpu_relax();
  215. if (time_after(jiffies, timeout)) {
  216. printk(KERN_ERR PFX "TLB Dir flush took more than 3 seconds\n");
  217. break;
  218. }
  219. }
  220. }
  221. static int serverworks_configure(void)
  222. {
  223. struct aper_size_info_lvl2 *current_size;
  224. u32 temp;
  225. u8 enable_reg;
  226. u16 cap_reg;
  227. current_size = A_SIZE_LVL2(agp_bridge->current_size);
  228. /* Get the memory mapped registers */
  229. pci_read_config_dword(agp_bridge->dev, serverworks_private.mm_addr_ofs, &temp);
  230. temp = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  231. serverworks_private.registers = (volatile u8 __iomem *) ioremap(temp, 4096);
  232. if (!serverworks_private.registers) {
  233. printk (KERN_ERR PFX "Unable to ioremap() memory.\n");
  234. return -ENOMEM;
  235. }
  236. writeb(0xA, serverworks_private.registers+SVWRKS_GART_CACHE);
  237. readb(serverworks_private.registers+SVWRKS_GART_CACHE); /* PCI Posting. */
  238. writel(agp_bridge->gatt_bus_addr, serverworks_private.registers+SVWRKS_GATTBASE);
  239. readl(serverworks_private.registers+SVWRKS_GATTBASE); /* PCI Posting. */
  240. cap_reg = readw(serverworks_private.registers+SVWRKS_COMMAND);
  241. cap_reg &= ~0x0007;
  242. cap_reg |= 0x4;
  243. writew(cap_reg, serverworks_private.registers+SVWRKS_COMMAND);
  244. readw(serverworks_private.registers+SVWRKS_COMMAND);
  245. pci_read_config_byte(serverworks_private.svrwrks_dev,SVWRKS_AGP_ENABLE, &enable_reg);
  246. enable_reg |= 0x1; /* Agp Enable bit */
  247. pci_write_config_byte(serverworks_private.svrwrks_dev,SVWRKS_AGP_ENABLE, enable_reg);
  248. serverworks_tlbflush(NULL);
  249. agp_bridge->capndx = pci_find_capability(serverworks_private.svrwrks_dev, PCI_CAP_ID_AGP);
  250. /* Fill in the mode register */
  251. pci_read_config_dword(serverworks_private.svrwrks_dev,
  252. agp_bridge->capndx+PCI_AGP_STATUS, &agp_bridge->mode);
  253. pci_read_config_byte(agp_bridge->dev, SVWRKS_CACHING, &enable_reg);
  254. enable_reg &= ~0x3;
  255. pci_write_config_byte(agp_bridge->dev, SVWRKS_CACHING, enable_reg);
  256. pci_read_config_byte(agp_bridge->dev, SVWRKS_FEATURE, &enable_reg);
  257. enable_reg |= (1<<6);
  258. pci_write_config_byte(agp_bridge->dev,SVWRKS_FEATURE, enable_reg);
  259. return 0;
  260. }
  261. static void serverworks_cleanup(void)
  262. {
  263. iounmap((void __iomem *) serverworks_private.registers);
  264. }
  265. static int serverworks_insert_memory(struct agp_memory *mem,
  266. off_t pg_start, int type)
  267. {
  268. int i, j, num_entries;
  269. unsigned long __iomem *cur_gatt;
  270. unsigned long addr;
  271. num_entries = A_SIZE_LVL2(agp_bridge->current_size)->num_entries;
  272. if (type != 0 || mem->type != 0) {
  273. return -EINVAL;
  274. }
  275. if ((pg_start + mem->page_count) > num_entries) {
  276. return -EINVAL;
  277. }
  278. j = pg_start;
  279. while (j < (pg_start + mem->page_count)) {
  280. addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  281. cur_gatt = SVRWRKS_GET_GATT(addr);
  282. if (!PGE_EMPTY(agp_bridge, readl(cur_gatt+GET_GATT_OFF(addr))))
  283. return -EBUSY;
  284. j++;
  285. }
  286. if (mem->is_flushed == FALSE) {
  287. global_cache_flush();
  288. mem->is_flushed = TRUE;
  289. }
  290. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  291. addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  292. cur_gatt = SVRWRKS_GET_GATT(addr);
  293. writel(agp_bridge->driver->mask_memory(agp_bridge, mem->memory[i], mem->type), cur_gatt+GET_GATT_OFF(addr));
  294. }
  295. serverworks_tlbflush(mem);
  296. return 0;
  297. }
  298. static int serverworks_remove_memory(struct agp_memory *mem, off_t pg_start,
  299. int type)
  300. {
  301. int i;
  302. unsigned long __iomem *cur_gatt;
  303. unsigned long addr;
  304. if (type != 0 || mem->type != 0) {
  305. return -EINVAL;
  306. }
  307. global_cache_flush();
  308. serverworks_tlbflush(mem);
  309. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  310. addr = (i * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  311. cur_gatt = SVRWRKS_GET_GATT(addr);
  312. writel(agp_bridge->scratch_page, cur_gatt+GET_GATT_OFF(addr));
  313. }
  314. serverworks_tlbflush(mem);
  315. return 0;
  316. }
  317. static struct gatt_mask serverworks_masks[] =
  318. {
  319. {.mask = 1, .type = 0}
  320. };
  321. static struct aper_size_info_lvl2 serverworks_sizes[7] =
  322. {
  323. {2048, 524288, 0x80000000},
  324. {1024, 262144, 0xc0000000},
  325. {512, 131072, 0xe0000000},
  326. {256, 65536, 0xf0000000},
  327. {128, 32768, 0xf8000000},
  328. {64, 16384, 0xfc000000},
  329. {32, 8192, 0xfe000000}
  330. };
  331. static void serverworks_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  332. {
  333. u32 command;
  334. pci_read_config_dword(serverworks_private.svrwrks_dev,
  335. bridge->capndx + PCI_AGP_STATUS,
  336. &command);
  337. command = agp_collect_device_status(bridge, mode, command);
  338. command &= ~0x10; /* disable FW */
  339. command &= ~0x08;
  340. command |= 0x100;
  341. pci_write_config_dword(serverworks_private.svrwrks_dev,
  342. bridge->capndx + PCI_AGP_COMMAND,
  343. command);
  344. agp_device_command(command, 0);
  345. }
  346. static struct agp_bridge_driver sworks_driver = {
  347. .owner = THIS_MODULE,
  348. .aperture_sizes = serverworks_sizes,
  349. .size_type = LVL2_APER_SIZE,
  350. .num_aperture_sizes = 7,
  351. .configure = serverworks_configure,
  352. .fetch_size = serverworks_fetch_size,
  353. .cleanup = serverworks_cleanup,
  354. .tlb_flush = serverworks_tlbflush,
  355. .mask_memory = agp_generic_mask_memory,
  356. .masks = serverworks_masks,
  357. .agp_enable = serverworks_agp_enable,
  358. .cache_flush = global_cache_flush,
  359. .create_gatt_table = serverworks_create_gatt_table,
  360. .free_gatt_table = serverworks_free_gatt_table,
  361. .insert_memory = serverworks_insert_memory,
  362. .remove_memory = serverworks_remove_memory,
  363. .alloc_by_type = agp_generic_alloc_by_type,
  364. .free_by_type = agp_generic_free_by_type,
  365. .agp_alloc_page = agp_generic_alloc_page,
  366. .agp_destroy_page = agp_generic_destroy_page,
  367. };
  368. static int __devinit agp_serverworks_probe(struct pci_dev *pdev,
  369. const struct pci_device_id *ent)
  370. {
  371. struct agp_bridge_data *bridge;
  372. struct pci_dev *bridge_dev;
  373. u32 temp, temp2;
  374. u8 cap_ptr = 0;
  375. /* Everything is on func 1 here so we are hardcoding function one */
  376. bridge_dev = pci_find_slot((unsigned int)pdev->bus->number,
  377. PCI_DEVFN(0, 1));
  378. if (!bridge_dev) {
  379. printk(KERN_INFO PFX "Detected a Serverworks chipset "
  380. "but could not find the secondary device.\n");
  381. return -ENODEV;
  382. }
  383. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  384. switch (pdev->device) {
  385. case 0x0006:
  386. /* ServerWorks CNB20HE
  387. Fail silently.*/
  388. printk (KERN_ERR PFX "Detected ServerWorks CNB20HE chipset: No AGP present.\n");
  389. return -ENODEV;
  390. case PCI_DEVICE_ID_SERVERWORKS_HE:
  391. case PCI_DEVICE_ID_SERVERWORKS_LE:
  392. case 0x0007:
  393. break;
  394. default:
  395. if (cap_ptr)
  396. printk(KERN_ERR PFX "Unsupported Serverworks chipset "
  397. "(device id: %04x)\n", pdev->device);
  398. return -ENODEV;
  399. }
  400. serverworks_private.svrwrks_dev = bridge_dev;
  401. serverworks_private.gart_addr_ofs = 0x10;
  402. pci_read_config_dword(pdev, SVWRKS_APSIZE, &temp);
  403. if (temp & PCI_BASE_ADDRESS_MEM_TYPE_64) {
  404. pci_read_config_dword(pdev, SVWRKS_APSIZE + 4, &temp2);
  405. if (temp2 != 0) {
  406. printk(KERN_INFO PFX "Detected 64 bit aperture address, "
  407. "but top bits are not zero. Disabling agp\n");
  408. return -ENODEV;
  409. }
  410. serverworks_private.mm_addr_ofs = 0x18;
  411. } else
  412. serverworks_private.mm_addr_ofs = 0x14;
  413. pci_read_config_dword(pdev, serverworks_private.mm_addr_ofs, &temp);
  414. if (temp & PCI_BASE_ADDRESS_MEM_TYPE_64) {
  415. pci_read_config_dword(pdev,
  416. serverworks_private.mm_addr_ofs + 4, &temp2);
  417. if (temp2 != 0) {
  418. printk(KERN_INFO PFX "Detected 64 bit MMIO address, "
  419. "but top bits are not zero. Disabling agp\n");
  420. return -ENODEV;
  421. }
  422. }
  423. bridge = agp_alloc_bridge();
  424. if (!bridge)
  425. return -ENOMEM;
  426. bridge->driver = &sworks_driver;
  427. bridge->dev_private_data = &serverworks_private,
  428. bridge->dev = pdev;
  429. pci_set_drvdata(pdev, bridge);
  430. return agp_add_bridge(bridge);
  431. }
  432. static void __devexit agp_serverworks_remove(struct pci_dev *pdev)
  433. {
  434. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  435. agp_remove_bridge(bridge);
  436. agp_put_bridge(bridge);
  437. }
  438. static struct pci_device_id agp_serverworks_pci_table[] = {
  439. {
  440. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  441. .class_mask = ~0,
  442. .vendor = PCI_VENDOR_ID_SERVERWORKS,
  443. .device = PCI_ANY_ID,
  444. .subvendor = PCI_ANY_ID,
  445. .subdevice = PCI_ANY_ID,
  446. },
  447. { }
  448. };
  449. MODULE_DEVICE_TABLE(pci, agp_serverworks_pci_table);
  450. static struct pci_driver agp_serverworks_pci_driver = {
  451. .owner = THIS_MODULE,
  452. .name = "agpgart-serverworks",
  453. .id_table = agp_serverworks_pci_table,
  454. .probe = agp_serverworks_probe,
  455. .remove = agp_serverworks_remove,
  456. };
  457. static int __init agp_serverworks_init(void)
  458. {
  459. if (agp_off)
  460. return -EINVAL;
  461. return pci_register_driver(&agp_serverworks_pci_driver);
  462. }
  463. static void __exit agp_serverworks_cleanup(void)
  464. {
  465. pci_unregister_driver(&agp_serverworks_pci_driver);
  466. }
  467. module_init(agp_serverworks_init);
  468. module_exit(agp_serverworks_cleanup);
  469. MODULE_LICENSE("GPL and additional rights");