intel-agp.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. /*
  5. * Intel(R) 855GM/852GM and 865G support added by David Dawes
  6. * <dawes@tungstengraphics.com>.
  7. *
  8. * Intel(R) 915G/915GM support added by Alan Hourihane
  9. * <alanh@tungstengraphics.com>.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/pci.h>
  13. #include <linux/init.h>
  14. #include <linux/pagemap.h>
  15. #include <linux/agp_backend.h>
  16. #include "agp.h"
  17. /* Intel 815 register */
  18. #define INTEL_815_APCONT 0x51
  19. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  20. /* Intel i820 registers */
  21. #define INTEL_I820_RDCR 0x51
  22. #define INTEL_I820_ERRSTS 0xc8
  23. /* Intel i840 registers */
  24. #define INTEL_I840_MCHCFG 0x50
  25. #define INTEL_I840_ERRSTS 0xc8
  26. /* Intel i850 registers */
  27. #define INTEL_I850_MCHCFG 0x50
  28. #define INTEL_I850_ERRSTS 0xc8
  29. /* intel 915G registers */
  30. #define I915_GMADDR 0x18
  31. #define I915_MMADDR 0x10
  32. #define I915_PTEADDR 0x1C
  33. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  34. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  35. /* Intel 7505 registers */
  36. #define INTEL_I7505_APSIZE 0x74
  37. #define INTEL_I7505_NCAPID 0x60
  38. #define INTEL_I7505_NISTAT 0x6c
  39. #define INTEL_I7505_ATTBASE 0x78
  40. #define INTEL_I7505_ERRSTS 0x42
  41. #define INTEL_I7505_AGPCTRL 0x70
  42. #define INTEL_I7505_MCHCFG 0x50
  43. static struct aper_size_info_fixed intel_i810_sizes[] =
  44. {
  45. {64, 16384, 4},
  46. /* The 32M mode still requires a 64k gatt */
  47. {32, 8192, 4}
  48. };
  49. #define AGP_DCACHE_MEMORY 1
  50. #define AGP_PHYS_MEMORY 2
  51. static struct gatt_mask intel_i810_masks[] =
  52. {
  53. {.mask = I810_PTE_VALID, .type = 0},
  54. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  55. {.mask = I810_PTE_VALID, .type = 0}
  56. };
  57. static struct _intel_i810_private {
  58. struct pci_dev *i810_dev; /* device one */
  59. volatile u8 __iomem *registers;
  60. int num_dcache_entries;
  61. } intel_i810_private;
  62. static int intel_i810_fetch_size(void)
  63. {
  64. u32 smram_miscc;
  65. struct aper_size_info_fixed *values;
  66. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  67. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  68. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  69. printk(KERN_WARNING PFX "i810 is disabled\n");
  70. return 0;
  71. }
  72. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  73. agp_bridge->previous_size =
  74. agp_bridge->current_size = (void *) (values + 1);
  75. agp_bridge->aperture_size_idx = 1;
  76. return values[1].size;
  77. } else {
  78. agp_bridge->previous_size =
  79. agp_bridge->current_size = (void *) (values);
  80. agp_bridge->aperture_size_idx = 0;
  81. return values[0].size;
  82. }
  83. return 0;
  84. }
  85. static int intel_i810_configure(void)
  86. {
  87. struct aper_size_info_fixed *current_size;
  88. u32 temp;
  89. int i;
  90. current_size = A_SIZE_FIX(agp_bridge->current_size);
  91. pci_read_config_dword(intel_i810_private.i810_dev, I810_MMADDR, &temp);
  92. temp &= 0xfff80000;
  93. intel_i810_private.registers = ioremap(temp, 128 * 4096);
  94. if (!intel_i810_private.registers) {
  95. printk(KERN_ERR PFX "Unable to remap memory.\n");
  96. return -ENOMEM;
  97. }
  98. if ((readl(intel_i810_private.registers+I810_DRAM_CTL)
  99. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  100. /* This will need to be dynamically assigned */
  101. printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n");
  102. intel_i810_private.num_dcache_entries = 1024;
  103. }
  104. pci_read_config_dword(intel_i810_private.i810_dev, I810_GMADDR, &temp);
  105. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  106. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_i810_private.registers+I810_PGETBL_CTL);
  107. readl(intel_i810_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  108. if (agp_bridge->driver->needs_scratch_page) {
  109. for (i = 0; i < current_size->num_entries; i++) {
  110. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  111. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  112. }
  113. }
  114. global_cache_flush();
  115. return 0;
  116. }
  117. static void intel_i810_cleanup(void)
  118. {
  119. writel(0, intel_i810_private.registers+I810_PGETBL_CTL);
  120. readl(intel_i810_private.registers); /* PCI Posting. */
  121. iounmap(intel_i810_private.registers);
  122. }
  123. static void intel_i810_tlbflush(struct agp_memory *mem)
  124. {
  125. return;
  126. }
  127. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  128. {
  129. return;
  130. }
  131. /* Exists to support ARGB cursors */
  132. static void *i8xx_alloc_pages(void)
  133. {
  134. struct page * page;
  135. page = alloc_pages(GFP_KERNEL, 2);
  136. if (page == NULL)
  137. return NULL;
  138. if (change_page_attr(page, 4, PAGE_KERNEL_NOCACHE) < 0) {
  139. global_flush_tlb();
  140. __free_page(page);
  141. return NULL;
  142. }
  143. global_flush_tlb();
  144. get_page(page);
  145. SetPageLocked(page);
  146. atomic_inc(&agp_bridge->current_memory_agp);
  147. return page_address(page);
  148. }
  149. static void i8xx_destroy_pages(void *addr)
  150. {
  151. struct page *page;
  152. if (addr == NULL)
  153. return;
  154. page = virt_to_page(addr);
  155. change_page_attr(page, 4, PAGE_KERNEL);
  156. global_flush_tlb();
  157. put_page(page);
  158. unlock_page(page);
  159. free_pages((unsigned long)addr, 2);
  160. atomic_dec(&agp_bridge->current_memory_agp);
  161. }
  162. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  163. int type)
  164. {
  165. int i, j, num_entries;
  166. void *temp;
  167. temp = agp_bridge->current_size;
  168. num_entries = A_SIZE_FIX(temp)->num_entries;
  169. if ((pg_start + mem->page_count) > num_entries) {
  170. return -EINVAL;
  171. }
  172. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  173. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j)))
  174. return -EBUSY;
  175. }
  176. if (type != 0 || mem->type != 0) {
  177. if ((type == AGP_DCACHE_MEMORY) && (mem->type == AGP_DCACHE_MEMORY)) {
  178. /* special insert */
  179. global_cache_flush();
  180. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  181. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  182. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  183. }
  184. global_cache_flush();
  185. agp_bridge->driver->tlb_flush(mem);
  186. return 0;
  187. }
  188. if((type == AGP_PHYS_MEMORY) && (mem->type == AGP_PHYS_MEMORY))
  189. goto insert;
  190. return -EINVAL;
  191. }
  192. insert:
  193. global_cache_flush();
  194. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  195. writel(agp_bridge->driver->mask_memory(agp_bridge,
  196. mem->memory[i], mem->type),
  197. intel_i810_private.registers+I810_PTE_BASE+(j*4));
  198. readl(intel_i810_private.registers+I810_PTE_BASE+(j*4)); /* PCI Posting. */
  199. }
  200. global_cache_flush();
  201. agp_bridge->driver->tlb_flush(mem);
  202. return 0;
  203. }
  204. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  205. int type)
  206. {
  207. int i;
  208. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  209. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  210. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  211. }
  212. global_cache_flush();
  213. agp_bridge->driver->tlb_flush(mem);
  214. return 0;
  215. }
  216. /*
  217. * The i810/i830 requires a physical address to program its mouse
  218. * pointer into hardware.
  219. * However the Xserver still writes to it through the agp aperture.
  220. */
  221. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  222. {
  223. struct agp_memory *new;
  224. void *addr;
  225. if (pg_count != 1 && pg_count != 4)
  226. return NULL;
  227. switch (pg_count) {
  228. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  229. break;
  230. case 4:
  231. /* kludge to get 4 physical pages for ARGB cursor */
  232. addr = i8xx_alloc_pages();
  233. break;
  234. default:
  235. return NULL;
  236. }
  237. if (addr == NULL)
  238. return NULL;
  239. new = agp_create_memory(pg_count);
  240. if (new == NULL)
  241. return NULL;
  242. new->memory[0] = virt_to_gart(addr);
  243. if (pg_count == 4) {
  244. /* kludge to get 4 physical pages for ARGB cursor */
  245. new->memory[1] = new->memory[0] + PAGE_SIZE;
  246. new->memory[2] = new->memory[1] + PAGE_SIZE;
  247. new->memory[3] = new->memory[2] + PAGE_SIZE;
  248. }
  249. new->page_count = pg_count;
  250. new->num_scratch_pages = pg_count;
  251. new->type = AGP_PHYS_MEMORY;
  252. new->physical = new->memory[0];
  253. return new;
  254. }
  255. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  256. {
  257. struct agp_memory *new;
  258. if (type == AGP_DCACHE_MEMORY) {
  259. if (pg_count != intel_i810_private.num_dcache_entries)
  260. return NULL;
  261. new = agp_create_memory(1);
  262. if (new == NULL)
  263. return NULL;
  264. new->type = AGP_DCACHE_MEMORY;
  265. new->page_count = pg_count;
  266. new->num_scratch_pages = 0;
  267. vfree(new->memory);
  268. return new;
  269. }
  270. if (type == AGP_PHYS_MEMORY)
  271. return alloc_agpphysmem_i8xx(pg_count, type);
  272. return NULL;
  273. }
  274. static void intel_i810_free_by_type(struct agp_memory *curr)
  275. {
  276. agp_free_key(curr->key);
  277. if(curr->type == AGP_PHYS_MEMORY) {
  278. if (curr->page_count == 4)
  279. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  280. else
  281. agp_bridge->driver->agp_destroy_page(
  282. gart_to_virt(curr->memory[0]));
  283. vfree(curr->memory);
  284. }
  285. kfree(curr);
  286. }
  287. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  288. unsigned long addr, int type)
  289. {
  290. /* Type checking must be done elsewhere */
  291. return addr | bridge->driver->masks[type].mask;
  292. }
  293. static struct aper_size_info_fixed intel_i830_sizes[] =
  294. {
  295. {128, 32768, 5},
  296. /* The 64M mode still requires a 128k gatt */
  297. {64, 16384, 5},
  298. {256, 65536, 6},
  299. };
  300. static struct _intel_i830_private {
  301. struct pci_dev *i830_dev; /* device one */
  302. volatile u8 __iomem *registers;
  303. volatile u32 __iomem *gtt; /* I915G */
  304. int gtt_entries;
  305. } intel_i830_private;
  306. static void intel_i830_init_gtt_entries(void)
  307. {
  308. u16 gmch_ctrl;
  309. int gtt_entries;
  310. u8 rdct;
  311. int local = 0;
  312. static const int ddt[4] = { 0, 16, 32, 64 };
  313. int size;
  314. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  315. /* We obtain the size of the GTT, which is also stored (for some
  316. * reason) at the top of stolen memory. Then we add 4KB to that
  317. * for the video BIOS popup, which is also stored in there. */
  318. size = agp_bridge->driver->fetch_size() + 4;
  319. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  320. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  321. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  322. case I830_GMCH_GMS_STOLEN_512:
  323. gtt_entries = KB(512) - KB(size);
  324. break;
  325. case I830_GMCH_GMS_STOLEN_1024:
  326. gtt_entries = MB(1) - KB(size);
  327. break;
  328. case I830_GMCH_GMS_STOLEN_8192:
  329. gtt_entries = MB(8) - KB(size);
  330. break;
  331. case I830_GMCH_GMS_LOCAL:
  332. rdct = readb(intel_i830_private.registers+I830_RDRAM_CHANNEL_TYPE);
  333. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  334. MB(ddt[I830_RDRAM_DDT(rdct)]);
  335. local = 1;
  336. break;
  337. default:
  338. gtt_entries = 0;
  339. break;
  340. }
  341. } else {
  342. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  343. case I855_GMCH_GMS_STOLEN_1M:
  344. gtt_entries = MB(1) - KB(size);
  345. break;
  346. case I855_GMCH_GMS_STOLEN_4M:
  347. gtt_entries = MB(4) - KB(size);
  348. break;
  349. case I855_GMCH_GMS_STOLEN_8M:
  350. gtt_entries = MB(8) - KB(size);
  351. break;
  352. case I855_GMCH_GMS_STOLEN_16M:
  353. gtt_entries = MB(16) - KB(size);
  354. break;
  355. case I855_GMCH_GMS_STOLEN_32M:
  356. gtt_entries = MB(32) - KB(size);
  357. break;
  358. case I915_GMCH_GMS_STOLEN_48M:
  359. /* Check it's really I915G */
  360. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  361. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  362. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB)
  363. gtt_entries = MB(48) - KB(size);
  364. else
  365. gtt_entries = 0;
  366. break;
  367. case I915_GMCH_GMS_STOLEN_64M:
  368. /* Check it's really I915G */
  369. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  370. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  371. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB)
  372. gtt_entries = MB(64) - KB(size);
  373. else
  374. gtt_entries = 0;
  375. default:
  376. gtt_entries = 0;
  377. break;
  378. }
  379. }
  380. if (gtt_entries > 0)
  381. printk(KERN_INFO PFX "Detected %dK %s memory.\n",
  382. gtt_entries / KB(1), local ? "local" : "stolen");
  383. else
  384. printk(KERN_INFO PFX
  385. "No pre-allocated video memory detected.\n");
  386. gtt_entries /= KB(4);
  387. intel_i830_private.gtt_entries = gtt_entries;
  388. }
  389. /* The intel i830 automatically initializes the agp aperture during POST.
  390. * Use the memory already set aside for in the GTT.
  391. */
  392. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  393. {
  394. int page_order;
  395. struct aper_size_info_fixed *size;
  396. int num_entries;
  397. u32 temp;
  398. size = agp_bridge->current_size;
  399. page_order = size->page_order;
  400. num_entries = size->num_entries;
  401. agp_bridge->gatt_table_real = NULL;
  402. pci_read_config_dword(intel_i830_private.i830_dev,I810_MMADDR,&temp);
  403. temp &= 0xfff80000;
  404. intel_i830_private.registers = ioremap(temp,128 * 4096);
  405. if (!intel_i830_private.registers)
  406. return -ENOMEM;
  407. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  408. global_cache_flush(); /* FIXME: ?? */
  409. /* we have to call this as early as possible after the MMIO base address is known */
  410. intel_i830_init_gtt_entries();
  411. agp_bridge->gatt_table = NULL;
  412. agp_bridge->gatt_bus_addr = temp;
  413. return 0;
  414. }
  415. /* Return the gatt table to a sane state. Use the top of stolen
  416. * memory for the GTT.
  417. */
  418. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  419. {
  420. return 0;
  421. }
  422. static int intel_i830_fetch_size(void)
  423. {
  424. u16 gmch_ctrl;
  425. struct aper_size_info_fixed *values;
  426. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  427. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  428. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  429. /* 855GM/852GM/865G has 128MB aperture size */
  430. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  431. agp_bridge->aperture_size_idx = 0;
  432. return values[0].size;
  433. }
  434. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  435. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  436. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  437. agp_bridge->aperture_size_idx = 0;
  438. return values[0].size;
  439. } else {
  440. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  441. agp_bridge->aperture_size_idx = 1;
  442. return values[1].size;
  443. }
  444. return 0;
  445. }
  446. static int intel_i830_configure(void)
  447. {
  448. struct aper_size_info_fixed *current_size;
  449. u32 temp;
  450. u16 gmch_ctrl;
  451. int i;
  452. current_size = A_SIZE_FIX(agp_bridge->current_size);
  453. pci_read_config_dword(intel_i830_private.i830_dev,I810_GMADDR,&temp);
  454. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  455. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  456. gmch_ctrl |= I830_GMCH_ENABLED;
  457. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  458. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  459. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  460. if (agp_bridge->driver->needs_scratch_page) {
  461. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  462. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  463. readl(intel_i830_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  464. }
  465. }
  466. global_cache_flush();
  467. return 0;
  468. }
  469. static void intel_i830_cleanup(void)
  470. {
  471. iounmap(intel_i830_private.registers);
  472. }
  473. static int intel_i830_insert_entries(struct agp_memory *mem,off_t pg_start, int type)
  474. {
  475. int i,j,num_entries;
  476. void *temp;
  477. temp = agp_bridge->current_size;
  478. num_entries = A_SIZE_FIX(temp)->num_entries;
  479. if (pg_start < intel_i830_private.gtt_entries) {
  480. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  481. pg_start,intel_i830_private.gtt_entries);
  482. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  483. return -EINVAL;
  484. }
  485. if ((pg_start + mem->page_count) > num_entries)
  486. return -EINVAL;
  487. /* The i830 can't check the GTT for entries since its read only,
  488. * depend on the caller to make the correct offset decisions.
  489. */
  490. if ((type != 0 && type != AGP_PHYS_MEMORY) ||
  491. (mem->type != 0 && mem->type != AGP_PHYS_MEMORY))
  492. return -EINVAL;
  493. global_cache_flush(); /* FIXME: Necessary ?*/
  494. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  495. writel(agp_bridge->driver->mask_memory(agp_bridge,
  496. mem->memory[i], mem->type),
  497. intel_i830_private.registers+I810_PTE_BASE+(j*4));
  498. readl(intel_i830_private.registers+I810_PTE_BASE+(j*4)); /* PCI Posting. */
  499. }
  500. global_cache_flush();
  501. agp_bridge->driver->tlb_flush(mem);
  502. return 0;
  503. }
  504. static int intel_i830_remove_entries(struct agp_memory *mem,off_t pg_start,
  505. int type)
  506. {
  507. int i;
  508. global_cache_flush();
  509. if (pg_start < intel_i830_private.gtt_entries) {
  510. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  511. return -EINVAL;
  512. }
  513. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  514. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  515. readl(intel_i830_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  516. }
  517. global_cache_flush();
  518. agp_bridge->driver->tlb_flush(mem);
  519. return 0;
  520. }
  521. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count,int type)
  522. {
  523. if (type == AGP_PHYS_MEMORY)
  524. return alloc_agpphysmem_i8xx(pg_count, type);
  525. /* always return NULL for other allocation types for now */
  526. return NULL;
  527. }
  528. static int intel_i915_configure(void)
  529. {
  530. struct aper_size_info_fixed *current_size;
  531. u32 temp;
  532. u16 gmch_ctrl;
  533. int i;
  534. current_size = A_SIZE_FIX(agp_bridge->current_size);
  535. pci_read_config_dword(intel_i830_private.i830_dev, I915_GMADDR, &temp);
  536. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  537. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  538. gmch_ctrl |= I830_GMCH_ENABLED;
  539. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  540. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  541. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  542. if (agp_bridge->driver->needs_scratch_page) {
  543. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  544. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  545. readl(intel_i830_private.gtt+i); /* PCI Posting. */
  546. }
  547. }
  548. global_cache_flush();
  549. return 0;
  550. }
  551. static void intel_i915_cleanup(void)
  552. {
  553. iounmap(intel_i830_private.gtt);
  554. iounmap(intel_i830_private.registers);
  555. }
  556. static int intel_i915_insert_entries(struct agp_memory *mem,off_t pg_start,
  557. int type)
  558. {
  559. int i,j,num_entries;
  560. void *temp;
  561. temp = agp_bridge->current_size;
  562. num_entries = A_SIZE_FIX(temp)->num_entries;
  563. if (pg_start < intel_i830_private.gtt_entries) {
  564. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  565. pg_start,intel_i830_private.gtt_entries);
  566. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  567. return -EINVAL;
  568. }
  569. if ((pg_start + mem->page_count) > num_entries)
  570. return -EINVAL;
  571. /* The i830 can't check the GTT for entries since its read only,
  572. * depend on the caller to make the correct offset decisions.
  573. */
  574. if ((type != 0 && type != AGP_PHYS_MEMORY) ||
  575. (mem->type != 0 && mem->type != AGP_PHYS_MEMORY))
  576. return -EINVAL;
  577. global_cache_flush();
  578. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  579. writel(agp_bridge->driver->mask_memory(agp_bridge,
  580. mem->memory[i], mem->type), intel_i830_private.gtt+j);
  581. readl(intel_i830_private.gtt+j); /* PCI Posting. */
  582. }
  583. global_cache_flush();
  584. agp_bridge->driver->tlb_flush(mem);
  585. return 0;
  586. }
  587. static int intel_i915_remove_entries(struct agp_memory *mem,off_t pg_start,
  588. int type)
  589. {
  590. int i;
  591. global_cache_flush();
  592. if (pg_start < intel_i830_private.gtt_entries) {
  593. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  594. return -EINVAL;
  595. }
  596. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  597. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  598. readl(intel_i830_private.gtt+i);
  599. }
  600. global_cache_flush();
  601. agp_bridge->driver->tlb_flush(mem);
  602. return 0;
  603. }
  604. static int intel_i915_fetch_size(void)
  605. {
  606. struct aper_size_info_fixed *values;
  607. u32 temp, offset = 0;
  608. #define I915_256MB_ADDRESS_MASK (1<<27)
  609. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  610. pci_read_config_dword(intel_i830_private.i830_dev, I915_GMADDR, &temp);
  611. if (temp & I915_256MB_ADDRESS_MASK)
  612. offset = 0; /* 128MB aperture */
  613. else
  614. offset = 2; /* 256MB aperture */
  615. agp_bridge->previous_size = agp_bridge->current_size = (void *)(values + offset);
  616. return values[offset].size;
  617. }
  618. /* The intel i915 automatically initializes the agp aperture during POST.
  619. * Use the memory already set aside for in the GTT.
  620. */
  621. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  622. {
  623. int page_order;
  624. struct aper_size_info_fixed *size;
  625. int num_entries;
  626. u32 temp, temp2;
  627. size = agp_bridge->current_size;
  628. page_order = size->page_order;
  629. num_entries = size->num_entries;
  630. agp_bridge->gatt_table_real = NULL;
  631. pci_read_config_dword(intel_i830_private.i830_dev, I915_MMADDR, &temp);
  632. pci_read_config_dword(intel_i830_private.i830_dev, I915_PTEADDR,&temp2);
  633. intel_i830_private.gtt = ioremap(temp2, 256 * 1024);
  634. if (!intel_i830_private.gtt)
  635. return -ENOMEM;
  636. temp &= 0xfff80000;
  637. intel_i830_private.registers = ioremap(temp,128 * 4096);
  638. if (!intel_i830_private.registers)
  639. return -ENOMEM;
  640. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  641. global_cache_flush(); /* FIXME: ? */
  642. /* we have to call this as early as possible after the MMIO base address is known */
  643. intel_i830_init_gtt_entries();
  644. agp_bridge->gatt_table = NULL;
  645. agp_bridge->gatt_bus_addr = temp;
  646. return 0;
  647. }
  648. static int intel_fetch_size(void)
  649. {
  650. int i;
  651. u16 temp;
  652. struct aper_size_info_16 *values;
  653. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  654. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  655. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  656. if (temp == values[i].size_value) {
  657. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  658. agp_bridge->aperture_size_idx = i;
  659. return values[i].size;
  660. }
  661. }
  662. return 0;
  663. }
  664. static int __intel_8xx_fetch_size(u8 temp)
  665. {
  666. int i;
  667. struct aper_size_info_8 *values;
  668. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  669. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  670. if (temp == values[i].size_value) {
  671. agp_bridge->previous_size =
  672. agp_bridge->current_size = (void *) (values + i);
  673. agp_bridge->aperture_size_idx = i;
  674. return values[i].size;
  675. }
  676. }
  677. return 0;
  678. }
  679. static int intel_8xx_fetch_size(void)
  680. {
  681. u8 temp;
  682. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  683. return __intel_8xx_fetch_size(temp);
  684. }
  685. static int intel_815_fetch_size(void)
  686. {
  687. u8 temp;
  688. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  689. * one non-reserved bit, so mask the others out ... */
  690. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  691. temp &= (1 << 3);
  692. return __intel_8xx_fetch_size(temp);
  693. }
  694. static void intel_tlbflush(struct agp_memory *mem)
  695. {
  696. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  697. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  698. }
  699. static void intel_8xx_tlbflush(struct agp_memory *mem)
  700. {
  701. u32 temp;
  702. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  703. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  704. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  705. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  706. }
  707. static void intel_cleanup(void)
  708. {
  709. u16 temp;
  710. struct aper_size_info_16 *previous_size;
  711. previous_size = A_SIZE_16(agp_bridge->previous_size);
  712. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  713. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  714. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  715. }
  716. static void intel_8xx_cleanup(void)
  717. {
  718. u16 temp;
  719. struct aper_size_info_8 *previous_size;
  720. previous_size = A_SIZE_8(agp_bridge->previous_size);
  721. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  722. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  723. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  724. }
  725. static int intel_configure(void)
  726. {
  727. u32 temp;
  728. u16 temp2;
  729. struct aper_size_info_16 *current_size;
  730. current_size = A_SIZE_16(agp_bridge->current_size);
  731. /* aperture size */
  732. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  733. /* address to map to */
  734. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  735. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  736. /* attbase - aperture base */
  737. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  738. /* agpctrl */
  739. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  740. /* paccfg/nbxcfg */
  741. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  742. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  743. (temp2 & ~(1 << 10)) | (1 << 9));
  744. /* clear any possible error conditions */
  745. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  746. return 0;
  747. }
  748. static int intel_815_configure(void)
  749. {
  750. u32 temp, addr;
  751. u8 temp2;
  752. struct aper_size_info_8 *current_size;
  753. /* attbase - aperture base */
  754. /* the Intel 815 chipset spec. says that bits 29-31 in the
  755. * ATTBASE register are reserved -> try not to write them */
  756. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  757. printk (KERN_EMERG PFX "gatt bus addr too high");
  758. return -EINVAL;
  759. }
  760. current_size = A_SIZE_8(agp_bridge->current_size);
  761. /* aperture size */
  762. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  763. current_size->size_value);
  764. /* address to map to */
  765. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  766. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  767. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  768. addr &= INTEL_815_ATTBASE_MASK;
  769. addr |= agp_bridge->gatt_bus_addr;
  770. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  771. /* agpctrl */
  772. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  773. /* apcont */
  774. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  775. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  776. /* clear any possible error conditions */
  777. /* Oddness : this chipset seems to have no ERRSTS register ! */
  778. return 0;
  779. }
  780. static void intel_820_tlbflush(struct agp_memory *mem)
  781. {
  782. return;
  783. }
  784. static void intel_820_cleanup(void)
  785. {
  786. u8 temp;
  787. struct aper_size_info_8 *previous_size;
  788. previous_size = A_SIZE_8(agp_bridge->previous_size);
  789. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  790. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  791. temp & ~(1 << 1));
  792. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  793. previous_size->size_value);
  794. }
  795. static int intel_820_configure(void)
  796. {
  797. u32 temp;
  798. u8 temp2;
  799. struct aper_size_info_8 *current_size;
  800. current_size = A_SIZE_8(agp_bridge->current_size);
  801. /* aperture size */
  802. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  803. /* address to map to */
  804. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  805. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  806. /* attbase - aperture base */
  807. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  808. /* agpctrl */
  809. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  810. /* global enable aperture access */
  811. /* This flag is not accessed through MCHCFG register as in */
  812. /* i850 chipset. */
  813. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  814. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  815. /* clear any possible AGP-related error conditions */
  816. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  817. return 0;
  818. }
  819. static int intel_840_configure(void)
  820. {
  821. u32 temp;
  822. u16 temp2;
  823. struct aper_size_info_8 *current_size;
  824. current_size = A_SIZE_8(agp_bridge->current_size);
  825. /* aperture size */
  826. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  827. /* address to map to */
  828. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  829. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  830. /* attbase - aperture base */
  831. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  832. /* agpctrl */
  833. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  834. /* mcgcfg */
  835. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  836. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  837. /* clear any possible error conditions */
  838. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  839. return 0;
  840. }
  841. static int intel_845_configure(void)
  842. {
  843. u32 temp;
  844. u8 temp2;
  845. struct aper_size_info_8 *current_size;
  846. current_size = A_SIZE_8(agp_bridge->current_size);
  847. /* aperture size */
  848. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  849. if (agp_bridge->apbase_config != 0) {
  850. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  851. agp_bridge->apbase_config);
  852. } else {
  853. /* address to map to */
  854. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  855. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  856. agp_bridge->apbase_config = temp;
  857. }
  858. /* attbase - aperture base */
  859. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  860. /* agpctrl */
  861. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  862. /* agpm */
  863. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  864. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  865. /* clear any possible error conditions */
  866. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  867. return 0;
  868. }
  869. static int intel_850_configure(void)
  870. {
  871. u32 temp;
  872. u16 temp2;
  873. struct aper_size_info_8 *current_size;
  874. current_size = A_SIZE_8(agp_bridge->current_size);
  875. /* aperture size */
  876. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  877. /* address to map to */
  878. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  879. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  880. /* attbase - aperture base */
  881. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  882. /* agpctrl */
  883. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  884. /* mcgcfg */
  885. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  886. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  887. /* clear any possible AGP-related error conditions */
  888. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  889. return 0;
  890. }
  891. static int intel_860_configure(void)
  892. {
  893. u32 temp;
  894. u16 temp2;
  895. struct aper_size_info_8 *current_size;
  896. current_size = A_SIZE_8(agp_bridge->current_size);
  897. /* aperture size */
  898. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  899. /* address to map to */
  900. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  901. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  902. /* attbase - aperture base */
  903. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  904. /* agpctrl */
  905. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  906. /* mcgcfg */
  907. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  908. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  909. /* clear any possible AGP-related error conditions */
  910. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  911. return 0;
  912. }
  913. static int intel_830mp_configure(void)
  914. {
  915. u32 temp;
  916. u16 temp2;
  917. struct aper_size_info_8 *current_size;
  918. current_size = A_SIZE_8(agp_bridge->current_size);
  919. /* aperture size */
  920. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  921. /* address to map to */
  922. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  923. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  924. /* attbase - aperture base */
  925. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  926. /* agpctrl */
  927. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  928. /* gmch */
  929. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  930. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  931. /* clear any possible AGP-related error conditions */
  932. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  933. return 0;
  934. }
  935. static int intel_7505_configure(void)
  936. {
  937. u32 temp;
  938. u16 temp2;
  939. struct aper_size_info_8 *current_size;
  940. current_size = A_SIZE_8(agp_bridge->current_size);
  941. /* aperture size */
  942. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  943. /* address to map to */
  944. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  945. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  946. /* attbase - aperture base */
  947. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  948. /* agpctrl */
  949. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  950. /* mchcfg */
  951. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  952. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  953. return 0;
  954. }
  955. /* Setup function */
  956. static struct gatt_mask intel_generic_masks[] =
  957. {
  958. {.mask = 0x00000017, .type = 0}
  959. };
  960. static struct aper_size_info_8 intel_815_sizes[2] =
  961. {
  962. {64, 16384, 4, 0},
  963. {32, 8192, 3, 8},
  964. };
  965. static struct aper_size_info_8 intel_8xx_sizes[7] =
  966. {
  967. {256, 65536, 6, 0},
  968. {128, 32768, 5, 32},
  969. {64, 16384, 4, 48},
  970. {32, 8192, 3, 56},
  971. {16, 4096, 2, 60},
  972. {8, 2048, 1, 62},
  973. {4, 1024, 0, 63}
  974. };
  975. static struct aper_size_info_16 intel_generic_sizes[7] =
  976. {
  977. {256, 65536, 6, 0},
  978. {128, 32768, 5, 32},
  979. {64, 16384, 4, 48},
  980. {32, 8192, 3, 56},
  981. {16, 4096, 2, 60},
  982. {8, 2048, 1, 62},
  983. {4, 1024, 0, 63}
  984. };
  985. static struct aper_size_info_8 intel_830mp_sizes[4] =
  986. {
  987. {256, 65536, 6, 0},
  988. {128, 32768, 5, 32},
  989. {64, 16384, 4, 48},
  990. {32, 8192, 3, 56}
  991. };
  992. static struct agp_bridge_driver intel_generic_driver = {
  993. .owner = THIS_MODULE,
  994. .aperture_sizes = intel_generic_sizes,
  995. .size_type = U16_APER_SIZE,
  996. .num_aperture_sizes = 7,
  997. .configure = intel_configure,
  998. .fetch_size = intel_fetch_size,
  999. .cleanup = intel_cleanup,
  1000. .tlb_flush = intel_tlbflush,
  1001. .mask_memory = agp_generic_mask_memory,
  1002. .masks = intel_generic_masks,
  1003. .agp_enable = agp_generic_enable,
  1004. .cache_flush = global_cache_flush,
  1005. .create_gatt_table = agp_generic_create_gatt_table,
  1006. .free_gatt_table = agp_generic_free_gatt_table,
  1007. .insert_memory = agp_generic_insert_memory,
  1008. .remove_memory = agp_generic_remove_memory,
  1009. .alloc_by_type = agp_generic_alloc_by_type,
  1010. .free_by_type = agp_generic_free_by_type,
  1011. .agp_alloc_page = agp_generic_alloc_page,
  1012. .agp_destroy_page = agp_generic_destroy_page,
  1013. };
  1014. static struct agp_bridge_driver intel_810_driver = {
  1015. .owner = THIS_MODULE,
  1016. .aperture_sizes = intel_i810_sizes,
  1017. .size_type = FIXED_APER_SIZE,
  1018. .num_aperture_sizes = 2,
  1019. .needs_scratch_page = TRUE,
  1020. .configure = intel_i810_configure,
  1021. .fetch_size = intel_i810_fetch_size,
  1022. .cleanup = intel_i810_cleanup,
  1023. .tlb_flush = intel_i810_tlbflush,
  1024. .mask_memory = intel_i810_mask_memory,
  1025. .masks = intel_i810_masks,
  1026. .agp_enable = intel_i810_agp_enable,
  1027. .cache_flush = global_cache_flush,
  1028. .create_gatt_table = agp_generic_create_gatt_table,
  1029. .free_gatt_table = agp_generic_free_gatt_table,
  1030. .insert_memory = intel_i810_insert_entries,
  1031. .remove_memory = intel_i810_remove_entries,
  1032. .alloc_by_type = intel_i810_alloc_by_type,
  1033. .free_by_type = intel_i810_free_by_type,
  1034. .agp_alloc_page = agp_generic_alloc_page,
  1035. .agp_destroy_page = agp_generic_destroy_page,
  1036. };
  1037. static struct agp_bridge_driver intel_815_driver = {
  1038. .owner = THIS_MODULE,
  1039. .aperture_sizes = intel_815_sizes,
  1040. .size_type = U8_APER_SIZE,
  1041. .num_aperture_sizes = 2,
  1042. .configure = intel_815_configure,
  1043. .fetch_size = intel_815_fetch_size,
  1044. .cleanup = intel_8xx_cleanup,
  1045. .tlb_flush = intel_8xx_tlbflush,
  1046. .mask_memory = agp_generic_mask_memory,
  1047. .masks = intel_generic_masks,
  1048. .agp_enable = agp_generic_enable,
  1049. .cache_flush = global_cache_flush,
  1050. .create_gatt_table = agp_generic_create_gatt_table,
  1051. .free_gatt_table = agp_generic_free_gatt_table,
  1052. .insert_memory = agp_generic_insert_memory,
  1053. .remove_memory = agp_generic_remove_memory,
  1054. .alloc_by_type = agp_generic_alloc_by_type,
  1055. .free_by_type = agp_generic_free_by_type,
  1056. .agp_alloc_page = agp_generic_alloc_page,
  1057. .agp_destroy_page = agp_generic_destroy_page,
  1058. };
  1059. static struct agp_bridge_driver intel_830_driver = {
  1060. .owner = THIS_MODULE,
  1061. .aperture_sizes = intel_i830_sizes,
  1062. .size_type = FIXED_APER_SIZE,
  1063. .num_aperture_sizes = 3,
  1064. .needs_scratch_page = TRUE,
  1065. .configure = intel_i830_configure,
  1066. .fetch_size = intel_i830_fetch_size,
  1067. .cleanup = intel_i830_cleanup,
  1068. .tlb_flush = intel_i810_tlbflush,
  1069. .mask_memory = intel_i810_mask_memory,
  1070. .masks = intel_i810_masks,
  1071. .agp_enable = intel_i810_agp_enable,
  1072. .cache_flush = global_cache_flush,
  1073. .create_gatt_table = intel_i830_create_gatt_table,
  1074. .free_gatt_table = intel_i830_free_gatt_table,
  1075. .insert_memory = intel_i830_insert_entries,
  1076. .remove_memory = intel_i830_remove_entries,
  1077. .alloc_by_type = intel_i830_alloc_by_type,
  1078. .free_by_type = intel_i810_free_by_type,
  1079. .agp_alloc_page = agp_generic_alloc_page,
  1080. .agp_destroy_page = agp_generic_destroy_page,
  1081. };
  1082. static struct agp_bridge_driver intel_820_driver = {
  1083. .owner = THIS_MODULE,
  1084. .aperture_sizes = intel_8xx_sizes,
  1085. .size_type = U8_APER_SIZE,
  1086. .num_aperture_sizes = 7,
  1087. .configure = intel_820_configure,
  1088. .fetch_size = intel_8xx_fetch_size,
  1089. .cleanup = intel_820_cleanup,
  1090. .tlb_flush = intel_820_tlbflush,
  1091. .mask_memory = agp_generic_mask_memory,
  1092. .masks = intel_generic_masks,
  1093. .agp_enable = agp_generic_enable,
  1094. .cache_flush = global_cache_flush,
  1095. .create_gatt_table = agp_generic_create_gatt_table,
  1096. .free_gatt_table = agp_generic_free_gatt_table,
  1097. .insert_memory = agp_generic_insert_memory,
  1098. .remove_memory = agp_generic_remove_memory,
  1099. .alloc_by_type = agp_generic_alloc_by_type,
  1100. .free_by_type = agp_generic_free_by_type,
  1101. .agp_alloc_page = agp_generic_alloc_page,
  1102. .agp_destroy_page = agp_generic_destroy_page,
  1103. };
  1104. static struct agp_bridge_driver intel_830mp_driver = {
  1105. .owner = THIS_MODULE,
  1106. .aperture_sizes = intel_830mp_sizes,
  1107. .size_type = U8_APER_SIZE,
  1108. .num_aperture_sizes = 4,
  1109. .configure = intel_830mp_configure,
  1110. .fetch_size = intel_8xx_fetch_size,
  1111. .cleanup = intel_8xx_cleanup,
  1112. .tlb_flush = intel_8xx_tlbflush,
  1113. .mask_memory = agp_generic_mask_memory,
  1114. .masks = intel_generic_masks,
  1115. .agp_enable = agp_generic_enable,
  1116. .cache_flush = global_cache_flush,
  1117. .create_gatt_table = agp_generic_create_gatt_table,
  1118. .free_gatt_table = agp_generic_free_gatt_table,
  1119. .insert_memory = agp_generic_insert_memory,
  1120. .remove_memory = agp_generic_remove_memory,
  1121. .alloc_by_type = agp_generic_alloc_by_type,
  1122. .free_by_type = agp_generic_free_by_type,
  1123. .agp_alloc_page = agp_generic_alloc_page,
  1124. .agp_destroy_page = agp_generic_destroy_page,
  1125. };
  1126. static struct agp_bridge_driver intel_840_driver = {
  1127. .owner = THIS_MODULE,
  1128. .aperture_sizes = intel_8xx_sizes,
  1129. .size_type = U8_APER_SIZE,
  1130. .num_aperture_sizes = 7,
  1131. .configure = intel_840_configure,
  1132. .fetch_size = intel_8xx_fetch_size,
  1133. .cleanup = intel_8xx_cleanup,
  1134. .tlb_flush = intel_8xx_tlbflush,
  1135. .mask_memory = agp_generic_mask_memory,
  1136. .masks = intel_generic_masks,
  1137. .agp_enable = agp_generic_enable,
  1138. .cache_flush = global_cache_flush,
  1139. .create_gatt_table = agp_generic_create_gatt_table,
  1140. .free_gatt_table = agp_generic_free_gatt_table,
  1141. .insert_memory = agp_generic_insert_memory,
  1142. .remove_memory = agp_generic_remove_memory,
  1143. .alloc_by_type = agp_generic_alloc_by_type,
  1144. .free_by_type = agp_generic_free_by_type,
  1145. .agp_alloc_page = agp_generic_alloc_page,
  1146. .agp_destroy_page = agp_generic_destroy_page,
  1147. };
  1148. static struct agp_bridge_driver intel_845_driver = {
  1149. .owner = THIS_MODULE,
  1150. .aperture_sizes = intel_8xx_sizes,
  1151. .size_type = U8_APER_SIZE,
  1152. .num_aperture_sizes = 7,
  1153. .configure = intel_845_configure,
  1154. .fetch_size = intel_8xx_fetch_size,
  1155. .cleanup = intel_8xx_cleanup,
  1156. .tlb_flush = intel_8xx_tlbflush,
  1157. .mask_memory = agp_generic_mask_memory,
  1158. .masks = intel_generic_masks,
  1159. .agp_enable = agp_generic_enable,
  1160. .cache_flush = global_cache_flush,
  1161. .create_gatt_table = agp_generic_create_gatt_table,
  1162. .free_gatt_table = agp_generic_free_gatt_table,
  1163. .insert_memory = agp_generic_insert_memory,
  1164. .remove_memory = agp_generic_remove_memory,
  1165. .alloc_by_type = agp_generic_alloc_by_type,
  1166. .free_by_type = agp_generic_free_by_type,
  1167. .agp_alloc_page = agp_generic_alloc_page,
  1168. .agp_destroy_page = agp_generic_destroy_page,
  1169. };
  1170. static struct agp_bridge_driver intel_850_driver = {
  1171. .owner = THIS_MODULE,
  1172. .aperture_sizes = intel_8xx_sizes,
  1173. .size_type = U8_APER_SIZE,
  1174. .num_aperture_sizes = 7,
  1175. .configure = intel_850_configure,
  1176. .fetch_size = intel_8xx_fetch_size,
  1177. .cleanup = intel_8xx_cleanup,
  1178. .tlb_flush = intel_8xx_tlbflush,
  1179. .mask_memory = agp_generic_mask_memory,
  1180. .masks = intel_generic_masks,
  1181. .agp_enable = agp_generic_enable,
  1182. .cache_flush = global_cache_flush,
  1183. .create_gatt_table = agp_generic_create_gatt_table,
  1184. .free_gatt_table = agp_generic_free_gatt_table,
  1185. .insert_memory = agp_generic_insert_memory,
  1186. .remove_memory = agp_generic_remove_memory,
  1187. .alloc_by_type = agp_generic_alloc_by_type,
  1188. .free_by_type = agp_generic_free_by_type,
  1189. .agp_alloc_page = agp_generic_alloc_page,
  1190. .agp_destroy_page = agp_generic_destroy_page,
  1191. };
  1192. static struct agp_bridge_driver intel_860_driver = {
  1193. .owner = THIS_MODULE,
  1194. .aperture_sizes = intel_8xx_sizes,
  1195. .size_type = U8_APER_SIZE,
  1196. .num_aperture_sizes = 7,
  1197. .configure = intel_860_configure,
  1198. .fetch_size = intel_8xx_fetch_size,
  1199. .cleanup = intel_8xx_cleanup,
  1200. .tlb_flush = intel_8xx_tlbflush,
  1201. .mask_memory = agp_generic_mask_memory,
  1202. .masks = intel_generic_masks,
  1203. .agp_enable = agp_generic_enable,
  1204. .cache_flush = global_cache_flush,
  1205. .create_gatt_table = agp_generic_create_gatt_table,
  1206. .free_gatt_table = agp_generic_free_gatt_table,
  1207. .insert_memory = agp_generic_insert_memory,
  1208. .remove_memory = agp_generic_remove_memory,
  1209. .alloc_by_type = agp_generic_alloc_by_type,
  1210. .free_by_type = agp_generic_free_by_type,
  1211. .agp_alloc_page = agp_generic_alloc_page,
  1212. .agp_destroy_page = agp_generic_destroy_page,
  1213. };
  1214. static struct agp_bridge_driver intel_915_driver = {
  1215. .owner = THIS_MODULE,
  1216. .aperture_sizes = intel_i830_sizes,
  1217. .size_type = FIXED_APER_SIZE,
  1218. .num_aperture_sizes = 3,
  1219. .needs_scratch_page = TRUE,
  1220. .configure = intel_i915_configure,
  1221. .fetch_size = intel_i915_fetch_size,
  1222. .cleanup = intel_i915_cleanup,
  1223. .tlb_flush = intel_i810_tlbflush,
  1224. .mask_memory = intel_i810_mask_memory,
  1225. .masks = intel_i810_masks,
  1226. .agp_enable = intel_i810_agp_enable,
  1227. .cache_flush = global_cache_flush,
  1228. .create_gatt_table = intel_i915_create_gatt_table,
  1229. .free_gatt_table = intel_i830_free_gatt_table,
  1230. .insert_memory = intel_i915_insert_entries,
  1231. .remove_memory = intel_i915_remove_entries,
  1232. .alloc_by_type = intel_i830_alloc_by_type,
  1233. .free_by_type = intel_i810_free_by_type,
  1234. .agp_alloc_page = agp_generic_alloc_page,
  1235. .agp_destroy_page = agp_generic_destroy_page,
  1236. };
  1237. static struct agp_bridge_driver intel_7505_driver = {
  1238. .owner = THIS_MODULE,
  1239. .aperture_sizes = intel_8xx_sizes,
  1240. .size_type = U8_APER_SIZE,
  1241. .num_aperture_sizes = 7,
  1242. .configure = intel_7505_configure,
  1243. .fetch_size = intel_8xx_fetch_size,
  1244. .cleanup = intel_8xx_cleanup,
  1245. .tlb_flush = intel_8xx_tlbflush,
  1246. .mask_memory = agp_generic_mask_memory,
  1247. .masks = intel_generic_masks,
  1248. .agp_enable = agp_generic_enable,
  1249. .cache_flush = global_cache_flush,
  1250. .create_gatt_table = agp_generic_create_gatt_table,
  1251. .free_gatt_table = agp_generic_free_gatt_table,
  1252. .insert_memory = agp_generic_insert_memory,
  1253. .remove_memory = agp_generic_remove_memory,
  1254. .alloc_by_type = agp_generic_alloc_by_type,
  1255. .free_by_type = agp_generic_free_by_type,
  1256. .agp_alloc_page = agp_generic_alloc_page,
  1257. .agp_destroy_page = agp_generic_destroy_page,
  1258. };
  1259. static int find_i810(u16 device)
  1260. {
  1261. struct pci_dev *i810_dev;
  1262. i810_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1263. if (!i810_dev)
  1264. return 0;
  1265. intel_i810_private.i810_dev = i810_dev;
  1266. return 1;
  1267. }
  1268. static int find_i830(u16 device)
  1269. {
  1270. struct pci_dev *i830_dev;
  1271. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1272. if (i830_dev && PCI_FUNC(i830_dev->devfn) != 0) {
  1273. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL,
  1274. device, i830_dev);
  1275. }
  1276. if (!i830_dev)
  1277. return 0;
  1278. intel_i830_private.i830_dev = i830_dev;
  1279. return 1;
  1280. }
  1281. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1282. const struct pci_device_id *ent)
  1283. {
  1284. struct agp_bridge_data *bridge;
  1285. char *name = "(unknown)";
  1286. u8 cap_ptr = 0;
  1287. struct resource *r;
  1288. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1289. bridge = agp_alloc_bridge();
  1290. if (!bridge)
  1291. return -ENOMEM;
  1292. switch (pdev->device) {
  1293. case PCI_DEVICE_ID_INTEL_82443LX_0:
  1294. bridge->driver = &intel_generic_driver;
  1295. name = "440LX";
  1296. break;
  1297. case PCI_DEVICE_ID_INTEL_82443BX_0:
  1298. bridge->driver = &intel_generic_driver;
  1299. name = "440BX";
  1300. break;
  1301. case PCI_DEVICE_ID_INTEL_82443GX_0:
  1302. bridge->driver = &intel_generic_driver;
  1303. name = "440GX";
  1304. break;
  1305. case PCI_DEVICE_ID_INTEL_82810_MC1:
  1306. name = "i810";
  1307. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG1))
  1308. goto fail;
  1309. bridge->driver = &intel_810_driver;
  1310. break;
  1311. case PCI_DEVICE_ID_INTEL_82810_MC3:
  1312. name = "i810 DC100";
  1313. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG3))
  1314. goto fail;
  1315. bridge->driver = &intel_810_driver;
  1316. break;
  1317. case PCI_DEVICE_ID_INTEL_82810E_MC:
  1318. name = "i810 E";
  1319. if (!find_i810(PCI_DEVICE_ID_INTEL_82810E_IG))
  1320. goto fail;
  1321. bridge->driver = &intel_810_driver;
  1322. break;
  1323. case PCI_DEVICE_ID_INTEL_82815_MC:
  1324. /*
  1325. * The i815 can operate either as an i810 style
  1326. * integrated device, or as an AGP4X motherboard.
  1327. */
  1328. if (find_i810(PCI_DEVICE_ID_INTEL_82815_CGC))
  1329. bridge->driver = &intel_810_driver;
  1330. else
  1331. bridge->driver = &intel_815_driver;
  1332. name = "i815";
  1333. break;
  1334. case PCI_DEVICE_ID_INTEL_82820_HB:
  1335. case PCI_DEVICE_ID_INTEL_82820_UP_HB:
  1336. bridge->driver = &intel_820_driver;
  1337. name = "i820";
  1338. break;
  1339. case PCI_DEVICE_ID_INTEL_82830_HB:
  1340. if (find_i830(PCI_DEVICE_ID_INTEL_82830_CGC)) {
  1341. bridge->driver = &intel_830_driver;
  1342. } else {
  1343. bridge->driver = &intel_830mp_driver;
  1344. }
  1345. name = "830M";
  1346. break;
  1347. case PCI_DEVICE_ID_INTEL_82840_HB:
  1348. bridge->driver = &intel_840_driver;
  1349. name = "i840";
  1350. break;
  1351. case PCI_DEVICE_ID_INTEL_82845_HB:
  1352. bridge->driver = &intel_845_driver;
  1353. name = "i845";
  1354. break;
  1355. case PCI_DEVICE_ID_INTEL_82845G_HB:
  1356. if (find_i830(PCI_DEVICE_ID_INTEL_82845G_IG)) {
  1357. bridge->driver = &intel_830_driver;
  1358. } else {
  1359. bridge->driver = &intel_845_driver;
  1360. }
  1361. name = "845G";
  1362. break;
  1363. case PCI_DEVICE_ID_INTEL_82850_HB:
  1364. bridge->driver = &intel_850_driver;
  1365. name = "i850";
  1366. break;
  1367. case PCI_DEVICE_ID_INTEL_82855PM_HB:
  1368. bridge->driver = &intel_845_driver;
  1369. name = "855PM";
  1370. break;
  1371. case PCI_DEVICE_ID_INTEL_82855GM_HB:
  1372. if (find_i830(PCI_DEVICE_ID_INTEL_82855GM_IG)) {
  1373. bridge->driver = &intel_830_driver;
  1374. name = "855";
  1375. } else {
  1376. bridge->driver = &intel_845_driver;
  1377. name = "855GM";
  1378. }
  1379. break;
  1380. case PCI_DEVICE_ID_INTEL_82860_HB:
  1381. bridge->driver = &intel_860_driver;
  1382. name = "i860";
  1383. break;
  1384. case PCI_DEVICE_ID_INTEL_82865_HB:
  1385. if (find_i830(PCI_DEVICE_ID_INTEL_82865_IG)) {
  1386. bridge->driver = &intel_830_driver;
  1387. } else {
  1388. bridge->driver = &intel_845_driver;
  1389. }
  1390. name = "865";
  1391. break;
  1392. case PCI_DEVICE_ID_INTEL_82875_HB:
  1393. bridge->driver = &intel_845_driver;
  1394. name = "i875";
  1395. break;
  1396. case PCI_DEVICE_ID_INTEL_82915G_HB:
  1397. if (find_i830(PCI_DEVICE_ID_INTEL_82915G_IG)) {
  1398. bridge->driver = &intel_915_driver;
  1399. } else {
  1400. bridge->driver = &intel_845_driver;
  1401. }
  1402. name = "915G";
  1403. break;
  1404. case PCI_DEVICE_ID_INTEL_82915GM_HB:
  1405. if (find_i830(PCI_DEVICE_ID_INTEL_82915GM_IG)) {
  1406. bridge->driver = &intel_915_driver;
  1407. } else {
  1408. bridge->driver = &intel_845_driver;
  1409. }
  1410. name = "915GM";
  1411. break;
  1412. case PCI_DEVICE_ID_INTEL_82945G_HB:
  1413. if (find_i830(PCI_DEVICE_ID_INTEL_82945G_IG)) {
  1414. bridge->driver = &intel_915_driver;
  1415. } else {
  1416. bridge->driver = &intel_845_driver;
  1417. }
  1418. name = "945G";
  1419. break;
  1420. case PCI_DEVICE_ID_INTEL_7505_0:
  1421. bridge->driver = &intel_7505_driver;
  1422. name = "E7505";
  1423. break;
  1424. case PCI_DEVICE_ID_INTEL_7205_0:
  1425. bridge->driver = &intel_7505_driver;
  1426. name = "E7205";
  1427. break;
  1428. default:
  1429. if (cap_ptr)
  1430. printk(KERN_WARNING PFX "Unsupported Intel chipset (device id: %04x)\n",
  1431. pdev->device);
  1432. agp_put_bridge(bridge);
  1433. return -ENODEV;
  1434. };
  1435. bridge->dev = pdev;
  1436. bridge->capndx = cap_ptr;
  1437. if (bridge->driver == &intel_810_driver)
  1438. bridge->dev_private_data = &intel_i810_private;
  1439. else if (bridge->driver == &intel_830_driver)
  1440. bridge->dev_private_data = &intel_i830_private;
  1441. printk(KERN_INFO PFX "Detected an Intel %s Chipset.\n", name);
  1442. /*
  1443. * The following fixes the case where the BIOS has "forgotten" to
  1444. * provide an address range for the GART.
  1445. * 20030610 - hamish@zot.org
  1446. */
  1447. r = &pdev->resource[0];
  1448. if (!r->start && r->end) {
  1449. if(pci_assign_resource(pdev, 0)) {
  1450. printk(KERN_ERR PFX "could not assign resource 0\n");
  1451. agp_put_bridge(bridge);
  1452. return -ENODEV;
  1453. }
  1454. }
  1455. /*
  1456. * If the device has not been properly setup, the following will catch
  1457. * the problem and should stop the system from crashing.
  1458. * 20030610 - hamish@zot.org
  1459. */
  1460. if (pci_enable_device(pdev)) {
  1461. printk(KERN_ERR PFX "Unable to Enable PCI device\n");
  1462. agp_put_bridge(bridge);
  1463. return -ENODEV;
  1464. }
  1465. /* Fill in the mode register */
  1466. if (cap_ptr) {
  1467. pci_read_config_dword(pdev,
  1468. bridge->capndx+PCI_AGP_STATUS,
  1469. &bridge->mode);
  1470. }
  1471. pci_set_drvdata(pdev, bridge);
  1472. return agp_add_bridge(bridge);
  1473. fail:
  1474. printk(KERN_ERR PFX "Detected an Intel %s chipset, "
  1475. "but could not find the secondary device.\n", name);
  1476. agp_put_bridge(bridge);
  1477. return -ENODEV;
  1478. }
  1479. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1480. {
  1481. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1482. agp_remove_bridge(bridge);
  1483. if (intel_i810_private.i810_dev)
  1484. pci_dev_put(intel_i810_private.i810_dev);
  1485. if (intel_i830_private.i830_dev)
  1486. pci_dev_put(intel_i830_private.i830_dev);
  1487. agp_put_bridge(bridge);
  1488. }
  1489. static int agp_intel_resume(struct pci_dev *pdev)
  1490. {
  1491. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1492. pci_restore_state(pdev);
  1493. if (bridge->driver == &intel_generic_driver)
  1494. intel_configure();
  1495. else if (bridge->driver == &intel_850_driver)
  1496. intel_850_configure();
  1497. else if (bridge->driver == &intel_845_driver)
  1498. intel_845_configure();
  1499. else if (bridge->driver == &intel_830mp_driver)
  1500. intel_830mp_configure();
  1501. else if (bridge->driver == &intel_915_driver)
  1502. intel_i915_configure();
  1503. else if (bridge->driver == &intel_830_driver)
  1504. intel_i830_configure();
  1505. else if (bridge->driver == &intel_810_driver)
  1506. intel_i810_configure();
  1507. return 0;
  1508. }
  1509. static struct pci_device_id agp_intel_pci_table[] = {
  1510. #define ID(x) \
  1511. { \
  1512. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1513. .class_mask = ~0, \
  1514. .vendor = PCI_VENDOR_ID_INTEL, \
  1515. .device = x, \
  1516. .subvendor = PCI_ANY_ID, \
  1517. .subdevice = PCI_ANY_ID, \
  1518. }
  1519. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1520. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1521. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1522. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1523. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1524. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1525. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1526. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1527. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1528. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1529. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1530. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1531. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1532. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1533. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1534. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1535. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1536. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1537. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1538. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1539. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1540. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1541. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1542. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1543. { }
  1544. };
  1545. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1546. static struct pci_driver agp_intel_pci_driver = {
  1547. .owner = THIS_MODULE,
  1548. .name = "agpgart-intel",
  1549. .id_table = agp_intel_pci_table,
  1550. .probe = agp_intel_probe,
  1551. .remove = __devexit_p(agp_intel_remove),
  1552. .resume = agp_intel_resume,
  1553. };
  1554. static int __init agp_intel_init(void)
  1555. {
  1556. if (agp_off)
  1557. return -EINVAL;
  1558. return pci_register_driver(&agp_intel_pci_driver);
  1559. }
  1560. static void __exit agp_intel_cleanup(void)
  1561. {
  1562. pci_unregister_driver(&agp_intel_pci_driver);
  1563. }
  1564. module_init(agp_intel_init);
  1565. module_exit(agp_intel_cleanup);
  1566. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  1567. MODULE_LICENSE("GPL and additional rights");