omap_hwmod.c 121 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | (__raw_{read,write}l, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk-provider.h>
  133. #include <linux/delay.h>
  134. #include <linux/err.h>
  135. #include <linux/list.h>
  136. #include <linux/mutex.h>
  137. #include <linux/spinlock.h>
  138. #include <linux/slab.h>
  139. #include <linux/bootmem.h>
  140. #include <linux/cpu.h>
  141. #include <linux/of.h>
  142. #include <linux/of_address.h>
  143. #include <asm/system_misc.h>
  144. #include "clock.h"
  145. #include "omap_hwmod.h"
  146. #include "soc.h"
  147. #include "common.h"
  148. #include "clockdomain.h"
  149. #include "powerdomain.h"
  150. #include "cm2xxx.h"
  151. #include "cm3xxx.h"
  152. #include "cminst44xx.h"
  153. #include "cm33xx.h"
  154. #include "prm.h"
  155. #include "prm3xxx.h"
  156. #include "prm44xx.h"
  157. #include "prm33xx.h"
  158. #include "prminst44xx.h"
  159. #include "mux.h"
  160. #include "pm.h"
  161. /* Name of the OMAP hwmod for the MPU */
  162. #define MPU_INITIATOR_NAME "mpu"
  163. /*
  164. * Number of struct omap_hwmod_link records per struct
  165. * omap_hwmod_ocp_if record (master->slave and slave->master)
  166. */
  167. #define LINKS_PER_OCP_IF 2
  168. /**
  169. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  170. * @enable_module: function to enable a module (via MODULEMODE)
  171. * @disable_module: function to disable a module (via MODULEMODE)
  172. *
  173. * XXX Eventually this functionality will be hidden inside the PRM/CM
  174. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  175. * conditionals in this code.
  176. */
  177. struct omap_hwmod_soc_ops {
  178. void (*enable_module)(struct omap_hwmod *oh);
  179. int (*disable_module)(struct omap_hwmod *oh);
  180. int (*wait_target_ready)(struct omap_hwmod *oh);
  181. int (*assert_hardreset)(struct omap_hwmod *oh,
  182. struct omap_hwmod_rst_info *ohri);
  183. int (*deassert_hardreset)(struct omap_hwmod *oh,
  184. struct omap_hwmod_rst_info *ohri);
  185. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  186. struct omap_hwmod_rst_info *ohri);
  187. int (*init_clkdm)(struct omap_hwmod *oh);
  188. void (*update_context_lost)(struct omap_hwmod *oh);
  189. int (*get_context_lost)(struct omap_hwmod *oh);
  190. };
  191. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  192. static struct omap_hwmod_soc_ops soc_ops;
  193. /* omap_hwmod_list contains all registered struct omap_hwmods */
  194. static LIST_HEAD(omap_hwmod_list);
  195. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  196. static struct omap_hwmod *mpu_oh;
  197. /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
  198. static DEFINE_SPINLOCK(io_chain_lock);
  199. /*
  200. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  201. * allocated from - used to reduce the number of small memory
  202. * allocations, which has a significant impact on performance
  203. */
  204. static struct omap_hwmod_link *linkspace;
  205. /*
  206. * free_ls, max_ls: array indexes into linkspace; representing the
  207. * next free struct omap_hwmod_link index, and the maximum number of
  208. * struct omap_hwmod_link records allocated (respectively)
  209. */
  210. static unsigned short free_ls, max_ls, ls_supp;
  211. /* inited: set to true once the hwmod code is initialized */
  212. static bool inited;
  213. /* Private functions */
  214. /**
  215. * _fetch_next_ocp_if - return the next OCP interface in a list
  216. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  217. * @i: pointer to the index of the element pointed to by @p in the list
  218. *
  219. * Return a pointer to the struct omap_hwmod_ocp_if record
  220. * containing the struct list_head pointed to by @p, and increment
  221. * @p such that a future call to this routine will return the next
  222. * record.
  223. */
  224. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  225. int *i)
  226. {
  227. struct omap_hwmod_ocp_if *oi;
  228. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  229. *p = (*p)->next;
  230. *i = *i + 1;
  231. return oi;
  232. }
  233. /**
  234. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  235. * @oh: struct omap_hwmod *
  236. *
  237. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  238. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  239. * OCP_SYSCONFIG register or 0 upon success.
  240. */
  241. static int _update_sysc_cache(struct omap_hwmod *oh)
  242. {
  243. if (!oh->class->sysc) {
  244. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  245. return -EINVAL;
  246. }
  247. /* XXX ensure module interface clock is up */
  248. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  249. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  250. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  251. return 0;
  252. }
  253. /**
  254. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  255. * @v: OCP_SYSCONFIG value to write
  256. * @oh: struct omap_hwmod *
  257. *
  258. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  259. * one. No return value.
  260. */
  261. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  262. {
  263. if (!oh->class->sysc) {
  264. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  265. return;
  266. }
  267. /* XXX ensure module interface clock is up */
  268. /* Module might have lost context, always update cache and register */
  269. oh->_sysc_cache = v;
  270. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  271. }
  272. /**
  273. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  274. * @oh: struct omap_hwmod *
  275. * @standbymode: MIDLEMODE field bits
  276. * @v: pointer to register contents to modify
  277. *
  278. * Update the master standby mode bits in @v to be @standbymode for
  279. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  280. * upon error or 0 upon success.
  281. */
  282. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  283. u32 *v)
  284. {
  285. u32 mstandby_mask;
  286. u8 mstandby_shift;
  287. if (!oh->class->sysc ||
  288. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  289. return -EINVAL;
  290. if (!oh->class->sysc->sysc_fields) {
  291. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  292. return -EINVAL;
  293. }
  294. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  295. mstandby_mask = (0x3 << mstandby_shift);
  296. *v &= ~mstandby_mask;
  297. *v |= __ffs(standbymode) << mstandby_shift;
  298. return 0;
  299. }
  300. /**
  301. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  302. * @oh: struct omap_hwmod *
  303. * @idlemode: SIDLEMODE field bits
  304. * @v: pointer to register contents to modify
  305. *
  306. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  307. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  308. * or 0 upon success.
  309. */
  310. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  311. {
  312. u32 sidle_mask;
  313. u8 sidle_shift;
  314. if (!oh->class->sysc ||
  315. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  316. return -EINVAL;
  317. if (!oh->class->sysc->sysc_fields) {
  318. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  319. return -EINVAL;
  320. }
  321. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  322. sidle_mask = (0x3 << sidle_shift);
  323. *v &= ~sidle_mask;
  324. *v |= __ffs(idlemode) << sidle_shift;
  325. return 0;
  326. }
  327. /**
  328. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  329. * @oh: struct omap_hwmod *
  330. * @clockact: CLOCKACTIVITY field bits
  331. * @v: pointer to register contents to modify
  332. *
  333. * Update the clockactivity mode bits in @v to be @clockact for the
  334. * @oh hwmod. Used for additional powersaving on some modules. Does
  335. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  336. * success.
  337. */
  338. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  339. {
  340. u32 clkact_mask;
  341. u8 clkact_shift;
  342. if (!oh->class->sysc ||
  343. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  344. return -EINVAL;
  345. if (!oh->class->sysc->sysc_fields) {
  346. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  347. return -EINVAL;
  348. }
  349. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  350. clkact_mask = (0x3 << clkact_shift);
  351. *v &= ~clkact_mask;
  352. *v |= clockact << clkact_shift;
  353. return 0;
  354. }
  355. /**
  356. * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
  357. * @oh: struct omap_hwmod *
  358. * @v: pointer to register contents to modify
  359. *
  360. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  361. * error or 0 upon success.
  362. */
  363. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  364. {
  365. u32 softrst_mask;
  366. if (!oh->class->sysc ||
  367. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  368. return -EINVAL;
  369. if (!oh->class->sysc->sysc_fields) {
  370. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  371. return -EINVAL;
  372. }
  373. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  374. *v |= softrst_mask;
  375. return 0;
  376. }
  377. /**
  378. * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
  379. * @oh: struct omap_hwmod *
  380. * @v: pointer to register contents to modify
  381. *
  382. * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  383. * error or 0 upon success.
  384. */
  385. static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
  386. {
  387. u32 softrst_mask;
  388. if (!oh->class->sysc ||
  389. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  390. return -EINVAL;
  391. if (!oh->class->sysc->sysc_fields) {
  392. WARN(1,
  393. "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
  394. oh->name);
  395. return -EINVAL;
  396. }
  397. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  398. *v &= ~softrst_mask;
  399. return 0;
  400. }
  401. /**
  402. * _wait_softreset_complete - wait for an OCP softreset to complete
  403. * @oh: struct omap_hwmod * to wait on
  404. *
  405. * Wait until the IP block represented by @oh reports that its OCP
  406. * softreset is complete. This can be triggered by software (see
  407. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  408. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  409. * microseconds. Returns the number of microseconds waited.
  410. */
  411. static int _wait_softreset_complete(struct omap_hwmod *oh)
  412. {
  413. struct omap_hwmod_class_sysconfig *sysc;
  414. u32 softrst_mask;
  415. int c = 0;
  416. sysc = oh->class->sysc;
  417. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  418. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  419. & SYSS_RESETDONE_MASK),
  420. MAX_MODULE_SOFTRESET_WAIT, c);
  421. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  422. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  423. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  424. & softrst_mask),
  425. MAX_MODULE_SOFTRESET_WAIT, c);
  426. }
  427. return c;
  428. }
  429. /**
  430. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  431. * @oh: struct omap_hwmod *
  432. *
  433. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  434. * of some modules. When the DMA must perform read/write accesses, the
  435. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  436. * for power management, software must set the DMADISABLE bit back to 1.
  437. *
  438. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  439. * error or 0 upon success.
  440. */
  441. static int _set_dmadisable(struct omap_hwmod *oh)
  442. {
  443. u32 v;
  444. u32 dmadisable_mask;
  445. if (!oh->class->sysc ||
  446. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  447. return -EINVAL;
  448. if (!oh->class->sysc->sysc_fields) {
  449. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  450. return -EINVAL;
  451. }
  452. /* clocks must be on for this operation */
  453. if (oh->_state != _HWMOD_STATE_ENABLED) {
  454. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  455. return -EINVAL;
  456. }
  457. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  458. v = oh->_sysc_cache;
  459. dmadisable_mask =
  460. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  461. v |= dmadisable_mask;
  462. _write_sysconfig(v, oh);
  463. return 0;
  464. }
  465. /**
  466. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  467. * @oh: struct omap_hwmod *
  468. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  469. * @v: pointer to register contents to modify
  470. *
  471. * Update the module autoidle bit in @v to be @autoidle for the @oh
  472. * hwmod. The autoidle bit controls whether the module can gate
  473. * internal clocks automatically when it isn't doing anything; the
  474. * exact function of this bit varies on a per-module basis. This
  475. * function does not write to the hardware. Returns -EINVAL upon
  476. * error or 0 upon success.
  477. */
  478. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  479. u32 *v)
  480. {
  481. u32 autoidle_mask;
  482. u8 autoidle_shift;
  483. if (!oh->class->sysc ||
  484. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  485. return -EINVAL;
  486. if (!oh->class->sysc->sysc_fields) {
  487. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  488. return -EINVAL;
  489. }
  490. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  491. autoidle_mask = (0x1 << autoidle_shift);
  492. *v &= ~autoidle_mask;
  493. *v |= autoidle << autoidle_shift;
  494. return 0;
  495. }
  496. /**
  497. * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
  498. * @oh: struct omap_hwmod *
  499. * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
  500. *
  501. * Set or clear the I/O pad wakeup flag in the mux entries for the
  502. * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
  503. * in memory. If the hwmod is currently idled, and the new idle
  504. * values don't match the previous ones, this function will also
  505. * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
  506. * currently idled, this function won't touch the hardware: the new
  507. * mux settings are written to the SCM PADCTRL registers when the
  508. * hwmod is idled. No return value.
  509. */
  510. static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
  511. {
  512. struct omap_device_pad *pad;
  513. bool change = false;
  514. u16 prev_idle;
  515. int j;
  516. if (!oh->mux || !oh->mux->enabled)
  517. return;
  518. for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
  519. pad = oh->mux->pads_dynamic[j];
  520. if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
  521. continue;
  522. prev_idle = pad->idle;
  523. if (set_wake)
  524. pad->idle |= OMAP_WAKEUP_EN;
  525. else
  526. pad->idle &= ~OMAP_WAKEUP_EN;
  527. if (prev_idle != pad->idle)
  528. change = true;
  529. }
  530. if (change && oh->_state == _HWMOD_STATE_IDLE)
  531. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  532. }
  533. /**
  534. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  535. * @oh: struct omap_hwmod *
  536. *
  537. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  538. * upon error or 0 upon success.
  539. */
  540. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  541. {
  542. if (!oh->class->sysc ||
  543. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  544. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  545. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  546. return -EINVAL;
  547. if (!oh->class->sysc->sysc_fields) {
  548. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  549. return -EINVAL;
  550. }
  551. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  552. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  553. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  554. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  555. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  556. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  557. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  558. return 0;
  559. }
  560. /**
  561. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  562. * @oh: struct omap_hwmod *
  563. *
  564. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  565. * upon error or 0 upon success.
  566. */
  567. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  568. {
  569. if (!oh->class->sysc ||
  570. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  571. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  572. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  573. return -EINVAL;
  574. if (!oh->class->sysc->sysc_fields) {
  575. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  576. return -EINVAL;
  577. }
  578. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  579. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  580. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  581. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  582. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  583. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  584. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  585. return 0;
  586. }
  587. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  588. {
  589. struct clk_hw_omap *clk;
  590. if (oh->clkdm) {
  591. return oh->clkdm;
  592. } else if (oh->_clk) {
  593. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  594. return clk->clkdm;
  595. }
  596. return NULL;
  597. }
  598. /**
  599. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  600. * @oh: struct omap_hwmod *
  601. *
  602. * Prevent the hardware module @oh from entering idle while the
  603. * hardare module initiator @init_oh is active. Useful when a module
  604. * will be accessed by a particular initiator (e.g., if a module will
  605. * be accessed by the IVA, there should be a sleepdep between the IVA
  606. * initiator and the module). Only applies to modules in smart-idle
  607. * mode. If the clockdomain is marked as not needing autodeps, return
  608. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  609. * passes along clkdm_add_sleepdep() value upon success.
  610. */
  611. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  612. {
  613. struct clockdomain *clkdm, *init_clkdm;
  614. clkdm = _get_clkdm(oh);
  615. init_clkdm = _get_clkdm(init_oh);
  616. if (!clkdm || !init_clkdm)
  617. return -EINVAL;
  618. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  619. return 0;
  620. return clkdm_add_sleepdep(clkdm, init_clkdm);
  621. }
  622. /**
  623. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  624. * @oh: struct omap_hwmod *
  625. *
  626. * Allow the hardware module @oh to enter idle while the hardare
  627. * module initiator @init_oh is active. Useful when a module will not
  628. * be accessed by a particular initiator (e.g., if a module will not
  629. * be accessed by the IVA, there should be no sleepdep between the IVA
  630. * initiator and the module). Only applies to modules in smart-idle
  631. * mode. If the clockdomain is marked as not needing autodeps, return
  632. * 0 without doing anything. Returns -EINVAL upon error or passes
  633. * along clkdm_del_sleepdep() value upon success.
  634. */
  635. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  636. {
  637. struct clockdomain *clkdm, *init_clkdm;
  638. clkdm = _get_clkdm(oh);
  639. init_clkdm = _get_clkdm(init_oh);
  640. if (!clkdm || !init_clkdm)
  641. return -EINVAL;
  642. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  643. return 0;
  644. return clkdm_del_sleepdep(clkdm, init_clkdm);
  645. }
  646. /**
  647. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  648. * @oh: struct omap_hwmod *
  649. *
  650. * Called from _init_clocks(). Populates the @oh _clk (main
  651. * functional clock pointer) if a main_clk is present. Returns 0 on
  652. * success or -EINVAL on error.
  653. */
  654. static int _init_main_clk(struct omap_hwmod *oh)
  655. {
  656. int ret = 0;
  657. if (!oh->main_clk)
  658. return 0;
  659. oh->_clk = clk_get(NULL, oh->main_clk);
  660. if (IS_ERR(oh->_clk)) {
  661. pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  662. oh->name, oh->main_clk);
  663. return -EINVAL;
  664. }
  665. /*
  666. * HACK: This needs a re-visit once clk_prepare() is implemented
  667. * to do something meaningful. Today its just a no-op.
  668. * If clk_prepare() is used at some point to do things like
  669. * voltage scaling etc, then this would have to be moved to
  670. * some point where subsystems like i2c and pmic become
  671. * available.
  672. */
  673. clk_prepare(oh->_clk);
  674. if (!_get_clkdm(oh))
  675. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  676. oh->name, oh->main_clk);
  677. return ret;
  678. }
  679. /**
  680. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  681. * @oh: struct omap_hwmod *
  682. *
  683. * Called from _init_clocks(). Populates the @oh OCP slave interface
  684. * clock pointers. Returns 0 on success or -EINVAL on error.
  685. */
  686. static int _init_interface_clks(struct omap_hwmod *oh)
  687. {
  688. struct omap_hwmod_ocp_if *os;
  689. struct list_head *p;
  690. struct clk *c;
  691. int i = 0;
  692. int ret = 0;
  693. p = oh->slave_ports.next;
  694. while (i < oh->slaves_cnt) {
  695. os = _fetch_next_ocp_if(&p, &i);
  696. if (!os->clk)
  697. continue;
  698. c = clk_get(NULL, os->clk);
  699. if (IS_ERR(c)) {
  700. pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  701. oh->name, os->clk);
  702. ret = -EINVAL;
  703. continue;
  704. }
  705. os->_clk = c;
  706. /*
  707. * HACK: This needs a re-visit once clk_prepare() is implemented
  708. * to do something meaningful. Today its just a no-op.
  709. * If clk_prepare() is used at some point to do things like
  710. * voltage scaling etc, then this would have to be moved to
  711. * some point where subsystems like i2c and pmic become
  712. * available.
  713. */
  714. clk_prepare(os->_clk);
  715. }
  716. return ret;
  717. }
  718. /**
  719. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  720. * @oh: struct omap_hwmod *
  721. *
  722. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  723. * clock pointers. Returns 0 on success or -EINVAL on error.
  724. */
  725. static int _init_opt_clks(struct omap_hwmod *oh)
  726. {
  727. struct omap_hwmod_opt_clk *oc;
  728. struct clk *c;
  729. int i;
  730. int ret = 0;
  731. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  732. c = clk_get(NULL, oc->clk);
  733. if (IS_ERR(c)) {
  734. pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  735. oh->name, oc->clk);
  736. ret = -EINVAL;
  737. continue;
  738. }
  739. oc->_clk = c;
  740. /*
  741. * HACK: This needs a re-visit once clk_prepare() is implemented
  742. * to do something meaningful. Today its just a no-op.
  743. * If clk_prepare() is used at some point to do things like
  744. * voltage scaling etc, then this would have to be moved to
  745. * some point where subsystems like i2c and pmic become
  746. * available.
  747. */
  748. clk_prepare(oc->_clk);
  749. }
  750. return ret;
  751. }
  752. /**
  753. * _enable_clocks - enable hwmod main clock and interface clocks
  754. * @oh: struct omap_hwmod *
  755. *
  756. * Enables all clocks necessary for register reads and writes to succeed
  757. * on the hwmod @oh. Returns 0.
  758. */
  759. static int _enable_clocks(struct omap_hwmod *oh)
  760. {
  761. struct omap_hwmod_ocp_if *os;
  762. struct list_head *p;
  763. int i = 0;
  764. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  765. if (oh->_clk)
  766. clk_enable(oh->_clk);
  767. p = oh->slave_ports.next;
  768. while (i < oh->slaves_cnt) {
  769. os = _fetch_next_ocp_if(&p, &i);
  770. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  771. clk_enable(os->_clk);
  772. }
  773. /* The opt clocks are controlled by the device driver. */
  774. return 0;
  775. }
  776. /**
  777. * _disable_clocks - disable hwmod main clock and interface clocks
  778. * @oh: struct omap_hwmod *
  779. *
  780. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  781. */
  782. static int _disable_clocks(struct omap_hwmod *oh)
  783. {
  784. struct omap_hwmod_ocp_if *os;
  785. struct list_head *p;
  786. int i = 0;
  787. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  788. if (oh->_clk)
  789. clk_disable(oh->_clk);
  790. p = oh->slave_ports.next;
  791. while (i < oh->slaves_cnt) {
  792. os = _fetch_next_ocp_if(&p, &i);
  793. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  794. clk_disable(os->_clk);
  795. }
  796. /* The opt clocks are controlled by the device driver. */
  797. return 0;
  798. }
  799. static void _enable_optional_clocks(struct omap_hwmod *oh)
  800. {
  801. struct omap_hwmod_opt_clk *oc;
  802. int i;
  803. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  804. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  805. if (oc->_clk) {
  806. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  807. __clk_get_name(oc->_clk));
  808. clk_enable(oc->_clk);
  809. }
  810. }
  811. static void _disable_optional_clocks(struct omap_hwmod *oh)
  812. {
  813. struct omap_hwmod_opt_clk *oc;
  814. int i;
  815. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  816. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  817. if (oc->_clk) {
  818. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  819. __clk_get_name(oc->_clk));
  820. clk_disable(oc->_clk);
  821. }
  822. }
  823. /**
  824. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  825. * @oh: struct omap_hwmod *
  826. *
  827. * Enables the PRCM module mode related to the hwmod @oh.
  828. * No return value.
  829. */
  830. static void _omap4_enable_module(struct omap_hwmod *oh)
  831. {
  832. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  833. return;
  834. pr_debug("omap_hwmod: %s: %s: %d\n",
  835. oh->name, __func__, oh->prcm.omap4.modulemode);
  836. omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
  837. oh->clkdm->prcm_partition,
  838. oh->clkdm->cm_inst,
  839. oh->clkdm->clkdm_offs,
  840. oh->prcm.omap4.clkctrl_offs);
  841. }
  842. /**
  843. * _am33xx_enable_module - enable CLKCTRL modulemode on AM33XX
  844. * @oh: struct omap_hwmod *
  845. *
  846. * Enables the PRCM module mode related to the hwmod @oh.
  847. * No return value.
  848. */
  849. static void _am33xx_enable_module(struct omap_hwmod *oh)
  850. {
  851. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  852. return;
  853. pr_debug("omap_hwmod: %s: %s: %d\n",
  854. oh->name, __func__, oh->prcm.omap4.modulemode);
  855. am33xx_cm_module_enable(oh->prcm.omap4.modulemode, oh->clkdm->cm_inst,
  856. oh->clkdm->clkdm_offs,
  857. oh->prcm.omap4.clkctrl_offs);
  858. }
  859. /**
  860. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  861. * @oh: struct omap_hwmod *
  862. *
  863. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  864. * does not have an IDLEST bit or if the module successfully enters
  865. * slave idle; otherwise, pass along the return value of the
  866. * appropriate *_cm*_wait_module_idle() function.
  867. */
  868. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  869. {
  870. if (!oh)
  871. return -EINVAL;
  872. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  873. return 0;
  874. if (oh->flags & HWMOD_NO_IDLEST)
  875. return 0;
  876. return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
  877. oh->clkdm->cm_inst,
  878. oh->clkdm->clkdm_offs,
  879. oh->prcm.omap4.clkctrl_offs);
  880. }
  881. /**
  882. * _am33xx_wait_target_disable - wait for a module to be disabled on AM33XX
  883. * @oh: struct omap_hwmod *
  884. *
  885. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  886. * does not have an IDLEST bit or if the module successfully enters
  887. * slave idle; otherwise, pass along the return value of the
  888. * appropriate *_cm*_wait_module_idle() function.
  889. */
  890. static int _am33xx_wait_target_disable(struct omap_hwmod *oh)
  891. {
  892. if (!oh)
  893. return -EINVAL;
  894. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  895. return 0;
  896. if (oh->flags & HWMOD_NO_IDLEST)
  897. return 0;
  898. return am33xx_cm_wait_module_idle(oh->clkdm->cm_inst,
  899. oh->clkdm->clkdm_offs,
  900. oh->prcm.omap4.clkctrl_offs);
  901. }
  902. /**
  903. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  904. * @oh: struct omap_hwmod *oh
  905. *
  906. * Count and return the number of MPU IRQs associated with the hwmod
  907. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  908. * NULL.
  909. */
  910. static int _count_mpu_irqs(struct omap_hwmod *oh)
  911. {
  912. struct omap_hwmod_irq_info *ohii;
  913. int i = 0;
  914. if (!oh || !oh->mpu_irqs)
  915. return 0;
  916. do {
  917. ohii = &oh->mpu_irqs[i++];
  918. } while (ohii->irq != -1);
  919. return i-1;
  920. }
  921. /**
  922. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  923. * @oh: struct omap_hwmod *oh
  924. *
  925. * Count and return the number of SDMA request lines associated with
  926. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  927. * if @oh is NULL.
  928. */
  929. static int _count_sdma_reqs(struct omap_hwmod *oh)
  930. {
  931. struct omap_hwmod_dma_info *ohdi;
  932. int i = 0;
  933. if (!oh || !oh->sdma_reqs)
  934. return 0;
  935. do {
  936. ohdi = &oh->sdma_reqs[i++];
  937. } while (ohdi->dma_req != -1);
  938. return i-1;
  939. }
  940. /**
  941. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  942. * @oh: struct omap_hwmod *oh
  943. *
  944. * Count and return the number of address space ranges associated with
  945. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  946. * if @oh is NULL.
  947. */
  948. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  949. {
  950. struct omap_hwmod_addr_space *mem;
  951. int i = 0;
  952. if (!os || !os->addr)
  953. return 0;
  954. do {
  955. mem = &os->addr[i++];
  956. } while (mem->pa_start != mem->pa_end);
  957. return i-1;
  958. }
  959. /**
  960. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  961. * @oh: struct omap_hwmod * to operate on
  962. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  963. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  964. *
  965. * Retrieve a MPU hardware IRQ line number named by @name associated
  966. * with the IP block pointed to by @oh. The IRQ number will be filled
  967. * into the address pointed to by @dma. When @name is non-null, the
  968. * IRQ line number associated with the named entry will be returned.
  969. * If @name is null, the first matching entry will be returned. Data
  970. * order is not meaningful in hwmod data, so callers are strongly
  971. * encouraged to use a non-null @name whenever possible to avoid
  972. * unpredictable effects if hwmod data is later added that causes data
  973. * ordering to change. Returns 0 upon success or a negative error
  974. * code upon error.
  975. */
  976. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  977. unsigned int *irq)
  978. {
  979. int i;
  980. bool found = false;
  981. if (!oh->mpu_irqs)
  982. return -ENOENT;
  983. i = 0;
  984. while (oh->mpu_irqs[i].irq != -1) {
  985. if (name == oh->mpu_irqs[i].name ||
  986. !strcmp(name, oh->mpu_irqs[i].name)) {
  987. found = true;
  988. break;
  989. }
  990. i++;
  991. }
  992. if (!found)
  993. return -ENOENT;
  994. *irq = oh->mpu_irqs[i].irq;
  995. return 0;
  996. }
  997. /**
  998. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  999. * @oh: struct omap_hwmod * to operate on
  1000. * @name: pointer to the name of the SDMA request line to fetch (optional)
  1001. * @dma: pointer to an unsigned int to store the request line ID to
  1002. *
  1003. * Retrieve an SDMA request line ID named by @name on the IP block
  1004. * pointed to by @oh. The ID will be filled into the address pointed
  1005. * to by @dma. When @name is non-null, the request line ID associated
  1006. * with the named entry will be returned. If @name is null, the first
  1007. * matching entry will be returned. Data order is not meaningful in
  1008. * hwmod data, so callers are strongly encouraged to use a non-null
  1009. * @name whenever possible to avoid unpredictable effects if hwmod
  1010. * data is later added that causes data ordering to change. Returns 0
  1011. * upon success or a negative error code upon error.
  1012. */
  1013. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  1014. unsigned int *dma)
  1015. {
  1016. int i;
  1017. bool found = false;
  1018. if (!oh->sdma_reqs)
  1019. return -ENOENT;
  1020. i = 0;
  1021. while (oh->sdma_reqs[i].dma_req != -1) {
  1022. if (name == oh->sdma_reqs[i].name ||
  1023. !strcmp(name, oh->sdma_reqs[i].name)) {
  1024. found = true;
  1025. break;
  1026. }
  1027. i++;
  1028. }
  1029. if (!found)
  1030. return -ENOENT;
  1031. *dma = oh->sdma_reqs[i].dma_req;
  1032. return 0;
  1033. }
  1034. /**
  1035. * _get_addr_space_by_name - fetch address space start & end by name
  1036. * @oh: struct omap_hwmod * to operate on
  1037. * @name: pointer to the name of the address space to fetch (optional)
  1038. * @pa_start: pointer to a u32 to store the starting address to
  1039. * @pa_end: pointer to a u32 to store the ending address to
  1040. *
  1041. * Retrieve address space start and end addresses for the IP block
  1042. * pointed to by @oh. The data will be filled into the addresses
  1043. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  1044. * address space data associated with the named entry will be
  1045. * returned. If @name is null, the first matching entry will be
  1046. * returned. Data order is not meaningful in hwmod data, so callers
  1047. * are strongly encouraged to use a non-null @name whenever possible
  1048. * to avoid unpredictable effects if hwmod data is later added that
  1049. * causes data ordering to change. Returns 0 upon success or a
  1050. * negative error code upon error.
  1051. */
  1052. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  1053. u32 *pa_start, u32 *pa_end)
  1054. {
  1055. int i, j;
  1056. struct omap_hwmod_ocp_if *os;
  1057. struct list_head *p = NULL;
  1058. bool found = false;
  1059. p = oh->slave_ports.next;
  1060. i = 0;
  1061. while (i < oh->slaves_cnt) {
  1062. os = _fetch_next_ocp_if(&p, &i);
  1063. if (!os->addr)
  1064. return -ENOENT;
  1065. j = 0;
  1066. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  1067. if (name == os->addr[j].name ||
  1068. !strcmp(name, os->addr[j].name)) {
  1069. found = true;
  1070. break;
  1071. }
  1072. j++;
  1073. }
  1074. if (found)
  1075. break;
  1076. }
  1077. if (!found)
  1078. return -ENOENT;
  1079. *pa_start = os->addr[j].pa_start;
  1080. *pa_end = os->addr[j].pa_end;
  1081. return 0;
  1082. }
  1083. /**
  1084. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1085. * @oh: struct omap_hwmod *
  1086. *
  1087. * Determines the array index of the OCP slave port that the MPU uses
  1088. * to address the device, and saves it into the struct omap_hwmod.
  1089. * Intended to be called during hwmod registration only. No return
  1090. * value.
  1091. */
  1092. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1093. {
  1094. struct omap_hwmod_ocp_if *os = NULL;
  1095. struct list_head *p;
  1096. int i = 0;
  1097. if (!oh)
  1098. return;
  1099. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1100. p = oh->slave_ports.next;
  1101. while (i < oh->slaves_cnt) {
  1102. os = _fetch_next_ocp_if(&p, &i);
  1103. if (os->user & OCP_USER_MPU) {
  1104. oh->_mpu_port = os;
  1105. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1106. break;
  1107. }
  1108. }
  1109. return;
  1110. }
  1111. /**
  1112. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1113. * @oh: struct omap_hwmod *
  1114. *
  1115. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1116. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1117. * communicate with the IP block. This interface need not be directly
  1118. * connected to the MPU (and almost certainly is not), but is directly
  1119. * connected to the IP block represented by @oh. Returns a pointer
  1120. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1121. * error or if there does not appear to be a path from the MPU to this
  1122. * IP block.
  1123. */
  1124. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1125. {
  1126. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1127. return NULL;
  1128. return oh->_mpu_port;
  1129. };
  1130. /**
  1131. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1132. * @oh: struct omap_hwmod *
  1133. *
  1134. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1135. * the register target MPU address space; or returns NULL upon error.
  1136. */
  1137. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1138. {
  1139. struct omap_hwmod_ocp_if *os;
  1140. struct omap_hwmod_addr_space *mem;
  1141. int found = 0, i = 0;
  1142. os = _find_mpu_rt_port(oh);
  1143. if (!os || !os->addr)
  1144. return NULL;
  1145. do {
  1146. mem = &os->addr[i++];
  1147. if (mem->flags & ADDR_TYPE_RT)
  1148. found = 1;
  1149. } while (!found && mem->pa_start != mem->pa_end);
  1150. return (found) ? mem : NULL;
  1151. }
  1152. /**
  1153. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1154. * @oh: struct omap_hwmod *
  1155. *
  1156. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1157. * by @oh is set to indicate to the PRCM that the IP block is active.
  1158. * Usually this means placing the module into smart-idle mode and
  1159. * smart-standby, but if there is a bug in the automatic idle handling
  1160. * for the IP block, it may need to be placed into the force-idle or
  1161. * no-idle variants of these modes. No return value.
  1162. */
  1163. static void _enable_sysc(struct omap_hwmod *oh)
  1164. {
  1165. u8 idlemode, sf;
  1166. u32 v;
  1167. bool clkdm_act;
  1168. struct clockdomain *clkdm;
  1169. if (!oh->class->sysc)
  1170. return;
  1171. /*
  1172. * Wait until reset has completed, this is needed as the IP
  1173. * block is reset automatically by hardware in some cases
  1174. * (off-mode for example), and the drivers require the
  1175. * IP to be ready when they access it
  1176. */
  1177. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1178. _enable_optional_clocks(oh);
  1179. _wait_softreset_complete(oh);
  1180. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1181. _disable_optional_clocks(oh);
  1182. v = oh->_sysc_cache;
  1183. sf = oh->class->sysc->sysc_flags;
  1184. clkdm = _get_clkdm(oh);
  1185. if (sf & SYSC_HAS_SIDLEMODE) {
  1186. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1187. oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
  1188. idlemode = HWMOD_IDLEMODE_NO;
  1189. } else {
  1190. if (sf & SYSC_HAS_ENAWAKEUP)
  1191. _enable_wakeup(oh, &v);
  1192. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1193. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1194. else
  1195. idlemode = HWMOD_IDLEMODE_SMART;
  1196. }
  1197. /*
  1198. * This is special handling for some IPs like
  1199. * 32k sync timer. Force them to idle!
  1200. */
  1201. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1202. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1203. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1204. idlemode = HWMOD_IDLEMODE_FORCE;
  1205. _set_slave_idlemode(oh, idlemode, &v);
  1206. }
  1207. if (sf & SYSC_HAS_MIDLEMODE) {
  1208. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1209. idlemode = HWMOD_IDLEMODE_FORCE;
  1210. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1211. idlemode = HWMOD_IDLEMODE_NO;
  1212. } else {
  1213. if (sf & SYSC_HAS_ENAWAKEUP)
  1214. _enable_wakeup(oh, &v);
  1215. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1216. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1217. else
  1218. idlemode = HWMOD_IDLEMODE_SMART;
  1219. }
  1220. _set_master_standbymode(oh, idlemode, &v);
  1221. }
  1222. /*
  1223. * XXX The clock framework should handle this, by
  1224. * calling into this code. But this must wait until the
  1225. * clock structures are tagged with omap_hwmod entries
  1226. */
  1227. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1228. (sf & SYSC_HAS_CLOCKACTIVITY))
  1229. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1230. /* If the cached value is the same as the new value, skip the write */
  1231. if (oh->_sysc_cache != v)
  1232. _write_sysconfig(v, oh);
  1233. /*
  1234. * Set the autoidle bit only after setting the smartidle bit
  1235. * Setting this will not have any impact on the other modules.
  1236. */
  1237. if (sf & SYSC_HAS_AUTOIDLE) {
  1238. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1239. 0 : 1;
  1240. _set_module_autoidle(oh, idlemode, &v);
  1241. _write_sysconfig(v, oh);
  1242. }
  1243. }
  1244. /**
  1245. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1246. * @oh: struct omap_hwmod *
  1247. *
  1248. * If module is marked as SWSUP_SIDLE, force the module into slave
  1249. * idle; otherwise, configure it for smart-idle. If module is marked
  1250. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1251. * configure it for smart-standby. No return value.
  1252. */
  1253. static void _idle_sysc(struct omap_hwmod *oh)
  1254. {
  1255. u8 idlemode, sf;
  1256. u32 v;
  1257. if (!oh->class->sysc)
  1258. return;
  1259. v = oh->_sysc_cache;
  1260. sf = oh->class->sysc->sysc_flags;
  1261. if (sf & SYSC_HAS_SIDLEMODE) {
  1262. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1263. idlemode = HWMOD_IDLEMODE_FORCE;
  1264. } else {
  1265. if (sf & SYSC_HAS_ENAWAKEUP)
  1266. _enable_wakeup(oh, &v);
  1267. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1268. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1269. else
  1270. idlemode = HWMOD_IDLEMODE_SMART;
  1271. }
  1272. _set_slave_idlemode(oh, idlemode, &v);
  1273. }
  1274. if (sf & SYSC_HAS_MIDLEMODE) {
  1275. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1276. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1277. idlemode = HWMOD_IDLEMODE_FORCE;
  1278. } else {
  1279. if (sf & SYSC_HAS_ENAWAKEUP)
  1280. _enable_wakeup(oh, &v);
  1281. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1282. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1283. else
  1284. idlemode = HWMOD_IDLEMODE_SMART;
  1285. }
  1286. _set_master_standbymode(oh, idlemode, &v);
  1287. }
  1288. _write_sysconfig(v, oh);
  1289. }
  1290. /**
  1291. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1292. * @oh: struct omap_hwmod *
  1293. *
  1294. * Force the module into slave idle and master suspend. No return
  1295. * value.
  1296. */
  1297. static void _shutdown_sysc(struct omap_hwmod *oh)
  1298. {
  1299. u32 v;
  1300. u8 sf;
  1301. if (!oh->class->sysc)
  1302. return;
  1303. v = oh->_sysc_cache;
  1304. sf = oh->class->sysc->sysc_flags;
  1305. if (sf & SYSC_HAS_SIDLEMODE)
  1306. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1307. if (sf & SYSC_HAS_MIDLEMODE)
  1308. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1309. if (sf & SYSC_HAS_AUTOIDLE)
  1310. _set_module_autoidle(oh, 1, &v);
  1311. _write_sysconfig(v, oh);
  1312. }
  1313. /**
  1314. * _lookup - find an omap_hwmod by name
  1315. * @name: find an omap_hwmod by name
  1316. *
  1317. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1318. */
  1319. static struct omap_hwmod *_lookup(const char *name)
  1320. {
  1321. struct omap_hwmod *oh, *temp_oh;
  1322. oh = NULL;
  1323. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1324. if (!strcmp(name, temp_oh->name)) {
  1325. oh = temp_oh;
  1326. break;
  1327. }
  1328. }
  1329. return oh;
  1330. }
  1331. /**
  1332. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1333. * @oh: struct omap_hwmod *
  1334. *
  1335. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1336. * clockdomain pointer, and save it into the struct omap_hwmod.
  1337. * Return -EINVAL if the clkdm_name lookup failed.
  1338. */
  1339. static int _init_clkdm(struct omap_hwmod *oh)
  1340. {
  1341. if (!oh->clkdm_name) {
  1342. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1343. return 0;
  1344. }
  1345. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1346. if (!oh->clkdm) {
  1347. pr_warning("omap_hwmod: %s: could not associate to clkdm %s\n",
  1348. oh->name, oh->clkdm_name);
  1349. return -EINVAL;
  1350. }
  1351. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1352. oh->name, oh->clkdm_name);
  1353. return 0;
  1354. }
  1355. /**
  1356. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1357. * well the clockdomain.
  1358. * @oh: struct omap_hwmod *
  1359. * @data: not used; pass NULL
  1360. *
  1361. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1362. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1363. * success, or a negative error code on failure.
  1364. */
  1365. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1366. {
  1367. int ret = 0;
  1368. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1369. return 0;
  1370. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1371. if (soc_ops.init_clkdm)
  1372. ret |= soc_ops.init_clkdm(oh);
  1373. ret |= _init_main_clk(oh);
  1374. ret |= _init_interface_clks(oh);
  1375. ret |= _init_opt_clks(oh);
  1376. if (!ret)
  1377. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1378. else
  1379. pr_warning("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1380. return ret;
  1381. }
  1382. /**
  1383. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1384. * @oh: struct omap_hwmod *
  1385. * @name: name of the reset line in the context of this hwmod
  1386. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1387. *
  1388. * Return the bit position of the reset line that match the
  1389. * input name. Return -ENOENT if not found.
  1390. */
  1391. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1392. struct omap_hwmod_rst_info *ohri)
  1393. {
  1394. int i;
  1395. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1396. const char *rst_line = oh->rst_lines[i].name;
  1397. if (!strcmp(rst_line, name)) {
  1398. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1399. ohri->st_shift = oh->rst_lines[i].st_shift;
  1400. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1401. oh->name, __func__, rst_line, ohri->rst_shift,
  1402. ohri->st_shift);
  1403. return 0;
  1404. }
  1405. }
  1406. return -ENOENT;
  1407. }
  1408. /**
  1409. * _assert_hardreset - assert the HW reset line of submodules
  1410. * contained in the hwmod module.
  1411. * @oh: struct omap_hwmod *
  1412. * @name: name of the reset line to lookup and assert
  1413. *
  1414. * Some IP like dsp, ipu or iva contain processor that require an HW
  1415. * reset line to be assert / deassert in order to enable fully the IP.
  1416. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1417. * asserting the hardreset line on the currently-booted SoC, or passes
  1418. * along the return value from _lookup_hardreset() or the SoC's
  1419. * assert_hardreset code.
  1420. */
  1421. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1422. {
  1423. struct omap_hwmod_rst_info ohri;
  1424. int ret = -EINVAL;
  1425. if (!oh)
  1426. return -EINVAL;
  1427. if (!soc_ops.assert_hardreset)
  1428. return -ENOSYS;
  1429. ret = _lookup_hardreset(oh, name, &ohri);
  1430. if (ret < 0)
  1431. return ret;
  1432. ret = soc_ops.assert_hardreset(oh, &ohri);
  1433. return ret;
  1434. }
  1435. /**
  1436. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1437. * in the hwmod module.
  1438. * @oh: struct omap_hwmod *
  1439. * @name: name of the reset line to look up and deassert
  1440. *
  1441. * Some IP like dsp, ipu or iva contain processor that require an HW
  1442. * reset line to be assert / deassert in order to enable fully the IP.
  1443. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1444. * deasserting the hardreset line on the currently-booted SoC, or passes
  1445. * along the return value from _lookup_hardreset() or the SoC's
  1446. * deassert_hardreset code.
  1447. */
  1448. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1449. {
  1450. struct omap_hwmod_rst_info ohri;
  1451. int ret = -EINVAL;
  1452. int hwsup = 0;
  1453. if (!oh)
  1454. return -EINVAL;
  1455. if (!soc_ops.deassert_hardreset)
  1456. return -ENOSYS;
  1457. ret = _lookup_hardreset(oh, name, &ohri);
  1458. if (ret < 0)
  1459. return ret;
  1460. if (oh->clkdm) {
  1461. /*
  1462. * A clockdomain must be in SW_SUP otherwise reset
  1463. * might not be completed. The clockdomain can be set
  1464. * in HW_AUTO only when the module become ready.
  1465. */
  1466. hwsup = clkdm_in_hwsup(oh->clkdm);
  1467. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1468. if (ret) {
  1469. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1470. oh->name, oh->clkdm->name, ret);
  1471. return ret;
  1472. }
  1473. }
  1474. _enable_clocks(oh);
  1475. if (soc_ops.enable_module)
  1476. soc_ops.enable_module(oh);
  1477. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1478. if (soc_ops.disable_module)
  1479. soc_ops.disable_module(oh);
  1480. _disable_clocks(oh);
  1481. if (ret == -EBUSY)
  1482. pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1483. if (!ret) {
  1484. /*
  1485. * Set the clockdomain to HW_AUTO, assuming that the
  1486. * previous state was HW_AUTO.
  1487. */
  1488. if (oh->clkdm && hwsup)
  1489. clkdm_allow_idle(oh->clkdm);
  1490. } else {
  1491. if (oh->clkdm)
  1492. clkdm_hwmod_disable(oh->clkdm, oh);
  1493. }
  1494. return ret;
  1495. }
  1496. /**
  1497. * _read_hardreset - read the HW reset line state of submodules
  1498. * contained in the hwmod module
  1499. * @oh: struct omap_hwmod *
  1500. * @name: name of the reset line to look up and read
  1501. *
  1502. * Return the state of the reset line. Returns -EINVAL if @oh is
  1503. * null, -ENOSYS if we have no way of reading the hardreset line
  1504. * status on the currently-booted SoC, or passes along the return
  1505. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1506. * code.
  1507. */
  1508. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1509. {
  1510. struct omap_hwmod_rst_info ohri;
  1511. int ret = -EINVAL;
  1512. if (!oh)
  1513. return -EINVAL;
  1514. if (!soc_ops.is_hardreset_asserted)
  1515. return -ENOSYS;
  1516. ret = _lookup_hardreset(oh, name, &ohri);
  1517. if (ret < 0)
  1518. return ret;
  1519. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1520. }
  1521. /**
  1522. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1523. * @oh: struct omap_hwmod *
  1524. *
  1525. * If all hardreset lines associated with @oh are asserted, then return true.
  1526. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1527. * associated with @oh are asserted, then return false.
  1528. * This function is used to avoid executing some parts of the IP block
  1529. * enable/disable sequence if its hardreset line is set.
  1530. */
  1531. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1532. {
  1533. int i, rst_cnt = 0;
  1534. if (oh->rst_lines_cnt == 0)
  1535. return false;
  1536. for (i = 0; i < oh->rst_lines_cnt; i++)
  1537. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1538. rst_cnt++;
  1539. if (oh->rst_lines_cnt == rst_cnt)
  1540. return true;
  1541. return false;
  1542. }
  1543. /**
  1544. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1545. * hard-reset
  1546. * @oh: struct omap_hwmod *
  1547. *
  1548. * If any hardreset lines associated with @oh are asserted, then
  1549. * return true. Otherwise, if no hardreset lines associated with @oh
  1550. * are asserted, or if @oh has no hardreset lines, then return false.
  1551. * This function is used to avoid executing some parts of the IP block
  1552. * enable/disable sequence if any hardreset line is set.
  1553. */
  1554. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1555. {
  1556. int rst_cnt = 0;
  1557. int i;
  1558. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1559. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1560. rst_cnt++;
  1561. return (rst_cnt) ? true : false;
  1562. }
  1563. /**
  1564. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1565. * @oh: struct omap_hwmod *
  1566. *
  1567. * Disable the PRCM module mode related to the hwmod @oh.
  1568. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1569. */
  1570. static int _omap4_disable_module(struct omap_hwmod *oh)
  1571. {
  1572. int v;
  1573. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1574. return -EINVAL;
  1575. /*
  1576. * Since integration code might still be doing something, only
  1577. * disable if all lines are under hardreset.
  1578. */
  1579. if (_are_any_hardreset_lines_asserted(oh))
  1580. return 0;
  1581. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1582. omap4_cminst_module_disable(oh->clkdm->prcm_partition,
  1583. oh->clkdm->cm_inst,
  1584. oh->clkdm->clkdm_offs,
  1585. oh->prcm.omap4.clkctrl_offs);
  1586. v = _omap4_wait_target_disable(oh);
  1587. if (v)
  1588. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1589. oh->name);
  1590. return 0;
  1591. }
  1592. /**
  1593. * _am33xx_disable_module - enable CLKCTRL modulemode on AM33XX
  1594. * @oh: struct omap_hwmod *
  1595. *
  1596. * Disable the PRCM module mode related to the hwmod @oh.
  1597. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1598. */
  1599. static int _am33xx_disable_module(struct omap_hwmod *oh)
  1600. {
  1601. int v;
  1602. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1603. return -EINVAL;
  1604. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1605. if (_are_any_hardreset_lines_asserted(oh))
  1606. return 0;
  1607. am33xx_cm_module_disable(oh->clkdm->cm_inst, oh->clkdm->clkdm_offs,
  1608. oh->prcm.omap4.clkctrl_offs);
  1609. v = _am33xx_wait_target_disable(oh);
  1610. if (v)
  1611. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1612. oh->name);
  1613. return 0;
  1614. }
  1615. /**
  1616. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1617. * @oh: struct omap_hwmod *
  1618. *
  1619. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1620. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1621. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1622. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1623. *
  1624. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1625. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1626. * use the SYSCONFIG softreset bit to provide the status.
  1627. *
  1628. * Note that some IP like McBSP do have reset control but don't have
  1629. * reset status.
  1630. */
  1631. static int _ocp_softreset(struct omap_hwmod *oh)
  1632. {
  1633. u32 v;
  1634. int c = 0;
  1635. int ret = 0;
  1636. if (!oh->class->sysc ||
  1637. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1638. return -ENOENT;
  1639. /* clocks must be on for this operation */
  1640. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1641. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1642. oh->name);
  1643. return -EINVAL;
  1644. }
  1645. /* For some modules, all optionnal clocks need to be enabled as well */
  1646. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1647. _enable_optional_clocks(oh);
  1648. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1649. v = oh->_sysc_cache;
  1650. ret = _set_softreset(oh, &v);
  1651. if (ret)
  1652. goto dis_opt_clks;
  1653. _write_sysconfig(v, oh);
  1654. ret = _clear_softreset(oh, &v);
  1655. if (ret)
  1656. goto dis_opt_clks;
  1657. _write_sysconfig(v, oh);
  1658. if (oh->class->sysc->srst_udelay)
  1659. udelay(oh->class->sysc->srst_udelay);
  1660. c = _wait_softreset_complete(oh);
  1661. if (c == MAX_MODULE_SOFTRESET_WAIT)
  1662. pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1663. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1664. else
  1665. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1666. /*
  1667. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1668. * _wait_target_ready() or _reset()
  1669. */
  1670. ret = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
  1671. dis_opt_clks:
  1672. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1673. _disable_optional_clocks(oh);
  1674. return ret;
  1675. }
  1676. /**
  1677. * _reset - reset an omap_hwmod
  1678. * @oh: struct omap_hwmod *
  1679. *
  1680. * Resets an omap_hwmod @oh. If the module has a custom reset
  1681. * function pointer defined, then call it to reset the IP block, and
  1682. * pass along its return value to the caller. Otherwise, if the IP
  1683. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1684. * associated with it, call a function to reset the IP block via that
  1685. * method, and pass along the return value to the caller. Finally, if
  1686. * the IP block has some hardreset lines associated with it, assert
  1687. * all of those, but do _not_ deassert them. (This is because driver
  1688. * authors have expressed an apparent requirement to control the
  1689. * deassertion of the hardreset lines themselves.)
  1690. *
  1691. * The default software reset mechanism for most OMAP IP blocks is
  1692. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1693. * hwmods cannot be reset via this method. Some are not targets and
  1694. * therefore have no OCP header registers to access. Others (like the
  1695. * IVA) have idiosyncratic reset sequences. So for these relatively
  1696. * rare cases, custom reset code can be supplied in the struct
  1697. * omap_hwmod_class .reset function pointer.
  1698. *
  1699. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1700. * does not prevent idling of the system. This is necessary for cases
  1701. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1702. * kernel without disabling dma.
  1703. *
  1704. * Passes along the return value from either _ocp_softreset() or the
  1705. * custom reset function - these must return -EINVAL if the hwmod
  1706. * cannot be reset this way or if the hwmod is in the wrong state,
  1707. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1708. */
  1709. static int _reset(struct omap_hwmod *oh)
  1710. {
  1711. int i, r;
  1712. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1713. if (oh->class->reset) {
  1714. r = oh->class->reset(oh);
  1715. } else {
  1716. if (oh->rst_lines_cnt > 0) {
  1717. for (i = 0; i < oh->rst_lines_cnt; i++)
  1718. _assert_hardreset(oh, oh->rst_lines[i].name);
  1719. return 0;
  1720. } else {
  1721. r = _ocp_softreset(oh);
  1722. if (r == -ENOENT)
  1723. r = 0;
  1724. }
  1725. }
  1726. _set_dmadisable(oh);
  1727. /*
  1728. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1729. * softreset. The _enable() function should be split to avoid
  1730. * the rewrite of the OCP_SYSCONFIG register.
  1731. */
  1732. if (oh->class->sysc) {
  1733. _update_sysc_cache(oh);
  1734. _enable_sysc(oh);
  1735. }
  1736. return r;
  1737. }
  1738. /**
  1739. * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
  1740. *
  1741. * Call the appropriate PRM function to clear any logged I/O chain
  1742. * wakeups and to reconfigure the chain. This apparently needs to be
  1743. * done upon every mux change. Since hwmods can be concurrently
  1744. * enabled and idled, hold a spinlock around the I/O chain
  1745. * reconfiguration sequence. No return value.
  1746. *
  1747. * XXX When the PRM code is moved to drivers, this function can be removed,
  1748. * as the PRM infrastructure should abstract this.
  1749. */
  1750. static void _reconfigure_io_chain(void)
  1751. {
  1752. unsigned long flags;
  1753. spin_lock_irqsave(&io_chain_lock, flags);
  1754. if (cpu_is_omap34xx() && omap3_has_io_chain_ctrl())
  1755. omap3xxx_prm_reconfigure_io_chain();
  1756. else if (cpu_is_omap44xx())
  1757. omap44xx_prm_reconfigure_io_chain();
  1758. spin_unlock_irqrestore(&io_chain_lock, flags);
  1759. }
  1760. /**
  1761. * _omap4_update_context_lost - increment hwmod context loss counter if
  1762. * hwmod context was lost, and clear hardware context loss reg
  1763. * @oh: hwmod to check for context loss
  1764. *
  1765. * If the PRCM indicates that the hwmod @oh lost context, increment
  1766. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1767. * bits. No return value.
  1768. */
  1769. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1770. {
  1771. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1772. return;
  1773. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1774. oh->clkdm->pwrdm.ptr->prcm_offs,
  1775. oh->prcm.omap4.context_offs))
  1776. return;
  1777. oh->prcm.omap4.context_lost_counter++;
  1778. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1779. oh->clkdm->pwrdm.ptr->prcm_offs,
  1780. oh->prcm.omap4.context_offs);
  1781. }
  1782. /**
  1783. * _omap4_get_context_lost - get context loss counter for a hwmod
  1784. * @oh: hwmod to get context loss counter for
  1785. *
  1786. * Returns the in-memory context loss counter for a hwmod.
  1787. */
  1788. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1789. {
  1790. return oh->prcm.omap4.context_lost_counter;
  1791. }
  1792. /**
  1793. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1794. * @oh: struct omap_hwmod *
  1795. *
  1796. * Some IP blocks (such as AESS) require some additional programming
  1797. * after enable before they can enter idle. If a function pointer to
  1798. * do so is present in the hwmod data, then call it and pass along the
  1799. * return value; otherwise, return 0.
  1800. */
  1801. static int _enable_preprogram(struct omap_hwmod *oh)
  1802. {
  1803. if (!oh->class->enable_preprogram)
  1804. return 0;
  1805. return oh->class->enable_preprogram(oh);
  1806. }
  1807. /**
  1808. * _enable - enable an omap_hwmod
  1809. * @oh: struct omap_hwmod *
  1810. *
  1811. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1812. * register target. Returns -EINVAL if the hwmod is in the wrong
  1813. * state or passes along the return value of _wait_target_ready().
  1814. */
  1815. static int _enable(struct omap_hwmod *oh)
  1816. {
  1817. int r;
  1818. int hwsup = 0;
  1819. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1820. /*
  1821. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1822. * state at init. Now that someone is really trying to enable
  1823. * them, just ensure that the hwmod mux is set.
  1824. */
  1825. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1826. /*
  1827. * If the caller has mux data populated, do the mux'ing
  1828. * which wouldn't have been done as part of the _enable()
  1829. * done during setup.
  1830. */
  1831. if (oh->mux)
  1832. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1833. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1834. return 0;
  1835. }
  1836. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1837. oh->_state != _HWMOD_STATE_IDLE &&
  1838. oh->_state != _HWMOD_STATE_DISABLED) {
  1839. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1840. oh->name);
  1841. return -EINVAL;
  1842. }
  1843. /*
  1844. * If an IP block contains HW reset lines and all of them are
  1845. * asserted, we let integration code associated with that
  1846. * block handle the enable. We've received very little
  1847. * information on what those driver authors need, and until
  1848. * detailed information is provided and the driver code is
  1849. * posted to the public lists, this is probably the best we
  1850. * can do.
  1851. */
  1852. if (_are_all_hardreset_lines_asserted(oh))
  1853. return 0;
  1854. /* Mux pins for device runtime if populated */
  1855. if (oh->mux && (!oh->mux->enabled ||
  1856. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1857. oh->mux->pads_dynamic))) {
  1858. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1859. _reconfigure_io_chain();
  1860. }
  1861. _add_initiator_dep(oh, mpu_oh);
  1862. if (oh->clkdm) {
  1863. /*
  1864. * A clockdomain must be in SW_SUP before enabling
  1865. * completely the module. The clockdomain can be set
  1866. * in HW_AUTO only when the module become ready.
  1867. */
  1868. hwsup = clkdm_in_hwsup(oh->clkdm) &&
  1869. !clkdm_missing_idle_reporting(oh->clkdm);
  1870. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1871. if (r) {
  1872. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1873. oh->name, oh->clkdm->name, r);
  1874. return r;
  1875. }
  1876. }
  1877. _enable_clocks(oh);
  1878. if (soc_ops.enable_module)
  1879. soc_ops.enable_module(oh);
  1880. if (oh->flags & HWMOD_BLOCK_WFI)
  1881. cpu_idle_poll_ctrl(true);
  1882. if (soc_ops.update_context_lost)
  1883. soc_ops.update_context_lost(oh);
  1884. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1885. -EINVAL;
  1886. if (!r) {
  1887. /*
  1888. * Set the clockdomain to HW_AUTO only if the target is ready,
  1889. * assuming that the previous state was HW_AUTO
  1890. */
  1891. if (oh->clkdm && hwsup)
  1892. clkdm_allow_idle(oh->clkdm);
  1893. oh->_state = _HWMOD_STATE_ENABLED;
  1894. /* Access the sysconfig only if the target is ready */
  1895. if (oh->class->sysc) {
  1896. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1897. _update_sysc_cache(oh);
  1898. _enable_sysc(oh);
  1899. }
  1900. r = _enable_preprogram(oh);
  1901. } else {
  1902. if (soc_ops.disable_module)
  1903. soc_ops.disable_module(oh);
  1904. _disable_clocks(oh);
  1905. pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
  1906. oh->name, r);
  1907. if (oh->clkdm)
  1908. clkdm_hwmod_disable(oh->clkdm, oh);
  1909. }
  1910. return r;
  1911. }
  1912. /**
  1913. * _idle - idle an omap_hwmod
  1914. * @oh: struct omap_hwmod *
  1915. *
  1916. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1917. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1918. * state or returns 0.
  1919. */
  1920. static int _idle(struct omap_hwmod *oh)
  1921. {
  1922. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1923. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1924. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1925. oh->name);
  1926. return -EINVAL;
  1927. }
  1928. if (_are_all_hardreset_lines_asserted(oh))
  1929. return 0;
  1930. if (oh->class->sysc)
  1931. _idle_sysc(oh);
  1932. _del_initiator_dep(oh, mpu_oh);
  1933. if (oh->flags & HWMOD_BLOCK_WFI)
  1934. cpu_idle_poll_ctrl(false);
  1935. if (soc_ops.disable_module)
  1936. soc_ops.disable_module(oh);
  1937. /*
  1938. * The module must be in idle mode before disabling any parents
  1939. * clocks. Otherwise, the parent clock might be disabled before
  1940. * the module transition is done, and thus will prevent the
  1941. * transition to complete properly.
  1942. */
  1943. _disable_clocks(oh);
  1944. if (oh->clkdm)
  1945. clkdm_hwmod_disable(oh->clkdm, oh);
  1946. /* Mux pins for device idle if populated */
  1947. if (oh->mux && oh->mux->pads_dynamic) {
  1948. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1949. _reconfigure_io_chain();
  1950. }
  1951. oh->_state = _HWMOD_STATE_IDLE;
  1952. return 0;
  1953. }
  1954. /**
  1955. * _shutdown - shutdown an omap_hwmod
  1956. * @oh: struct omap_hwmod *
  1957. *
  1958. * Shut down an omap_hwmod @oh. This should be called when the driver
  1959. * used for the hwmod is removed or unloaded or if the driver is not
  1960. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1961. * state or returns 0.
  1962. */
  1963. static int _shutdown(struct omap_hwmod *oh)
  1964. {
  1965. int ret, i;
  1966. u8 prev_state;
  1967. if (oh->_state != _HWMOD_STATE_IDLE &&
  1968. oh->_state != _HWMOD_STATE_ENABLED) {
  1969. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1970. oh->name);
  1971. return -EINVAL;
  1972. }
  1973. if (_are_all_hardreset_lines_asserted(oh))
  1974. return 0;
  1975. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1976. if (oh->class->pre_shutdown) {
  1977. prev_state = oh->_state;
  1978. if (oh->_state == _HWMOD_STATE_IDLE)
  1979. _enable(oh);
  1980. ret = oh->class->pre_shutdown(oh);
  1981. if (ret) {
  1982. if (prev_state == _HWMOD_STATE_IDLE)
  1983. _idle(oh);
  1984. return ret;
  1985. }
  1986. }
  1987. if (oh->class->sysc) {
  1988. if (oh->_state == _HWMOD_STATE_IDLE)
  1989. _enable(oh);
  1990. _shutdown_sysc(oh);
  1991. }
  1992. /* clocks and deps are already disabled in idle */
  1993. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1994. _del_initiator_dep(oh, mpu_oh);
  1995. /* XXX what about the other system initiators here? dma, dsp */
  1996. if (oh->flags & HWMOD_BLOCK_WFI)
  1997. cpu_idle_poll_ctrl(false);
  1998. if (soc_ops.disable_module)
  1999. soc_ops.disable_module(oh);
  2000. _disable_clocks(oh);
  2001. if (oh->clkdm)
  2002. clkdm_hwmod_disable(oh->clkdm, oh);
  2003. }
  2004. /* XXX Should this code also force-disable the optional clocks? */
  2005. for (i = 0; i < oh->rst_lines_cnt; i++)
  2006. _assert_hardreset(oh, oh->rst_lines[i].name);
  2007. /* Mux pins to safe mode or use populated off mode values */
  2008. if (oh->mux)
  2009. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  2010. oh->_state = _HWMOD_STATE_DISABLED;
  2011. return 0;
  2012. }
  2013. static int of_dev_find_hwmod(struct device_node *np,
  2014. struct omap_hwmod *oh)
  2015. {
  2016. int count, i, res;
  2017. const char *p;
  2018. count = of_property_count_strings(np, "ti,hwmods");
  2019. if (count < 1)
  2020. return -ENODEV;
  2021. for (i = 0; i < count; i++) {
  2022. res = of_property_read_string_index(np, "ti,hwmods",
  2023. i, &p);
  2024. if (res)
  2025. continue;
  2026. if (!strcmp(p, oh->name)) {
  2027. pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
  2028. np->name, i, oh->name);
  2029. return i;
  2030. }
  2031. }
  2032. return -ENODEV;
  2033. }
  2034. /**
  2035. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  2036. * @np: struct device_node *
  2037. * @oh: struct omap_hwmod *
  2038. * @index: index of the entry found
  2039. * @found: struct device_node * found or NULL
  2040. *
  2041. * Parse the dt blob and find out needed hwmod. Recursive function is
  2042. * implemented to take care hierarchical dt blob parsing.
  2043. * Return: Returns 0 on success, -ENODEV when not found.
  2044. */
  2045. static int of_dev_hwmod_lookup(struct device_node *np,
  2046. struct omap_hwmod *oh,
  2047. int *index,
  2048. struct device_node **found)
  2049. {
  2050. struct device_node *np0 = NULL;
  2051. int res;
  2052. res = of_dev_find_hwmod(np, oh);
  2053. if (res >= 0) {
  2054. *found = np;
  2055. *index = res;
  2056. return 0;
  2057. }
  2058. for_each_child_of_node(np, np0) {
  2059. struct device_node *fc;
  2060. int i;
  2061. res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
  2062. if (res == 0) {
  2063. *found = fc;
  2064. *index = i;
  2065. return 0;
  2066. }
  2067. }
  2068. *found = NULL;
  2069. *index = 0;
  2070. return -ENODEV;
  2071. }
  2072. /**
  2073. * _init_mpu_rt_base - populate the virtual address for a hwmod
  2074. * @oh: struct omap_hwmod * to locate the virtual address
  2075. * @data: (unused, caller should pass NULL)
  2076. * @index: index of the reg entry iospace in device tree
  2077. * @np: struct device_node * of the IP block's device node in the DT data
  2078. *
  2079. * Cache the virtual address used by the MPU to access this IP block's
  2080. * registers. This address is needed early so the OCP registers that
  2081. * are part of the device's address space can be ioremapped properly.
  2082. *
  2083. * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
  2084. * -ENXIO on absent or invalid register target address space.
  2085. */
  2086. static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
  2087. int index, struct device_node *np)
  2088. {
  2089. struct omap_hwmod_addr_space *mem;
  2090. void __iomem *va_start = NULL;
  2091. if (!oh)
  2092. return -EINVAL;
  2093. _save_mpu_port_index(oh);
  2094. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  2095. return -ENXIO;
  2096. mem = _find_mpu_rt_addr_space(oh);
  2097. if (!mem) {
  2098. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  2099. oh->name);
  2100. /* Extract the IO space from device tree blob */
  2101. if (!np)
  2102. return -ENXIO;
  2103. va_start = of_iomap(np, index + oh->mpu_rt_idx);
  2104. } else {
  2105. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  2106. }
  2107. if (!va_start) {
  2108. if (mem)
  2109. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  2110. else
  2111. pr_err("omap_hwmod: %s: Missing dt reg%i for %s\n",
  2112. oh->name, index, np->full_name);
  2113. return -ENXIO;
  2114. }
  2115. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  2116. oh->name, va_start);
  2117. oh->_mpu_rt_va = va_start;
  2118. return 0;
  2119. }
  2120. /**
  2121. * _init - initialize internal data for the hwmod @oh
  2122. * @oh: struct omap_hwmod *
  2123. * @n: (unused)
  2124. *
  2125. * Look up the clocks and the address space used by the MPU to access
  2126. * registers belonging to the hwmod @oh. @oh must already be
  2127. * registered at this point. This is the first of two phases for
  2128. * hwmod initialization. Code called here does not touch any hardware
  2129. * registers, it simply prepares internal data structures. Returns 0
  2130. * upon success or if the hwmod isn't registered or if the hwmod's
  2131. * address space is not defined, or -EINVAL upon failure.
  2132. */
  2133. static int __init _init(struct omap_hwmod *oh, void *data)
  2134. {
  2135. int r, index;
  2136. struct device_node *np = NULL;
  2137. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2138. return 0;
  2139. if (of_have_populated_dt()) {
  2140. struct device_node *bus;
  2141. bus = of_find_node_by_name(NULL, "ocp");
  2142. if (!bus)
  2143. return -ENODEV;
  2144. r = of_dev_hwmod_lookup(bus, oh, &index, &np);
  2145. if (r)
  2146. pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
  2147. else if (np && index)
  2148. pr_warn("omap_hwmod: %s using broken dt data from %s\n",
  2149. oh->name, np->name);
  2150. }
  2151. if (oh->class->sysc) {
  2152. r = _init_mpu_rt_base(oh, NULL, index, np);
  2153. if (r < 0) {
  2154. WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
  2155. oh->name);
  2156. return 0;
  2157. }
  2158. }
  2159. r = _init_clocks(oh, NULL);
  2160. if (r < 0) {
  2161. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2162. return -EINVAL;
  2163. }
  2164. if (np)
  2165. if (of_find_property(np, "ti,no-reset-on-init", NULL))
  2166. oh->flags |= HWMOD_INIT_NO_RESET;
  2167. if (of_find_property(np, "ti,no-idle-on-init", NULL))
  2168. oh->flags |= HWMOD_INIT_NO_IDLE;
  2169. oh->_state = _HWMOD_STATE_INITIALIZED;
  2170. return 0;
  2171. }
  2172. /**
  2173. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2174. * @oh: struct omap_hwmod *
  2175. *
  2176. * Set up the module's interface clocks. XXX This function is still mostly
  2177. * a stub; implementing this properly requires iclk autoidle usecounting in
  2178. * the clock code. No return value.
  2179. */
  2180. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2181. {
  2182. struct omap_hwmod_ocp_if *os;
  2183. struct list_head *p;
  2184. int i = 0;
  2185. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2186. return;
  2187. p = oh->slave_ports.next;
  2188. while (i < oh->slaves_cnt) {
  2189. os = _fetch_next_ocp_if(&p, &i);
  2190. if (!os->_clk)
  2191. continue;
  2192. if (os->flags & OCPIF_SWSUP_IDLE) {
  2193. /* XXX omap_iclk_deny_idle(c); */
  2194. } else {
  2195. /* XXX omap_iclk_allow_idle(c); */
  2196. clk_enable(os->_clk);
  2197. }
  2198. }
  2199. return;
  2200. }
  2201. /**
  2202. * _setup_reset - reset an IP block during the setup process
  2203. * @oh: struct omap_hwmod *
  2204. *
  2205. * Reset the IP block corresponding to the hwmod @oh during the setup
  2206. * process. The IP block is first enabled so it can be successfully
  2207. * reset. Returns 0 upon success or a negative error code upon
  2208. * failure.
  2209. */
  2210. static int __init _setup_reset(struct omap_hwmod *oh)
  2211. {
  2212. int r;
  2213. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2214. return -EINVAL;
  2215. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2216. return -EPERM;
  2217. if (oh->rst_lines_cnt == 0) {
  2218. r = _enable(oh);
  2219. if (r) {
  2220. pr_warning("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2221. oh->name, oh->_state);
  2222. return -EINVAL;
  2223. }
  2224. }
  2225. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2226. r = _reset(oh);
  2227. return r;
  2228. }
  2229. /**
  2230. * _setup_postsetup - transition to the appropriate state after _setup
  2231. * @oh: struct omap_hwmod *
  2232. *
  2233. * Place an IP block represented by @oh into a "post-setup" state --
  2234. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2235. * this function is called at the end of _setup().) The postsetup
  2236. * state for an IP block can be changed by calling
  2237. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2238. * before one of the omap_hwmod_setup*() functions are called for the
  2239. * IP block.
  2240. *
  2241. * The IP block stays in this state until a PM runtime-based driver is
  2242. * loaded for that IP block. A post-setup state of IDLE is
  2243. * appropriate for almost all IP blocks with runtime PM-enabled
  2244. * drivers, since those drivers are able to enable the IP block. A
  2245. * post-setup state of ENABLED is appropriate for kernels with PM
  2246. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2247. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2248. * included, since the WDTIMER starts running on reset and will reset
  2249. * the MPU if left active.
  2250. *
  2251. * This post-setup mechanism is deprecated. Once all of the OMAP
  2252. * drivers have been converted to use PM runtime, and all of the IP
  2253. * block data and interconnect data is available to the hwmod code, it
  2254. * should be possible to replace this mechanism with a "lazy reset"
  2255. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2256. * when the driver first probes, then all remaining IP blocks without
  2257. * drivers are either shut down or enabled after the drivers have
  2258. * loaded. However, this cannot take place until the above
  2259. * preconditions have been met, since otherwise the late reset code
  2260. * has no way of knowing which IP blocks are in use by drivers, and
  2261. * which ones are unused.
  2262. *
  2263. * No return value.
  2264. */
  2265. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2266. {
  2267. u8 postsetup_state;
  2268. if (oh->rst_lines_cnt > 0)
  2269. return;
  2270. postsetup_state = oh->_postsetup_state;
  2271. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2272. postsetup_state = _HWMOD_STATE_ENABLED;
  2273. /*
  2274. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2275. * it should be set by the core code as a runtime flag during startup
  2276. */
  2277. if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
  2278. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2279. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2280. postsetup_state = _HWMOD_STATE_ENABLED;
  2281. }
  2282. if (postsetup_state == _HWMOD_STATE_IDLE)
  2283. _idle(oh);
  2284. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2285. _shutdown(oh);
  2286. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2287. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2288. oh->name, postsetup_state);
  2289. return;
  2290. }
  2291. /**
  2292. * _setup - prepare IP block hardware for use
  2293. * @oh: struct omap_hwmod *
  2294. * @n: (unused, pass NULL)
  2295. *
  2296. * Configure the IP block represented by @oh. This may include
  2297. * enabling the IP block, resetting it, and placing it into a
  2298. * post-setup state, depending on the type of IP block and applicable
  2299. * flags. IP blocks are reset to prevent any previous configuration
  2300. * by the bootloader or previous operating system from interfering
  2301. * with power management or other parts of the system. The reset can
  2302. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2303. * two phases for hwmod initialization. Code called here generally
  2304. * affects the IP block hardware, or system integration hardware
  2305. * associated with the IP block. Returns 0.
  2306. */
  2307. static int __init _setup(struct omap_hwmod *oh, void *data)
  2308. {
  2309. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2310. return 0;
  2311. _setup_iclk_autoidle(oh);
  2312. if (!_setup_reset(oh))
  2313. _setup_postsetup(oh);
  2314. return 0;
  2315. }
  2316. /**
  2317. * _register - register a struct omap_hwmod
  2318. * @oh: struct omap_hwmod *
  2319. *
  2320. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2321. * already has been registered by the same name; -EINVAL if the
  2322. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2323. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2324. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2325. * success.
  2326. *
  2327. * XXX The data should be copied into bootmem, so the original data
  2328. * should be marked __initdata and freed after init. This would allow
  2329. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2330. * that the copy process would be relatively complex due to the large number
  2331. * of substructures.
  2332. */
  2333. static int __init _register(struct omap_hwmod *oh)
  2334. {
  2335. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2336. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2337. return -EINVAL;
  2338. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2339. if (_lookup(oh->name))
  2340. return -EEXIST;
  2341. list_add_tail(&oh->node, &omap_hwmod_list);
  2342. INIT_LIST_HEAD(&oh->master_ports);
  2343. INIT_LIST_HEAD(&oh->slave_ports);
  2344. spin_lock_init(&oh->_lock);
  2345. oh->_state = _HWMOD_STATE_REGISTERED;
  2346. /*
  2347. * XXX Rather than doing a strcmp(), this should test a flag
  2348. * set in the hwmod data, inserted by the autogenerator code.
  2349. */
  2350. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2351. mpu_oh = oh;
  2352. return 0;
  2353. }
  2354. /**
  2355. * _alloc_links - return allocated memory for hwmod links
  2356. * @ml: pointer to a struct omap_hwmod_link * for the master link
  2357. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  2358. *
  2359. * Return pointers to two struct omap_hwmod_link records, via the
  2360. * addresses pointed to by @ml and @sl. Will first attempt to return
  2361. * memory allocated as part of a large initial block, but if that has
  2362. * been exhausted, will allocate memory itself. Since ideally this
  2363. * second allocation path will never occur, the number of these
  2364. * 'supplemental' allocations will be logged when debugging is
  2365. * enabled. Returns 0.
  2366. */
  2367. static int __init _alloc_links(struct omap_hwmod_link **ml,
  2368. struct omap_hwmod_link **sl)
  2369. {
  2370. unsigned int sz;
  2371. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  2372. *ml = &linkspace[free_ls++];
  2373. *sl = &linkspace[free_ls++];
  2374. return 0;
  2375. }
  2376. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  2377. *sl = NULL;
  2378. *ml = alloc_bootmem(sz);
  2379. memset(*ml, 0, sz);
  2380. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  2381. ls_supp++;
  2382. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  2383. ls_supp * LINKS_PER_OCP_IF);
  2384. return 0;
  2385. };
  2386. /**
  2387. * _add_link - add an interconnect between two IP blocks
  2388. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2389. *
  2390. * Add struct omap_hwmod_link records connecting the master IP block
  2391. * specified in @oi->master to @oi, and connecting the slave IP block
  2392. * specified in @oi->slave to @oi. This code is assumed to run before
  2393. * preemption or SMP has been enabled, thus avoiding the need for
  2394. * locking in this code. Changes to this assumption will require
  2395. * additional locking. Returns 0.
  2396. */
  2397. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2398. {
  2399. struct omap_hwmod_link *ml, *sl;
  2400. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2401. oi->slave->name);
  2402. _alloc_links(&ml, &sl);
  2403. ml->ocp_if = oi;
  2404. INIT_LIST_HEAD(&ml->node);
  2405. list_add(&ml->node, &oi->master->master_ports);
  2406. oi->master->masters_cnt++;
  2407. sl->ocp_if = oi;
  2408. INIT_LIST_HEAD(&sl->node);
  2409. list_add(&sl->node, &oi->slave->slave_ports);
  2410. oi->slave->slaves_cnt++;
  2411. return 0;
  2412. }
  2413. /**
  2414. * _register_link - register a struct omap_hwmod_ocp_if
  2415. * @oi: struct omap_hwmod_ocp_if *
  2416. *
  2417. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2418. * has already been registered; -EINVAL if @oi is NULL or if the
  2419. * record pointed to by @oi is missing required fields; or 0 upon
  2420. * success.
  2421. *
  2422. * XXX The data should be copied into bootmem, so the original data
  2423. * should be marked __initdata and freed after init. This would allow
  2424. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2425. */
  2426. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2427. {
  2428. if (!oi || !oi->master || !oi->slave || !oi->user)
  2429. return -EINVAL;
  2430. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2431. return -EEXIST;
  2432. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2433. oi->master->name, oi->slave->name);
  2434. /*
  2435. * Register the connected hwmods, if they haven't been
  2436. * registered already
  2437. */
  2438. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2439. _register(oi->master);
  2440. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2441. _register(oi->slave);
  2442. _add_link(oi);
  2443. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2444. return 0;
  2445. }
  2446. /**
  2447. * _alloc_linkspace - allocate large block of hwmod links
  2448. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2449. *
  2450. * Allocate a large block of struct omap_hwmod_link records. This
  2451. * improves boot time significantly by avoiding the need to allocate
  2452. * individual records one by one. If the number of records to
  2453. * allocate in the block hasn't been manually specified, this function
  2454. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2455. * and use that to determine the allocation size. For SoC families
  2456. * that require multiple list registrations, such as OMAP3xxx, this
  2457. * estimation process isn't optimal, so manual estimation is advised
  2458. * in those cases. Returns -EEXIST if the allocation has already occurred
  2459. * or 0 upon success.
  2460. */
  2461. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2462. {
  2463. unsigned int i = 0;
  2464. unsigned int sz;
  2465. if (linkspace) {
  2466. WARN(1, "linkspace already allocated\n");
  2467. return -EEXIST;
  2468. }
  2469. if (max_ls == 0)
  2470. while (ois[i++])
  2471. max_ls += LINKS_PER_OCP_IF;
  2472. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2473. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2474. __func__, sz, max_ls);
  2475. linkspace = alloc_bootmem(sz);
  2476. memset(linkspace, 0, sz);
  2477. return 0;
  2478. }
  2479. /* Static functions intended only for use in soc_ops field function pointers */
  2480. /**
  2481. * _omap2xxx_wait_target_ready - wait for a module to leave slave idle
  2482. * @oh: struct omap_hwmod *
  2483. *
  2484. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2485. * does not have an IDLEST bit or if the module successfully leaves
  2486. * slave idle; otherwise, pass along the return value of the
  2487. * appropriate *_cm*_wait_module_ready() function.
  2488. */
  2489. static int _omap2xxx_wait_target_ready(struct omap_hwmod *oh)
  2490. {
  2491. if (!oh)
  2492. return -EINVAL;
  2493. if (oh->flags & HWMOD_NO_IDLEST)
  2494. return 0;
  2495. if (!_find_mpu_rt_port(oh))
  2496. return 0;
  2497. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2498. return omap2xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2499. oh->prcm.omap2.idlest_reg_id,
  2500. oh->prcm.omap2.idlest_idle_bit);
  2501. }
  2502. /**
  2503. * _omap3xxx_wait_target_ready - wait for a module to leave slave idle
  2504. * @oh: struct omap_hwmod *
  2505. *
  2506. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2507. * does not have an IDLEST bit or if the module successfully leaves
  2508. * slave idle; otherwise, pass along the return value of the
  2509. * appropriate *_cm*_wait_module_ready() function.
  2510. */
  2511. static int _omap3xxx_wait_target_ready(struct omap_hwmod *oh)
  2512. {
  2513. if (!oh)
  2514. return -EINVAL;
  2515. if (oh->flags & HWMOD_NO_IDLEST)
  2516. return 0;
  2517. if (!_find_mpu_rt_port(oh))
  2518. return 0;
  2519. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2520. return omap3xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
  2521. oh->prcm.omap2.idlest_reg_id,
  2522. oh->prcm.omap2.idlest_idle_bit);
  2523. }
  2524. /**
  2525. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2526. * @oh: struct omap_hwmod *
  2527. *
  2528. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2529. * does not have an IDLEST bit or if the module successfully leaves
  2530. * slave idle; otherwise, pass along the return value of the
  2531. * appropriate *_cm*_wait_module_ready() function.
  2532. */
  2533. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2534. {
  2535. if (!oh)
  2536. return -EINVAL;
  2537. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2538. return 0;
  2539. if (!_find_mpu_rt_port(oh))
  2540. return 0;
  2541. /* XXX check module SIDLEMODE, hardreset status */
  2542. return omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
  2543. oh->clkdm->cm_inst,
  2544. oh->clkdm->clkdm_offs,
  2545. oh->prcm.omap4.clkctrl_offs);
  2546. }
  2547. /**
  2548. * _am33xx_wait_target_ready - wait for a module to leave slave idle
  2549. * @oh: struct omap_hwmod *
  2550. *
  2551. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2552. * does not have an IDLEST bit or if the module successfully leaves
  2553. * slave idle; otherwise, pass along the return value of the
  2554. * appropriate *_cm*_wait_module_ready() function.
  2555. */
  2556. static int _am33xx_wait_target_ready(struct omap_hwmod *oh)
  2557. {
  2558. if (!oh || !oh->clkdm)
  2559. return -EINVAL;
  2560. if (oh->flags & HWMOD_NO_IDLEST)
  2561. return 0;
  2562. if (!_find_mpu_rt_port(oh))
  2563. return 0;
  2564. /* XXX check module SIDLEMODE, hardreset status */
  2565. return am33xx_cm_wait_module_ready(oh->clkdm->cm_inst,
  2566. oh->clkdm->clkdm_offs,
  2567. oh->prcm.omap4.clkctrl_offs);
  2568. }
  2569. /**
  2570. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2571. * @oh: struct omap_hwmod * to assert hardreset
  2572. * @ohri: hardreset line data
  2573. *
  2574. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2575. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2576. * use as an soc_ops function pointer. Passes along the return value
  2577. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2578. * for removal when the PRM code is moved into drivers/.
  2579. */
  2580. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2581. struct omap_hwmod_rst_info *ohri)
  2582. {
  2583. return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
  2584. ohri->rst_shift);
  2585. }
  2586. /**
  2587. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2588. * @oh: struct omap_hwmod * to deassert hardreset
  2589. * @ohri: hardreset line data
  2590. *
  2591. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2592. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2593. * use as an soc_ops function pointer. Passes along the return value
  2594. * from omap2_prm_deassert_hardreset(). XXX This function is
  2595. * scheduled for removal when the PRM code is moved into drivers/.
  2596. */
  2597. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2598. struct omap_hwmod_rst_info *ohri)
  2599. {
  2600. return omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
  2601. ohri->rst_shift,
  2602. ohri->st_shift);
  2603. }
  2604. /**
  2605. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2606. * @oh: struct omap_hwmod * to test hardreset
  2607. * @ohri: hardreset line data
  2608. *
  2609. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2610. * from the hwmod @oh and the hardreset line data @ohri. Only
  2611. * intended for use as an soc_ops function pointer. Passes along the
  2612. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2613. * function is scheduled for removal when the PRM code is moved into
  2614. * drivers/.
  2615. */
  2616. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2617. struct omap_hwmod_rst_info *ohri)
  2618. {
  2619. return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
  2620. ohri->st_shift);
  2621. }
  2622. /**
  2623. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2624. * @oh: struct omap_hwmod * to assert hardreset
  2625. * @ohri: hardreset line data
  2626. *
  2627. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2628. * from the hwmod @oh and the hardreset line data @ohri. Only
  2629. * intended for use as an soc_ops function pointer. Passes along the
  2630. * return value from omap4_prminst_assert_hardreset(). XXX This
  2631. * function is scheduled for removal when the PRM code is moved into
  2632. * drivers/.
  2633. */
  2634. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2635. struct omap_hwmod_rst_info *ohri)
  2636. {
  2637. if (!oh->clkdm)
  2638. return -EINVAL;
  2639. return omap4_prminst_assert_hardreset(ohri->rst_shift,
  2640. oh->clkdm->pwrdm.ptr->prcm_partition,
  2641. oh->clkdm->pwrdm.ptr->prcm_offs,
  2642. oh->prcm.omap4.rstctrl_offs);
  2643. }
  2644. /**
  2645. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2646. * @oh: struct omap_hwmod * to deassert hardreset
  2647. * @ohri: hardreset line data
  2648. *
  2649. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2650. * from the hwmod @oh and the hardreset line data @ohri. Only
  2651. * intended for use as an soc_ops function pointer. Passes along the
  2652. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2653. * function is scheduled for removal when the PRM code is moved into
  2654. * drivers/.
  2655. */
  2656. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2657. struct omap_hwmod_rst_info *ohri)
  2658. {
  2659. if (!oh->clkdm)
  2660. return -EINVAL;
  2661. if (ohri->st_shift)
  2662. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2663. oh->name, ohri->name);
  2664. return omap4_prminst_deassert_hardreset(ohri->rst_shift,
  2665. oh->clkdm->pwrdm.ptr->prcm_partition,
  2666. oh->clkdm->pwrdm.ptr->prcm_offs,
  2667. oh->prcm.omap4.rstctrl_offs);
  2668. }
  2669. /**
  2670. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2671. * @oh: struct omap_hwmod * to test hardreset
  2672. * @ohri: hardreset line data
  2673. *
  2674. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2675. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2676. * Only intended for use as an soc_ops function pointer. Passes along
  2677. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2678. * This function is scheduled for removal when the PRM code is moved
  2679. * into drivers/.
  2680. */
  2681. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2682. struct omap_hwmod_rst_info *ohri)
  2683. {
  2684. if (!oh->clkdm)
  2685. return -EINVAL;
  2686. return omap4_prminst_is_hardreset_asserted(ohri->rst_shift,
  2687. oh->clkdm->pwrdm.ptr->prcm_partition,
  2688. oh->clkdm->pwrdm.ptr->prcm_offs,
  2689. oh->prcm.omap4.rstctrl_offs);
  2690. }
  2691. /**
  2692. * _am33xx_assert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2693. * @oh: struct omap_hwmod * to assert hardreset
  2694. * @ohri: hardreset line data
  2695. *
  2696. * Call am33xx_prminst_assert_hardreset() with parameters extracted
  2697. * from the hwmod @oh and the hardreset line data @ohri. Only
  2698. * intended for use as an soc_ops function pointer. Passes along the
  2699. * return value from am33xx_prminst_assert_hardreset(). XXX This
  2700. * function is scheduled for removal when the PRM code is moved into
  2701. * drivers/.
  2702. */
  2703. static int _am33xx_assert_hardreset(struct omap_hwmod *oh,
  2704. struct omap_hwmod_rst_info *ohri)
  2705. {
  2706. return am33xx_prm_assert_hardreset(ohri->rst_shift,
  2707. oh->clkdm->pwrdm.ptr->prcm_offs,
  2708. oh->prcm.omap4.rstctrl_offs);
  2709. }
  2710. /**
  2711. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2712. * @oh: struct omap_hwmod * to deassert hardreset
  2713. * @ohri: hardreset line data
  2714. *
  2715. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2716. * from the hwmod @oh and the hardreset line data @ohri. Only
  2717. * intended for use as an soc_ops function pointer. Passes along the
  2718. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2719. * function is scheduled for removal when the PRM code is moved into
  2720. * drivers/.
  2721. */
  2722. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2723. struct omap_hwmod_rst_info *ohri)
  2724. {
  2725. return am33xx_prm_deassert_hardreset(ohri->rst_shift,
  2726. ohri->st_shift,
  2727. oh->clkdm->pwrdm.ptr->prcm_offs,
  2728. oh->prcm.omap4.rstctrl_offs,
  2729. oh->prcm.omap4.rstst_offs);
  2730. }
  2731. /**
  2732. * _am33xx_is_hardreset_asserted - call AM33XX PRM hardreset fn with hwmod args
  2733. * @oh: struct omap_hwmod * to test hardreset
  2734. * @ohri: hardreset line data
  2735. *
  2736. * Call am33xx_prminst_is_hardreset_asserted() with parameters
  2737. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2738. * Only intended for use as an soc_ops function pointer. Passes along
  2739. * the return value from am33xx_prminst_is_hardreset_asserted(). XXX
  2740. * This function is scheduled for removal when the PRM code is moved
  2741. * into drivers/.
  2742. */
  2743. static int _am33xx_is_hardreset_asserted(struct omap_hwmod *oh,
  2744. struct omap_hwmod_rst_info *ohri)
  2745. {
  2746. return am33xx_prm_is_hardreset_asserted(ohri->rst_shift,
  2747. oh->clkdm->pwrdm.ptr->prcm_offs,
  2748. oh->prcm.omap4.rstctrl_offs);
  2749. }
  2750. /* Public functions */
  2751. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2752. {
  2753. if (oh->flags & HWMOD_16BIT_REG)
  2754. return __raw_readw(oh->_mpu_rt_va + reg_offs);
  2755. else
  2756. return __raw_readl(oh->_mpu_rt_va + reg_offs);
  2757. }
  2758. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2759. {
  2760. if (oh->flags & HWMOD_16BIT_REG)
  2761. __raw_writew(v, oh->_mpu_rt_va + reg_offs);
  2762. else
  2763. __raw_writel(v, oh->_mpu_rt_va + reg_offs);
  2764. }
  2765. /**
  2766. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2767. * @oh: struct omap_hwmod *
  2768. *
  2769. * This is a public function exposed to drivers. Some drivers may need to do
  2770. * some settings before and after resetting the device. Those drivers after
  2771. * doing the necessary settings could use this function to start a reset by
  2772. * setting the SYSCONFIG.SOFTRESET bit.
  2773. */
  2774. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2775. {
  2776. u32 v;
  2777. int ret;
  2778. if (!oh || !(oh->_sysc_cache))
  2779. return -EINVAL;
  2780. v = oh->_sysc_cache;
  2781. ret = _set_softreset(oh, &v);
  2782. if (ret)
  2783. goto error;
  2784. _write_sysconfig(v, oh);
  2785. ret = _clear_softreset(oh, &v);
  2786. if (ret)
  2787. goto error;
  2788. _write_sysconfig(v, oh);
  2789. error:
  2790. return ret;
  2791. }
  2792. /**
  2793. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2794. * @name: name of the omap_hwmod to look up
  2795. *
  2796. * Given a @name of an omap_hwmod, return a pointer to the registered
  2797. * struct omap_hwmod *, or NULL upon error.
  2798. */
  2799. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2800. {
  2801. struct omap_hwmod *oh;
  2802. if (!name)
  2803. return NULL;
  2804. oh = _lookup(name);
  2805. return oh;
  2806. }
  2807. /**
  2808. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2809. * @fn: pointer to a callback function
  2810. * @data: void * data to pass to callback function
  2811. *
  2812. * Call @fn for each registered omap_hwmod, passing @data to each
  2813. * function. @fn must return 0 for success or any other value for
  2814. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2815. * will stop and the non-zero return value will be passed to the
  2816. * caller of omap_hwmod_for_each(). @fn is called with
  2817. * omap_hwmod_for_each() held.
  2818. */
  2819. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2820. void *data)
  2821. {
  2822. struct omap_hwmod *temp_oh;
  2823. int ret = 0;
  2824. if (!fn)
  2825. return -EINVAL;
  2826. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2827. ret = (*fn)(temp_oh, data);
  2828. if (ret)
  2829. break;
  2830. }
  2831. return ret;
  2832. }
  2833. /**
  2834. * omap_hwmod_register_links - register an array of hwmod links
  2835. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2836. *
  2837. * Intended to be called early in boot before the clock framework is
  2838. * initialized. If @ois is not null, will register all omap_hwmods
  2839. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2840. * omap_hwmod_init() hasn't been called before calling this function,
  2841. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2842. * success.
  2843. */
  2844. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2845. {
  2846. int r, i;
  2847. if (!inited)
  2848. return -EINVAL;
  2849. if (!ois)
  2850. return 0;
  2851. if (!linkspace) {
  2852. if (_alloc_linkspace(ois)) {
  2853. pr_err("omap_hwmod: could not allocate link space\n");
  2854. return -ENOMEM;
  2855. }
  2856. }
  2857. i = 0;
  2858. do {
  2859. r = _register_link(ois[i]);
  2860. WARN(r && r != -EEXIST,
  2861. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2862. ois[i]->master->name, ois[i]->slave->name, r);
  2863. } while (ois[++i]);
  2864. return 0;
  2865. }
  2866. /**
  2867. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2868. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2869. *
  2870. * If the hwmod data corresponding to the MPU subsystem IP block
  2871. * hasn't been initialized and set up yet, do so now. This must be
  2872. * done first since sleep dependencies may be added from other hwmods
  2873. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2874. * return value.
  2875. */
  2876. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2877. {
  2878. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2879. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2880. __func__, MPU_INITIATOR_NAME);
  2881. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2882. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2883. }
  2884. /**
  2885. * omap_hwmod_setup_one - set up a single hwmod
  2886. * @oh_name: const char * name of the already-registered hwmod to set up
  2887. *
  2888. * Initialize and set up a single hwmod. Intended to be used for a
  2889. * small number of early devices, such as the timer IP blocks used for
  2890. * the scheduler clock. Must be called after omap2_clk_init().
  2891. * Resolves the struct clk names to struct clk pointers for each
  2892. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2893. * -EINVAL upon error or 0 upon success.
  2894. */
  2895. int __init omap_hwmod_setup_one(const char *oh_name)
  2896. {
  2897. struct omap_hwmod *oh;
  2898. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2899. oh = _lookup(oh_name);
  2900. if (!oh) {
  2901. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2902. return -EINVAL;
  2903. }
  2904. _ensure_mpu_hwmod_is_setup(oh);
  2905. _init(oh, NULL);
  2906. _setup(oh, NULL);
  2907. return 0;
  2908. }
  2909. /**
  2910. * omap_hwmod_setup_all - set up all registered IP blocks
  2911. *
  2912. * Initialize and set up all IP blocks registered with the hwmod code.
  2913. * Must be called after omap2_clk_init(). Resolves the struct clk
  2914. * names to struct clk pointers for each registered omap_hwmod. Also
  2915. * calls _setup() on each hwmod. Returns 0 upon success.
  2916. */
  2917. static int __init omap_hwmod_setup_all(void)
  2918. {
  2919. _ensure_mpu_hwmod_is_setup(NULL);
  2920. omap_hwmod_for_each(_init, NULL);
  2921. omap_hwmod_for_each(_setup, NULL);
  2922. return 0;
  2923. }
  2924. omap_core_initcall(omap_hwmod_setup_all);
  2925. /**
  2926. * omap_hwmod_enable - enable an omap_hwmod
  2927. * @oh: struct omap_hwmod *
  2928. *
  2929. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2930. * Returns -EINVAL on error or passes along the return value from _enable().
  2931. */
  2932. int omap_hwmod_enable(struct omap_hwmod *oh)
  2933. {
  2934. int r;
  2935. unsigned long flags;
  2936. if (!oh)
  2937. return -EINVAL;
  2938. spin_lock_irqsave(&oh->_lock, flags);
  2939. r = _enable(oh);
  2940. spin_unlock_irqrestore(&oh->_lock, flags);
  2941. return r;
  2942. }
  2943. /**
  2944. * omap_hwmod_idle - idle an omap_hwmod
  2945. * @oh: struct omap_hwmod *
  2946. *
  2947. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2948. * Returns -EINVAL on error or passes along the return value from _idle().
  2949. */
  2950. int omap_hwmod_idle(struct omap_hwmod *oh)
  2951. {
  2952. unsigned long flags;
  2953. if (!oh)
  2954. return -EINVAL;
  2955. spin_lock_irqsave(&oh->_lock, flags);
  2956. _idle(oh);
  2957. spin_unlock_irqrestore(&oh->_lock, flags);
  2958. return 0;
  2959. }
  2960. /**
  2961. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2962. * @oh: struct omap_hwmod *
  2963. *
  2964. * Shutdown an omap_hwmod @oh. Intended to be called by
  2965. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2966. * the return value from _shutdown().
  2967. */
  2968. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2969. {
  2970. unsigned long flags;
  2971. if (!oh)
  2972. return -EINVAL;
  2973. spin_lock_irqsave(&oh->_lock, flags);
  2974. _shutdown(oh);
  2975. spin_unlock_irqrestore(&oh->_lock, flags);
  2976. return 0;
  2977. }
  2978. /**
  2979. * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
  2980. * @oh: struct omap_hwmod *oh
  2981. *
  2982. * Intended to be called by the omap_device code.
  2983. */
  2984. int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
  2985. {
  2986. unsigned long flags;
  2987. spin_lock_irqsave(&oh->_lock, flags);
  2988. _enable_clocks(oh);
  2989. spin_unlock_irqrestore(&oh->_lock, flags);
  2990. return 0;
  2991. }
  2992. /**
  2993. * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
  2994. * @oh: struct omap_hwmod *oh
  2995. *
  2996. * Intended to be called by the omap_device code.
  2997. */
  2998. int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
  2999. {
  3000. unsigned long flags;
  3001. spin_lock_irqsave(&oh->_lock, flags);
  3002. _disable_clocks(oh);
  3003. spin_unlock_irqrestore(&oh->_lock, flags);
  3004. return 0;
  3005. }
  3006. /**
  3007. * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
  3008. * @oh: struct omap_hwmod *oh
  3009. *
  3010. * Intended to be called by drivers and core code when all posted
  3011. * writes to a device must complete before continuing further
  3012. * execution (for example, after clearing some device IRQSTATUS
  3013. * register bits)
  3014. *
  3015. * XXX what about targets with multiple OCP threads?
  3016. */
  3017. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
  3018. {
  3019. BUG_ON(!oh);
  3020. if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
  3021. WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
  3022. oh->name);
  3023. return;
  3024. }
  3025. /*
  3026. * Forces posted writes to complete on the OCP thread handling
  3027. * register writes
  3028. */
  3029. omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  3030. }
  3031. /**
  3032. * omap_hwmod_reset - reset the hwmod
  3033. * @oh: struct omap_hwmod *
  3034. *
  3035. * Under some conditions, a driver may wish to reset the entire device.
  3036. * Called from omap_device code. Returns -EINVAL on error or passes along
  3037. * the return value from _reset().
  3038. */
  3039. int omap_hwmod_reset(struct omap_hwmod *oh)
  3040. {
  3041. int r;
  3042. unsigned long flags;
  3043. if (!oh)
  3044. return -EINVAL;
  3045. spin_lock_irqsave(&oh->_lock, flags);
  3046. r = _reset(oh);
  3047. spin_unlock_irqrestore(&oh->_lock, flags);
  3048. return r;
  3049. }
  3050. /*
  3051. * IP block data retrieval functions
  3052. */
  3053. /**
  3054. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  3055. * @oh: struct omap_hwmod *
  3056. * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
  3057. *
  3058. * Count the number of struct resource array elements necessary to
  3059. * contain omap_hwmod @oh resources. Intended to be called by code
  3060. * that registers omap_devices. Intended to be used to determine the
  3061. * size of a dynamically-allocated struct resource array, before
  3062. * calling omap_hwmod_fill_resources(). Returns the number of struct
  3063. * resource array elements needed.
  3064. *
  3065. * XXX This code is not optimized. It could attempt to merge adjacent
  3066. * resource IDs.
  3067. *
  3068. */
  3069. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
  3070. {
  3071. int ret = 0;
  3072. if (flags & IORESOURCE_IRQ)
  3073. ret += _count_mpu_irqs(oh);
  3074. if (flags & IORESOURCE_DMA)
  3075. ret += _count_sdma_reqs(oh);
  3076. if (flags & IORESOURCE_MEM) {
  3077. int i = 0;
  3078. struct omap_hwmod_ocp_if *os;
  3079. struct list_head *p = oh->slave_ports.next;
  3080. while (i < oh->slaves_cnt) {
  3081. os = _fetch_next_ocp_if(&p, &i);
  3082. ret += _count_ocp_if_addr_spaces(os);
  3083. }
  3084. }
  3085. return ret;
  3086. }
  3087. /**
  3088. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  3089. * @oh: struct omap_hwmod *
  3090. * @res: pointer to the first element of an array of struct resource to fill
  3091. *
  3092. * Fill the struct resource array @res with resource data from the
  3093. * omap_hwmod @oh. Intended to be called by code that registers
  3094. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  3095. * number of array elements filled.
  3096. */
  3097. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  3098. {
  3099. struct omap_hwmod_ocp_if *os;
  3100. struct list_head *p;
  3101. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  3102. int r = 0;
  3103. /* For each IRQ, DMA, memory area, fill in array.*/
  3104. mpu_irqs_cnt = _count_mpu_irqs(oh);
  3105. for (i = 0; i < mpu_irqs_cnt; i++) {
  3106. (res + r)->name = (oh->mpu_irqs + i)->name;
  3107. (res + r)->start = (oh->mpu_irqs + i)->irq;
  3108. (res + r)->end = (oh->mpu_irqs + i)->irq;
  3109. (res + r)->flags = IORESOURCE_IRQ;
  3110. r++;
  3111. }
  3112. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3113. for (i = 0; i < sdma_reqs_cnt; i++) {
  3114. (res + r)->name = (oh->sdma_reqs + i)->name;
  3115. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3116. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3117. (res + r)->flags = IORESOURCE_DMA;
  3118. r++;
  3119. }
  3120. p = oh->slave_ports.next;
  3121. i = 0;
  3122. while (i < oh->slaves_cnt) {
  3123. os = _fetch_next_ocp_if(&p, &i);
  3124. addr_cnt = _count_ocp_if_addr_spaces(os);
  3125. for (j = 0; j < addr_cnt; j++) {
  3126. (res + r)->name = (os->addr + j)->name;
  3127. (res + r)->start = (os->addr + j)->pa_start;
  3128. (res + r)->end = (os->addr + j)->pa_end;
  3129. (res + r)->flags = IORESOURCE_MEM;
  3130. r++;
  3131. }
  3132. }
  3133. return r;
  3134. }
  3135. /**
  3136. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  3137. * @oh: struct omap_hwmod *
  3138. * @res: pointer to the array of struct resource to fill
  3139. *
  3140. * Fill the struct resource array @res with dma resource data from the
  3141. * omap_hwmod @oh. Intended to be called by code that registers
  3142. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  3143. * number of array elements filled.
  3144. */
  3145. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  3146. {
  3147. int i, sdma_reqs_cnt;
  3148. int r = 0;
  3149. sdma_reqs_cnt = _count_sdma_reqs(oh);
  3150. for (i = 0; i < sdma_reqs_cnt; i++) {
  3151. (res + r)->name = (oh->sdma_reqs + i)->name;
  3152. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  3153. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  3154. (res + r)->flags = IORESOURCE_DMA;
  3155. r++;
  3156. }
  3157. return r;
  3158. }
  3159. /**
  3160. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  3161. * @oh: struct omap_hwmod * to operate on
  3162. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  3163. * @name: pointer to the name of the data to fetch (optional)
  3164. * @rsrc: pointer to a struct resource, allocated by the caller
  3165. *
  3166. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  3167. * data for the IP block pointed to by @oh. The data will be filled
  3168. * into a struct resource record pointed to by @rsrc. The struct
  3169. * resource must be allocated by the caller. When @name is non-null,
  3170. * the data associated with the matching entry in the IRQ/SDMA/address
  3171. * space hwmod data arrays will be returned. If @name is null, the
  3172. * first array entry will be returned. Data order is not meaningful
  3173. * in hwmod data, so callers are strongly encouraged to use a non-null
  3174. * @name whenever possible to avoid unpredictable effects if hwmod
  3175. * data is later added that causes data ordering to change. This
  3176. * function is only intended for use by OMAP core code. Device
  3177. * drivers should not call this function - the appropriate bus-related
  3178. * data accessor functions should be used instead. Returns 0 upon
  3179. * success or a negative error code upon error.
  3180. */
  3181. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  3182. const char *name, struct resource *rsrc)
  3183. {
  3184. int r;
  3185. unsigned int irq, dma;
  3186. u32 pa_start, pa_end;
  3187. if (!oh || !rsrc)
  3188. return -EINVAL;
  3189. if (type == IORESOURCE_IRQ) {
  3190. r = _get_mpu_irq_by_name(oh, name, &irq);
  3191. if (r)
  3192. return r;
  3193. rsrc->start = irq;
  3194. rsrc->end = irq;
  3195. } else if (type == IORESOURCE_DMA) {
  3196. r = _get_sdma_req_by_name(oh, name, &dma);
  3197. if (r)
  3198. return r;
  3199. rsrc->start = dma;
  3200. rsrc->end = dma;
  3201. } else if (type == IORESOURCE_MEM) {
  3202. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  3203. if (r)
  3204. return r;
  3205. rsrc->start = pa_start;
  3206. rsrc->end = pa_end;
  3207. } else {
  3208. return -EINVAL;
  3209. }
  3210. rsrc->flags = type;
  3211. rsrc->name = name;
  3212. return 0;
  3213. }
  3214. /**
  3215. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3216. * @oh: struct omap_hwmod *
  3217. *
  3218. * Return the powerdomain pointer associated with the OMAP module
  3219. * @oh's main clock. If @oh does not have a main clk, return the
  3220. * powerdomain associated with the interface clock associated with the
  3221. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3222. * instead?) Returns NULL on error, or a struct powerdomain * on
  3223. * success.
  3224. */
  3225. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3226. {
  3227. struct clk *c;
  3228. struct omap_hwmod_ocp_if *oi;
  3229. struct clockdomain *clkdm;
  3230. struct clk_hw_omap *clk;
  3231. if (!oh)
  3232. return NULL;
  3233. if (oh->clkdm)
  3234. return oh->clkdm->pwrdm.ptr;
  3235. if (oh->_clk) {
  3236. c = oh->_clk;
  3237. } else {
  3238. oi = _find_mpu_rt_port(oh);
  3239. if (!oi)
  3240. return NULL;
  3241. c = oi->_clk;
  3242. }
  3243. clk = to_clk_hw_omap(__clk_get_hw(c));
  3244. clkdm = clk->clkdm;
  3245. if (!clkdm)
  3246. return NULL;
  3247. return clkdm->pwrdm.ptr;
  3248. }
  3249. /**
  3250. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3251. * @oh: struct omap_hwmod *
  3252. *
  3253. * Returns the virtual address corresponding to the beginning of the
  3254. * module's register target, in the address range that is intended to
  3255. * be used by the MPU. Returns the virtual address upon success or NULL
  3256. * upon error.
  3257. */
  3258. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3259. {
  3260. if (!oh)
  3261. return NULL;
  3262. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3263. return NULL;
  3264. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3265. return NULL;
  3266. return oh->_mpu_rt_va;
  3267. }
  3268. /**
  3269. * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
  3270. * @oh: struct omap_hwmod *
  3271. * @init_oh: struct omap_hwmod * (initiator)
  3272. *
  3273. * Add a sleep dependency between the initiator @init_oh and @oh.
  3274. * Intended to be called by DSP/Bridge code via platform_data for the
  3275. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3276. * code needs to add/del initiator dependencies dynamically
  3277. * before/after accessing a device. Returns the return value from
  3278. * _add_initiator_dep().
  3279. *
  3280. * XXX Keep a usecount in the clockdomain code
  3281. */
  3282. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  3283. struct omap_hwmod *init_oh)
  3284. {
  3285. return _add_initiator_dep(oh, init_oh);
  3286. }
  3287. /*
  3288. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3289. * for context save/restore operations?
  3290. */
  3291. /**
  3292. * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
  3293. * @oh: struct omap_hwmod *
  3294. * @init_oh: struct omap_hwmod * (initiator)
  3295. *
  3296. * Remove a sleep dependency between the initiator @init_oh and @oh.
  3297. * Intended to be called by DSP/Bridge code via platform_data for the
  3298. * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
  3299. * code needs to add/del initiator dependencies dynamically
  3300. * before/after accessing a device. Returns the return value from
  3301. * _del_initiator_dep().
  3302. *
  3303. * XXX Keep a usecount in the clockdomain code
  3304. */
  3305. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  3306. struct omap_hwmod *init_oh)
  3307. {
  3308. return _del_initiator_dep(oh, init_oh);
  3309. }
  3310. /**
  3311. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3312. * @oh: struct omap_hwmod *
  3313. *
  3314. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3315. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3316. * this IP block if it has dynamic mux entries. Eventually this
  3317. * should set PRCM wakeup registers to cause the PRCM to receive
  3318. * wakeup events from the module. Does not set any wakeup routing
  3319. * registers beyond this point - if the module is to wake up any other
  3320. * module or subsystem, that must be set separately. Called by
  3321. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3322. */
  3323. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3324. {
  3325. unsigned long flags;
  3326. u32 v;
  3327. spin_lock_irqsave(&oh->_lock, flags);
  3328. if (oh->class->sysc &&
  3329. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3330. v = oh->_sysc_cache;
  3331. _enable_wakeup(oh, &v);
  3332. _write_sysconfig(v, oh);
  3333. }
  3334. _set_idle_ioring_wakeup(oh, true);
  3335. spin_unlock_irqrestore(&oh->_lock, flags);
  3336. return 0;
  3337. }
  3338. /**
  3339. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3340. * @oh: struct omap_hwmod *
  3341. *
  3342. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3343. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3344. * events for this IP block if it has dynamic mux entries. Eventually
  3345. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3346. * wakeup events from the module. Does not set any wakeup routing
  3347. * registers beyond this point - if the module is to wake up any other
  3348. * module or subsystem, that must be set separately. Called by
  3349. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3350. */
  3351. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3352. {
  3353. unsigned long flags;
  3354. u32 v;
  3355. spin_lock_irqsave(&oh->_lock, flags);
  3356. if (oh->class->sysc &&
  3357. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3358. v = oh->_sysc_cache;
  3359. _disable_wakeup(oh, &v);
  3360. _write_sysconfig(v, oh);
  3361. }
  3362. _set_idle_ioring_wakeup(oh, false);
  3363. spin_unlock_irqrestore(&oh->_lock, flags);
  3364. return 0;
  3365. }
  3366. /**
  3367. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3368. * contained in the hwmod module.
  3369. * @oh: struct omap_hwmod *
  3370. * @name: name of the reset line to lookup and assert
  3371. *
  3372. * Some IP like dsp, ipu or iva contain processor that require
  3373. * an HW reset line to be assert / deassert in order to enable fully
  3374. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3375. * yet supported on this OMAP; otherwise, passes along the return value
  3376. * from _assert_hardreset().
  3377. */
  3378. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3379. {
  3380. int ret;
  3381. unsigned long flags;
  3382. if (!oh)
  3383. return -EINVAL;
  3384. spin_lock_irqsave(&oh->_lock, flags);
  3385. ret = _assert_hardreset(oh, name);
  3386. spin_unlock_irqrestore(&oh->_lock, flags);
  3387. return ret;
  3388. }
  3389. /**
  3390. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3391. * contained in the hwmod module.
  3392. * @oh: struct omap_hwmod *
  3393. * @name: name of the reset line to look up and deassert
  3394. *
  3395. * Some IP like dsp, ipu or iva contain processor that require
  3396. * an HW reset line to be assert / deassert in order to enable fully
  3397. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3398. * yet supported on this OMAP; otherwise, passes along the return value
  3399. * from _deassert_hardreset().
  3400. */
  3401. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3402. {
  3403. int ret;
  3404. unsigned long flags;
  3405. if (!oh)
  3406. return -EINVAL;
  3407. spin_lock_irqsave(&oh->_lock, flags);
  3408. ret = _deassert_hardreset(oh, name);
  3409. spin_unlock_irqrestore(&oh->_lock, flags);
  3410. return ret;
  3411. }
  3412. /**
  3413. * omap_hwmod_read_hardreset - read the HW reset line state of submodules
  3414. * contained in the hwmod module
  3415. * @oh: struct omap_hwmod *
  3416. * @name: name of the reset line to look up and read
  3417. *
  3418. * Return the current state of the hwmod @oh's reset line named @name:
  3419. * returns -EINVAL upon parameter error or if this operation
  3420. * is unsupported on the current OMAP; otherwise, passes along the return
  3421. * value from _read_hardreset().
  3422. */
  3423. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
  3424. {
  3425. int ret;
  3426. unsigned long flags;
  3427. if (!oh)
  3428. return -EINVAL;
  3429. spin_lock_irqsave(&oh->_lock, flags);
  3430. ret = _read_hardreset(oh, name);
  3431. spin_unlock_irqrestore(&oh->_lock, flags);
  3432. return ret;
  3433. }
  3434. /**
  3435. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3436. * @classname: struct omap_hwmod_class name to search for
  3437. * @fn: callback function pointer to call for each hwmod in class @classname
  3438. * @user: arbitrary context data to pass to the callback function
  3439. *
  3440. * For each omap_hwmod of class @classname, call @fn.
  3441. * If the callback function returns something other than
  3442. * zero, the iterator is terminated, and the callback function's return
  3443. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3444. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3445. */
  3446. int omap_hwmod_for_each_by_class(const char *classname,
  3447. int (*fn)(struct omap_hwmod *oh,
  3448. void *user),
  3449. void *user)
  3450. {
  3451. struct omap_hwmod *temp_oh;
  3452. int ret = 0;
  3453. if (!classname || !fn)
  3454. return -EINVAL;
  3455. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3456. __func__, classname);
  3457. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3458. if (!strcmp(temp_oh->class->name, classname)) {
  3459. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3460. __func__, temp_oh->name);
  3461. ret = (*fn)(temp_oh, user);
  3462. if (ret)
  3463. break;
  3464. }
  3465. }
  3466. if (ret)
  3467. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3468. __func__, ret);
  3469. return ret;
  3470. }
  3471. /**
  3472. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3473. * @oh: struct omap_hwmod *
  3474. * @state: state that _setup() should leave the hwmod in
  3475. *
  3476. * Sets the hwmod state that @oh will enter at the end of _setup()
  3477. * (called by omap_hwmod_setup_*()). See also the documentation
  3478. * for _setup_postsetup(), above. Returns 0 upon success or
  3479. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3480. * in the wrong state.
  3481. */
  3482. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3483. {
  3484. int ret;
  3485. unsigned long flags;
  3486. if (!oh)
  3487. return -EINVAL;
  3488. if (state != _HWMOD_STATE_DISABLED &&
  3489. state != _HWMOD_STATE_ENABLED &&
  3490. state != _HWMOD_STATE_IDLE)
  3491. return -EINVAL;
  3492. spin_lock_irqsave(&oh->_lock, flags);
  3493. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3494. ret = -EINVAL;
  3495. goto ohsps_unlock;
  3496. }
  3497. oh->_postsetup_state = state;
  3498. ret = 0;
  3499. ohsps_unlock:
  3500. spin_unlock_irqrestore(&oh->_lock, flags);
  3501. return ret;
  3502. }
  3503. /**
  3504. * omap_hwmod_get_context_loss_count - get lost context count
  3505. * @oh: struct omap_hwmod *
  3506. *
  3507. * Returns the context loss count of associated @oh
  3508. * upon success, or zero if no context loss data is available.
  3509. *
  3510. * On OMAP4, this queries the per-hwmod context loss register,
  3511. * assuming one exists. If not, or on OMAP2/3, this queries the
  3512. * enclosing powerdomain context loss count.
  3513. */
  3514. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3515. {
  3516. struct powerdomain *pwrdm;
  3517. int ret = 0;
  3518. if (soc_ops.get_context_lost)
  3519. return soc_ops.get_context_lost(oh);
  3520. pwrdm = omap_hwmod_get_pwrdm(oh);
  3521. if (pwrdm)
  3522. ret = pwrdm_get_context_loss_count(pwrdm);
  3523. return ret;
  3524. }
  3525. /**
  3526. * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
  3527. * @oh: struct omap_hwmod *
  3528. *
  3529. * Prevent the hwmod @oh from being reset during the setup process.
  3530. * Intended for use by board-*.c files on boards with devices that
  3531. * cannot tolerate being reset. Must be called before the hwmod has
  3532. * been set up. Returns 0 upon success or negative error code upon
  3533. * failure.
  3534. */
  3535. int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
  3536. {
  3537. if (!oh)
  3538. return -EINVAL;
  3539. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3540. pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
  3541. oh->name);
  3542. return -EINVAL;
  3543. }
  3544. oh->flags |= HWMOD_INIT_NO_RESET;
  3545. return 0;
  3546. }
  3547. /**
  3548. * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
  3549. * @oh: struct omap_hwmod * containing hwmod mux entries
  3550. * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
  3551. * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
  3552. *
  3553. * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
  3554. * entry number @pad_idx for the hwmod @oh, trigger the interrupt
  3555. * service routine for the hwmod's mpu_irqs array index @irq_idx. If
  3556. * this function is not called for a given pad_idx, then the ISR
  3557. * associated with @oh's first MPU IRQ will be triggered when an I/O
  3558. * pad wakeup occurs on that pad. Note that @pad_idx is the index of
  3559. * the _dynamic or wakeup_ entry: if there are other entries not
  3560. * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
  3561. * entries are NOT COUNTED in the dynamic pad index. This function
  3562. * must be called separately for each pad that requires its interrupt
  3563. * to be re-routed this way. Returns -EINVAL if there is an argument
  3564. * problem or if @oh does not have hwmod mux entries or MPU IRQs;
  3565. * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
  3566. *
  3567. * XXX This function interface is fragile. Rather than using array
  3568. * indexes, which are subject to unpredictable change, it should be
  3569. * using hwmod IRQ names, and some other stable key for the hwmod mux
  3570. * pad records.
  3571. */
  3572. int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
  3573. {
  3574. int nr_irqs;
  3575. might_sleep();
  3576. if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
  3577. pad_idx >= oh->mux->nr_pads_dynamic)
  3578. return -EINVAL;
  3579. /* Check the number of available mpu_irqs */
  3580. for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
  3581. ;
  3582. if (irq_idx >= nr_irqs)
  3583. return -EINVAL;
  3584. if (!oh->mux->irqs) {
  3585. /* XXX What frees this? */
  3586. oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
  3587. GFP_KERNEL);
  3588. if (!oh->mux->irqs)
  3589. return -ENOMEM;
  3590. }
  3591. oh->mux->irqs[pad_idx] = irq_idx;
  3592. return 0;
  3593. }
  3594. /**
  3595. * omap_hwmod_init - initialize the hwmod code
  3596. *
  3597. * Sets up some function pointers needed by the hwmod code to operate on the
  3598. * currently-booted SoC. Intended to be called once during kernel init
  3599. * before any hwmods are registered. No return value.
  3600. */
  3601. void __init omap_hwmod_init(void)
  3602. {
  3603. if (cpu_is_omap24xx()) {
  3604. soc_ops.wait_target_ready = _omap2xxx_wait_target_ready;
  3605. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3606. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3607. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3608. } else if (cpu_is_omap34xx()) {
  3609. soc_ops.wait_target_ready = _omap3xxx_wait_target_ready;
  3610. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3611. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3612. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3613. } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
  3614. soc_ops.enable_module = _omap4_enable_module;
  3615. soc_ops.disable_module = _omap4_disable_module;
  3616. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3617. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3618. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3619. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3620. soc_ops.init_clkdm = _init_clkdm;
  3621. soc_ops.update_context_lost = _omap4_update_context_lost;
  3622. soc_ops.get_context_lost = _omap4_get_context_lost;
  3623. } else if (soc_is_am43xx()) {
  3624. soc_ops.enable_module = _omap4_enable_module;
  3625. soc_ops.disable_module = _omap4_disable_module;
  3626. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3627. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3628. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3629. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3630. soc_ops.init_clkdm = _init_clkdm;
  3631. } else if (soc_is_am33xx()) {
  3632. soc_ops.enable_module = _am33xx_enable_module;
  3633. soc_ops.disable_module = _am33xx_disable_module;
  3634. soc_ops.wait_target_ready = _am33xx_wait_target_ready;
  3635. soc_ops.assert_hardreset = _am33xx_assert_hardreset;
  3636. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3637. soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
  3638. soc_ops.init_clkdm = _init_clkdm;
  3639. } else {
  3640. WARN(1, "omap_hwmod: unknown SoC type\n");
  3641. }
  3642. inited = true;
  3643. }
  3644. /**
  3645. * omap_hwmod_get_main_clk - get pointer to main clock name
  3646. * @oh: struct omap_hwmod *
  3647. *
  3648. * Returns the main clock name assocated with @oh upon success,
  3649. * or NULL if @oh is NULL.
  3650. */
  3651. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3652. {
  3653. if (!oh)
  3654. return NULL;
  3655. return oh->main_clk;
  3656. }