qla_dbg.c 83 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x0126 | 0x4b,0xba,0xfa |
  14. * | Mailbox commands | 0x115b | 0x111a-0x111b |
  15. * | | | 0x112c-0x112e |
  16. * | | | 0x113a |
  17. * | | | 0x1155-0x1158 |
  18. * | Device Discovery | 0x2087 | 0x2020-0x2022, |
  19. * | | | 0x2016 |
  20. * | Queue Command and IO tracing | 0x3031 | 0x3006-0x300b |
  21. * | | | 0x3027-0x3028 |
  22. * | | | 0x302d-0x302e |
  23. * | DPC Thread | 0x401d | 0x4002,0x4013 |
  24. * | Async Events | 0x5071 | 0x502b-0x502f |
  25. * | | | 0x5047,0x5052 |
  26. * | Timer Routines | 0x6011 | |
  27. * | User Space Interactions | 0x70c4 | 0x7018,0x702e, |
  28. * | | | 0x7020,0x7024, |
  29. * | | | 0x7039,0x7045, |
  30. * | | | 0x7073-0x7075, |
  31. * | | | 0x708c, |
  32. * | | | 0x70a5,0x70a6, |
  33. * | | | 0x70a8,0x70ab, |
  34. * | | | 0x70ad-0x70ae |
  35. * | Task Management | 0x803c | 0x8025-0x8026 |
  36. * | | | 0x800b,0x8039 |
  37. * | AER/EEH | 0x9011 | |
  38. * | Virtual Port | 0xa007 | |
  39. * | ISP82XX Specific | 0xb086 | 0xb002,0xb024 |
  40. * | MultiQ | 0xc00c | |
  41. * | Misc | 0xd010 | |
  42. * | Target Mode | 0xe070 | |
  43. * | Target Mode Management | 0xf072 | |
  44. * | Target Mode Task Management | 0x1000b | |
  45. * ----------------------------------------------------------------------
  46. */
  47. #include "qla_def.h"
  48. #include <linux/delay.h>
  49. static uint32_t ql_dbg_offset = 0x800;
  50. static inline void
  51. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  52. {
  53. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  54. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  55. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  56. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  57. fw_dump->vendor = htonl(ha->pdev->vendor);
  58. fw_dump->device = htonl(ha->pdev->device);
  59. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  60. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  61. }
  62. static inline void *
  63. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  64. {
  65. struct req_que *req = ha->req_q_map[0];
  66. struct rsp_que *rsp = ha->rsp_q_map[0];
  67. /* Request queue. */
  68. memcpy(ptr, req->ring, req->length *
  69. sizeof(request_t));
  70. /* Response queue. */
  71. ptr += req->length * sizeof(request_t);
  72. memcpy(ptr, rsp->ring, rsp->length *
  73. sizeof(response_t));
  74. return ptr + (rsp->length * sizeof(response_t));
  75. }
  76. static int
  77. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  78. uint32_t ram_dwords, void **nxt)
  79. {
  80. int rval;
  81. uint32_t cnt, stat, timer, dwords, idx;
  82. uint16_t mb0;
  83. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  84. dma_addr_t dump_dma = ha->gid_list_dma;
  85. uint32_t *dump = (uint32_t *)ha->gid_list;
  86. rval = QLA_SUCCESS;
  87. mb0 = 0;
  88. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  89. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  90. dwords = qla2x00_gid_list_size(ha) / 4;
  91. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  92. cnt += dwords, addr += dwords) {
  93. if (cnt + dwords > ram_dwords)
  94. dwords = ram_dwords - cnt;
  95. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  96. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  97. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  98. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  99. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  100. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  101. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  102. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  103. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  104. for (timer = 6000000; timer; timer--) {
  105. /* Check for pending interrupts. */
  106. stat = RD_REG_DWORD(&reg->host_status);
  107. if (stat & HSRX_RISC_INT) {
  108. stat &= 0xff;
  109. if (stat == 0x1 || stat == 0x2 ||
  110. stat == 0x10 || stat == 0x11) {
  111. set_bit(MBX_INTERRUPT,
  112. &ha->mbx_cmd_flags);
  113. mb0 = RD_REG_WORD(&reg->mailbox0);
  114. WRT_REG_DWORD(&reg->hccr,
  115. HCCRX_CLR_RISC_INT);
  116. RD_REG_DWORD(&reg->hccr);
  117. break;
  118. }
  119. /* Clear this intr; it wasn't a mailbox intr */
  120. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  121. RD_REG_DWORD(&reg->hccr);
  122. }
  123. udelay(5);
  124. }
  125. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  126. rval = mb0 & MBS_MASK;
  127. for (idx = 0; idx < dwords; idx++)
  128. ram[cnt + idx] = swab32(dump[idx]);
  129. } else {
  130. rval = QLA_FUNCTION_FAILED;
  131. }
  132. }
  133. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  134. return rval;
  135. }
  136. static int
  137. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  138. uint32_t cram_size, void **nxt)
  139. {
  140. int rval;
  141. /* Code RAM. */
  142. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  143. if (rval != QLA_SUCCESS)
  144. return rval;
  145. /* External Memory. */
  146. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  147. ha->fw_memory_size - 0x100000 + 1, nxt);
  148. }
  149. static uint32_t *
  150. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  151. uint32_t count, uint32_t *buf)
  152. {
  153. uint32_t __iomem *dmp_reg;
  154. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  155. dmp_reg = &reg->iobase_window;
  156. while (count--)
  157. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  158. return buf;
  159. }
  160. static inline int
  161. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  162. {
  163. int rval = QLA_SUCCESS;
  164. uint32_t cnt;
  165. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  166. for (cnt = 30000;
  167. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  168. rval == QLA_SUCCESS; cnt--) {
  169. if (cnt)
  170. udelay(100);
  171. else
  172. rval = QLA_FUNCTION_TIMEOUT;
  173. }
  174. return rval;
  175. }
  176. static int
  177. qla24xx_soft_reset(struct qla_hw_data *ha)
  178. {
  179. int rval = QLA_SUCCESS;
  180. uint32_t cnt;
  181. uint16_t mb0, wd;
  182. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  183. /* Reset RISC. */
  184. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  185. for (cnt = 0; cnt < 30000; cnt++) {
  186. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  187. break;
  188. udelay(10);
  189. }
  190. WRT_REG_DWORD(&reg->ctrl_status,
  191. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  192. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  193. udelay(100);
  194. /* Wait for firmware to complete NVRAM accesses. */
  195. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  196. for (cnt = 10000 ; cnt && mb0; cnt--) {
  197. udelay(5);
  198. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  199. barrier();
  200. }
  201. /* Wait for soft-reset to complete. */
  202. for (cnt = 0; cnt < 30000; cnt++) {
  203. if ((RD_REG_DWORD(&reg->ctrl_status) &
  204. CSRX_ISP_SOFT_RESET) == 0)
  205. break;
  206. udelay(10);
  207. }
  208. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  209. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  210. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  211. rval == QLA_SUCCESS; cnt--) {
  212. if (cnt)
  213. udelay(100);
  214. else
  215. rval = QLA_FUNCTION_TIMEOUT;
  216. }
  217. return rval;
  218. }
  219. static int
  220. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  221. uint32_t ram_words, void **nxt)
  222. {
  223. int rval;
  224. uint32_t cnt, stat, timer, words, idx;
  225. uint16_t mb0;
  226. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  227. dma_addr_t dump_dma = ha->gid_list_dma;
  228. uint16_t *dump = (uint16_t *)ha->gid_list;
  229. rval = QLA_SUCCESS;
  230. mb0 = 0;
  231. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  232. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  233. words = qla2x00_gid_list_size(ha) / 2;
  234. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  235. cnt += words, addr += words) {
  236. if (cnt + words > ram_words)
  237. words = ram_words - cnt;
  238. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  239. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  240. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  241. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  242. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  243. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  244. WRT_MAILBOX_REG(ha, reg, 4, words);
  245. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  246. for (timer = 6000000; timer; timer--) {
  247. /* Check for pending interrupts. */
  248. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  249. if (stat & HSR_RISC_INT) {
  250. stat &= 0xff;
  251. if (stat == 0x1 || stat == 0x2) {
  252. set_bit(MBX_INTERRUPT,
  253. &ha->mbx_cmd_flags);
  254. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  255. /* Release mailbox registers. */
  256. WRT_REG_WORD(&reg->semaphore, 0);
  257. WRT_REG_WORD(&reg->hccr,
  258. HCCR_CLR_RISC_INT);
  259. RD_REG_WORD(&reg->hccr);
  260. break;
  261. } else if (stat == 0x10 || stat == 0x11) {
  262. set_bit(MBX_INTERRUPT,
  263. &ha->mbx_cmd_flags);
  264. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  265. WRT_REG_WORD(&reg->hccr,
  266. HCCR_CLR_RISC_INT);
  267. RD_REG_WORD(&reg->hccr);
  268. break;
  269. }
  270. /* clear this intr; it wasn't a mailbox intr */
  271. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  272. RD_REG_WORD(&reg->hccr);
  273. }
  274. udelay(5);
  275. }
  276. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  277. rval = mb0 & MBS_MASK;
  278. for (idx = 0; idx < words; idx++)
  279. ram[cnt + idx] = swab16(dump[idx]);
  280. } else {
  281. rval = QLA_FUNCTION_FAILED;
  282. }
  283. }
  284. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  285. return rval;
  286. }
  287. static inline void
  288. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  289. uint16_t *buf)
  290. {
  291. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  292. while (count--)
  293. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  294. }
  295. static inline void *
  296. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  297. {
  298. if (!ha->eft)
  299. return ptr;
  300. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  301. return ptr + ntohl(ha->fw_dump->eft_size);
  302. }
  303. static inline void *
  304. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  305. {
  306. uint32_t cnt;
  307. uint32_t *iter_reg;
  308. struct qla2xxx_fce_chain *fcec = ptr;
  309. if (!ha->fce)
  310. return ptr;
  311. *last_chain = &fcec->type;
  312. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  313. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  314. fce_calc_size(ha->fce_bufs));
  315. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  316. fcec->addr_l = htonl(LSD(ha->fce_dma));
  317. fcec->addr_h = htonl(MSD(ha->fce_dma));
  318. iter_reg = fcec->eregs;
  319. for (cnt = 0; cnt < 8; cnt++)
  320. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  321. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  322. return (char *)iter_reg + ntohl(fcec->size);
  323. }
  324. static inline void *
  325. qla2xxx_copy_atioqueues(struct qla_hw_data *ha, void *ptr,
  326. uint32_t **last_chain)
  327. {
  328. struct qla2xxx_mqueue_chain *q;
  329. struct qla2xxx_mqueue_header *qh;
  330. uint32_t num_queues;
  331. int que;
  332. struct {
  333. int length;
  334. void *ring;
  335. } aq, *aqp;
  336. if (!ha->tgt.atio_q_length)
  337. return ptr;
  338. num_queues = 1;
  339. aqp = &aq;
  340. aqp->length = ha->tgt.atio_q_length;
  341. aqp->ring = ha->tgt.atio_ring;
  342. for (que = 0; que < num_queues; que++) {
  343. /* aqp = ha->atio_q_map[que]; */
  344. q = ptr;
  345. *last_chain = &q->type;
  346. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  347. q->chain_size = htonl(
  348. sizeof(struct qla2xxx_mqueue_chain) +
  349. sizeof(struct qla2xxx_mqueue_header) +
  350. (aqp->length * sizeof(request_t)));
  351. ptr += sizeof(struct qla2xxx_mqueue_chain);
  352. /* Add header. */
  353. qh = ptr;
  354. qh->queue = __constant_htonl(TYPE_ATIO_QUEUE);
  355. qh->number = htonl(que);
  356. qh->size = htonl(aqp->length * sizeof(request_t));
  357. ptr += sizeof(struct qla2xxx_mqueue_header);
  358. /* Add data. */
  359. memcpy(ptr, aqp->ring, aqp->length * sizeof(request_t));
  360. ptr += aqp->length * sizeof(request_t);
  361. }
  362. return ptr;
  363. }
  364. static inline void *
  365. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  366. {
  367. struct qla2xxx_mqueue_chain *q;
  368. struct qla2xxx_mqueue_header *qh;
  369. struct req_que *req;
  370. struct rsp_que *rsp;
  371. int que;
  372. if (!ha->mqenable)
  373. return ptr;
  374. /* Request queues */
  375. for (que = 1; que < ha->max_req_queues; que++) {
  376. req = ha->req_q_map[que];
  377. if (!req)
  378. break;
  379. /* Add chain. */
  380. q = ptr;
  381. *last_chain = &q->type;
  382. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  383. q->chain_size = htonl(
  384. sizeof(struct qla2xxx_mqueue_chain) +
  385. sizeof(struct qla2xxx_mqueue_header) +
  386. (req->length * sizeof(request_t)));
  387. ptr += sizeof(struct qla2xxx_mqueue_chain);
  388. /* Add header. */
  389. qh = ptr;
  390. qh->queue = __constant_htonl(TYPE_REQUEST_QUEUE);
  391. qh->number = htonl(que);
  392. qh->size = htonl(req->length * sizeof(request_t));
  393. ptr += sizeof(struct qla2xxx_mqueue_header);
  394. /* Add data. */
  395. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  396. ptr += req->length * sizeof(request_t);
  397. }
  398. /* Response queues */
  399. for (que = 1; que < ha->max_rsp_queues; que++) {
  400. rsp = ha->rsp_q_map[que];
  401. if (!rsp)
  402. break;
  403. /* Add chain. */
  404. q = ptr;
  405. *last_chain = &q->type;
  406. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  407. q->chain_size = htonl(
  408. sizeof(struct qla2xxx_mqueue_chain) +
  409. sizeof(struct qla2xxx_mqueue_header) +
  410. (rsp->length * sizeof(response_t)));
  411. ptr += sizeof(struct qla2xxx_mqueue_chain);
  412. /* Add header. */
  413. qh = ptr;
  414. qh->queue = __constant_htonl(TYPE_RESPONSE_QUEUE);
  415. qh->number = htonl(que);
  416. qh->size = htonl(rsp->length * sizeof(response_t));
  417. ptr += sizeof(struct qla2xxx_mqueue_header);
  418. /* Add data. */
  419. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  420. ptr += rsp->length * sizeof(response_t);
  421. }
  422. return ptr;
  423. }
  424. static inline void *
  425. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  426. {
  427. uint32_t cnt, que_idx;
  428. uint8_t que_cnt;
  429. struct qla2xxx_mq_chain *mq = ptr;
  430. struct device_reg_25xxmq __iomem *reg;
  431. if (!ha->mqenable || IS_QLA83XX(ha))
  432. return ptr;
  433. mq = ptr;
  434. *last_chain = &mq->type;
  435. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  436. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  437. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  438. ha->max_req_queues : ha->max_rsp_queues;
  439. mq->count = htonl(que_cnt);
  440. for (cnt = 0; cnt < que_cnt; cnt++) {
  441. reg = (struct device_reg_25xxmq __iomem *)
  442. (ha->mqiobase + cnt * QLA_QUE_PAGE);
  443. que_idx = cnt * 4;
  444. mq->qregs[que_idx] = htonl(RD_REG_DWORD(&reg->req_q_in));
  445. mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(&reg->req_q_out));
  446. mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(&reg->rsp_q_in));
  447. mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(&reg->rsp_q_out));
  448. }
  449. return ptr + sizeof(struct qla2xxx_mq_chain);
  450. }
  451. void
  452. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  453. {
  454. struct qla_hw_data *ha = vha->hw;
  455. if (rval != QLA_SUCCESS) {
  456. ql_log(ql_log_warn, vha, 0xd000,
  457. "Failed to dump firmware (%x).\n", rval);
  458. ha->fw_dumped = 0;
  459. } else {
  460. ql_log(ql_log_info, vha, 0xd001,
  461. "Firmware dump saved to temp buffer (%ld/%p).\n",
  462. vha->host_no, ha->fw_dump);
  463. ha->fw_dumped = 1;
  464. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  465. }
  466. }
  467. /**
  468. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  469. * @ha: HA context
  470. * @hardware_locked: Called with the hardware_lock
  471. */
  472. void
  473. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  474. {
  475. int rval;
  476. uint32_t cnt;
  477. struct qla_hw_data *ha = vha->hw;
  478. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  479. uint16_t __iomem *dmp_reg;
  480. unsigned long flags;
  481. struct qla2300_fw_dump *fw;
  482. void *nxt;
  483. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  484. flags = 0;
  485. if (!hardware_locked)
  486. spin_lock_irqsave(&ha->hardware_lock, flags);
  487. if (!ha->fw_dump) {
  488. ql_log(ql_log_warn, vha, 0xd002,
  489. "No buffer available for dump.\n");
  490. goto qla2300_fw_dump_failed;
  491. }
  492. if (ha->fw_dumped) {
  493. ql_log(ql_log_warn, vha, 0xd003,
  494. "Firmware has been previously dumped (%p) "
  495. "-- ignoring request.\n",
  496. ha->fw_dump);
  497. goto qla2300_fw_dump_failed;
  498. }
  499. fw = &ha->fw_dump->isp.isp23;
  500. qla2xxx_prep_dump(ha, ha->fw_dump);
  501. rval = QLA_SUCCESS;
  502. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  503. /* Pause RISC. */
  504. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  505. if (IS_QLA2300(ha)) {
  506. for (cnt = 30000;
  507. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  508. rval == QLA_SUCCESS; cnt--) {
  509. if (cnt)
  510. udelay(100);
  511. else
  512. rval = QLA_FUNCTION_TIMEOUT;
  513. }
  514. } else {
  515. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  516. udelay(10);
  517. }
  518. if (rval == QLA_SUCCESS) {
  519. dmp_reg = &reg->flash_address;
  520. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  521. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  522. dmp_reg = &reg->u.isp2300.req_q_in;
  523. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  524. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  525. dmp_reg = &reg->u.isp2300.mailbox0;
  526. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  527. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  528. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  529. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  530. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  531. qla2xxx_read_window(reg, 48, fw->dma_reg);
  532. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  533. dmp_reg = &reg->risc_hw;
  534. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  535. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  536. WRT_REG_WORD(&reg->pcr, 0x2000);
  537. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  538. WRT_REG_WORD(&reg->pcr, 0x2200);
  539. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  540. WRT_REG_WORD(&reg->pcr, 0x2400);
  541. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  542. WRT_REG_WORD(&reg->pcr, 0x2600);
  543. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  544. WRT_REG_WORD(&reg->pcr, 0x2800);
  545. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  546. WRT_REG_WORD(&reg->pcr, 0x2A00);
  547. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  548. WRT_REG_WORD(&reg->pcr, 0x2C00);
  549. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  550. WRT_REG_WORD(&reg->pcr, 0x2E00);
  551. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  552. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  553. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  554. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  555. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  556. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  557. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  558. /* Reset RISC. */
  559. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  560. for (cnt = 0; cnt < 30000; cnt++) {
  561. if ((RD_REG_WORD(&reg->ctrl_status) &
  562. CSR_ISP_SOFT_RESET) == 0)
  563. break;
  564. udelay(10);
  565. }
  566. }
  567. if (!IS_QLA2300(ha)) {
  568. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  569. rval == QLA_SUCCESS; cnt--) {
  570. if (cnt)
  571. udelay(100);
  572. else
  573. rval = QLA_FUNCTION_TIMEOUT;
  574. }
  575. }
  576. /* Get RISC SRAM. */
  577. if (rval == QLA_SUCCESS)
  578. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  579. sizeof(fw->risc_ram) / 2, &nxt);
  580. /* Get stack SRAM. */
  581. if (rval == QLA_SUCCESS)
  582. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  583. sizeof(fw->stack_ram) / 2, &nxt);
  584. /* Get data SRAM. */
  585. if (rval == QLA_SUCCESS)
  586. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  587. ha->fw_memory_size - 0x11000 + 1, &nxt);
  588. if (rval == QLA_SUCCESS)
  589. qla2xxx_copy_queues(ha, nxt);
  590. qla2xxx_dump_post_process(base_vha, rval);
  591. qla2300_fw_dump_failed:
  592. if (!hardware_locked)
  593. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  594. }
  595. /**
  596. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  597. * @ha: HA context
  598. * @hardware_locked: Called with the hardware_lock
  599. */
  600. void
  601. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  602. {
  603. int rval;
  604. uint32_t cnt, timer;
  605. uint16_t risc_address;
  606. uint16_t mb0, mb2;
  607. struct qla_hw_data *ha = vha->hw;
  608. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  609. uint16_t __iomem *dmp_reg;
  610. unsigned long flags;
  611. struct qla2100_fw_dump *fw;
  612. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  613. risc_address = 0;
  614. mb0 = mb2 = 0;
  615. flags = 0;
  616. if (!hardware_locked)
  617. spin_lock_irqsave(&ha->hardware_lock, flags);
  618. if (!ha->fw_dump) {
  619. ql_log(ql_log_warn, vha, 0xd004,
  620. "No buffer available for dump.\n");
  621. goto qla2100_fw_dump_failed;
  622. }
  623. if (ha->fw_dumped) {
  624. ql_log(ql_log_warn, vha, 0xd005,
  625. "Firmware has been previously dumped (%p) "
  626. "-- ignoring request.\n",
  627. ha->fw_dump);
  628. goto qla2100_fw_dump_failed;
  629. }
  630. fw = &ha->fw_dump->isp.isp21;
  631. qla2xxx_prep_dump(ha, ha->fw_dump);
  632. rval = QLA_SUCCESS;
  633. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  634. /* Pause RISC. */
  635. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  636. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  637. rval == QLA_SUCCESS; cnt--) {
  638. if (cnt)
  639. udelay(100);
  640. else
  641. rval = QLA_FUNCTION_TIMEOUT;
  642. }
  643. if (rval == QLA_SUCCESS) {
  644. dmp_reg = &reg->flash_address;
  645. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  646. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  647. dmp_reg = &reg->u.isp2100.mailbox0;
  648. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  649. if (cnt == 8)
  650. dmp_reg = &reg->u_end.isp2200.mailbox8;
  651. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  652. }
  653. dmp_reg = &reg->u.isp2100.unused_2[0];
  654. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  655. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  656. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  657. dmp_reg = &reg->risc_hw;
  658. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  659. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  660. WRT_REG_WORD(&reg->pcr, 0x2000);
  661. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  662. WRT_REG_WORD(&reg->pcr, 0x2100);
  663. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  664. WRT_REG_WORD(&reg->pcr, 0x2200);
  665. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  666. WRT_REG_WORD(&reg->pcr, 0x2300);
  667. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  668. WRT_REG_WORD(&reg->pcr, 0x2400);
  669. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  670. WRT_REG_WORD(&reg->pcr, 0x2500);
  671. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  672. WRT_REG_WORD(&reg->pcr, 0x2600);
  673. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  674. WRT_REG_WORD(&reg->pcr, 0x2700);
  675. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  676. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  677. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  678. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  679. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  680. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  681. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  682. /* Reset the ISP. */
  683. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  684. }
  685. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  686. rval == QLA_SUCCESS; cnt--) {
  687. if (cnt)
  688. udelay(100);
  689. else
  690. rval = QLA_FUNCTION_TIMEOUT;
  691. }
  692. /* Pause RISC. */
  693. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  694. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  695. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  696. for (cnt = 30000;
  697. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  698. rval == QLA_SUCCESS; cnt--) {
  699. if (cnt)
  700. udelay(100);
  701. else
  702. rval = QLA_FUNCTION_TIMEOUT;
  703. }
  704. if (rval == QLA_SUCCESS) {
  705. /* Set memory configuration and timing. */
  706. if (IS_QLA2100(ha))
  707. WRT_REG_WORD(&reg->mctr, 0xf1);
  708. else
  709. WRT_REG_WORD(&reg->mctr, 0xf2);
  710. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  711. /* Release RISC. */
  712. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  713. }
  714. }
  715. if (rval == QLA_SUCCESS) {
  716. /* Get RISC SRAM. */
  717. risc_address = 0x1000;
  718. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  719. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  720. }
  721. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  722. cnt++, risc_address++) {
  723. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  724. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  725. for (timer = 6000000; timer != 0; timer--) {
  726. /* Check for pending interrupts. */
  727. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  728. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  729. set_bit(MBX_INTERRUPT,
  730. &ha->mbx_cmd_flags);
  731. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  732. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  733. WRT_REG_WORD(&reg->semaphore, 0);
  734. WRT_REG_WORD(&reg->hccr,
  735. HCCR_CLR_RISC_INT);
  736. RD_REG_WORD(&reg->hccr);
  737. break;
  738. }
  739. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  740. RD_REG_WORD(&reg->hccr);
  741. }
  742. udelay(5);
  743. }
  744. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  745. rval = mb0 & MBS_MASK;
  746. fw->risc_ram[cnt] = htons(mb2);
  747. } else {
  748. rval = QLA_FUNCTION_FAILED;
  749. }
  750. }
  751. if (rval == QLA_SUCCESS)
  752. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  753. qla2xxx_dump_post_process(base_vha, rval);
  754. qla2100_fw_dump_failed:
  755. if (!hardware_locked)
  756. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  757. }
  758. void
  759. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  760. {
  761. int rval;
  762. uint32_t cnt;
  763. uint32_t risc_address;
  764. struct qla_hw_data *ha = vha->hw;
  765. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  766. uint32_t __iomem *dmp_reg;
  767. uint32_t *iter_reg;
  768. uint16_t __iomem *mbx_reg;
  769. unsigned long flags;
  770. struct qla24xx_fw_dump *fw;
  771. uint32_t ext_mem_cnt;
  772. void *nxt;
  773. void *nxt_chain;
  774. uint32_t *last_chain = NULL;
  775. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  776. if (IS_QLA82XX(ha))
  777. return;
  778. risc_address = ext_mem_cnt = 0;
  779. flags = 0;
  780. if (!hardware_locked)
  781. spin_lock_irqsave(&ha->hardware_lock, flags);
  782. if (!ha->fw_dump) {
  783. ql_log(ql_log_warn, vha, 0xd006,
  784. "No buffer available for dump.\n");
  785. goto qla24xx_fw_dump_failed;
  786. }
  787. if (ha->fw_dumped) {
  788. ql_log(ql_log_warn, vha, 0xd007,
  789. "Firmware has been previously dumped (%p) "
  790. "-- ignoring request.\n",
  791. ha->fw_dump);
  792. goto qla24xx_fw_dump_failed;
  793. }
  794. fw = &ha->fw_dump->isp.isp24;
  795. qla2xxx_prep_dump(ha, ha->fw_dump);
  796. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  797. /* Pause RISC. */
  798. rval = qla24xx_pause_risc(reg);
  799. if (rval != QLA_SUCCESS)
  800. goto qla24xx_fw_dump_failed_0;
  801. /* Host interface registers. */
  802. dmp_reg = &reg->flash_addr;
  803. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  804. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  805. /* Disable interrupts. */
  806. WRT_REG_DWORD(&reg->ictrl, 0);
  807. RD_REG_DWORD(&reg->ictrl);
  808. /* Shadow registers. */
  809. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  810. RD_REG_DWORD(&reg->iobase_addr);
  811. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  812. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  813. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  814. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  815. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  816. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  817. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  818. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  819. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  820. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  821. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  822. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  823. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  824. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  825. /* Mailbox registers. */
  826. mbx_reg = &reg->mailbox0;
  827. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  828. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  829. /* Transfer sequence registers. */
  830. iter_reg = fw->xseq_gp_reg;
  831. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  832. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  833. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  834. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  835. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  836. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  837. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  838. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  839. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  840. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  841. /* Receive sequence registers. */
  842. iter_reg = fw->rseq_gp_reg;
  843. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  844. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  845. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  846. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  847. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  848. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  849. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  850. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  851. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  852. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  853. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  854. /* Command DMA registers. */
  855. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  856. /* Queues. */
  857. iter_reg = fw->req0_dma_reg;
  858. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  859. dmp_reg = &reg->iobase_q;
  860. for (cnt = 0; cnt < 7; cnt++)
  861. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  862. iter_reg = fw->resp0_dma_reg;
  863. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  864. dmp_reg = &reg->iobase_q;
  865. for (cnt = 0; cnt < 7; cnt++)
  866. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  867. iter_reg = fw->req1_dma_reg;
  868. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  869. dmp_reg = &reg->iobase_q;
  870. for (cnt = 0; cnt < 7; cnt++)
  871. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  872. /* Transmit DMA registers. */
  873. iter_reg = fw->xmt0_dma_reg;
  874. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  875. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  876. iter_reg = fw->xmt1_dma_reg;
  877. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  878. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  879. iter_reg = fw->xmt2_dma_reg;
  880. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  881. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  882. iter_reg = fw->xmt3_dma_reg;
  883. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  884. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  885. iter_reg = fw->xmt4_dma_reg;
  886. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  887. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  888. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  889. /* Receive DMA registers. */
  890. iter_reg = fw->rcvt0_data_dma_reg;
  891. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  892. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  893. iter_reg = fw->rcvt1_data_dma_reg;
  894. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  895. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  896. /* RISC registers. */
  897. iter_reg = fw->risc_gp_reg;
  898. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  899. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  900. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  901. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  902. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  903. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  904. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  905. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  906. /* Local memory controller registers. */
  907. iter_reg = fw->lmc_reg;
  908. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  909. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  910. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  911. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  912. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  913. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  914. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  915. /* Fibre Protocol Module registers. */
  916. iter_reg = fw->fpm_hdw_reg;
  917. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  918. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  919. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  920. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  921. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  922. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  923. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  924. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  925. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  926. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  927. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  928. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  929. /* Frame Buffer registers. */
  930. iter_reg = fw->fb_hdw_reg;
  931. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  932. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  933. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  934. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  935. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  936. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  937. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  938. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  939. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  940. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  941. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  942. rval = qla24xx_soft_reset(ha);
  943. if (rval != QLA_SUCCESS)
  944. goto qla24xx_fw_dump_failed_0;
  945. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  946. &nxt);
  947. if (rval != QLA_SUCCESS)
  948. goto qla24xx_fw_dump_failed_0;
  949. nxt = qla2xxx_copy_queues(ha, nxt);
  950. qla24xx_copy_eft(ha, nxt);
  951. nxt_chain = (void *)ha->fw_dump + ha->chain_offset;
  952. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  953. if (last_chain) {
  954. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  955. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  956. }
  957. /* Adjust valid length. */
  958. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  959. qla24xx_fw_dump_failed_0:
  960. qla2xxx_dump_post_process(base_vha, rval);
  961. qla24xx_fw_dump_failed:
  962. if (!hardware_locked)
  963. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  964. }
  965. void
  966. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  967. {
  968. int rval;
  969. uint32_t cnt;
  970. uint32_t risc_address;
  971. struct qla_hw_data *ha = vha->hw;
  972. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  973. uint32_t __iomem *dmp_reg;
  974. uint32_t *iter_reg;
  975. uint16_t __iomem *mbx_reg;
  976. unsigned long flags;
  977. struct qla25xx_fw_dump *fw;
  978. uint32_t ext_mem_cnt;
  979. void *nxt, *nxt_chain;
  980. uint32_t *last_chain = NULL;
  981. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  982. risc_address = ext_mem_cnt = 0;
  983. flags = 0;
  984. if (!hardware_locked)
  985. spin_lock_irqsave(&ha->hardware_lock, flags);
  986. if (!ha->fw_dump) {
  987. ql_log(ql_log_warn, vha, 0xd008,
  988. "No buffer available for dump.\n");
  989. goto qla25xx_fw_dump_failed;
  990. }
  991. if (ha->fw_dumped) {
  992. ql_log(ql_log_warn, vha, 0xd009,
  993. "Firmware has been previously dumped (%p) "
  994. "-- ignoring request.\n",
  995. ha->fw_dump);
  996. goto qla25xx_fw_dump_failed;
  997. }
  998. fw = &ha->fw_dump->isp.isp25;
  999. qla2xxx_prep_dump(ha, ha->fw_dump);
  1000. ha->fw_dump->version = __constant_htonl(2);
  1001. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1002. /* Pause RISC. */
  1003. rval = qla24xx_pause_risc(reg);
  1004. if (rval != QLA_SUCCESS)
  1005. goto qla25xx_fw_dump_failed_0;
  1006. /* Host/Risc registers. */
  1007. iter_reg = fw->host_risc_reg;
  1008. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1009. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1010. /* PCIe registers. */
  1011. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1012. RD_REG_DWORD(&reg->iobase_addr);
  1013. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1014. dmp_reg = &reg->iobase_c4;
  1015. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1016. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1017. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1018. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1019. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1020. RD_REG_DWORD(&reg->iobase_window);
  1021. /* Host interface registers. */
  1022. dmp_reg = &reg->flash_addr;
  1023. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1024. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1025. /* Disable interrupts. */
  1026. WRT_REG_DWORD(&reg->ictrl, 0);
  1027. RD_REG_DWORD(&reg->ictrl);
  1028. /* Shadow registers. */
  1029. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1030. RD_REG_DWORD(&reg->iobase_addr);
  1031. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1032. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1033. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1034. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1035. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1036. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1037. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1038. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1039. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1040. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1041. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1042. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1043. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1044. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1045. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1046. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1047. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1048. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1049. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1050. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1051. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1052. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1053. /* RISC I/O register. */
  1054. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1055. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1056. /* Mailbox registers. */
  1057. mbx_reg = &reg->mailbox0;
  1058. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1059. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1060. /* Transfer sequence registers. */
  1061. iter_reg = fw->xseq_gp_reg;
  1062. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1063. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1064. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1065. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1066. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1067. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1068. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1069. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1070. iter_reg = fw->xseq_0_reg;
  1071. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1072. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1073. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1074. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1075. /* Receive sequence registers. */
  1076. iter_reg = fw->rseq_gp_reg;
  1077. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1078. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1079. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1080. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1081. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1082. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1083. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1084. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1085. iter_reg = fw->rseq_0_reg;
  1086. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1087. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1088. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1089. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1090. /* Auxiliary sequence registers. */
  1091. iter_reg = fw->aseq_gp_reg;
  1092. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1093. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1094. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1095. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1096. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1097. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1098. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1099. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1100. iter_reg = fw->aseq_0_reg;
  1101. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1102. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1103. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1104. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1105. /* Command DMA registers. */
  1106. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1107. /* Queues. */
  1108. iter_reg = fw->req0_dma_reg;
  1109. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1110. dmp_reg = &reg->iobase_q;
  1111. for (cnt = 0; cnt < 7; cnt++)
  1112. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1113. iter_reg = fw->resp0_dma_reg;
  1114. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1115. dmp_reg = &reg->iobase_q;
  1116. for (cnt = 0; cnt < 7; cnt++)
  1117. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1118. iter_reg = fw->req1_dma_reg;
  1119. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1120. dmp_reg = &reg->iobase_q;
  1121. for (cnt = 0; cnt < 7; cnt++)
  1122. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1123. /* Transmit DMA registers. */
  1124. iter_reg = fw->xmt0_dma_reg;
  1125. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1126. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1127. iter_reg = fw->xmt1_dma_reg;
  1128. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1129. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1130. iter_reg = fw->xmt2_dma_reg;
  1131. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1132. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1133. iter_reg = fw->xmt3_dma_reg;
  1134. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1135. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1136. iter_reg = fw->xmt4_dma_reg;
  1137. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1138. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1139. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1140. /* Receive DMA registers. */
  1141. iter_reg = fw->rcvt0_data_dma_reg;
  1142. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1143. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1144. iter_reg = fw->rcvt1_data_dma_reg;
  1145. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1146. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1147. /* RISC registers. */
  1148. iter_reg = fw->risc_gp_reg;
  1149. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1150. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1151. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1152. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1153. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1154. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1155. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1156. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1157. /* Local memory controller registers. */
  1158. iter_reg = fw->lmc_reg;
  1159. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1160. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1161. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1162. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1163. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1164. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1165. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1166. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1167. /* Fibre Protocol Module registers. */
  1168. iter_reg = fw->fpm_hdw_reg;
  1169. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1170. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1171. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1172. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1173. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1174. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1175. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1176. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1177. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1178. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1179. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1180. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1181. /* Frame Buffer registers. */
  1182. iter_reg = fw->fb_hdw_reg;
  1183. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1184. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1185. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1186. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1187. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1188. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1189. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1190. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1191. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1192. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1193. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1194. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1195. /* Multi queue registers */
  1196. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1197. &last_chain);
  1198. rval = qla24xx_soft_reset(ha);
  1199. if (rval != QLA_SUCCESS)
  1200. goto qla25xx_fw_dump_failed_0;
  1201. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1202. &nxt);
  1203. if (rval != QLA_SUCCESS)
  1204. goto qla25xx_fw_dump_failed_0;
  1205. nxt = qla2xxx_copy_queues(ha, nxt);
  1206. nxt = qla24xx_copy_eft(ha, nxt);
  1207. /* Chain entries -- started with MQ. */
  1208. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1209. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1210. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1211. if (last_chain) {
  1212. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1213. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1214. }
  1215. /* Adjust valid length. */
  1216. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1217. qla25xx_fw_dump_failed_0:
  1218. qla2xxx_dump_post_process(base_vha, rval);
  1219. qla25xx_fw_dump_failed:
  1220. if (!hardware_locked)
  1221. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1222. }
  1223. void
  1224. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1225. {
  1226. int rval;
  1227. uint32_t cnt;
  1228. uint32_t risc_address;
  1229. struct qla_hw_data *ha = vha->hw;
  1230. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1231. uint32_t __iomem *dmp_reg;
  1232. uint32_t *iter_reg;
  1233. uint16_t __iomem *mbx_reg;
  1234. unsigned long flags;
  1235. struct qla81xx_fw_dump *fw;
  1236. uint32_t ext_mem_cnt;
  1237. void *nxt, *nxt_chain;
  1238. uint32_t *last_chain = NULL;
  1239. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1240. risc_address = ext_mem_cnt = 0;
  1241. flags = 0;
  1242. if (!hardware_locked)
  1243. spin_lock_irqsave(&ha->hardware_lock, flags);
  1244. if (!ha->fw_dump) {
  1245. ql_log(ql_log_warn, vha, 0xd00a,
  1246. "No buffer available for dump.\n");
  1247. goto qla81xx_fw_dump_failed;
  1248. }
  1249. if (ha->fw_dumped) {
  1250. ql_log(ql_log_warn, vha, 0xd00b,
  1251. "Firmware has been previously dumped (%p) "
  1252. "-- ignoring request.\n",
  1253. ha->fw_dump);
  1254. goto qla81xx_fw_dump_failed;
  1255. }
  1256. fw = &ha->fw_dump->isp.isp81;
  1257. qla2xxx_prep_dump(ha, ha->fw_dump);
  1258. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1259. /* Pause RISC. */
  1260. rval = qla24xx_pause_risc(reg);
  1261. if (rval != QLA_SUCCESS)
  1262. goto qla81xx_fw_dump_failed_0;
  1263. /* Host/Risc registers. */
  1264. iter_reg = fw->host_risc_reg;
  1265. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1266. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1267. /* PCIe registers. */
  1268. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1269. RD_REG_DWORD(&reg->iobase_addr);
  1270. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1271. dmp_reg = &reg->iobase_c4;
  1272. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1273. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1274. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1275. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1276. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1277. RD_REG_DWORD(&reg->iobase_window);
  1278. /* Host interface registers. */
  1279. dmp_reg = &reg->flash_addr;
  1280. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1281. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1282. /* Disable interrupts. */
  1283. WRT_REG_DWORD(&reg->ictrl, 0);
  1284. RD_REG_DWORD(&reg->ictrl);
  1285. /* Shadow registers. */
  1286. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1287. RD_REG_DWORD(&reg->iobase_addr);
  1288. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1289. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1290. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1291. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1292. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1293. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1294. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1295. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1296. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1297. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1298. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1299. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1300. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1301. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1302. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1303. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1304. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1305. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1306. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1307. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1308. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1309. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1310. /* RISC I/O register. */
  1311. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1312. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1313. /* Mailbox registers. */
  1314. mbx_reg = &reg->mailbox0;
  1315. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1316. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1317. /* Transfer sequence registers. */
  1318. iter_reg = fw->xseq_gp_reg;
  1319. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1320. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1321. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1322. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1323. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1324. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1325. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1326. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1327. iter_reg = fw->xseq_0_reg;
  1328. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1329. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1330. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1331. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1332. /* Receive sequence registers. */
  1333. iter_reg = fw->rseq_gp_reg;
  1334. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1335. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1336. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1337. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1338. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1339. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1340. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1341. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1342. iter_reg = fw->rseq_0_reg;
  1343. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1344. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1345. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1346. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1347. /* Auxiliary sequence registers. */
  1348. iter_reg = fw->aseq_gp_reg;
  1349. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1350. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1351. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1352. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1353. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1354. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1355. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1356. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1357. iter_reg = fw->aseq_0_reg;
  1358. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1359. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1360. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1361. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1362. /* Command DMA registers. */
  1363. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1364. /* Queues. */
  1365. iter_reg = fw->req0_dma_reg;
  1366. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1367. dmp_reg = &reg->iobase_q;
  1368. for (cnt = 0; cnt < 7; cnt++)
  1369. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1370. iter_reg = fw->resp0_dma_reg;
  1371. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1372. dmp_reg = &reg->iobase_q;
  1373. for (cnt = 0; cnt < 7; cnt++)
  1374. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1375. iter_reg = fw->req1_dma_reg;
  1376. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1377. dmp_reg = &reg->iobase_q;
  1378. for (cnt = 0; cnt < 7; cnt++)
  1379. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1380. /* Transmit DMA registers. */
  1381. iter_reg = fw->xmt0_dma_reg;
  1382. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1383. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1384. iter_reg = fw->xmt1_dma_reg;
  1385. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1386. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1387. iter_reg = fw->xmt2_dma_reg;
  1388. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1389. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1390. iter_reg = fw->xmt3_dma_reg;
  1391. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1392. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1393. iter_reg = fw->xmt4_dma_reg;
  1394. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1395. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1396. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1397. /* Receive DMA registers. */
  1398. iter_reg = fw->rcvt0_data_dma_reg;
  1399. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1400. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1401. iter_reg = fw->rcvt1_data_dma_reg;
  1402. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1403. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1404. /* RISC registers. */
  1405. iter_reg = fw->risc_gp_reg;
  1406. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1407. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1408. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1409. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1410. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1411. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1412. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1413. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1414. /* Local memory controller registers. */
  1415. iter_reg = fw->lmc_reg;
  1416. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1417. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1418. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1419. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1420. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1421. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1422. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1423. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1424. /* Fibre Protocol Module registers. */
  1425. iter_reg = fw->fpm_hdw_reg;
  1426. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1427. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1428. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1429. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1430. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1431. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1432. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1433. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1434. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1435. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1436. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1437. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1438. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1439. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1440. /* Frame Buffer registers. */
  1441. iter_reg = fw->fb_hdw_reg;
  1442. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1443. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1444. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1445. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1446. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1447. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1448. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1449. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1450. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1451. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1452. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1453. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1454. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1455. /* Multi queue registers */
  1456. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1457. &last_chain);
  1458. rval = qla24xx_soft_reset(ha);
  1459. if (rval != QLA_SUCCESS)
  1460. goto qla81xx_fw_dump_failed_0;
  1461. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1462. &nxt);
  1463. if (rval != QLA_SUCCESS)
  1464. goto qla81xx_fw_dump_failed_0;
  1465. nxt = qla2xxx_copy_queues(ha, nxt);
  1466. nxt = qla24xx_copy_eft(ha, nxt);
  1467. /* Chain entries -- started with MQ. */
  1468. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1469. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1470. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1471. if (last_chain) {
  1472. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1473. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1474. }
  1475. /* Adjust valid length. */
  1476. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1477. qla81xx_fw_dump_failed_0:
  1478. qla2xxx_dump_post_process(base_vha, rval);
  1479. qla81xx_fw_dump_failed:
  1480. if (!hardware_locked)
  1481. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1482. }
  1483. void
  1484. qla83xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1485. {
  1486. int rval;
  1487. uint32_t cnt, reg_data;
  1488. uint32_t risc_address;
  1489. struct qla_hw_data *ha = vha->hw;
  1490. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1491. uint32_t __iomem *dmp_reg;
  1492. uint32_t *iter_reg;
  1493. uint16_t __iomem *mbx_reg;
  1494. unsigned long flags;
  1495. struct qla83xx_fw_dump *fw;
  1496. uint32_t ext_mem_cnt;
  1497. void *nxt, *nxt_chain;
  1498. uint32_t *last_chain = NULL;
  1499. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1500. risc_address = ext_mem_cnt = 0;
  1501. flags = 0;
  1502. if (!hardware_locked)
  1503. spin_lock_irqsave(&ha->hardware_lock, flags);
  1504. if (!ha->fw_dump) {
  1505. ql_log(ql_log_warn, vha, 0xd00c,
  1506. "No buffer available for dump!!!\n");
  1507. goto qla83xx_fw_dump_failed;
  1508. }
  1509. if (ha->fw_dumped) {
  1510. ql_log(ql_log_warn, vha, 0xd00d,
  1511. "Firmware has been previously dumped (%p) -- ignoring "
  1512. "request...\n", ha->fw_dump);
  1513. goto qla83xx_fw_dump_failed;
  1514. }
  1515. fw = &ha->fw_dump->isp.isp83;
  1516. qla2xxx_prep_dump(ha, ha->fw_dump);
  1517. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1518. /* Pause RISC. */
  1519. rval = qla24xx_pause_risc(reg);
  1520. if (rval != QLA_SUCCESS)
  1521. goto qla83xx_fw_dump_failed_0;
  1522. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1523. dmp_reg = &reg->iobase_window;
  1524. reg_data = RD_REG_DWORD(dmp_reg);
  1525. WRT_REG_DWORD(dmp_reg, 0);
  1526. dmp_reg = &reg->unused_4_1[0];
  1527. reg_data = RD_REG_DWORD(dmp_reg);
  1528. WRT_REG_DWORD(dmp_reg, 0);
  1529. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1530. dmp_reg = &reg->unused_4_1[2];
  1531. reg_data = RD_REG_DWORD(dmp_reg);
  1532. WRT_REG_DWORD(dmp_reg, 0);
  1533. /* select PCR and disable ecc checking and correction */
  1534. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1535. RD_REG_DWORD(&reg->iobase_addr);
  1536. WRT_REG_DWORD(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
  1537. /* Host/Risc registers. */
  1538. iter_reg = fw->host_risc_reg;
  1539. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1540. iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1541. qla24xx_read_window(reg, 0x7040, 16, iter_reg);
  1542. /* PCIe registers. */
  1543. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1544. RD_REG_DWORD(&reg->iobase_addr);
  1545. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1546. dmp_reg = &reg->iobase_c4;
  1547. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1548. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1549. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1550. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1551. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1552. RD_REG_DWORD(&reg->iobase_window);
  1553. /* Host interface registers. */
  1554. dmp_reg = &reg->flash_addr;
  1555. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1556. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1557. /* Disable interrupts. */
  1558. WRT_REG_DWORD(&reg->ictrl, 0);
  1559. RD_REG_DWORD(&reg->ictrl);
  1560. /* Shadow registers. */
  1561. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1562. RD_REG_DWORD(&reg->iobase_addr);
  1563. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1564. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1565. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1566. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1567. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1568. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1569. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1570. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1571. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1572. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1573. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1574. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1575. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1576. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1577. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1578. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1579. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1580. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1581. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1582. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1583. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1584. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1585. /* RISC I/O register. */
  1586. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1587. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1588. /* Mailbox registers. */
  1589. mbx_reg = &reg->mailbox0;
  1590. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1591. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1592. /* Transfer sequence registers. */
  1593. iter_reg = fw->xseq_gp_reg;
  1594. iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
  1595. iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
  1596. iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
  1597. iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
  1598. iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
  1599. iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
  1600. iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
  1601. iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
  1602. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1603. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1604. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1605. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1606. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1607. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1608. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1609. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1610. iter_reg = fw->xseq_0_reg;
  1611. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1612. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1613. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1614. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1615. qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
  1616. /* Receive sequence registers. */
  1617. iter_reg = fw->rseq_gp_reg;
  1618. iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
  1619. iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
  1620. iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
  1621. iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
  1622. iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
  1623. iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
  1624. iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
  1625. iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
  1626. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1627. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1628. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1629. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1630. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1631. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1632. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1633. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1634. iter_reg = fw->rseq_0_reg;
  1635. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1636. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1637. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1638. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1639. qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
  1640. /* Auxiliary sequence registers. */
  1641. iter_reg = fw->aseq_gp_reg;
  1642. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1643. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1644. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1645. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1646. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1647. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1648. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1649. iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1650. iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
  1651. iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
  1652. iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
  1653. iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
  1654. iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
  1655. iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
  1656. iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
  1657. qla24xx_read_window(reg, 0xB170, 16, iter_reg);
  1658. iter_reg = fw->aseq_0_reg;
  1659. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1660. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1661. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1662. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1663. qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
  1664. /* Command DMA registers. */
  1665. iter_reg = fw->cmd_dma_reg;
  1666. iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
  1667. iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
  1668. iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
  1669. qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
  1670. /* Queues. */
  1671. iter_reg = fw->req0_dma_reg;
  1672. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1673. dmp_reg = &reg->iobase_q;
  1674. for (cnt = 0; cnt < 7; cnt++)
  1675. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1676. iter_reg = fw->resp0_dma_reg;
  1677. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1678. dmp_reg = &reg->iobase_q;
  1679. for (cnt = 0; cnt < 7; cnt++)
  1680. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1681. iter_reg = fw->req1_dma_reg;
  1682. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1683. dmp_reg = &reg->iobase_q;
  1684. for (cnt = 0; cnt < 7; cnt++)
  1685. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1686. /* Transmit DMA registers. */
  1687. iter_reg = fw->xmt0_dma_reg;
  1688. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1689. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1690. iter_reg = fw->xmt1_dma_reg;
  1691. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1692. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1693. iter_reg = fw->xmt2_dma_reg;
  1694. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1695. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1696. iter_reg = fw->xmt3_dma_reg;
  1697. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1698. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1699. iter_reg = fw->xmt4_dma_reg;
  1700. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1701. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1702. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1703. /* Receive DMA registers. */
  1704. iter_reg = fw->rcvt0_data_dma_reg;
  1705. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1706. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1707. iter_reg = fw->rcvt1_data_dma_reg;
  1708. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1709. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1710. /* RISC registers. */
  1711. iter_reg = fw->risc_gp_reg;
  1712. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1713. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1714. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1715. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1716. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1717. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1718. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1719. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1720. /* Local memory controller registers. */
  1721. iter_reg = fw->lmc_reg;
  1722. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1723. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1724. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1725. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1726. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1727. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1728. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1729. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1730. /* Fibre Protocol Module registers. */
  1731. iter_reg = fw->fpm_hdw_reg;
  1732. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1733. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1734. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1735. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1736. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1737. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1738. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1739. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1740. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1741. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1742. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1743. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1744. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1745. iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1746. iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
  1747. qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
  1748. /* RQ0 Array registers. */
  1749. iter_reg = fw->rq0_array_reg;
  1750. iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
  1751. iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
  1752. iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
  1753. iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
  1754. iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
  1755. iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
  1756. iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
  1757. iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
  1758. iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
  1759. iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
  1760. iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
  1761. iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
  1762. iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
  1763. iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
  1764. iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
  1765. qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
  1766. /* RQ1 Array registers. */
  1767. iter_reg = fw->rq1_array_reg;
  1768. iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
  1769. iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
  1770. iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
  1771. iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
  1772. iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
  1773. iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
  1774. iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
  1775. iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
  1776. iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
  1777. iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
  1778. iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
  1779. iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
  1780. iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
  1781. iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
  1782. iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
  1783. qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
  1784. /* RP0 Array registers. */
  1785. iter_reg = fw->rp0_array_reg;
  1786. iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
  1787. iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
  1788. iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
  1789. iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
  1790. iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
  1791. iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
  1792. iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
  1793. iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
  1794. iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
  1795. iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
  1796. iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
  1797. iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
  1798. iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
  1799. iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
  1800. iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
  1801. qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
  1802. /* RP1 Array registers. */
  1803. iter_reg = fw->rp1_array_reg;
  1804. iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
  1805. iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
  1806. iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
  1807. iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
  1808. iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
  1809. iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
  1810. iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
  1811. iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
  1812. iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
  1813. iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
  1814. iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
  1815. iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
  1816. iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
  1817. iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
  1818. iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
  1819. qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
  1820. iter_reg = fw->at0_array_reg;
  1821. iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
  1822. iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
  1823. iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
  1824. iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
  1825. iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
  1826. iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
  1827. iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
  1828. qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
  1829. /* I/O Queue Control registers. */
  1830. qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
  1831. /* Frame Buffer registers. */
  1832. iter_reg = fw->fb_hdw_reg;
  1833. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1834. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1835. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1836. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1837. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1838. iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
  1839. iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
  1840. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1841. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1842. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1843. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1844. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1845. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1846. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1847. iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
  1848. iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
  1849. iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
  1850. iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
  1851. iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
  1852. iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
  1853. iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
  1854. iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
  1855. iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
  1856. iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
  1857. iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
  1858. iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
  1859. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1860. /* Multi queue registers */
  1861. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1862. &last_chain);
  1863. rval = qla24xx_soft_reset(ha);
  1864. if (rval != QLA_SUCCESS) {
  1865. ql_log(ql_log_warn, vha, 0xd00e,
  1866. "SOFT RESET FAILED, forcing continuation of dump!!!\n");
  1867. rval = QLA_SUCCESS;
  1868. ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
  1869. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  1870. RD_REG_DWORD(&reg->hccr);
  1871. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  1872. RD_REG_DWORD(&reg->hccr);
  1873. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1874. RD_REG_DWORD(&reg->hccr);
  1875. for (cnt = 30000; cnt && (RD_REG_WORD(&reg->mailbox0)); cnt--)
  1876. udelay(5);
  1877. if (!cnt) {
  1878. nxt = fw->code_ram;
  1879. nxt += sizeof(fw->code_ram);
  1880. nxt += (ha->fw_memory_size - 0x100000 + 1);
  1881. goto copy_queue;
  1882. } else
  1883. ql_log(ql_log_warn, vha, 0xd010,
  1884. "bigger hammer success?\n");
  1885. }
  1886. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1887. &nxt);
  1888. if (rval != QLA_SUCCESS)
  1889. goto qla83xx_fw_dump_failed_0;
  1890. copy_queue:
  1891. nxt = qla2xxx_copy_queues(ha, nxt);
  1892. nxt = qla24xx_copy_eft(ha, nxt);
  1893. /* Chain entries -- started with MQ. */
  1894. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1895. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1896. nxt_chain = qla2xxx_copy_atioqueues(ha, nxt_chain, &last_chain);
  1897. if (last_chain) {
  1898. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1899. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1900. }
  1901. /* Adjust valid length. */
  1902. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1903. qla83xx_fw_dump_failed_0:
  1904. qla2xxx_dump_post_process(base_vha, rval);
  1905. qla83xx_fw_dump_failed:
  1906. if (!hardware_locked)
  1907. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1908. }
  1909. /****************************************************************************/
  1910. /* Driver Debug Functions. */
  1911. /****************************************************************************/
  1912. static inline int
  1913. ql_mask_match(uint32_t level)
  1914. {
  1915. if (ql2xextended_error_logging == 1)
  1916. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  1917. return (level & ql2xextended_error_logging) == level;
  1918. }
  1919. /*
  1920. * This function is for formatting and logging debug information.
  1921. * It is to be used when vha is available. It formats the message
  1922. * and logs it to the messages file.
  1923. * parameters:
  1924. * level: The level of the debug messages to be printed.
  1925. * If ql2xextended_error_logging value is correctly set,
  1926. * this message will appear in the messages file.
  1927. * vha: Pointer to the scsi_qla_host_t.
  1928. * id: This is a unique identifier for the level. It identifies the
  1929. * part of the code from where the message originated.
  1930. * msg: The message to be displayed.
  1931. */
  1932. void
  1933. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1934. {
  1935. va_list va;
  1936. struct va_format vaf;
  1937. if (!ql_mask_match(level))
  1938. return;
  1939. va_start(va, fmt);
  1940. vaf.fmt = fmt;
  1941. vaf.va = &va;
  1942. if (vha != NULL) {
  1943. const struct pci_dev *pdev = vha->hw->pdev;
  1944. /* <module-name> <pci-name> <msg-id>:<host> Message */
  1945. pr_warn("%s [%s]-%04x:%ld: %pV",
  1946. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  1947. vha->host_no, &vaf);
  1948. } else {
  1949. pr_warn("%s [%s]-%04x: : %pV",
  1950. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  1951. }
  1952. va_end(va);
  1953. }
  1954. /*
  1955. * This function is for formatting and logging debug information.
  1956. * It is to be used when vha is not available and pci is available,
  1957. * i.e., before host allocation. It formats the message and logs it
  1958. * to the messages file.
  1959. * parameters:
  1960. * level: The level of the debug messages to be printed.
  1961. * If ql2xextended_error_logging value is correctly set,
  1962. * this message will appear in the messages file.
  1963. * pdev: Pointer to the struct pci_dev.
  1964. * id: This is a unique id for the level. It identifies the part
  1965. * of the code from where the message originated.
  1966. * msg: The message to be displayed.
  1967. */
  1968. void
  1969. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1970. const char *fmt, ...)
  1971. {
  1972. va_list va;
  1973. struct va_format vaf;
  1974. if (pdev == NULL)
  1975. return;
  1976. if (!ql_mask_match(level))
  1977. return;
  1978. va_start(va, fmt);
  1979. vaf.fmt = fmt;
  1980. vaf.va = &va;
  1981. /* <module-name> <dev-name>:<msg-id> Message */
  1982. pr_warn("%s [%s]-%04x: : %pV",
  1983. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  1984. va_end(va);
  1985. }
  1986. /*
  1987. * This function is for formatting and logging log messages.
  1988. * It is to be used when vha is available. It formats the message
  1989. * and logs it to the messages file. All the messages will be logged
  1990. * irrespective of value of ql2xextended_error_logging.
  1991. * parameters:
  1992. * level: The level of the log messages to be printed in the
  1993. * messages file.
  1994. * vha: Pointer to the scsi_qla_host_t
  1995. * id: This is a unique id for the level. It identifies the
  1996. * part of the code from where the message originated.
  1997. * msg: The message to be displayed.
  1998. */
  1999. void
  2000. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  2001. {
  2002. va_list va;
  2003. struct va_format vaf;
  2004. char pbuf[128];
  2005. if (level > ql_errlev)
  2006. return;
  2007. if (vha != NULL) {
  2008. const struct pci_dev *pdev = vha->hw->pdev;
  2009. /* <module-name> <msg-id>:<host> Message */
  2010. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  2011. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  2012. } else {
  2013. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2014. QL_MSGHDR, "0000:00:00.0", id);
  2015. }
  2016. pbuf[sizeof(pbuf) - 1] = 0;
  2017. va_start(va, fmt);
  2018. vaf.fmt = fmt;
  2019. vaf.va = &va;
  2020. switch (level) {
  2021. case ql_log_fatal: /* FATAL LOG */
  2022. pr_crit("%s%pV", pbuf, &vaf);
  2023. break;
  2024. case ql_log_warn:
  2025. pr_err("%s%pV", pbuf, &vaf);
  2026. break;
  2027. case ql_log_info:
  2028. pr_warn("%s%pV", pbuf, &vaf);
  2029. break;
  2030. default:
  2031. pr_info("%s%pV", pbuf, &vaf);
  2032. break;
  2033. }
  2034. va_end(va);
  2035. }
  2036. /*
  2037. * This function is for formatting and logging log messages.
  2038. * It is to be used when vha is not available and pci is available,
  2039. * i.e., before host allocation. It formats the message and logs
  2040. * it to the messages file. All the messages are logged irrespective
  2041. * of the value of ql2xextended_error_logging.
  2042. * parameters:
  2043. * level: The level of the log messages to be printed in the
  2044. * messages file.
  2045. * pdev: Pointer to the struct pci_dev.
  2046. * id: This is a unique id for the level. It identifies the
  2047. * part of the code from where the message originated.
  2048. * msg: The message to be displayed.
  2049. */
  2050. void
  2051. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  2052. const char *fmt, ...)
  2053. {
  2054. va_list va;
  2055. struct va_format vaf;
  2056. char pbuf[128];
  2057. if (pdev == NULL)
  2058. return;
  2059. if (level > ql_errlev)
  2060. return;
  2061. /* <module-name> <dev-name>:<msg-id> Message */
  2062. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  2063. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  2064. pbuf[sizeof(pbuf) - 1] = 0;
  2065. va_start(va, fmt);
  2066. vaf.fmt = fmt;
  2067. vaf.va = &va;
  2068. switch (level) {
  2069. case ql_log_fatal: /* FATAL LOG */
  2070. pr_crit("%s%pV", pbuf, &vaf);
  2071. break;
  2072. case ql_log_warn:
  2073. pr_err("%s%pV", pbuf, &vaf);
  2074. break;
  2075. case ql_log_info:
  2076. pr_warn("%s%pV", pbuf, &vaf);
  2077. break;
  2078. default:
  2079. pr_info("%s%pV", pbuf, &vaf);
  2080. break;
  2081. }
  2082. va_end(va);
  2083. }
  2084. void
  2085. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  2086. {
  2087. int i;
  2088. struct qla_hw_data *ha = vha->hw;
  2089. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  2090. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  2091. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  2092. uint16_t __iomem *mbx_reg;
  2093. if (!ql_mask_match(level))
  2094. return;
  2095. if (IS_QLA82XX(ha))
  2096. mbx_reg = &reg82->mailbox_in[0];
  2097. else if (IS_FWI2_CAPABLE(ha))
  2098. mbx_reg = &reg24->mailbox0;
  2099. else
  2100. mbx_reg = MAILBOX_REG(ha, reg, 0);
  2101. ql_dbg(level, vha, id, "Mailbox registers:\n");
  2102. for (i = 0; i < 6; i++)
  2103. ql_dbg(level, vha, id,
  2104. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  2105. }
  2106. void
  2107. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  2108. uint8_t *b, uint32_t size)
  2109. {
  2110. uint32_t cnt;
  2111. uint8_t c;
  2112. if (!ql_mask_match(level))
  2113. return;
  2114. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  2115. "9 Ah Bh Ch Dh Eh Fh\n");
  2116. ql_dbg(level, vha, id, "----------------------------------"
  2117. "----------------------------\n");
  2118. ql_dbg(level, vha, id, " ");
  2119. for (cnt = 0; cnt < size;) {
  2120. c = *b++;
  2121. printk("%02x", (uint32_t) c);
  2122. cnt++;
  2123. if (!(cnt % 16))
  2124. printk("\n");
  2125. else
  2126. printk(" ");
  2127. }
  2128. if (cnt % 16)
  2129. ql_dbg(level, vha, id, "\n");
  2130. }