irq.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761
  1. #ifndef _LINUX_IRQ_H
  2. #define _LINUX_IRQ_H
  3. /*
  4. * Please do not include this file in generic code. There is currently
  5. * no requirement for any architecture to implement anything held
  6. * within this file.
  7. *
  8. * Thanks. --rmk
  9. */
  10. #include <linux/smp.h>
  11. #include <linux/linkage.h>
  12. #include <linux/cache.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/cpumask.h>
  15. #include <linux/gfp.h>
  16. #include <linux/irqreturn.h>
  17. #include <linux/irqnr.h>
  18. #include <linux/errno.h>
  19. #include <linux/topology.h>
  20. #include <linux/wait.h>
  21. #include <asm/irq.h>
  22. #include <asm/ptrace.h>
  23. #include <asm/irq_regs.h>
  24. struct seq_file;
  25. struct module;
  26. struct irq_desc;
  27. struct irq_data;
  28. typedef void (*irq_flow_handler_t)(unsigned int irq,
  29. struct irq_desc *desc);
  30. typedef void (*irq_preflow_handler_t)(struct irq_data *data);
  31. /*
  32. * IRQ line status.
  33. *
  34. * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
  35. *
  36. * IRQ_TYPE_NONE - default, unspecified type
  37. * IRQ_TYPE_EDGE_RISING - rising edge triggered
  38. * IRQ_TYPE_EDGE_FALLING - falling edge triggered
  39. * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
  40. * IRQ_TYPE_LEVEL_HIGH - high level triggered
  41. * IRQ_TYPE_LEVEL_LOW - low level triggered
  42. * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
  43. * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
  44. * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
  45. * to setup the HW to a sane default (used
  46. * by irqdomain map() callbacks to synchronize
  47. * the HW state and SW flags for a newly
  48. * allocated descriptor).
  49. *
  50. * IRQ_TYPE_PROBE - Special flag for probing in progress
  51. *
  52. * Bits which can be modified via irq_set/clear/modify_status_flags()
  53. * IRQ_LEVEL - Interrupt is level type. Will be also
  54. * updated in the code when the above trigger
  55. * bits are modified via irq_set_irq_type()
  56. * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
  57. * it from affinity setting
  58. * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
  59. * IRQ_NOREQUEST - Interrupt cannot be requested via
  60. * request_irq()
  61. * IRQ_NOTHREAD - Interrupt cannot be threaded
  62. * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
  63. * request/setup_irq()
  64. * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
  65. * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
  66. * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
  67. * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
  68. */
  69. enum {
  70. IRQ_TYPE_NONE = 0x00000000,
  71. IRQ_TYPE_EDGE_RISING = 0x00000001,
  72. IRQ_TYPE_EDGE_FALLING = 0x00000002,
  73. IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
  74. IRQ_TYPE_LEVEL_HIGH = 0x00000004,
  75. IRQ_TYPE_LEVEL_LOW = 0x00000008,
  76. IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
  77. IRQ_TYPE_SENSE_MASK = 0x0000000f,
  78. IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
  79. IRQ_TYPE_PROBE = 0x00000010,
  80. IRQ_LEVEL = (1 << 8),
  81. IRQ_PER_CPU = (1 << 9),
  82. IRQ_NOPROBE = (1 << 10),
  83. IRQ_NOREQUEST = (1 << 11),
  84. IRQ_NOAUTOEN = (1 << 12),
  85. IRQ_NO_BALANCING = (1 << 13),
  86. IRQ_MOVE_PCNTXT = (1 << 14),
  87. IRQ_NESTED_THREAD = (1 << 15),
  88. IRQ_NOTHREAD = (1 << 16),
  89. IRQ_PER_CPU_DEVID = (1 << 17),
  90. };
  91. #define IRQF_MODIFY_MASK \
  92. (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
  93. IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
  94. IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID)
  95. #define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
  96. /*
  97. * Return value for chip->irq_set_affinity()
  98. *
  99. * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
  100. * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
  101. */
  102. enum {
  103. IRQ_SET_MASK_OK = 0,
  104. IRQ_SET_MASK_OK_NOCOPY,
  105. };
  106. struct msi_desc;
  107. struct irq_domain;
  108. /**
  109. * struct irq_data - per irq and irq chip data passed down to chip functions
  110. * @irq: interrupt number
  111. * @hwirq: hardware interrupt number, local to the interrupt domain
  112. * @node: node index useful for balancing
  113. * @state_use_accessors: status information for irq chip functions.
  114. * Use accessor functions to deal with it
  115. * @chip: low level interrupt hardware access
  116. * @domain: Interrupt translation domain; responsible for mapping
  117. * between hwirq number and linux irq number.
  118. * @handler_data: per-IRQ data for the irq_chip methods
  119. * @chip_data: platform-specific per-chip private data for the chip
  120. * methods, to allow shared chip implementations
  121. * @msi_desc: MSI descriptor
  122. * @affinity: IRQ affinity on SMP
  123. *
  124. * The fields here need to overlay the ones in irq_desc until we
  125. * cleaned up the direct references and switched everything over to
  126. * irq_data.
  127. */
  128. struct irq_data {
  129. unsigned int irq;
  130. unsigned long hwirq;
  131. unsigned int node;
  132. unsigned int state_use_accessors;
  133. struct irq_chip *chip;
  134. struct irq_domain *domain;
  135. void *handler_data;
  136. void *chip_data;
  137. struct msi_desc *msi_desc;
  138. cpumask_var_t affinity;
  139. };
  140. /*
  141. * Bit masks for irq_data.state
  142. *
  143. * IRQD_TRIGGER_MASK - Mask for the trigger type bits
  144. * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
  145. * IRQD_NO_BALANCING - Balancing disabled for this IRQ
  146. * IRQD_PER_CPU - Interrupt is per cpu
  147. * IRQD_AFFINITY_SET - Interrupt affinity was set
  148. * IRQD_LEVEL - Interrupt is level triggered
  149. * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
  150. * from suspend
  151. * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
  152. * context
  153. * IRQD_IRQ_DISABLED - Disabled state of the interrupt
  154. * IRQD_IRQ_MASKED - Masked state of the interrupt
  155. * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
  156. */
  157. enum {
  158. IRQD_TRIGGER_MASK = 0xf,
  159. IRQD_SETAFFINITY_PENDING = (1 << 8),
  160. IRQD_NO_BALANCING = (1 << 10),
  161. IRQD_PER_CPU = (1 << 11),
  162. IRQD_AFFINITY_SET = (1 << 12),
  163. IRQD_LEVEL = (1 << 13),
  164. IRQD_WAKEUP_STATE = (1 << 14),
  165. IRQD_MOVE_PCNTXT = (1 << 15),
  166. IRQD_IRQ_DISABLED = (1 << 16),
  167. IRQD_IRQ_MASKED = (1 << 17),
  168. IRQD_IRQ_INPROGRESS = (1 << 18),
  169. };
  170. static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
  171. {
  172. return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
  173. }
  174. static inline bool irqd_is_per_cpu(struct irq_data *d)
  175. {
  176. return d->state_use_accessors & IRQD_PER_CPU;
  177. }
  178. static inline bool irqd_can_balance(struct irq_data *d)
  179. {
  180. return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
  181. }
  182. static inline bool irqd_affinity_was_set(struct irq_data *d)
  183. {
  184. return d->state_use_accessors & IRQD_AFFINITY_SET;
  185. }
  186. static inline void irqd_mark_affinity_was_set(struct irq_data *d)
  187. {
  188. d->state_use_accessors |= IRQD_AFFINITY_SET;
  189. }
  190. static inline u32 irqd_get_trigger_type(struct irq_data *d)
  191. {
  192. return d->state_use_accessors & IRQD_TRIGGER_MASK;
  193. }
  194. /*
  195. * Must only be called inside irq_chip.irq_set_type() functions.
  196. */
  197. static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
  198. {
  199. d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
  200. d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
  201. }
  202. static inline bool irqd_is_level_type(struct irq_data *d)
  203. {
  204. return d->state_use_accessors & IRQD_LEVEL;
  205. }
  206. static inline bool irqd_is_wakeup_set(struct irq_data *d)
  207. {
  208. return d->state_use_accessors & IRQD_WAKEUP_STATE;
  209. }
  210. static inline bool irqd_can_move_in_process_context(struct irq_data *d)
  211. {
  212. return d->state_use_accessors & IRQD_MOVE_PCNTXT;
  213. }
  214. static inline bool irqd_irq_disabled(struct irq_data *d)
  215. {
  216. return d->state_use_accessors & IRQD_IRQ_DISABLED;
  217. }
  218. static inline bool irqd_irq_masked(struct irq_data *d)
  219. {
  220. return d->state_use_accessors & IRQD_IRQ_MASKED;
  221. }
  222. static inline bool irqd_irq_inprogress(struct irq_data *d)
  223. {
  224. return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
  225. }
  226. /*
  227. * Functions for chained handlers which can be enabled/disabled by the
  228. * standard disable_irq/enable_irq calls. Must be called with
  229. * irq_desc->lock held.
  230. */
  231. static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
  232. {
  233. d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
  234. }
  235. static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
  236. {
  237. d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
  238. }
  239. static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
  240. {
  241. return d->hwirq;
  242. }
  243. /**
  244. * struct irq_chip - hardware interrupt chip descriptor
  245. *
  246. * @name: name for /proc/interrupts
  247. * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
  248. * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
  249. * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
  250. * @irq_disable: disable the interrupt
  251. * @irq_ack: start of a new interrupt
  252. * @irq_mask: mask an interrupt source
  253. * @irq_mask_ack: ack and mask an interrupt source
  254. * @irq_unmask: unmask an interrupt source
  255. * @irq_eoi: end of interrupt
  256. * @irq_set_affinity: set the CPU affinity on SMP machines
  257. * @irq_retrigger: resend an IRQ to the CPU
  258. * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
  259. * @irq_set_wake: enable/disable power-management wake-on of an IRQ
  260. * @irq_bus_lock: function to lock access to slow bus (i2c) chips
  261. * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
  262. * @irq_cpu_online: configure an interrupt source for a secondary CPU
  263. * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
  264. * @irq_suspend: function called from core code on suspend once per chip
  265. * @irq_resume: function called from core code on resume once per chip
  266. * @irq_pm_shutdown: function called from core code on shutdown once per chip
  267. * @irq_print_chip: optional to print special chip info in show_interrupts
  268. * @flags: chip specific flags
  269. */
  270. struct irq_chip {
  271. const char *name;
  272. unsigned int (*irq_startup)(struct irq_data *data);
  273. void (*irq_shutdown)(struct irq_data *data);
  274. void (*irq_enable)(struct irq_data *data);
  275. void (*irq_disable)(struct irq_data *data);
  276. void (*irq_ack)(struct irq_data *data);
  277. void (*irq_mask)(struct irq_data *data);
  278. void (*irq_mask_ack)(struct irq_data *data);
  279. void (*irq_unmask)(struct irq_data *data);
  280. void (*irq_eoi)(struct irq_data *data);
  281. int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
  282. int (*irq_retrigger)(struct irq_data *data);
  283. int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
  284. int (*irq_set_wake)(struct irq_data *data, unsigned int on);
  285. void (*irq_bus_lock)(struct irq_data *data);
  286. void (*irq_bus_sync_unlock)(struct irq_data *data);
  287. void (*irq_cpu_online)(struct irq_data *data);
  288. void (*irq_cpu_offline)(struct irq_data *data);
  289. void (*irq_suspend)(struct irq_data *data);
  290. void (*irq_resume)(struct irq_data *data);
  291. void (*irq_pm_shutdown)(struct irq_data *data);
  292. void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
  293. unsigned long flags;
  294. };
  295. /*
  296. * irq_chip specific flags
  297. *
  298. * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
  299. * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
  300. * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
  301. * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
  302. * when irq enabled
  303. * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
  304. */
  305. enum {
  306. IRQCHIP_SET_TYPE_MASKED = (1 << 0),
  307. IRQCHIP_EOI_IF_HANDLED = (1 << 1),
  308. IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
  309. IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
  310. IRQCHIP_SKIP_SET_WAKE = (1 << 4),
  311. IRQCHIP_ONESHOT_SAFE = (1 << 5),
  312. };
  313. /* This include will go away once we isolated irq_desc usage to core code */
  314. #include <linux/irqdesc.h>
  315. /*
  316. * Pick up the arch-dependent methods:
  317. */
  318. #include <asm/hw_irq.h>
  319. #ifndef NR_IRQS_LEGACY
  320. # define NR_IRQS_LEGACY 0
  321. #endif
  322. #ifndef ARCH_IRQ_INIT_FLAGS
  323. # define ARCH_IRQ_INIT_FLAGS 0
  324. #endif
  325. #define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
  326. struct irqaction;
  327. extern int setup_irq(unsigned int irq, struct irqaction *new);
  328. extern void remove_irq(unsigned int irq, struct irqaction *act);
  329. extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
  330. extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
  331. extern void irq_cpu_online(void);
  332. extern void irq_cpu_offline(void);
  333. extern int __irq_set_affinity_locked(struct irq_data *data, const struct cpumask *cpumask);
  334. #ifdef CONFIG_GENERIC_HARDIRQS
  335. #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
  336. void irq_move_irq(struct irq_data *data);
  337. void irq_move_masked_irq(struct irq_data *data);
  338. #else
  339. static inline void irq_move_irq(struct irq_data *data) { }
  340. static inline void irq_move_masked_irq(struct irq_data *data) { }
  341. #endif
  342. extern int no_irq_affinity;
  343. #ifdef CONFIG_HARDIRQS_SW_RESEND
  344. int irq_set_parent(int irq, int parent_irq);
  345. #else
  346. static inline int irq_set_parent(int irq, int parent_irq)
  347. {
  348. return 0;
  349. }
  350. #endif
  351. /*
  352. * Built-in IRQ handlers for various IRQ types,
  353. * callable via desc->handle_irq()
  354. */
  355. extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
  356. extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
  357. extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
  358. extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
  359. extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
  360. extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
  361. extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
  362. extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
  363. extern void handle_nested_irq(unsigned int irq);
  364. /* Handling of unhandled and spurious interrupts: */
  365. extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
  366. irqreturn_t action_ret);
  367. /* Enable/disable irq debugging output: */
  368. extern int noirqdebug_setup(char *str);
  369. /* Checks whether the interrupt can be requested by request_irq(): */
  370. extern int can_request_irq(unsigned int irq, unsigned long irqflags);
  371. /* Dummy irq-chip implementations: */
  372. extern struct irq_chip no_irq_chip;
  373. extern struct irq_chip dummy_irq_chip;
  374. extern void
  375. irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
  376. irq_flow_handler_t handle, const char *name);
  377. static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
  378. irq_flow_handler_t handle)
  379. {
  380. irq_set_chip_and_handler_name(irq, chip, handle, NULL);
  381. }
  382. extern int irq_set_percpu_devid(unsigned int irq);
  383. extern void
  384. __irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
  385. const char *name);
  386. static inline void
  387. irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
  388. {
  389. __irq_set_handler(irq, handle, 0, NULL);
  390. }
  391. /*
  392. * Set a highlevel chained flow handler for a given IRQ.
  393. * (a chained handler is automatically enabled and set to
  394. * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
  395. */
  396. static inline void
  397. irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
  398. {
  399. __irq_set_handler(irq, handle, 1, NULL);
  400. }
  401. void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
  402. static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
  403. {
  404. irq_modify_status(irq, 0, set);
  405. }
  406. static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
  407. {
  408. irq_modify_status(irq, clr, 0);
  409. }
  410. static inline void irq_set_noprobe(unsigned int irq)
  411. {
  412. irq_modify_status(irq, 0, IRQ_NOPROBE);
  413. }
  414. static inline void irq_set_probe(unsigned int irq)
  415. {
  416. irq_modify_status(irq, IRQ_NOPROBE, 0);
  417. }
  418. static inline void irq_set_nothread(unsigned int irq)
  419. {
  420. irq_modify_status(irq, 0, IRQ_NOTHREAD);
  421. }
  422. static inline void irq_set_thread(unsigned int irq)
  423. {
  424. irq_modify_status(irq, IRQ_NOTHREAD, 0);
  425. }
  426. static inline void irq_set_nested_thread(unsigned int irq, bool nest)
  427. {
  428. if (nest)
  429. irq_set_status_flags(irq, IRQ_NESTED_THREAD);
  430. else
  431. irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
  432. }
  433. static inline void irq_set_percpu_devid_flags(unsigned int irq)
  434. {
  435. irq_set_status_flags(irq,
  436. IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
  437. IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
  438. }
  439. /* Handle dynamic irq creation and destruction */
  440. extern unsigned int create_irq_nr(unsigned int irq_want, int node);
  441. extern unsigned int __create_irqs(unsigned int from, unsigned int count,
  442. int node);
  443. extern int create_irq(void);
  444. extern void destroy_irq(unsigned int irq);
  445. extern void destroy_irqs(unsigned int irq, unsigned int count);
  446. /*
  447. * Dynamic irq helper functions. Obsolete. Use irq_alloc_desc* and
  448. * irq_free_desc instead.
  449. */
  450. extern void dynamic_irq_cleanup(unsigned int irq);
  451. static inline void dynamic_irq_init(unsigned int irq)
  452. {
  453. dynamic_irq_cleanup(irq);
  454. }
  455. /* Set/get chip/data for an IRQ: */
  456. extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
  457. extern int irq_set_handler_data(unsigned int irq, void *data);
  458. extern int irq_set_chip_data(unsigned int irq, void *data);
  459. extern int irq_set_irq_type(unsigned int irq, unsigned int type);
  460. extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
  461. extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
  462. struct msi_desc *entry);
  463. extern struct irq_data *irq_get_irq_data(unsigned int irq);
  464. static inline struct irq_chip *irq_get_chip(unsigned int irq)
  465. {
  466. struct irq_data *d = irq_get_irq_data(irq);
  467. return d ? d->chip : NULL;
  468. }
  469. static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
  470. {
  471. return d->chip;
  472. }
  473. static inline void *irq_get_chip_data(unsigned int irq)
  474. {
  475. struct irq_data *d = irq_get_irq_data(irq);
  476. return d ? d->chip_data : NULL;
  477. }
  478. static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
  479. {
  480. return d->chip_data;
  481. }
  482. static inline void *irq_get_handler_data(unsigned int irq)
  483. {
  484. struct irq_data *d = irq_get_irq_data(irq);
  485. return d ? d->handler_data : NULL;
  486. }
  487. static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
  488. {
  489. return d->handler_data;
  490. }
  491. static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
  492. {
  493. struct irq_data *d = irq_get_irq_data(irq);
  494. return d ? d->msi_desc : NULL;
  495. }
  496. static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
  497. {
  498. return d->msi_desc;
  499. }
  500. int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
  501. struct module *owner);
  502. /* use macros to avoid needing export.h for THIS_MODULE */
  503. #define irq_alloc_descs(irq, from, cnt, node) \
  504. __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
  505. #define irq_alloc_desc(node) \
  506. irq_alloc_descs(-1, 0, 1, node)
  507. #define irq_alloc_desc_at(at, node) \
  508. irq_alloc_descs(at, at, 1, node)
  509. #define irq_alloc_desc_from(from, node) \
  510. irq_alloc_descs(-1, from, 1, node)
  511. #define irq_alloc_descs_from(from, cnt, node) \
  512. irq_alloc_descs(-1, from, cnt, node)
  513. void irq_free_descs(unsigned int irq, unsigned int cnt);
  514. int irq_reserve_irqs(unsigned int from, unsigned int cnt);
  515. static inline void irq_free_desc(unsigned int irq)
  516. {
  517. irq_free_descs(irq, 1);
  518. }
  519. static inline int irq_reserve_irq(unsigned int irq)
  520. {
  521. return irq_reserve_irqs(irq, 1);
  522. }
  523. #ifndef irq_reg_writel
  524. # define irq_reg_writel(val, addr) writel(val, addr)
  525. #endif
  526. #ifndef irq_reg_readl
  527. # define irq_reg_readl(addr) readl(addr)
  528. #endif
  529. /**
  530. * struct irq_chip_regs - register offsets for struct irq_gci
  531. * @enable: Enable register offset to reg_base
  532. * @disable: Disable register offset to reg_base
  533. * @mask: Mask register offset to reg_base
  534. * @ack: Ack register offset to reg_base
  535. * @eoi: Eoi register offset to reg_base
  536. * @type: Type configuration register offset to reg_base
  537. * @polarity: Polarity configuration register offset to reg_base
  538. */
  539. struct irq_chip_regs {
  540. unsigned long enable;
  541. unsigned long disable;
  542. unsigned long mask;
  543. unsigned long ack;
  544. unsigned long eoi;
  545. unsigned long type;
  546. unsigned long polarity;
  547. };
  548. /**
  549. * struct irq_chip_type - Generic interrupt chip instance for a flow type
  550. * @chip: The real interrupt chip which provides the callbacks
  551. * @regs: Register offsets for this chip
  552. * @handler: Flow handler associated with this chip
  553. * @type: Chip can handle these flow types
  554. *
  555. * A irq_generic_chip can have several instances of irq_chip_type when
  556. * it requires different functions and register offsets for different
  557. * flow types.
  558. */
  559. struct irq_chip_type {
  560. struct irq_chip chip;
  561. struct irq_chip_regs regs;
  562. irq_flow_handler_t handler;
  563. u32 type;
  564. };
  565. /**
  566. * struct irq_chip_generic - Generic irq chip data structure
  567. * @lock: Lock to protect register and cache data access
  568. * @reg_base: Register base address (virtual)
  569. * @irq_base: Interrupt base nr for this chip
  570. * @irq_cnt: Number of interrupts handled by this chip
  571. * @mask_cache: Cached mask register
  572. * @type_cache: Cached type register
  573. * @polarity_cache: Cached polarity register
  574. * @wake_enabled: Interrupt can wakeup from suspend
  575. * @wake_active: Interrupt is marked as an wakeup from suspend source
  576. * @num_ct: Number of available irq_chip_type instances (usually 1)
  577. * @private: Private data for non generic chip callbacks
  578. * @list: List head for keeping track of instances
  579. * @chip_types: Array of interrupt irq_chip_types
  580. *
  581. * Note, that irq_chip_generic can have multiple irq_chip_type
  582. * implementations which can be associated to a particular irq line of
  583. * an irq_chip_generic instance. That allows to share and protect
  584. * state in an irq_chip_generic instance when we need to implement
  585. * different flow mechanisms (level/edge) for it.
  586. */
  587. struct irq_chip_generic {
  588. raw_spinlock_t lock;
  589. void __iomem *reg_base;
  590. unsigned int irq_base;
  591. unsigned int irq_cnt;
  592. u32 mask_cache;
  593. u32 type_cache;
  594. u32 polarity_cache;
  595. u32 wake_enabled;
  596. u32 wake_active;
  597. unsigned int num_ct;
  598. void *private;
  599. struct list_head list;
  600. struct irq_chip_type chip_types[0];
  601. };
  602. /**
  603. * enum irq_gc_flags - Initialization flags for generic irq chips
  604. * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
  605. * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
  606. * irq chips which need to call irq_set_wake() on
  607. * the parent irq. Usually GPIO implementations
  608. */
  609. enum irq_gc_flags {
  610. IRQ_GC_INIT_MASK_CACHE = 1 << 0,
  611. IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
  612. };
  613. /* Generic chip callback functions */
  614. void irq_gc_noop(struct irq_data *d);
  615. void irq_gc_mask_disable_reg(struct irq_data *d);
  616. void irq_gc_mask_set_bit(struct irq_data *d);
  617. void irq_gc_mask_clr_bit(struct irq_data *d);
  618. void irq_gc_unmask_enable_reg(struct irq_data *d);
  619. void irq_gc_ack_set_bit(struct irq_data *d);
  620. void irq_gc_ack_clr_bit(struct irq_data *d);
  621. void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
  622. void irq_gc_eoi(struct irq_data *d);
  623. int irq_gc_set_wake(struct irq_data *d, unsigned int on);
  624. /* Setup functions for irq_chip_generic */
  625. struct irq_chip_generic *
  626. irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
  627. void __iomem *reg_base, irq_flow_handler_t handler);
  628. void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
  629. enum irq_gc_flags flags, unsigned int clr,
  630. unsigned int set);
  631. int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
  632. void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
  633. unsigned int clr, unsigned int set);
  634. static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
  635. {
  636. return container_of(d->chip, struct irq_chip_type, chip);
  637. }
  638. #define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
  639. #ifdef CONFIG_SMP
  640. static inline void irq_gc_lock(struct irq_chip_generic *gc)
  641. {
  642. raw_spin_lock(&gc->lock);
  643. }
  644. static inline void irq_gc_unlock(struct irq_chip_generic *gc)
  645. {
  646. raw_spin_unlock(&gc->lock);
  647. }
  648. #else
  649. static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
  650. static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
  651. #endif
  652. #else /* !CONFIG_GENERIC_HARDIRQS */
  653. extern struct msi_desc *irq_get_msi_desc(unsigned int irq);
  654. extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
  655. #endif /* CONFIG_GENERIC_HARDIRQS */
  656. #endif /* _LINUX_IRQ_H */