generic-chip.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591
  1. /*
  2. * Library implementing the most common irq chip callback functions
  3. *
  4. * Copyright (C) 2011, Thomas Gleixner
  5. */
  6. #include <linux/io.h>
  7. #include <linux/irq.h>
  8. #include <linux/slab.h>
  9. #include <linux/export.h>
  10. #include <linux/irqdomain.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/kernel_stat.h>
  13. #include <linux/syscore_ops.h>
  14. #include "internals.h"
  15. static LIST_HEAD(gc_list);
  16. static DEFINE_RAW_SPINLOCK(gc_lock);
  17. /**
  18. * irq_gc_noop - NOOP function
  19. * @d: irq_data
  20. */
  21. void irq_gc_noop(struct irq_data *d)
  22. {
  23. }
  24. /**
  25. * irq_gc_mask_disable_reg - Mask chip via disable register
  26. * @d: irq_data
  27. *
  28. * Chip has separate enable/disable registers instead of a single mask
  29. * register.
  30. */
  31. void irq_gc_mask_disable_reg(struct irq_data *d)
  32. {
  33. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  34. struct irq_chip_type *ct = irq_data_get_chip_type(d);
  35. u32 mask = d->mask;
  36. irq_gc_lock(gc);
  37. irq_reg_writel(mask, gc->reg_base + ct->regs.disable);
  38. *ct->mask_cache &= ~mask;
  39. irq_gc_unlock(gc);
  40. }
  41. /**
  42. * irq_gc_mask_set_bit - Mask chip via setting bit in mask register
  43. * @d: irq_data
  44. *
  45. * Chip has a single mask register. Values of this register are cached
  46. * and protected by gc->lock
  47. */
  48. void irq_gc_mask_set_bit(struct irq_data *d)
  49. {
  50. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  51. struct irq_chip_type *ct = irq_data_get_chip_type(d);
  52. u32 mask = d->mask;
  53. irq_gc_lock(gc);
  54. *ct->mask_cache |= mask;
  55. irq_reg_writel(*ct->mask_cache, gc->reg_base + ct->regs.mask);
  56. irq_gc_unlock(gc);
  57. }
  58. EXPORT_SYMBOL_GPL(irq_gc_mask_set_bit);
  59. /**
  60. * irq_gc_mask_clr_bit - Mask chip via clearing bit in mask register
  61. * @d: irq_data
  62. *
  63. * Chip has a single mask register. Values of this register are cached
  64. * and protected by gc->lock
  65. */
  66. void irq_gc_mask_clr_bit(struct irq_data *d)
  67. {
  68. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  69. struct irq_chip_type *ct = irq_data_get_chip_type(d);
  70. u32 mask = d->mask;
  71. irq_gc_lock(gc);
  72. *ct->mask_cache &= ~mask;
  73. irq_reg_writel(*ct->mask_cache, gc->reg_base + ct->regs.mask);
  74. irq_gc_unlock(gc);
  75. }
  76. EXPORT_SYMBOL_GPL(irq_gc_mask_clr_bit);
  77. /**
  78. * irq_gc_unmask_enable_reg - Unmask chip via enable register
  79. * @d: irq_data
  80. *
  81. * Chip has separate enable/disable registers instead of a single mask
  82. * register.
  83. */
  84. void irq_gc_unmask_enable_reg(struct irq_data *d)
  85. {
  86. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  87. struct irq_chip_type *ct = irq_data_get_chip_type(d);
  88. u32 mask = d->mask;
  89. irq_gc_lock(gc);
  90. irq_reg_writel(mask, gc->reg_base + ct->regs.enable);
  91. *ct->mask_cache |= mask;
  92. irq_gc_unlock(gc);
  93. }
  94. /**
  95. * irq_gc_ack_set_bit - Ack pending interrupt via setting bit
  96. * @d: irq_data
  97. */
  98. void irq_gc_ack_set_bit(struct irq_data *d)
  99. {
  100. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  101. struct irq_chip_type *ct = irq_data_get_chip_type(d);
  102. u32 mask = d->mask;
  103. irq_gc_lock(gc);
  104. irq_reg_writel(mask, gc->reg_base + ct->regs.ack);
  105. irq_gc_unlock(gc);
  106. }
  107. EXPORT_SYMBOL_GPL(irq_gc_ack_set_bit);
  108. /**
  109. * irq_gc_ack_clr_bit - Ack pending interrupt via clearing bit
  110. * @d: irq_data
  111. */
  112. void irq_gc_ack_clr_bit(struct irq_data *d)
  113. {
  114. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  115. struct irq_chip_type *ct = irq_data_get_chip_type(d);
  116. u32 mask = ~d->mask;
  117. irq_gc_lock(gc);
  118. irq_reg_writel(mask, gc->reg_base + ct->regs.ack);
  119. irq_gc_unlock(gc);
  120. }
  121. /**
  122. * irq_gc_mask_disable_reg_and_ack - Mask and ack pending interrupt
  123. * @d: irq_data
  124. */
  125. void irq_gc_mask_disable_reg_and_ack(struct irq_data *d)
  126. {
  127. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  128. struct irq_chip_type *ct = irq_data_get_chip_type(d);
  129. u32 mask = d->mask;
  130. irq_gc_lock(gc);
  131. irq_reg_writel(mask, gc->reg_base + ct->regs.mask);
  132. irq_reg_writel(mask, gc->reg_base + ct->regs.ack);
  133. irq_gc_unlock(gc);
  134. }
  135. /**
  136. * irq_gc_eoi - EOI interrupt
  137. * @d: irq_data
  138. */
  139. void irq_gc_eoi(struct irq_data *d)
  140. {
  141. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  142. struct irq_chip_type *ct = irq_data_get_chip_type(d);
  143. u32 mask = d->mask;
  144. irq_gc_lock(gc);
  145. irq_reg_writel(mask, gc->reg_base + ct->regs.eoi);
  146. irq_gc_unlock(gc);
  147. }
  148. /**
  149. * irq_gc_set_wake - Set/clr wake bit for an interrupt
  150. * @d: irq_data
  151. * @on: Indicates whether the wake bit should be set or cleared
  152. *
  153. * For chips where the wake from suspend functionality is not
  154. * configured in a separate register and the wakeup active state is
  155. * just stored in a bitmask.
  156. */
  157. int irq_gc_set_wake(struct irq_data *d, unsigned int on)
  158. {
  159. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  160. u32 mask = d->mask;
  161. if (!(mask & gc->wake_enabled))
  162. return -EINVAL;
  163. irq_gc_lock(gc);
  164. if (on)
  165. gc->wake_active |= mask;
  166. else
  167. gc->wake_active &= ~mask;
  168. irq_gc_unlock(gc);
  169. return 0;
  170. }
  171. static void
  172. irq_init_generic_chip(struct irq_chip_generic *gc, const char *name,
  173. int num_ct, unsigned int irq_base,
  174. void __iomem *reg_base, irq_flow_handler_t handler)
  175. {
  176. raw_spin_lock_init(&gc->lock);
  177. gc->num_ct = num_ct;
  178. gc->irq_base = irq_base;
  179. gc->reg_base = reg_base;
  180. gc->chip_types->chip.name = name;
  181. gc->chip_types->handler = handler;
  182. }
  183. /**
  184. * irq_alloc_generic_chip - Allocate a generic chip and initialize it
  185. * @name: Name of the irq chip
  186. * @num_ct: Number of irq_chip_type instances associated with this
  187. * @irq_base: Interrupt base nr for this chip
  188. * @reg_base: Register base address (virtual)
  189. * @handler: Default flow handler associated with this chip
  190. *
  191. * Returns an initialized irq_chip_generic structure. The chip defaults
  192. * to the primary (index 0) irq_chip_type and @handler
  193. */
  194. struct irq_chip_generic *
  195. irq_alloc_generic_chip(const char *name, int num_ct, unsigned int irq_base,
  196. void __iomem *reg_base, irq_flow_handler_t handler)
  197. {
  198. struct irq_chip_generic *gc;
  199. unsigned long sz = sizeof(*gc) + num_ct * sizeof(struct irq_chip_type);
  200. gc = kzalloc(sz, GFP_KERNEL);
  201. if (gc) {
  202. irq_init_generic_chip(gc, name, num_ct, irq_base, reg_base,
  203. handler);
  204. }
  205. return gc;
  206. }
  207. EXPORT_SYMBOL_GPL(irq_alloc_generic_chip);
  208. static void
  209. irq_gc_init_mask_cache(struct irq_chip_generic *gc, enum irq_gc_flags flags)
  210. {
  211. struct irq_chip_type *ct = gc->chip_types;
  212. u32 *mskptr = &gc->mask_cache, mskreg = ct->regs.mask;
  213. int i;
  214. for (i = 0; i < gc->num_ct; i++) {
  215. if (flags & IRQ_GC_MASK_CACHE_PER_TYPE) {
  216. mskptr = &ct[i].mask_cache_priv;
  217. mskreg = ct[i].regs.mask;
  218. }
  219. ct[i].mask_cache = mskptr;
  220. if (flags & IRQ_GC_INIT_MASK_CACHE)
  221. *mskptr = irq_reg_readl(gc->reg_base + mskreg);
  222. }
  223. }
  224. /**
  225. * irq_alloc_domain_generic_chip - Allocate generic chips for an irq domain
  226. * @d: irq domain for which to allocate chips
  227. * @irqs_per_chip: Number of interrupts each chip handles
  228. * @num_ct: Number of irq_chip_type instances associated with this
  229. * @name: Name of the irq chip
  230. * @handler: Default flow handler associated with these chips
  231. * @clr: IRQ_* bits to clear in the mapping function
  232. * @set: IRQ_* bits to set in the mapping function
  233. * @gcflags: Generic chip specific setup flags
  234. */
  235. int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
  236. int num_ct, const char *name,
  237. irq_flow_handler_t handler,
  238. unsigned int clr, unsigned int set,
  239. enum irq_gc_flags gcflags)
  240. {
  241. struct irq_domain_chip_generic *dgc;
  242. struct irq_chip_generic *gc;
  243. int numchips, sz, i;
  244. unsigned long flags;
  245. void *tmp;
  246. if (d->gc)
  247. return -EBUSY;
  248. numchips = DIV_ROUND_UP(d->revmap_size, irqs_per_chip);
  249. if (!numchips)
  250. return -EINVAL;
  251. /* Allocate a pointer, generic chip and chiptypes for each chip */
  252. sz = sizeof(*dgc) + numchips * sizeof(gc);
  253. sz += numchips * (sizeof(*gc) + num_ct * sizeof(struct irq_chip_type));
  254. tmp = dgc = kzalloc(sz, GFP_KERNEL);
  255. if (!dgc)
  256. return -ENOMEM;
  257. dgc->irqs_per_chip = irqs_per_chip;
  258. dgc->num_chips = numchips;
  259. dgc->irq_flags_to_set = set;
  260. dgc->irq_flags_to_clear = clr;
  261. dgc->gc_flags = gcflags;
  262. d->gc = dgc;
  263. /* Calc pointer to the first generic chip */
  264. tmp += sizeof(*dgc) + numchips * sizeof(gc);
  265. for (i = 0; i < numchips; i++) {
  266. /* Store the pointer to the generic chip */
  267. dgc->gc[i] = gc = tmp;
  268. irq_init_generic_chip(gc, name, num_ct, i * irqs_per_chip,
  269. NULL, handler);
  270. gc->domain = d;
  271. raw_spin_lock_irqsave(&gc_lock, flags);
  272. list_add_tail(&gc->list, &gc_list);
  273. raw_spin_unlock_irqrestore(&gc_lock, flags);
  274. /* Calc pointer to the next generic chip */
  275. tmp += sizeof(*gc) + num_ct * sizeof(struct irq_chip_type);
  276. }
  277. d->name = name;
  278. return 0;
  279. }
  280. EXPORT_SYMBOL_GPL(irq_alloc_domain_generic_chips);
  281. /**
  282. * irq_get_domain_generic_chip - Get a pointer to the generic chip of a hw_irq
  283. * @d: irq domain pointer
  284. * @hw_irq: Hardware interrupt number
  285. */
  286. struct irq_chip_generic *
  287. irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq)
  288. {
  289. struct irq_domain_chip_generic *dgc = d->gc;
  290. int idx;
  291. if (!dgc)
  292. return NULL;
  293. idx = hw_irq / dgc->irqs_per_chip;
  294. if (idx >= dgc->num_chips)
  295. return NULL;
  296. return dgc->gc[idx];
  297. }
  298. EXPORT_SYMBOL_GPL(irq_get_domain_generic_chip);
  299. /*
  300. * Separate lockdep class for interrupt chip which can nest irq_desc
  301. * lock.
  302. */
  303. static struct lock_class_key irq_nested_lock_class;
  304. /*
  305. * irq_map_generic_chip - Map a generic chip for an irq domain
  306. */
  307. static int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
  308. irq_hw_number_t hw_irq)
  309. {
  310. struct irq_data *data = irq_get_irq_data(virq);
  311. struct irq_domain_chip_generic *dgc = d->gc;
  312. struct irq_chip_generic *gc;
  313. struct irq_chip_type *ct;
  314. struct irq_chip *chip;
  315. unsigned long flags;
  316. int idx;
  317. if (!d->gc)
  318. return -ENODEV;
  319. idx = hw_irq / dgc->irqs_per_chip;
  320. if (idx >= dgc->num_chips)
  321. return -EINVAL;
  322. gc = dgc->gc[idx];
  323. idx = hw_irq % dgc->irqs_per_chip;
  324. if (test_bit(idx, &gc->unused))
  325. return -ENOTSUPP;
  326. if (test_bit(idx, &gc->installed))
  327. return -EBUSY;
  328. ct = gc->chip_types;
  329. chip = &ct->chip;
  330. /* We only init the cache for the first mapping of a generic chip */
  331. if (!gc->installed) {
  332. raw_spin_lock_irqsave(&gc->lock, flags);
  333. irq_gc_init_mask_cache(gc, dgc->gc_flags);
  334. raw_spin_unlock_irqrestore(&gc->lock, flags);
  335. }
  336. /* Mark the interrupt as installed */
  337. set_bit(idx, &gc->installed);
  338. if (dgc->gc_flags & IRQ_GC_INIT_NESTED_LOCK)
  339. irq_set_lockdep_class(virq, &irq_nested_lock_class);
  340. if (chip->irq_calc_mask)
  341. chip->irq_calc_mask(data);
  342. else
  343. data->mask = 1 << idx;
  344. irq_set_chip_and_handler(virq, chip, ct->handler);
  345. irq_set_chip_data(virq, gc);
  346. irq_modify_status(virq, dgc->irq_flags_to_clear, dgc->irq_flags_to_set);
  347. return 0;
  348. }
  349. struct irq_domain_ops irq_generic_chip_ops = {
  350. .map = irq_map_generic_chip,
  351. .xlate = irq_domain_xlate_onetwocell,
  352. };
  353. EXPORT_SYMBOL_GPL(irq_generic_chip_ops);
  354. /**
  355. * irq_setup_generic_chip - Setup a range of interrupts with a generic chip
  356. * @gc: Generic irq chip holding all data
  357. * @msk: Bitmask holding the irqs to initialize relative to gc->irq_base
  358. * @flags: Flags for initialization
  359. * @clr: IRQ_* bits to clear
  360. * @set: IRQ_* bits to set
  361. *
  362. * Set up max. 32 interrupts starting from gc->irq_base. Note, this
  363. * initializes all interrupts to the primary irq_chip_type and its
  364. * associated handler.
  365. */
  366. void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
  367. enum irq_gc_flags flags, unsigned int clr,
  368. unsigned int set)
  369. {
  370. struct irq_chip_type *ct = gc->chip_types;
  371. struct irq_chip *chip = &ct->chip;
  372. unsigned int i;
  373. raw_spin_lock(&gc_lock);
  374. list_add_tail(&gc->list, &gc_list);
  375. raw_spin_unlock(&gc_lock);
  376. irq_gc_init_mask_cache(gc, flags);
  377. for (i = gc->irq_base; msk; msk >>= 1, i++) {
  378. if (!(msk & 0x01))
  379. continue;
  380. if (flags & IRQ_GC_INIT_NESTED_LOCK)
  381. irq_set_lockdep_class(i, &irq_nested_lock_class);
  382. if (!(flags & IRQ_GC_NO_MASK)) {
  383. struct irq_data *d = irq_get_irq_data(i);
  384. if (chip->irq_calc_mask)
  385. chip->irq_calc_mask(d);
  386. else
  387. d->mask = 1 << (i - gc->irq_base);
  388. }
  389. irq_set_chip_and_handler(i, chip, ct->handler);
  390. irq_set_chip_data(i, gc);
  391. irq_modify_status(i, clr, set);
  392. }
  393. gc->irq_cnt = i - gc->irq_base;
  394. }
  395. EXPORT_SYMBOL_GPL(irq_setup_generic_chip);
  396. /**
  397. * irq_setup_alt_chip - Switch to alternative chip
  398. * @d: irq_data for this interrupt
  399. * @type: Flow type to be initialized
  400. *
  401. * Only to be called from chip->irq_set_type() callbacks.
  402. */
  403. int irq_setup_alt_chip(struct irq_data *d, unsigned int type)
  404. {
  405. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  406. struct irq_chip_type *ct = gc->chip_types;
  407. unsigned int i;
  408. for (i = 0; i < gc->num_ct; i++, ct++) {
  409. if (ct->type & type) {
  410. d->chip = &ct->chip;
  411. irq_data_to_desc(d)->handle_irq = ct->handler;
  412. return 0;
  413. }
  414. }
  415. return -EINVAL;
  416. }
  417. EXPORT_SYMBOL_GPL(irq_setup_alt_chip);
  418. /**
  419. * irq_remove_generic_chip - Remove a chip
  420. * @gc: Generic irq chip holding all data
  421. * @msk: Bitmask holding the irqs to initialize relative to gc->irq_base
  422. * @clr: IRQ_* bits to clear
  423. * @set: IRQ_* bits to set
  424. *
  425. * Remove up to 32 interrupts starting from gc->irq_base.
  426. */
  427. void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
  428. unsigned int clr, unsigned int set)
  429. {
  430. unsigned int i = gc->irq_base;
  431. raw_spin_lock(&gc_lock);
  432. list_del(&gc->list);
  433. raw_spin_unlock(&gc_lock);
  434. for (; msk; msk >>= 1, i++) {
  435. if (!(msk & 0x01))
  436. continue;
  437. /* Remove handler first. That will mask the irq line */
  438. irq_set_handler(i, NULL);
  439. irq_set_chip(i, &no_irq_chip);
  440. irq_set_chip_data(i, NULL);
  441. irq_modify_status(i, clr, set);
  442. }
  443. }
  444. EXPORT_SYMBOL_GPL(irq_remove_generic_chip);
  445. static struct irq_data *irq_gc_get_irq_data(struct irq_chip_generic *gc)
  446. {
  447. unsigned int virq;
  448. if (!gc->domain)
  449. return irq_get_irq_data(gc->irq_base);
  450. /*
  451. * We don't know which of the irqs has been actually
  452. * installed. Use the first one.
  453. */
  454. if (!gc->installed)
  455. return NULL;
  456. virq = irq_find_mapping(gc->domain, gc->irq_base + __ffs(gc->installed));
  457. return virq ? irq_get_irq_data(virq) : NULL;
  458. }
  459. #ifdef CONFIG_PM
  460. static int irq_gc_suspend(void)
  461. {
  462. struct irq_chip_generic *gc;
  463. list_for_each_entry(gc, &gc_list, list) {
  464. struct irq_chip_type *ct = gc->chip_types;
  465. if (ct->chip.irq_suspend) {
  466. struct irq_data *data = irq_gc_get_irq_data(gc);
  467. if (data)
  468. ct->chip.irq_suspend(data);
  469. }
  470. }
  471. return 0;
  472. }
  473. static void irq_gc_resume(void)
  474. {
  475. struct irq_chip_generic *gc;
  476. list_for_each_entry(gc, &gc_list, list) {
  477. struct irq_chip_type *ct = gc->chip_types;
  478. if (ct->chip.irq_resume) {
  479. struct irq_data *data = irq_gc_get_irq_data(gc);
  480. if (data)
  481. ct->chip.irq_resume(data);
  482. }
  483. }
  484. }
  485. #else
  486. #define irq_gc_suspend NULL
  487. #define irq_gc_resume NULL
  488. #endif
  489. static void irq_gc_shutdown(void)
  490. {
  491. struct irq_chip_generic *gc;
  492. list_for_each_entry(gc, &gc_list, list) {
  493. struct irq_chip_type *ct = gc->chip_types;
  494. if (ct->chip.irq_pm_shutdown) {
  495. struct irq_data *data = irq_gc_get_irq_data(gc);
  496. if (data)
  497. ct->chip.irq_pm_shutdown(data);
  498. }
  499. }
  500. }
  501. static struct syscore_ops irq_gc_syscore_ops = {
  502. .suspend = irq_gc_suspend,
  503. .resume = irq_gc_resume,
  504. .shutdown = irq_gc_shutdown,
  505. };
  506. static int __init irq_gc_init_ops(void)
  507. {
  508. register_syscore_ops(&irq_gc_syscore_ops);
  509. return 0;
  510. }
  511. device_initcall(irq_gc_init_ops);