phy.c 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../pci.h"
  31. #include "../ps.h"
  32. #include "reg.h"
  33. #include "def.h"
  34. #include "phy.h"
  35. #include "rf.h"
  36. #include "dm.h"
  37. #include "table.h"
  38. /* static forward definitions */
  39. static u32 _phy_fw_rf_serial_read(struct ieee80211_hw *hw,
  40. enum radio_path rfpath, u32 offset);
  41. static void _phy_fw_rf_serial_write(struct ieee80211_hw *hw,
  42. enum radio_path rfpath,
  43. u32 offset, u32 data);
  44. static u32 _phy_rf_serial_read(struct ieee80211_hw *hw,
  45. enum radio_path rfpath, u32 offset);
  46. static void _phy_rf_serial_write(struct ieee80211_hw *hw,
  47. enum radio_path rfpath, u32 offset, u32 data);
  48. static u32 _phy_calculate_bit_shift(u32 bitmask);
  49. static bool _phy_bb8192c_config_parafile(struct ieee80211_hw *hw);
  50. static bool _phy_cfg_mac_w_header(struct ieee80211_hw *hw);
  51. static bool _phy_cfg_bb_w_header(struct ieee80211_hw *hw, u8 configtype);
  52. static bool _phy_cfg_bb_w_pgheader(struct ieee80211_hw *hw, u8 configtype);
  53. static void _phy_init_bb_rf_reg_def(struct ieee80211_hw *hw);
  54. static bool _phy_set_sw_chnl_cmdarray(struct swchnlcmd *cmdtable,
  55. u32 cmdtableidx, u32 cmdtablesz,
  56. enum swchnlcmd_id cmdid,
  57. u32 para1, u32 para2,
  58. u32 msdelay);
  59. static bool _phy_sw_chnl_step_by_step(struct ieee80211_hw *hw, u8 channel,
  60. u8 *stage, u8 *step, u32 *delay);
  61. static u8 _phy_dbm_to_txpwr_Idx(struct ieee80211_hw *hw,
  62. enum wireless_mode wirelessmode,
  63. long power_indbm);
  64. static long _phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
  65. enum wireless_mode wirelessmode, u8 txpwridx);
  66. static void rtl8723ae_phy_set_io(struct ieee80211_hw *hw);
  67. u32 rtl8723ae_phy_query_bb_reg(struct ieee80211_hw *hw, u32 regaddr,
  68. u32 bitmask)
  69. {
  70. struct rtl_priv *rtlpriv = rtl_priv(hw);
  71. u32 returnvalue, originalvalue, bitshift;
  72. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  73. "regaddr(%#x), bitmask(%#x)\n", regaddr, bitmask);
  74. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  75. bitshift = _phy_calculate_bit_shift(bitmask);
  76. returnvalue = (originalvalue & bitmask) >> bitshift;
  77. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  78. "BBR MASK=0x%x Addr[0x%x]=0x%x\n", bitmask, regaddr,
  79. originalvalue);
  80. return returnvalue;
  81. }
  82. void rtl8723ae_phy_set_bb_reg(struct ieee80211_hw *hw,
  83. u32 regaddr, u32 bitmask, u32 data)
  84. {
  85. struct rtl_priv *rtlpriv = rtl_priv(hw);
  86. u32 originalvalue, bitshift;
  87. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  88. "regaddr(%#x), bitmask(%#x), data(%#x)\n", regaddr,
  89. bitmask, data);
  90. if (bitmask != MASKDWORD) {
  91. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  92. bitshift = _phy_calculate_bit_shift(bitmask);
  93. data = ((originalvalue & (~bitmask)) | (data << bitshift));
  94. }
  95. rtl_write_dword(rtlpriv, regaddr, data);
  96. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  97. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  98. regaddr, bitmask, data);
  99. }
  100. u32 rtl8723ae_phy_query_rf_reg(struct ieee80211_hw *hw,
  101. enum radio_path rfpath, u32 regaddr, u32 bitmask)
  102. {
  103. struct rtl_priv *rtlpriv = rtl_priv(hw);
  104. u32 original_value, readback_value, bitshift;
  105. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  106. unsigned long flags;
  107. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  108. "regaddr(%#x), rfpath(%#x), bitmask(%#x)\n",
  109. regaddr, rfpath, bitmask);
  110. spin_lock_irqsave(&rtlpriv->locks.rf_lock, flags);
  111. if (rtlphy->rf_mode != RF_OP_BY_FW)
  112. original_value = _phy_rf_serial_read(hw, rfpath, regaddr);
  113. else
  114. original_value = _phy_fw_rf_serial_read(hw, rfpath, regaddr);
  115. bitshift = _phy_calculate_bit_shift(bitmask);
  116. readback_value = (original_value & bitmask) >> bitshift;
  117. spin_unlock_irqrestore(&rtlpriv->locks.rf_lock, flags);
  118. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  119. "regaddr(%#x), rfpath(%#x), bitmask(%#x), original_value(%#x)\n",
  120. regaddr, rfpath, bitmask, original_value);
  121. return readback_value;
  122. }
  123. void rtl8723ae_phy_set_rf_reg(struct ieee80211_hw *hw,
  124. enum radio_path rfpath,
  125. u32 regaddr, u32 bitmask, u32 data)
  126. {
  127. struct rtl_priv *rtlpriv = rtl_priv(hw);
  128. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  129. u32 original_value, bitshift;
  130. unsigned long flags;
  131. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  132. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  133. regaddr, bitmask, data, rfpath);
  134. spin_lock_irqsave(&rtlpriv->locks.rf_lock, flags);
  135. if (rtlphy->rf_mode != RF_OP_BY_FW) {
  136. if (bitmask != RFREG_OFFSET_MASK) {
  137. original_value = _phy_rf_serial_read(hw, rfpath,
  138. regaddr);
  139. bitshift = _phy_calculate_bit_shift(bitmask);
  140. data = ((original_value & (~bitmask)) |
  141. (data << bitshift));
  142. }
  143. _phy_rf_serial_write(hw, rfpath, regaddr, data);
  144. } else {
  145. if (bitmask != RFREG_OFFSET_MASK) {
  146. original_value = _phy_fw_rf_serial_read(hw, rfpath,
  147. regaddr);
  148. bitshift = _phy_calculate_bit_shift(bitmask);
  149. data = ((original_value & (~bitmask)) |
  150. (data << bitshift));
  151. }
  152. _phy_fw_rf_serial_write(hw, rfpath, regaddr, data);
  153. }
  154. spin_unlock_irqrestore(&rtlpriv->locks.rf_lock, flags);
  155. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  156. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  157. regaddr, bitmask, data, rfpath);
  158. }
  159. static u32 _phy_fw_rf_serial_read(struct ieee80211_hw *hw,
  160. enum radio_path rfpath, u32 offset)
  161. {
  162. RT_ASSERT(false, "deprecated!\n");
  163. return 0;
  164. }
  165. static void _phy_fw_rf_serial_write(struct ieee80211_hw *hw,
  166. enum radio_path rfpath,
  167. u32 offset, u32 data)
  168. {
  169. RT_ASSERT(false, "deprecated!\n");
  170. }
  171. static u32 _phy_rf_serial_read(struct ieee80211_hw *hw,
  172. enum radio_path rfpath, u32 offset)
  173. {
  174. struct rtl_priv *rtlpriv = rtl_priv(hw);
  175. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  176. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  177. u32 newoffset;
  178. u32 tmplong, tmplong2;
  179. u8 rfpi_enable = 0;
  180. u32 retvalue;
  181. offset &= 0x3f;
  182. newoffset = offset;
  183. if (RT_CANNOT_IO(hw)) {
  184. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "return all one\n");
  185. return 0xFFFFFFFF;
  186. }
  187. tmplong = rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD);
  188. if (rfpath == RF90_PATH_A)
  189. tmplong2 = tmplong;
  190. else
  191. tmplong2 = rtl_get_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD);
  192. tmplong2 = (tmplong2 & (~BLSSIREADADDRESS)) |
  193. (newoffset << 23) | BLSSIREADEDGE;
  194. rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD,
  195. tmplong & (~BLSSIREADEDGE));
  196. mdelay(1);
  197. rtl_set_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD, tmplong2);
  198. mdelay(1);
  199. rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD,
  200. tmplong | BLSSIREADEDGE);
  201. mdelay(1);
  202. if (rfpath == RF90_PATH_A)
  203. rfpi_enable = (u8) rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER1,
  204. BIT(8));
  205. else if (rfpath == RF90_PATH_B)
  206. rfpi_enable = (u8) rtl_get_bbreg(hw, RFPGA0_XB_HSSIPARAMETER1,
  207. BIT(8));
  208. if (rfpi_enable)
  209. retvalue = rtl_get_bbreg(hw, pphyreg->rf_rbpi,
  210. BLSSIREADBACKDATA);
  211. else
  212. retvalue = rtl_get_bbreg(hw, pphyreg->rf_rb,
  213. BLSSIREADBACKDATA);
  214. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, "RFR-%d Addr[0x%x]=0x%x\n",
  215. rfpath, pphyreg->rf_rb, retvalue);
  216. return retvalue;
  217. }
  218. static void _phy_rf_serial_write(struct ieee80211_hw *hw,
  219. enum radio_path rfpath, u32 offset, u32 data)
  220. {
  221. u32 data_and_addr;
  222. u32 newoffset;
  223. struct rtl_priv *rtlpriv = rtl_priv(hw);
  224. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  225. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  226. if (RT_CANNOT_IO(hw)) {
  227. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "stop\n");
  228. return;
  229. }
  230. offset &= 0x3f;
  231. newoffset = offset;
  232. data_and_addr = ((newoffset << 20) | (data & 0x000fffff)) & 0x0fffffff;
  233. rtl_set_bbreg(hw, pphyreg->rf3wire_offset, MASKDWORD, data_and_addr);
  234. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, "RFW-%d Addr[0x%x]=0x%x\n",
  235. rfpath, pphyreg->rf3wire_offset, data_and_addr);
  236. }
  237. static u32 _phy_calculate_bit_shift(u32 bitmask)
  238. {
  239. u32 i;
  240. for (i = 0; i <= 31; i++) {
  241. if (((bitmask >> i) & 0x1) == 1)
  242. break;
  243. }
  244. return i;
  245. }
  246. static void _rtl8723ae_phy_bb_config_1t(struct ieee80211_hw *hw)
  247. {
  248. rtl_set_bbreg(hw, RFPGA0_TXINFO, 0x3, 0x2);
  249. rtl_set_bbreg(hw, RFPGA1_TXINFO, 0x300033, 0x200022);
  250. rtl_set_bbreg(hw, RCCK0_AFESETTING, MASKBYTE3, 0x45);
  251. rtl_set_bbreg(hw, ROFDM0_TRXPATHENABLE, MASKBYTE0, 0x23);
  252. rtl_set_bbreg(hw, ROFDM0_AGCPARAMETER1, 0x30, 0x1);
  253. rtl_set_bbreg(hw, 0xe74, 0x0c000000, 0x2);
  254. rtl_set_bbreg(hw, 0xe78, 0x0c000000, 0x2);
  255. rtl_set_bbreg(hw, 0xe7c, 0x0c000000, 0x2);
  256. rtl_set_bbreg(hw, 0xe80, 0x0c000000, 0x2);
  257. rtl_set_bbreg(hw, 0xe88, 0x0c000000, 0x2);
  258. }
  259. bool rtl8723ae_phy_mac_config(struct ieee80211_hw *hw)
  260. {
  261. struct rtl_priv *rtlpriv = rtl_priv(hw);
  262. bool rtstatus = _phy_cfg_mac_w_header(hw);
  263. rtl_write_byte(rtlpriv, 0x04CA, 0x0A);
  264. return rtstatus;
  265. }
  266. bool rtl8723ae_phy_bb_config(struct ieee80211_hw *hw)
  267. {
  268. bool rtstatus = true;
  269. struct rtl_priv *rtlpriv = rtl_priv(hw);
  270. u8 tmpu1b;
  271. u8 reg_hwparafile = 1;
  272. _phy_init_bb_rf_reg_def(hw);
  273. /* 1. 0x28[1] = 1 */
  274. tmpu1b = rtl_read_byte(rtlpriv, REG_AFE_PLL_CTRL);
  275. udelay(2);
  276. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, (tmpu1b|BIT(1)));
  277. udelay(2);
  278. /* 2. 0x29[7:0] = 0xFF */
  279. rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL+1, 0xff);
  280. udelay(2);
  281. /* 3. 0x02[1:0] = 2b'11 */
  282. tmpu1b = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN);
  283. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, (tmpu1b |
  284. FEN_BB_GLB_RSTn | FEN_BBRSTB));
  285. /* 4. 0x25[6] = 0 */
  286. tmpu1b = rtl_read_byte(rtlpriv, REG_AFE_XTAL_CTRL+1);
  287. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL+1, (tmpu1b&(~BIT(6))));
  288. /* 5. 0x24[20] = 0 Advised by SD3 Alex Wang. 2011.02.09. */
  289. tmpu1b = rtl_read_byte(rtlpriv, REG_AFE_XTAL_CTRL+2);
  290. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL+2, (tmpu1b&(~BIT(4))));
  291. /* 6. 0x1f[7:0] = 0x07 */
  292. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x07);
  293. if (reg_hwparafile == 1)
  294. rtstatus = _phy_bb8192c_config_parafile(hw);
  295. return rtstatus;
  296. }
  297. bool rtl8723ae_phy_rf_config(struct ieee80211_hw *hw)
  298. {
  299. return rtl8723ae_phy_rf6052_config(hw);
  300. }
  301. static bool _phy_bb8192c_config_parafile(struct ieee80211_hw *hw)
  302. {
  303. struct rtl_priv *rtlpriv = rtl_priv(hw);
  304. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  305. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  306. bool rtstatus;
  307. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "==>\n");
  308. rtstatus = _phy_cfg_bb_w_header(hw, BASEBAND_CONFIG_PHY_REG);
  309. if (rtstatus != true) {
  310. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Write BB Reg Fail!!");
  311. return false;
  312. }
  313. if (rtlphy->rf_type == RF_1T2R) {
  314. _rtl8723ae_phy_bb_config_1t(hw);
  315. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Config to 1T!!\n");
  316. }
  317. if (rtlefuse->autoload_failflag == false) {
  318. rtlphy->pwrgroup_cnt = 0;
  319. rtstatus = _phy_cfg_bb_w_pgheader(hw, BASEBAND_CONFIG_PHY_REG);
  320. }
  321. if (rtstatus != true) {
  322. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "BB_PG Reg Fail!!");
  323. return false;
  324. }
  325. rtstatus = _phy_cfg_bb_w_header(hw, BASEBAND_CONFIG_AGC_TAB);
  326. if (rtstatus != true) {
  327. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "AGC Table Fail\n");
  328. return false;
  329. }
  330. rtlphy->cck_high_power = (bool) (rtl_get_bbreg(hw,
  331. RFPGA0_XA_HSSIPARAMETER2, 0x200));
  332. return true;
  333. }
  334. static bool _phy_cfg_mac_w_header(struct ieee80211_hw *hw)
  335. {
  336. struct rtl_priv *rtlpriv = rtl_priv(hw);
  337. u32 i;
  338. u32 arraylength;
  339. u32 *ptrarray;
  340. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Read Rtl723MACPHY_Array\n");
  341. arraylength = RTL8723E_MACARRAYLENGTH;
  342. ptrarray = RTL8723EMAC_ARRAY;
  343. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  344. "Img:RTL8192CEMAC_2T_ARRAY\n");
  345. for (i = 0; i < arraylength; i = i + 2)
  346. rtl_write_byte(rtlpriv, ptrarray[i], (u8) ptrarray[i + 1]);
  347. return true;
  348. }
  349. static bool _phy_cfg_bb_w_header(struct ieee80211_hw *hw, u8 configtype)
  350. {
  351. int i;
  352. u32 *phy_regarray_table;
  353. u32 *agctab_array_table;
  354. u16 phy_reg_arraylen, agctab_arraylen;
  355. struct rtl_priv *rtlpriv = rtl_priv(hw);
  356. agctab_arraylen = RTL8723E_AGCTAB_1TARRAYLENGTH;
  357. agctab_array_table = RTL8723EAGCTAB_1TARRAY;
  358. phy_reg_arraylen = RTL8723E_PHY_REG_1TARRAY_LENGTH;
  359. phy_regarray_table = RTL8723EPHY_REG_1TARRAY;
  360. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  361. for (i = 0; i < phy_reg_arraylen; i = i + 2) {
  362. if (phy_regarray_table[i] == 0xfe)
  363. mdelay(50);
  364. else if (phy_regarray_table[i] == 0xfd)
  365. mdelay(5);
  366. else if (phy_regarray_table[i] == 0xfc)
  367. mdelay(1);
  368. else if (phy_regarray_table[i] == 0xfb)
  369. udelay(50);
  370. else if (phy_regarray_table[i] == 0xfa)
  371. udelay(5);
  372. else if (phy_regarray_table[i] == 0xf9)
  373. udelay(1);
  374. rtl_set_bbreg(hw, phy_regarray_table[i], MASKDWORD,
  375. phy_regarray_table[i + 1]);
  376. udelay(1);
  377. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  378. "The phy_regarray_table[0] is %x"
  379. " Rtl819XPHY_REGArray[1] is %x\n",
  380. phy_regarray_table[i],
  381. phy_regarray_table[i + 1]);
  382. }
  383. } else if (configtype == BASEBAND_CONFIG_AGC_TAB) {
  384. for (i = 0; i < agctab_arraylen; i = i + 2) {
  385. rtl_set_bbreg(hw, agctab_array_table[i], MASKDWORD,
  386. agctab_array_table[i + 1]);
  387. udelay(1);
  388. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  389. "The agctab_array_table[0] is "
  390. "%x Rtl819XPHY_REGArray[1] is %x\n",
  391. agctab_array_table[i],
  392. agctab_array_table[i + 1]);
  393. }
  394. }
  395. return true;
  396. }
  397. static void _st_pwrIdx_dfrate_off(struct ieee80211_hw *hw, u32 regaddr,
  398. u32 bitmask, u32 data)
  399. {
  400. struct rtl_priv *rtlpriv = rtl_priv(hw);
  401. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  402. switch (regaddr) {
  403. case RTXAGC_A_RATE18_06:
  404. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][0] = data;
  405. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  406. "MCSTxPowerLevelOriginalOffset[%d][0] = 0x%x\n",
  407. rtlphy->pwrgroup_cnt,
  408. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][0]);
  409. break;
  410. case RTXAGC_A_RATE54_24:
  411. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][1] = data;
  412. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  413. "MCSTxPowerLevelOriginalOffset[%d][1] = 0x%x\n",
  414. rtlphy->pwrgroup_cnt,
  415. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][1]);
  416. break;
  417. case RTXAGC_A_CCK1_MCS32:
  418. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][6] = data;
  419. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  420. "MCSTxPowerLevelOriginalOffset[%d][6] = 0x%x\n",
  421. rtlphy->pwrgroup_cnt,
  422. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][6]);
  423. break;
  424. case RTXAGC_B_CCK11_A_CCK2_11:
  425. if (bitmask == 0xffffff00) {
  426. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][7] = data;
  427. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  428. "MCSTxPowerLevelOriginalOffset[%d][7] = 0x%x\n",
  429. rtlphy->pwrgroup_cnt,
  430. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][7]);
  431. }
  432. if (bitmask == 0x000000ff) {
  433. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][15] = data;
  434. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  435. "MCSTxPowerLevelOriginalOffset[%d][15] = 0x%x\n",
  436. rtlphy->pwrgroup_cnt,
  437. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][15]);
  438. }
  439. break;
  440. case RTXAGC_A_MCS03_MCS00:
  441. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][2] = data;
  442. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  443. "MCSTxPowerLevelOriginalOffset[%d][2] = 0x%x\n",
  444. rtlphy->pwrgroup_cnt,
  445. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][2]);
  446. break;
  447. case RTXAGC_A_MCS07_MCS04:
  448. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][3] = data;
  449. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  450. "MCSTxPowerLevelOriginalOffset[%d][3] = 0x%x\n",
  451. rtlphy->pwrgroup_cnt,
  452. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][3]);
  453. break;
  454. case RTXAGC_A_MCS11_MCS08:
  455. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][4] = data;
  456. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  457. "MCSTxPowerLevelOriginalOffset[%d][4] = 0x%x\n",
  458. rtlphy->pwrgroup_cnt,
  459. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][4]);
  460. break;
  461. case RTXAGC_A_MCS15_MCS12:
  462. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][5] = data;
  463. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  464. "MCSTxPowerLevelOriginalOffset[%d][5] = 0x%x\n",
  465. rtlphy->pwrgroup_cnt,
  466. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][5]);
  467. break;
  468. case RTXAGC_B_RATE18_06:
  469. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][8] = data;
  470. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  471. "MCSTxPowerLevelOriginalOffset[%d][8] = 0x%x\n",
  472. rtlphy->pwrgroup_cnt,
  473. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][8]);
  474. break;
  475. case RTXAGC_B_RATE54_24:
  476. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][9] = data;
  477. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  478. "MCSTxPowerLevelOriginalOffset[%d][9] = 0x%x\n",
  479. rtlphy->pwrgroup_cnt,
  480. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][9]);
  481. break;
  482. case RTXAGC_B_CCK1_55_MCS32:
  483. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][14] = data;
  484. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  485. "MCSTxPowerLevelOriginalOffset[%d][14] = 0x%x\n",
  486. rtlphy->pwrgroup_cnt,
  487. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][14]);
  488. break;
  489. case RTXAGC_B_MCS03_MCS00:
  490. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][10] = data;
  491. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  492. "MCSTxPowerLevelOriginalOffset[%d][10] = 0x%x\n",
  493. rtlphy->pwrgroup_cnt,
  494. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][10]);
  495. break;
  496. case RTXAGC_B_MCS07_MCS04:
  497. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][11] = data;
  498. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  499. "MCSTxPowerLevelOriginalOffset[%d][11] = 0x%x\n",
  500. rtlphy->pwrgroup_cnt,
  501. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][11]);
  502. break;
  503. case RTXAGC_B_MCS11_MCS08:
  504. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][12] = data;
  505. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  506. "MCSTxPowerLevelOriginalOffset[%d][12] = 0x%x\n",
  507. rtlphy->pwrgroup_cnt,
  508. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][12]);
  509. break;
  510. case RTXAGC_B_MCS15_MCS12:
  511. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][13] = data;
  512. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  513. "MCSTxPowerLevelOriginalOffset[%d][13] = 0x%x\n",
  514. rtlphy->pwrgroup_cnt,
  515. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][13]);
  516. rtlphy->pwrgroup_cnt++;
  517. break;
  518. }
  519. }
  520. static bool _phy_cfg_bb_w_pgheader(struct ieee80211_hw *hw, u8 configtype)
  521. {
  522. struct rtl_priv *rtlpriv = rtl_priv(hw);
  523. int i;
  524. u32 *phy_regarray_table_pg;
  525. u16 phy_regarray_pg_len;
  526. phy_regarray_pg_len = RTL8723E_PHY_REG_ARRAY_PGLENGTH;
  527. phy_regarray_table_pg = RTL8723EPHY_REG_ARRAY_PG;
  528. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  529. for (i = 0; i < phy_regarray_pg_len; i = i + 3) {
  530. if (phy_regarray_table_pg[i] == 0xfe)
  531. mdelay(50);
  532. else if (phy_regarray_table_pg[i] == 0xfd)
  533. mdelay(5);
  534. else if (phy_regarray_table_pg[i] == 0xfc)
  535. mdelay(1);
  536. else if (phy_regarray_table_pg[i] == 0xfb)
  537. udelay(50);
  538. else if (phy_regarray_table_pg[i] == 0xfa)
  539. udelay(5);
  540. else if (phy_regarray_table_pg[i] == 0xf9)
  541. udelay(1);
  542. _st_pwrIdx_dfrate_off(hw, phy_regarray_table_pg[i],
  543. phy_regarray_table_pg[i + 1],
  544. phy_regarray_table_pg[i + 2]);
  545. }
  546. } else {
  547. RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE,
  548. "configtype != BaseBand_Config_PHY_REG\n");
  549. }
  550. return true;
  551. }
  552. bool rtl8723ae_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
  553. enum radio_path rfpath)
  554. {
  555. struct rtl_priv *rtlpriv = rtl_priv(hw);
  556. int i;
  557. u32 *radioa_array_table;
  558. u16 radioa_arraylen;
  559. radioa_arraylen = Rtl8723ERADIOA_1TARRAYLENGTH;
  560. radioa_array_table = RTL8723E_RADIOA_1TARRAY;
  561. switch (rfpath) {
  562. case RF90_PATH_A:
  563. for (i = 0; i < radioa_arraylen; i = i + 2) {
  564. if (radioa_array_table[i] == 0xfe)
  565. mdelay(50);
  566. else if (radioa_array_table[i] == 0xfd)
  567. mdelay(5);
  568. else if (radioa_array_table[i] == 0xfc)
  569. mdelay(1);
  570. else if (radioa_array_table[i] == 0xfb)
  571. udelay(50);
  572. else if (radioa_array_table[i] == 0xfa)
  573. udelay(5);
  574. else if (radioa_array_table[i] == 0xf9)
  575. udelay(1);
  576. else {
  577. rtl_set_rfreg(hw, rfpath, radioa_array_table[i],
  578. RFREG_OFFSET_MASK,
  579. radioa_array_table[i + 1]);
  580. udelay(1);
  581. }
  582. }
  583. break;
  584. case RF90_PATH_B:
  585. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  586. "switch case not process\n");
  587. break;
  588. case RF90_PATH_C:
  589. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  590. "switch case not process\n");
  591. break;
  592. case RF90_PATH_D:
  593. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  594. "switch case not process\n");
  595. break;
  596. }
  597. return true;
  598. }
  599. void rtl8723ae_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw)
  600. {
  601. struct rtl_priv *rtlpriv = rtl_priv(hw);
  602. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  603. rtlphy->default_initialgain[0] =
  604. (u8) rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0);
  605. rtlphy->default_initialgain[1] =
  606. (u8) rtl_get_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0);
  607. rtlphy->default_initialgain[2] =
  608. (u8) rtl_get_bbreg(hw, ROFDM0_XCAGCCORE1, MASKBYTE0);
  609. rtlphy->default_initialgain[3] =
  610. (u8) rtl_get_bbreg(hw, ROFDM0_XDAGCCORE1, MASKBYTE0);
  611. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  612. "Default initial gain (c50=0x%x, c58=0x%x, c60=0x%x, c68=0x%x\n",
  613. rtlphy->default_initialgain[0],
  614. rtlphy->default_initialgain[1],
  615. rtlphy->default_initialgain[2],
  616. rtlphy->default_initialgain[3]);
  617. rtlphy->framesync = (u8) rtl_get_bbreg(hw,
  618. ROFDM0_RXDETECTOR3, MASKBYTE0);
  619. rtlphy->framesync_c34 = rtl_get_bbreg(hw,
  620. ROFDM0_RXDETECTOR2, MASKDWORD);
  621. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  622. "Default framesync (0x%x) = 0x%x\n",
  623. ROFDM0_RXDETECTOR3, rtlphy->framesync);
  624. }
  625. static void _phy_init_bb_rf_reg_def(struct ieee80211_hw *hw)
  626. {
  627. struct rtl_priv *rtlpriv = rtl_priv(hw);
  628. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  629. rtlphy->phyreg_def[RF90_PATH_A].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  630. rtlphy->phyreg_def[RF90_PATH_B].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  631. rtlphy->phyreg_def[RF90_PATH_C].rfintfs = RFPGA0_XCD_RFINTERFACESW;
  632. rtlphy->phyreg_def[RF90_PATH_D].rfintfs = RFPGA0_XCD_RFINTERFACESW;
  633. rtlphy->phyreg_def[RF90_PATH_A].rfintfi = RFPGA0_XAB_RFINTERFACERB;
  634. rtlphy->phyreg_def[RF90_PATH_B].rfintfi = RFPGA0_XAB_RFINTERFACERB;
  635. rtlphy->phyreg_def[RF90_PATH_C].rfintfi = RFPGA0_XCD_RFINTERFACERB;
  636. rtlphy->phyreg_def[RF90_PATH_D].rfintfi = RFPGA0_XCD_RFINTERFACERB;
  637. rtlphy->phyreg_def[RF90_PATH_A].rfintfo = RFPGA0_XA_RFINTERFACEOE;
  638. rtlphy->phyreg_def[RF90_PATH_B].rfintfo = RFPGA0_XB_RFINTERFACEOE;
  639. rtlphy->phyreg_def[RF90_PATH_A].rfintfe = RFPGA0_XA_RFINTERFACEOE;
  640. rtlphy->phyreg_def[RF90_PATH_B].rfintfe = RFPGA0_XB_RFINTERFACEOE;
  641. rtlphy->phyreg_def[RF90_PATH_A].rf3wire_offset =
  642. RFPGA0_XA_LSSIPARAMETER;
  643. rtlphy->phyreg_def[RF90_PATH_B].rf3wire_offset =
  644. RFPGA0_XB_LSSIPARAMETER;
  645. rtlphy->phyreg_def[RF90_PATH_A].rflssi_select = rFPGA0_XAB_RFPARAMETER;
  646. rtlphy->phyreg_def[RF90_PATH_B].rflssi_select = rFPGA0_XAB_RFPARAMETER;
  647. rtlphy->phyreg_def[RF90_PATH_C].rflssi_select = rFPGA0_XCD_RFPARAMETER;
  648. rtlphy->phyreg_def[RF90_PATH_D].rflssi_select = rFPGA0_XCD_RFPARAMETER;
  649. rtlphy->phyreg_def[RF90_PATH_A].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  650. rtlphy->phyreg_def[RF90_PATH_B].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  651. rtlphy->phyreg_def[RF90_PATH_C].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  652. rtlphy->phyreg_def[RF90_PATH_D].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  653. rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para1 = RFPGA0_XA_HSSIPARAMETER1;
  654. rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para1 = RFPGA0_XB_HSSIPARAMETER1;
  655. rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para2 = RFPGA0_XA_HSSIPARAMETER2;
  656. rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para2 = RFPGA0_XB_HSSIPARAMETER2;
  657. rtlphy->phyreg_def[RF90_PATH_A].rfsw_ctrl = RFPGA0_XAB_SWITCHCONTROL;
  658. rtlphy->phyreg_def[RF90_PATH_B].rfsw_ctrl = RFPGA0_XAB_SWITCHCONTROL;
  659. rtlphy->phyreg_def[RF90_PATH_C].rfsw_ctrl = RFPGA0_XCD_SWITCHCONTROL;
  660. rtlphy->phyreg_def[RF90_PATH_D].rfsw_ctrl = RFPGA0_XCD_SWITCHCONTROL;
  661. rtlphy->phyreg_def[RF90_PATH_A].rfagc_control1 = ROFDM0_XAAGCCORE1;
  662. rtlphy->phyreg_def[RF90_PATH_B].rfagc_control1 = ROFDM0_XBAGCCORE1;
  663. rtlphy->phyreg_def[RF90_PATH_C].rfagc_control1 = ROFDM0_XCAGCCORE1;
  664. rtlphy->phyreg_def[RF90_PATH_D].rfagc_control1 = ROFDM0_XDAGCCORE1;
  665. rtlphy->phyreg_def[RF90_PATH_A].rfagc_control2 = ROFDM0_XAAGCCORE2;
  666. rtlphy->phyreg_def[RF90_PATH_B].rfagc_control2 = ROFDM0_XBAGCCORE2;
  667. rtlphy->phyreg_def[RF90_PATH_C].rfagc_control2 = ROFDM0_XCAGCCORE2;
  668. rtlphy->phyreg_def[RF90_PATH_D].rfagc_control2 = ROFDM0_XDAGCCORE2;
  669. rtlphy->phyreg_def[RF90_PATH_A].rfrxiq_imbal = ROFDM0_XARXIQIMBALANCE;
  670. rtlphy->phyreg_def[RF90_PATH_B].rfrxiq_imbal = ROFDM0_XBRXIQIMBALANCE;
  671. rtlphy->phyreg_def[RF90_PATH_C].rfrxiq_imbal = ROFDM0_XCRXIQIMBANLANCE;
  672. rtlphy->phyreg_def[RF90_PATH_D].rfrxiq_imbal = ROFDM0_XDRXIQIMBALANCE;
  673. rtlphy->phyreg_def[RF90_PATH_A].rfrx_afe = ROFDM0_XARXAFE;
  674. rtlphy->phyreg_def[RF90_PATH_B].rfrx_afe = ROFDM0_XBRXAFE;
  675. rtlphy->phyreg_def[RF90_PATH_C].rfrx_afe = ROFDM0_XCRXAFE;
  676. rtlphy->phyreg_def[RF90_PATH_D].rfrx_afe = ROFDM0_XDRXAFE;
  677. rtlphy->phyreg_def[RF90_PATH_A].rftxiq_imbal = ROFDM0_XATXIQIMBALANCE;
  678. rtlphy->phyreg_def[RF90_PATH_B].rftxiq_imbal = ROFDM0_XBTXIQIMBALANCE;
  679. rtlphy->phyreg_def[RF90_PATH_C].rftxiq_imbal = ROFDM0_XCTXIQIMBALANCE;
  680. rtlphy->phyreg_def[RF90_PATH_D].rftxiq_imbal = ROFDM0_XDTXIQIMBALANCE;
  681. rtlphy->phyreg_def[RF90_PATH_A].rftx_afe = ROFDM0_XATXAFE;
  682. rtlphy->phyreg_def[RF90_PATH_B].rftx_afe = ROFDM0_XBTXAFE;
  683. rtlphy->phyreg_def[RF90_PATH_C].rftx_afe = ROFDM0_XCTXAFE;
  684. rtlphy->phyreg_def[RF90_PATH_D].rftx_afe = ROFDM0_XDTXAFE;
  685. rtlphy->phyreg_def[RF90_PATH_A].rf_rb = RFPGA0_XA_LSSIREADBACK;
  686. rtlphy->phyreg_def[RF90_PATH_B].rf_rb = RFPGA0_XB_LSSIREADBACK;
  687. rtlphy->phyreg_def[RF90_PATH_C].rf_rb = RFPGA0_XC_LSSIREADBACK;
  688. rtlphy->phyreg_def[RF90_PATH_D].rf_rb = RFPGA0_XD_LSSIREADBACK;
  689. rtlphy->phyreg_def[RF90_PATH_A].rf_rbpi = TRANSCEIVEA_HSPI_READBACK;
  690. rtlphy->phyreg_def[RF90_PATH_B].rf_rbpi = TRANSCEIVEB_HSPI_READBACK;
  691. }
  692. void rtl8723ae_phy_get_txpower_level(struct ieee80211_hw *hw, long *powerlevel)
  693. {
  694. struct rtl_priv *rtlpriv = rtl_priv(hw);
  695. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  696. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  697. u8 txpwr_level;
  698. long txpwr_dbm;
  699. txpwr_level = rtlphy->cur_cck_txpwridx;
  700. txpwr_dbm = _phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_B, txpwr_level);
  701. txpwr_level = rtlphy->cur_ofdm24g_txpwridx +
  702. rtlefuse->legacy_ht_txpowerdiff;
  703. if (_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_G, txpwr_level) > txpwr_dbm)
  704. txpwr_dbm = _phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_G,
  705. txpwr_level);
  706. txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
  707. if (_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_N_24G, txpwr_level) >
  708. txpwr_dbm)
  709. txpwr_dbm = _phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_N_24G,
  710. txpwr_level);
  711. *powerlevel = txpwr_dbm;
  712. }
  713. static void _rtl8723ae_get_txpower_index(struct ieee80211_hw *hw, u8 channel,
  714. u8 *cckpowerlevel, u8 *ofdmpowerlevel)
  715. {
  716. struct rtl_priv *rtlpriv = rtl_priv(hw);
  717. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  718. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  719. u8 index = (channel - 1);
  720. cckpowerlevel[RF90_PATH_A] =
  721. rtlefuse->txpwrlevel_cck[RF90_PATH_A][index];
  722. cckpowerlevel[RF90_PATH_B] =
  723. rtlefuse->txpwrlevel_cck[RF90_PATH_B][index];
  724. if (get_rf_type(rtlphy) == RF_1T2R || get_rf_type(rtlphy) == RF_1T1R) {
  725. ofdmpowerlevel[RF90_PATH_A] =
  726. rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_A][index];
  727. ofdmpowerlevel[RF90_PATH_B] =
  728. rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_B][index];
  729. } else if (get_rf_type(rtlphy) == RF_2T2R) {
  730. ofdmpowerlevel[RF90_PATH_A] =
  731. rtlefuse->txpwrlevel_ht40_2s[RF90_PATH_A][index];
  732. ofdmpowerlevel[RF90_PATH_B] =
  733. rtlefuse->txpwrlevel_ht40_2s[RF90_PATH_B][index];
  734. }
  735. }
  736. static void _rtl8723ae_ccxpower_index_check(struct ieee80211_hw *hw,
  737. u8 channel, u8 *cckpowerlevel,
  738. u8 *ofdmpowerlevel)
  739. {
  740. struct rtl_priv *rtlpriv = rtl_priv(hw);
  741. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  742. rtlphy->cur_cck_txpwridx = cckpowerlevel[0];
  743. rtlphy->cur_ofdm24g_txpwridx = ofdmpowerlevel[0];
  744. }
  745. void rtl8723ae_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel)
  746. {
  747. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  748. u8 cckpowerlevel[2], ofdmpowerlevel[2];
  749. if (rtlefuse->txpwr_fromeprom == false)
  750. return;
  751. _rtl8723ae_get_txpower_index(hw, channel, &cckpowerlevel[0],
  752. &ofdmpowerlevel[0]);
  753. _rtl8723ae_ccxpower_index_check(hw, channel, &cckpowerlevel[0],
  754. &ofdmpowerlevel[0]);
  755. rtl8723ae_phy_rf6052_set_cck_txpower(hw, &cckpowerlevel[0]);
  756. rtl8723ae_phy_rf6052_set_ofdm_txpower(hw, &ofdmpowerlevel[0], channel);
  757. }
  758. bool rtl8723ae_phy_update_txpower_dbm(struct ieee80211_hw *hw, long power_indbm)
  759. {
  760. struct rtl_priv *rtlpriv = rtl_priv(hw);
  761. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  762. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  763. u8 idx;
  764. u8 rf_path;
  765. u8 ccktxpwridx = _phy_dbm_to_txpwr_Idx(hw, WIRELESS_MODE_B,
  766. power_indbm);
  767. u8 ofdmtxpwridx = _phy_dbm_to_txpwr_Idx(hw, WIRELESS_MODE_N_24G,
  768. power_indbm);
  769. if (ofdmtxpwridx - rtlefuse->legacy_ht_txpowerdiff > 0)
  770. ofdmtxpwridx -= rtlefuse->legacy_ht_txpowerdiff;
  771. else
  772. ofdmtxpwridx = 0;
  773. RT_TRACE(rtlpriv, COMP_TXAGC, DBG_TRACE,
  774. "%lx dBm, ccktxpwridx = %d, ofdmtxpwridx = %d\n",
  775. power_indbm, ccktxpwridx, ofdmtxpwridx);
  776. for (idx = 0; idx < 14; idx++) {
  777. for (rf_path = 0; rf_path < 2; rf_path++) {
  778. rtlefuse->txpwrlevel_cck[rf_path][idx] = ccktxpwridx;
  779. rtlefuse->txpwrlevel_ht40_1s[rf_path][idx] =
  780. ofdmtxpwridx;
  781. rtlefuse->txpwrlevel_ht40_2s[rf_path][idx] =
  782. ofdmtxpwridx;
  783. }
  784. }
  785. rtl8723ae_phy_set_txpower_level(hw, rtlphy->current_channel);
  786. return true;
  787. }
  788. static u8 _phy_dbm_to_txpwr_Idx(struct ieee80211_hw *hw,
  789. enum wireless_mode wirelessmode,
  790. long power_indbm)
  791. {
  792. u8 txpwridx;
  793. long offset;
  794. switch (wirelessmode) {
  795. case WIRELESS_MODE_B:
  796. offset = -7;
  797. break;
  798. case WIRELESS_MODE_G:
  799. case WIRELESS_MODE_N_24G:
  800. offset = -8;
  801. break;
  802. default:
  803. offset = -8;
  804. break;
  805. }
  806. if ((power_indbm - offset) > 0)
  807. txpwridx = (u8) ((power_indbm - offset) * 2);
  808. else
  809. txpwridx = 0;
  810. if (txpwridx > MAX_TXPWR_IDX_NMODE_92S)
  811. txpwridx = MAX_TXPWR_IDX_NMODE_92S;
  812. return txpwridx;
  813. }
  814. static long _phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
  815. enum wireless_mode wirelessmode, u8 txpwridx)
  816. {
  817. long offset;
  818. long pwrout_dbm;
  819. switch (wirelessmode) {
  820. case WIRELESS_MODE_B:
  821. offset = -7;
  822. break;
  823. case WIRELESS_MODE_G:
  824. case WIRELESS_MODE_N_24G:
  825. offset = -8;
  826. break;
  827. default:
  828. offset = -8;
  829. break;
  830. }
  831. pwrout_dbm = txpwridx / 2 + offset;
  832. return pwrout_dbm;
  833. }
  834. void rtl8723ae_phy_scan_operation_backup(struct ieee80211_hw *hw, u8 operation)
  835. {
  836. struct rtl_priv *rtlpriv = rtl_priv(hw);
  837. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  838. enum io_type iotype;
  839. if (!is_hal_stop(rtlhal)) {
  840. switch (operation) {
  841. case SCAN_OPT_BACKUP:
  842. iotype = IO_CMD_PAUSE_DM_BY_SCAN;
  843. rtlpriv->cfg->ops->set_hw_reg(hw,
  844. HW_VAR_IO_CMD,
  845. (u8 *)&iotype);
  846. break;
  847. case SCAN_OPT_RESTORE:
  848. iotype = IO_CMD_RESUME_DM_BY_SCAN;
  849. rtlpriv->cfg->ops->set_hw_reg(hw,
  850. HW_VAR_IO_CMD,
  851. (u8 *)&iotype);
  852. break;
  853. default:
  854. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  855. "Unknown Scan Backup operation.\n");
  856. break;
  857. }
  858. }
  859. }
  860. void rtl8723ae_phy_set_bw_mode_callback(struct ieee80211_hw *hw)
  861. {
  862. struct rtl_priv *rtlpriv = rtl_priv(hw);
  863. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  864. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  865. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  866. u8 reg_bw_opmode;
  867. u8 reg_prsr_rsc;
  868. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  869. "Switch to %s bandwidth\n",
  870. rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20 ?
  871. "20MHz" : "40MHz");
  872. if (is_hal_stop(rtlhal)) {
  873. rtlphy->set_bwmode_inprogress = false;
  874. return;
  875. }
  876. reg_bw_opmode = rtl_read_byte(rtlpriv, REG_BWOPMODE);
  877. reg_prsr_rsc = rtl_read_byte(rtlpriv, REG_RRSR + 2);
  878. switch (rtlphy->current_chan_bw) {
  879. case HT_CHANNEL_WIDTH_20:
  880. reg_bw_opmode |= BW_OPMODE_20MHZ;
  881. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  882. break;
  883. case HT_CHANNEL_WIDTH_20_40:
  884. reg_bw_opmode &= ~BW_OPMODE_20MHZ;
  885. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  886. reg_prsr_rsc =
  887. (reg_prsr_rsc & 0x90) | (mac->cur_40_prime_sc << 5);
  888. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_prsr_rsc);
  889. break;
  890. default:
  891. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  892. "unknown bandwidth: %#X\n", rtlphy->current_chan_bw);
  893. break;
  894. }
  895. switch (rtlphy->current_chan_bw) {
  896. case HT_CHANNEL_WIDTH_20:
  897. rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x0);
  898. rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x0);
  899. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
  900. break;
  901. case HT_CHANNEL_WIDTH_20_40:
  902. rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x1);
  903. rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x1);
  904. rtl_set_bbreg(hw, RCCK0_SYSTEM, BCCK_SIDEBAND,
  905. (mac->cur_40_prime_sc >> 1));
  906. rtl_set_bbreg(hw, ROFDM1_LSTF, 0xC00, mac->cur_40_prime_sc);
  907. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 0);
  908. rtl_set_bbreg(hw, 0x818, (BIT(26) | BIT(27)),
  909. (mac->cur_40_prime_sc ==
  910. HAL_PRIME_CHNL_OFFSET_LOWER) ? 2 : 1);
  911. break;
  912. default:
  913. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  914. "unknown bandwidth: %#X\n", rtlphy->current_chan_bw);
  915. break;
  916. }
  917. rtl8723ae_phy_rf6052_set_bandwidth(hw, rtlphy->current_chan_bw);
  918. rtlphy->set_bwmode_inprogress = false;
  919. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "<==\n");
  920. }
  921. void rtl8723ae_phy_set_bw_mode(struct ieee80211_hw *hw,
  922. enum nl80211_channel_type ch_type)
  923. {
  924. struct rtl_priv *rtlpriv = rtl_priv(hw);
  925. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  926. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  927. u8 tmp_bw = rtlphy->current_chan_bw;
  928. if (rtlphy->set_bwmode_inprogress)
  929. return;
  930. rtlphy->set_bwmode_inprogress = true;
  931. if ((!is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
  932. rtl8723ae_phy_set_bw_mode_callback(hw);
  933. } else {
  934. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  935. "FALSE driver sleep or unload\n");
  936. rtlphy->set_bwmode_inprogress = false;
  937. rtlphy->current_chan_bw = tmp_bw;
  938. }
  939. }
  940. void rtl8723ae_phy_sw_chnl_callback(struct ieee80211_hw *hw)
  941. {
  942. struct rtl_priv *rtlpriv = rtl_priv(hw);
  943. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  944. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  945. u32 delay;
  946. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  947. "switch to channel%d\n", rtlphy->current_channel);
  948. if (is_hal_stop(rtlhal))
  949. return;
  950. do {
  951. if (!rtlphy->sw_chnl_inprogress)
  952. break;
  953. if (!_phy_sw_chnl_step_by_step
  954. (hw, rtlphy->current_channel, &rtlphy->sw_chnl_stage,
  955. &rtlphy->sw_chnl_step, &delay)) {
  956. if (delay > 0)
  957. mdelay(delay);
  958. else
  959. continue;
  960. } else {
  961. rtlphy->sw_chnl_inprogress = false;
  962. }
  963. break;
  964. } while (true);
  965. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "<==\n");
  966. }
  967. u8 rtl8723ae_phy_sw_chnl(struct ieee80211_hw *hw)
  968. {
  969. struct rtl_priv *rtlpriv = rtl_priv(hw);
  970. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  971. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  972. if (rtlphy->sw_chnl_inprogress)
  973. return 0;
  974. if (rtlphy->set_bwmode_inprogress)
  975. return 0;
  976. RT_ASSERT((rtlphy->current_channel <= 14),
  977. "WIRELESS_MODE_G but channel>14");
  978. rtlphy->sw_chnl_inprogress = true;
  979. rtlphy->sw_chnl_stage = 0;
  980. rtlphy->sw_chnl_step = 0;
  981. if (!(is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
  982. rtl8723ae_phy_sw_chnl_callback(hw);
  983. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  984. "sw_chnl_inprogress false schedule workitem\n");
  985. rtlphy->sw_chnl_inprogress = false;
  986. } else {
  987. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  988. "sw_chnl_inprogress false driver sleep or unload\n");
  989. rtlphy->sw_chnl_inprogress = false;
  990. }
  991. return 1;
  992. }
  993. static void _rtl8723ae_phy_sw_rf_seting(struct ieee80211_hw *hw, u8 channel)
  994. {
  995. struct rtl_priv *rtlpriv = rtl_priv(hw);
  996. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  997. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  998. if (IS_81xxC_VENDOR_UMC_B_CUT(rtlhal->version)) {
  999. if (channel == 6 && rtlphy->current_chan_bw ==
  1000. HT_CHANNEL_WIDTH_20)
  1001. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD,
  1002. 0x00255);
  1003. else{
  1004. u32 backupRF0x1A = (u32)rtl_get_rfreg(hw, RF90_PATH_A,
  1005. RF_RX_G1, RFREG_OFFSET_MASK);
  1006. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD,
  1007. backupRF0x1A);
  1008. }
  1009. }
  1010. }
  1011. static bool _phy_sw_chnl_step_by_step(struct ieee80211_hw *hw, u8 channel,
  1012. u8 *stage, u8 *step, u32 *delay)
  1013. {
  1014. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1015. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1016. struct swchnlcmd precommoncmd[MAX_PRECMD_CNT];
  1017. u32 precommoncmdcnt;
  1018. struct swchnlcmd postcommoncmd[MAX_POSTCMD_CNT];
  1019. u32 postcommoncmdcnt;
  1020. struct swchnlcmd rfdependcmd[MAX_RFDEPENDCMD_CNT];
  1021. u32 rfdependcmdcnt;
  1022. struct swchnlcmd *currentcmd = NULL;
  1023. u8 rfpath;
  1024. u8 num_total_rfpath = rtlphy->num_total_rfpath;
  1025. precommoncmdcnt = 0;
  1026. _phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  1027. MAX_PRECMD_CNT, CMDID_SET_TXPOWEROWER_LEVEL,
  1028. 0, 0, 0);
  1029. _phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  1030. MAX_PRECMD_CNT, CMDID_END, 0, 0, 0);
  1031. postcommoncmdcnt = 0;
  1032. _phy_set_sw_chnl_cmdarray(postcommoncmd, postcommoncmdcnt++,
  1033. MAX_POSTCMD_CNT, CMDID_END, 0, 0, 0);
  1034. rfdependcmdcnt = 0;
  1035. RT_ASSERT((channel >= 1 && channel <= 14),
  1036. "illegal channel for Zebra: %d\n", channel);
  1037. _phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  1038. MAX_RFDEPENDCMD_CNT, CMDID_RF_WRITEREG,
  1039. RF_CHNLBW, channel, 10);
  1040. _phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  1041. MAX_RFDEPENDCMD_CNT, CMDID_END, 0, 0, 0);
  1042. do {
  1043. switch (*stage) {
  1044. case 0:
  1045. currentcmd = &precommoncmd[*step];
  1046. break;
  1047. case 1:
  1048. currentcmd = &rfdependcmd[*step];
  1049. break;
  1050. case 2:
  1051. currentcmd = &postcommoncmd[*step];
  1052. break;
  1053. }
  1054. if (currentcmd->cmdid == CMDID_END) {
  1055. if ((*stage) == 2) {
  1056. return true;
  1057. } else {
  1058. (*stage)++;
  1059. (*step) = 0;
  1060. continue;
  1061. }
  1062. }
  1063. switch (currentcmd->cmdid) {
  1064. case CMDID_SET_TXPOWEROWER_LEVEL:
  1065. rtl8723ae_phy_set_txpower_level(hw, channel);
  1066. break;
  1067. case CMDID_WRITEPORT_ULONG:
  1068. rtl_write_dword(rtlpriv, currentcmd->para1,
  1069. currentcmd->para2);
  1070. break;
  1071. case CMDID_WRITEPORT_USHORT:
  1072. rtl_write_word(rtlpriv, currentcmd->para1,
  1073. (u16) currentcmd->para2);
  1074. break;
  1075. case CMDID_WRITEPORT_UCHAR:
  1076. rtl_write_byte(rtlpriv, currentcmd->para1,
  1077. (u8) currentcmd->para2);
  1078. break;
  1079. case CMDID_RF_WRITEREG:
  1080. for (rfpath = 0; rfpath < num_total_rfpath; rfpath++) {
  1081. rtlphy->rfreg_chnlval[rfpath] =
  1082. ((rtlphy->rfreg_chnlval[rfpath] &
  1083. 0xfffffc00) | currentcmd->para2);
  1084. rtl_set_rfreg(hw, (enum radio_path)rfpath,
  1085. currentcmd->para1,
  1086. RFREG_OFFSET_MASK,
  1087. rtlphy->rfreg_chnlval[rfpath]);
  1088. }
  1089. _rtl8723ae_phy_sw_rf_seting(hw, channel);
  1090. break;
  1091. default:
  1092. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1093. "switch case not process\n");
  1094. break;
  1095. }
  1096. break;
  1097. } while (true);
  1098. (*delay) = currentcmd->msdelay;
  1099. (*step)++;
  1100. return false;
  1101. }
  1102. static bool _phy_set_sw_chnl_cmdarray(struct swchnlcmd *cmdtable,
  1103. u32 cmdtableidx, u32 cmdtablesz,
  1104. enum swchnlcmd_id cmdid, u32 para1,
  1105. u32 para2, u32 msdelay)
  1106. {
  1107. struct swchnlcmd *pcmd;
  1108. if (cmdtable == NULL) {
  1109. RT_ASSERT(false, "cmdtable cannot be NULL.\n");
  1110. return false;
  1111. }
  1112. if (cmdtableidx >= cmdtablesz)
  1113. return false;
  1114. pcmd = cmdtable + cmdtableidx;
  1115. pcmd->cmdid = cmdid;
  1116. pcmd->para1 = para1;
  1117. pcmd->para2 = para2;
  1118. pcmd->msdelay = msdelay;
  1119. return true;
  1120. }
  1121. static u8 _rtl8723ae_phy_path_a_iqk(struct ieee80211_hw *hw, bool config_pathb)
  1122. {
  1123. u32 reg_eac, reg_e94, reg_e9c, reg_ea4;
  1124. u8 result = 0x00;
  1125. rtl_set_bbreg(hw, 0xe30, MASKDWORD, 0x10008c1f);
  1126. rtl_set_bbreg(hw, 0xe34, MASKDWORD, 0x10008c1f);
  1127. rtl_set_bbreg(hw, 0xe38, MASKDWORD, 0x82140102);
  1128. rtl_set_bbreg(hw, 0xe3c, MASKDWORD,
  1129. config_pathb ? 0x28160202 : 0x28160502);
  1130. if (config_pathb) {
  1131. rtl_set_bbreg(hw, 0xe50, MASKDWORD, 0x10008c22);
  1132. rtl_set_bbreg(hw, 0xe54, MASKDWORD, 0x10008c22);
  1133. rtl_set_bbreg(hw, 0xe58, MASKDWORD, 0x82140102);
  1134. rtl_set_bbreg(hw, 0xe5c, MASKDWORD, 0x28160202);
  1135. }
  1136. rtl_set_bbreg(hw, 0xe4c, MASKDWORD, 0x001028d1);
  1137. rtl_set_bbreg(hw, 0xe48, MASKDWORD, 0xf9000000);
  1138. rtl_set_bbreg(hw, 0xe48, MASKDWORD, 0xf8000000);
  1139. mdelay(IQK_DELAY_TIME);
  1140. reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
  1141. reg_e94 = rtl_get_bbreg(hw, 0xe94, MASKDWORD);
  1142. reg_e9c = rtl_get_bbreg(hw, 0xe9c, MASKDWORD);
  1143. reg_ea4 = rtl_get_bbreg(hw, 0xea4, MASKDWORD);
  1144. if (!(reg_eac & BIT(28)) &&
  1145. (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
  1146. (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
  1147. result |= 0x01;
  1148. else
  1149. return result;
  1150. if (!(reg_eac & BIT(27)) &&
  1151. (((reg_ea4 & 0x03FF0000) >> 16) != 0x132) &&
  1152. (((reg_eac & 0x03FF0000) >> 16) != 0x36))
  1153. result |= 0x02;
  1154. return result;
  1155. }
  1156. static u8 _rtl8723ae_phy_path_b_iqk(struct ieee80211_hw *hw)
  1157. {
  1158. u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc;
  1159. u8 result = 0x00;
  1160. rtl_set_bbreg(hw, 0xe60, MASKDWORD, 0x00000002);
  1161. rtl_set_bbreg(hw, 0xe60, MASKDWORD, 0x00000000);
  1162. mdelay(IQK_DELAY_TIME);
  1163. reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
  1164. reg_eb4 = rtl_get_bbreg(hw, 0xeb4, MASKDWORD);
  1165. reg_ebc = rtl_get_bbreg(hw, 0xebc, MASKDWORD);
  1166. reg_ec4 = rtl_get_bbreg(hw, 0xec4, MASKDWORD);
  1167. reg_ecc = rtl_get_bbreg(hw, 0xecc, MASKDWORD);
  1168. if (!(reg_eac & BIT(31)) &&
  1169. (((reg_eb4 & 0x03FF0000) >> 16) != 0x142) &&
  1170. (((reg_ebc & 0x03FF0000) >> 16) != 0x42))
  1171. result |= 0x01;
  1172. else
  1173. return result;
  1174. if (!(reg_eac & BIT(30)) &&
  1175. (((reg_ec4 & 0x03FF0000) >> 16) != 0x132) &&
  1176. (((reg_ecc & 0x03FF0000) >> 16) != 0x36))
  1177. result |= 0x02;
  1178. return result;
  1179. }
  1180. static void phy_path_a_fill_iqk_matrix(struct ieee80211_hw *hw, bool iqk_ok,
  1181. long result[][8], u8 final_candidate,
  1182. bool btxonly)
  1183. {
  1184. u32 oldval_0, x, tx0_a, reg;
  1185. long y, tx0_c;
  1186. if (final_candidate == 0xFF) {
  1187. return;
  1188. } else if (iqk_ok) {
  1189. oldval_0 = (rtl_get_bbreg(hw, ROFDM0_XATXIQIMBALANCE,
  1190. MASKDWORD) >> 22) & 0x3FF;
  1191. x = result[final_candidate][0];
  1192. if ((x & 0x00000200) != 0)
  1193. x = x | 0xFFFFFC00;
  1194. tx0_a = (x * oldval_0) >> 8;
  1195. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x3FF, tx0_a);
  1196. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(31),
  1197. ((x * oldval_0 >> 7) & 0x1));
  1198. y = result[final_candidate][1];
  1199. if ((y & 0x00000200) != 0)
  1200. y = y | 0xFFFFFC00;
  1201. tx0_c = (y * oldval_0) >> 8;
  1202. rtl_set_bbreg(hw, ROFDM0_XCTXAFE, 0xF0000000,
  1203. ((tx0_c & 0x3C0) >> 6));
  1204. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x003F0000,
  1205. (tx0_c & 0x3F));
  1206. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(29),
  1207. ((y * oldval_0 >> 7) & 0x1));
  1208. if (btxonly)
  1209. return;
  1210. reg = result[final_candidate][2];
  1211. rtl_set_bbreg(hw, ROFDM0_XARXIQIMBALANCE, 0x3FF, reg);
  1212. reg = result[final_candidate][3] & 0x3F;
  1213. rtl_set_bbreg(hw, ROFDM0_XARXIQIMBALANCE, 0xFC00, reg);
  1214. reg = (result[final_candidate][3] >> 6) & 0xF;
  1215. rtl_set_bbreg(hw, 0xca0, 0xF0000000, reg);
  1216. }
  1217. }
  1218. static void phy_save_adda_regs(struct ieee80211_hw *hw,
  1219. u32 *addareg, u32 *addabackup,
  1220. u32 registernum)
  1221. {
  1222. u32 i;
  1223. for (i = 0; i < registernum; i++)
  1224. addabackup[i] = rtl_get_bbreg(hw, addareg[i], MASKDWORD);
  1225. }
  1226. static void phy_save_mac_regs(struct ieee80211_hw *hw, u32 *macreg,
  1227. u32 *macbackup)
  1228. {
  1229. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1230. u32 i;
  1231. for (i = 0; i < (IQK_MAC_REG_NUM - 1); i++)
  1232. macbackup[i] = rtl_read_byte(rtlpriv, macreg[i]);
  1233. macbackup[i] = rtl_read_dword(rtlpriv, macreg[i]);
  1234. }
  1235. static void phy_reload_adda_regs(struct ieee80211_hw *hw, u32 *addareg,
  1236. u32 *addabackup, u32 regiesternum)
  1237. {
  1238. u32 i;
  1239. for (i = 0; i < regiesternum; i++)
  1240. rtl_set_bbreg(hw, addareg[i], MASKDWORD, addabackup[i]);
  1241. }
  1242. static void phy_reload_mac_regs(struct ieee80211_hw *hw, u32 *macreg,
  1243. u32 *macbackup)
  1244. {
  1245. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1246. u32 i;
  1247. for (i = 0; i < (IQK_MAC_REG_NUM - 1); i++)
  1248. rtl_write_byte(rtlpriv, macreg[i], (u8) macbackup[i]);
  1249. rtl_write_dword(rtlpriv, macreg[i], macbackup[i]);
  1250. }
  1251. static void _rtl8723ae_phy_path_adda_on(struct ieee80211_hw *hw,
  1252. u32 *addareg, bool is_patha_on,
  1253. bool is2t)
  1254. {
  1255. u32 pathOn;
  1256. u32 i;
  1257. pathOn = is_patha_on ? 0x04db25a4 : 0x0b1b25a4;
  1258. if (false == is2t) {
  1259. pathOn = 0x0bdb25a0;
  1260. rtl_set_bbreg(hw, addareg[0], MASKDWORD, 0x0b1b25a0);
  1261. } else {
  1262. rtl_set_bbreg(hw, addareg[0], MASKDWORD, pathOn);
  1263. }
  1264. for (i = 1; i < IQK_ADDA_REG_NUM; i++)
  1265. rtl_set_bbreg(hw, addareg[i], MASKDWORD, pathOn);
  1266. }
  1267. static void _rtl8723ae_phy_mac_setting_calibration(struct ieee80211_hw *hw,
  1268. u32 *macreg, u32 *macbackup)
  1269. {
  1270. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1271. u32 i = 0;
  1272. rtl_write_byte(rtlpriv, macreg[i], 0x3F);
  1273. for (i = 1; i < (IQK_MAC_REG_NUM - 1); i++)
  1274. rtl_write_byte(rtlpriv, macreg[i],
  1275. (u8) (macbackup[i] & (~BIT(3))));
  1276. rtl_write_byte(rtlpriv, macreg[i], (u8) (macbackup[i] & (~BIT(5))));
  1277. }
  1278. static void _rtl8723ae_phy_path_a_standby(struct ieee80211_hw *hw)
  1279. {
  1280. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x0);
  1281. rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00010000);
  1282. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80800000);
  1283. }
  1284. static void _rtl8723ae_phy_pi_mode_switch(struct ieee80211_hw *hw, bool pi_mode)
  1285. {
  1286. u32 mode;
  1287. mode = pi_mode ? 0x01000100 : 0x01000000;
  1288. rtl_set_bbreg(hw, 0x820, MASKDWORD, mode);
  1289. rtl_set_bbreg(hw, 0x828, MASKDWORD, mode);
  1290. }
  1291. static bool phy_simularity_comp(struct ieee80211_hw *hw, long result[][8],
  1292. u8 c1, u8 c2)
  1293. {
  1294. u32 i, j, diff, simularity_bitmap, bound;
  1295. u8 final_candidate[2] = { 0xFF, 0xFF };
  1296. bool bresult = true;
  1297. bound = 4;
  1298. simularity_bitmap = 0;
  1299. for (i = 0; i < bound; i++) {
  1300. diff = (result[c1][i] > result[c2][i]) ?
  1301. (result[c1][i] - result[c2][i]) :
  1302. (result[c2][i] - result[c1][i]);
  1303. if (diff > MAX_TOLERANCE) {
  1304. if ((i == 2 || i == 6) && !simularity_bitmap) {
  1305. if (result[c1][i] + result[c1][i + 1] == 0)
  1306. final_candidate[(i / 4)] = c2;
  1307. else if (result[c2][i] + result[c2][i + 1] == 0)
  1308. final_candidate[(i / 4)] = c1;
  1309. else
  1310. simularity_bitmap = simularity_bitmap |
  1311. (1 << i);
  1312. } else
  1313. simularity_bitmap =
  1314. simularity_bitmap | (1 << i);
  1315. }
  1316. }
  1317. if (simularity_bitmap == 0) {
  1318. for (i = 0; i < (bound / 4); i++) {
  1319. if (final_candidate[i] != 0xFF) {
  1320. for (j = i * 4; j < (i + 1) * 4 - 2; j++)
  1321. result[3][j] =
  1322. result[final_candidate[i]][j];
  1323. bresult = false;
  1324. }
  1325. }
  1326. return bresult;
  1327. } else if (!(simularity_bitmap & 0x0F)) {
  1328. for (i = 0; i < 4; i++)
  1329. result[3][i] = result[c1][i];
  1330. return false;
  1331. } else {
  1332. return false;
  1333. }
  1334. }
  1335. static void _rtl8723ae_phy_iq_calibrate(struct ieee80211_hw *hw,
  1336. long result[][8], u8 t, bool is2t)
  1337. {
  1338. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1339. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1340. u32 i;
  1341. u8 patha_ok, pathb_ok;
  1342. u32 adda_reg[IQK_ADDA_REG_NUM] = {
  1343. 0x85c, 0xe6c, 0xe70, 0xe74,
  1344. 0xe78, 0xe7c, 0xe80, 0xe84,
  1345. 0xe88, 0xe8c, 0xed0, 0xed4,
  1346. 0xed8, 0xedc, 0xee0, 0xeec
  1347. };
  1348. u32 iqk_mac_reg[IQK_MAC_REG_NUM] = {
  1349. 0x522, 0x550, 0x551, 0x040
  1350. };
  1351. const u32 retrycount = 2;
  1352. if (t == 0) {
  1353. phy_save_adda_regs(hw, adda_reg, rtlphy->adda_backup, 16);
  1354. phy_save_mac_regs(hw, iqk_mac_reg, rtlphy->iqk_mac_backup);
  1355. }
  1356. _rtl8723ae_phy_path_adda_on(hw, adda_reg, true, is2t);
  1357. if (t == 0) {
  1358. rtlphy->rfpi_enable = (u8) rtl_get_bbreg(hw,
  1359. RFPGA0_XA_HSSIPARAMETER1,
  1360. BIT(8));
  1361. }
  1362. if (!rtlphy->rfpi_enable)
  1363. _rtl8723ae_phy_pi_mode_switch(hw, true);
  1364. if (t == 0) {
  1365. rtlphy->reg_c04 = rtl_get_bbreg(hw, 0xc04, MASKDWORD);
  1366. rtlphy->reg_c08 = rtl_get_bbreg(hw, 0xc08, MASKDWORD);
  1367. rtlphy->reg_874 = rtl_get_bbreg(hw, 0x874, MASKDWORD);
  1368. }
  1369. rtl_set_bbreg(hw, 0xc04, MASKDWORD, 0x03a05600);
  1370. rtl_set_bbreg(hw, 0xc08, MASKDWORD, 0x000800e4);
  1371. rtl_set_bbreg(hw, 0x874, MASKDWORD, 0x22204000);
  1372. if (is2t) {
  1373. rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00010000);
  1374. rtl_set_bbreg(hw, 0x844, MASKDWORD, 0x00010000);
  1375. }
  1376. _rtl8723ae_phy_mac_setting_calibration(hw, iqk_mac_reg,
  1377. rtlphy->iqk_mac_backup);
  1378. rtl_set_bbreg(hw, 0xb68, MASKDWORD, 0x00080000);
  1379. if (is2t)
  1380. rtl_set_bbreg(hw, 0xb6c, MASKDWORD, 0x00080000);
  1381. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80800000);
  1382. rtl_set_bbreg(hw, 0xe40, MASKDWORD, 0x01007c00);
  1383. rtl_set_bbreg(hw, 0xe44, MASKDWORD, 0x01004800);
  1384. for (i = 0; i < retrycount; i++) {
  1385. patha_ok = _rtl8723ae_phy_path_a_iqk(hw, is2t);
  1386. if (patha_ok == 0x03) {
  1387. result[t][0] = (rtl_get_bbreg(hw, 0xe94, MASKDWORD) &
  1388. 0x3FF0000) >> 16;
  1389. result[t][1] = (rtl_get_bbreg(hw, 0xe9c, MASKDWORD) &
  1390. 0x3FF0000) >> 16;
  1391. result[t][2] = (rtl_get_bbreg(hw, 0xea4, MASKDWORD) &
  1392. 0x3FF0000) >> 16;
  1393. result[t][3] = (rtl_get_bbreg(hw, 0xeac, MASKDWORD) &
  1394. 0x3FF0000) >> 16;
  1395. break;
  1396. } else if (i == (retrycount - 1) && patha_ok == 0x01)
  1397. result[t][0] = (rtl_get_bbreg(hw, 0xe94,
  1398. MASKDWORD) & 0x3FF0000) >> 16;
  1399. result[t][1] =
  1400. (rtl_get_bbreg(hw, 0xe9c, MASKDWORD) & 0x3FF0000) >> 16;
  1401. }
  1402. if (is2t) {
  1403. _rtl8723ae_phy_path_a_standby(hw);
  1404. _rtl8723ae_phy_path_adda_on(hw, adda_reg, false, is2t);
  1405. for (i = 0; i < retrycount; i++) {
  1406. pathb_ok = _rtl8723ae_phy_path_b_iqk(hw);
  1407. if (pathb_ok == 0x03) {
  1408. result[t][4] =
  1409. (rtl_get_bbreg(hw, 0xeb4, MASKDWORD) &
  1410. 0x3FF0000) >> 16;
  1411. result[t][5] =
  1412. (rtl_get_bbreg(hw, 0xebc, MASKDWORD) &
  1413. 0x3FF0000) >> 16;
  1414. result[t][6] =
  1415. (rtl_get_bbreg(hw, 0xec4, MASKDWORD) &
  1416. 0x3FF0000) >> 16;
  1417. result[t][7] =
  1418. (rtl_get_bbreg(hw, 0xecc, MASKDWORD) &
  1419. 0x3FF0000) >> 16;
  1420. break;
  1421. } else if (i == (retrycount - 1) && pathb_ok == 0x01) {
  1422. result[t][4] =
  1423. (rtl_get_bbreg(hw, 0xeb4, MASKDWORD) &
  1424. 0x3FF0000) >> 16;
  1425. }
  1426. result[t][5] = (rtl_get_bbreg(hw, 0xebc, MASKDWORD) &
  1427. 0x3FF0000) >> 16;
  1428. }
  1429. }
  1430. rtl_set_bbreg(hw, 0xc04, MASKDWORD, rtlphy->reg_c04);
  1431. rtl_set_bbreg(hw, 0x874, MASKDWORD, rtlphy->reg_874);
  1432. rtl_set_bbreg(hw, 0xc08, MASKDWORD, rtlphy->reg_c08);
  1433. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0);
  1434. rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00032ed3);
  1435. if (is2t)
  1436. rtl_set_bbreg(hw, 0x844, MASKDWORD, 0x00032ed3);
  1437. if (t != 0) {
  1438. if (!rtlphy->rfpi_enable)
  1439. _rtl8723ae_phy_pi_mode_switch(hw, false);
  1440. phy_reload_adda_regs(hw, adda_reg, rtlphy->adda_backup, 16);
  1441. phy_reload_mac_regs(hw, iqk_mac_reg, rtlphy->iqk_mac_backup);
  1442. }
  1443. }
  1444. static void _rtl8723ae_phy_lc_calibrate(struct ieee80211_hw *hw, bool is2t)
  1445. {
  1446. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1447. u8 tmpreg;
  1448. u32 rf_a_mode = 0, rf_b_mode = 0, lc_cal;
  1449. tmpreg = rtl_read_byte(rtlpriv, 0xd03);
  1450. if ((tmpreg & 0x70) != 0)
  1451. rtl_write_byte(rtlpriv, 0xd03, tmpreg & 0x8F);
  1452. else
  1453. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1454. if ((tmpreg & 0x70) != 0) {
  1455. rf_a_mode = rtl_get_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS);
  1456. if (is2t)
  1457. rf_b_mode = rtl_get_rfreg(hw, RF90_PATH_B, 0x00,
  1458. MASK12BITS);
  1459. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS,
  1460. (rf_a_mode & 0x8FFFF) | 0x10000);
  1461. if (is2t)
  1462. rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
  1463. (rf_b_mode & 0x8FFFF) | 0x10000);
  1464. }
  1465. lc_cal = rtl_get_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS);
  1466. rtl_set_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS, lc_cal | 0x08000);
  1467. mdelay(100);
  1468. if ((tmpreg & 0x70) != 0) {
  1469. rtl_write_byte(rtlpriv, 0xd03, tmpreg);
  1470. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS, rf_a_mode);
  1471. if (is2t)
  1472. rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
  1473. rf_b_mode);
  1474. } else {
  1475. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  1476. }
  1477. }
  1478. static void _rtl8723ae_phy_set_rfpath_switch(struct ieee80211_hw *hw,
  1479. bool bmain, bool is2t)
  1480. {
  1481. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1482. if (is_hal_stop(rtlhal)) {
  1483. rtl_set_bbreg(hw, REG_LEDCFG0, BIT(23), 0x01);
  1484. rtl_set_bbreg(hw, rFPGA0_XAB_RFPARAMETER, BIT(13), 0x01);
  1485. }
  1486. if (is2t) {
  1487. if (bmain)
  1488. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
  1489. BIT(5) | BIT(6), 0x1);
  1490. else
  1491. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
  1492. BIT(5) | BIT(6), 0x2);
  1493. } else {
  1494. if (bmain)
  1495. rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE, 0x300, 0x2);
  1496. else
  1497. rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE, 0x300, 0x1);
  1498. }
  1499. }
  1500. #undef IQK_ADDA_REG_NUM
  1501. #undef IQK_DELAY_TIME
  1502. void rtl8723ae_phy_iq_calibrate(struct ieee80211_hw *hw, bool recovery)
  1503. {
  1504. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1505. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1506. long result[4][8];
  1507. u8 i, final_candidate;
  1508. bool patha_ok, pathb_ok;
  1509. long reg_e94, reg_e9c, reg_ea4, reg_eb4, reg_ebc, reg_tmp = 0;
  1510. bool is12simular, is13simular, is23simular;
  1511. bool start_conttx = false, singletone = false;
  1512. u32 iqk_bb_reg[10] = {
  1513. ROFDM0_XARXIQIMBALANCE,
  1514. ROFDM0_XBRXIQIMBALANCE,
  1515. ROFDM0_ECCATHRESHOLD,
  1516. ROFDM0_AGCRSSITABLE,
  1517. ROFDM0_XATXIQIMBALANCE,
  1518. ROFDM0_XBTXIQIMBALANCE,
  1519. ROFDM0_XCTXIQIMBALANCE,
  1520. ROFDM0_XCTXAFE,
  1521. ROFDM0_XDTXAFE,
  1522. ROFDM0_RXIQEXTANTA
  1523. };
  1524. if (recovery) {
  1525. phy_reload_adda_regs(hw, iqk_bb_reg, rtlphy->iqk_bb_backup, 10);
  1526. return;
  1527. }
  1528. if (start_conttx || singletone)
  1529. return;
  1530. for (i = 0; i < 8; i++) {
  1531. result[0][i] = 0;
  1532. result[1][i] = 0;
  1533. result[2][i] = 0;
  1534. result[3][i] = 0;
  1535. }
  1536. final_candidate = 0xff;
  1537. patha_ok = false;
  1538. pathb_ok = false;
  1539. is12simular = false;
  1540. is23simular = false;
  1541. is13simular = false;
  1542. for (i = 0; i < 3; i++) {
  1543. _rtl8723ae_phy_iq_calibrate(hw, result, i, false);
  1544. if (i == 1) {
  1545. is12simular = phy_simularity_comp(hw, result, 0, 1);
  1546. if (is12simular) {
  1547. final_candidate = 0;
  1548. break;
  1549. }
  1550. }
  1551. if (i == 2) {
  1552. is13simular = phy_simularity_comp(hw, result, 0, 2);
  1553. if (is13simular) {
  1554. final_candidate = 0;
  1555. break;
  1556. }
  1557. is23simular = phy_simularity_comp(hw, result, 1, 2);
  1558. if (is23simular) {
  1559. final_candidate = 1;
  1560. } else {
  1561. for (i = 0; i < 8; i++)
  1562. reg_tmp += result[3][i];
  1563. if (reg_tmp != 0)
  1564. final_candidate = 3;
  1565. else
  1566. final_candidate = 0xFF;
  1567. }
  1568. }
  1569. }
  1570. for (i = 0; i < 4; i++) {
  1571. reg_e94 = result[i][0];
  1572. reg_e9c = result[i][1];
  1573. reg_ea4 = result[i][2];
  1574. reg_eb4 = result[i][4];
  1575. reg_ebc = result[i][5];
  1576. }
  1577. if (final_candidate != 0xff) {
  1578. rtlphy->reg_e94 = reg_e94 = result[final_candidate][0];
  1579. rtlphy->reg_e9c = reg_e9c = result[final_candidate][1];
  1580. reg_ea4 = result[final_candidate][2];
  1581. rtlphy->reg_eb4 = reg_eb4 = result[final_candidate][4];
  1582. rtlphy->reg_ebc = reg_ebc = result[final_candidate][5];
  1583. patha_ok = pathb_ok = true;
  1584. } else {
  1585. rtlphy->reg_e94 = rtlphy->reg_eb4 = 0x100;
  1586. rtlphy->reg_e9c = rtlphy->reg_ebc = 0x0;
  1587. }
  1588. if (reg_e94 != 0) /*&&(reg_ea4 != 0) */
  1589. phy_path_a_fill_iqk_matrix(hw, patha_ok, result,
  1590. final_candidate, (reg_ea4 == 0));
  1591. phy_save_adda_regs(hw, iqk_bb_reg, rtlphy->iqk_bb_backup, 10);
  1592. }
  1593. void rtl8723ae_phy_lc_calibrate(struct ieee80211_hw *hw)
  1594. {
  1595. bool start_conttx = false, singletone = false;
  1596. if (start_conttx || singletone)
  1597. return;
  1598. _rtl8723ae_phy_lc_calibrate(hw, false);
  1599. }
  1600. void rtl8723ae_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain)
  1601. {
  1602. _rtl8723ae_phy_set_rfpath_switch(hw, bmain, false);
  1603. }
  1604. bool rtl8723ae_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype)
  1605. {
  1606. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1607. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1608. bool postprocessing = false;
  1609. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1610. "-->IO Cmd(%#x), set_io_inprogress(%d)\n",
  1611. iotype, rtlphy->set_io_inprogress);
  1612. do {
  1613. switch (iotype) {
  1614. case IO_CMD_RESUME_DM_BY_SCAN:
  1615. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1616. "[IO CMD] Resume DM after scan.\n");
  1617. postprocessing = true;
  1618. break;
  1619. case IO_CMD_PAUSE_DM_BY_SCAN:
  1620. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1621. "[IO CMD] Pause DM before scan.\n");
  1622. postprocessing = true;
  1623. break;
  1624. default:
  1625. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1626. "switch case not process\n");
  1627. break;
  1628. }
  1629. } while (false);
  1630. if (postprocessing && !rtlphy->set_io_inprogress) {
  1631. rtlphy->set_io_inprogress = true;
  1632. rtlphy->current_io_type = iotype;
  1633. } else {
  1634. return false;
  1635. }
  1636. rtl8723ae_phy_set_io(hw);
  1637. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE, "<--IO Type(%#x)\n", iotype);
  1638. return true;
  1639. }
  1640. static void rtl8723ae_phy_set_io(struct ieee80211_hw *hw)
  1641. {
  1642. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1643. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1644. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  1645. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1646. "--->Cmd(%#x), set_io_inprogress(%d)\n",
  1647. rtlphy->current_io_type, rtlphy->set_io_inprogress);
  1648. switch (rtlphy->current_io_type) {
  1649. case IO_CMD_RESUME_DM_BY_SCAN:
  1650. dm_digtable->cur_igvalue = rtlphy->initgain_backup.xaagccore1;
  1651. rtl8723ae_dm_write_dig(hw);
  1652. rtl8723ae_phy_set_txpower_level(hw, rtlphy->current_channel);
  1653. break;
  1654. case IO_CMD_PAUSE_DM_BY_SCAN:
  1655. rtlphy->initgain_backup.xaagccore1 = dm_digtable->cur_igvalue;
  1656. dm_digtable->cur_igvalue = 0x17;
  1657. rtl8723ae_dm_write_dig(hw);
  1658. break;
  1659. default:
  1660. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1661. "switch case not process\n");
  1662. break;
  1663. }
  1664. rtlphy->set_io_inprogress = false;
  1665. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1666. "<---(%#x)\n", rtlphy->current_io_type);
  1667. }
  1668. static void rtl8723ae_phy_set_rf_on(struct ieee80211_hw *hw)
  1669. {
  1670. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1671. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  1672. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  1673. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x00);
  1674. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1675. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  1676. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  1677. }
  1678. static void _rtl8723ae_phy_set_rf_sleep(struct ieee80211_hw *hw)
  1679. {
  1680. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1681. u32 u4b_tmp;
  1682. u8 delay = 5;
  1683. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1684. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  1685. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1686. u4b_tmp = rtl_get_rfreg(hw, RF90_PATH_A, 0, RFREG_OFFSET_MASK);
  1687. while (u4b_tmp != 0 && delay > 0) {
  1688. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x0);
  1689. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  1690. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1691. u4b_tmp = rtl_get_rfreg(hw, RF90_PATH_A, 0, RFREG_OFFSET_MASK);
  1692. delay--;
  1693. }
  1694. if (delay == 0) {
  1695. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x00);
  1696. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1697. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  1698. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  1699. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  1700. "Switch RF timeout !!!.\n");
  1701. return;
  1702. }
  1703. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1704. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x22);
  1705. }
  1706. static bool _rtl8723ae_phy_set_rf_power_state(struct ieee80211_hw *hw,
  1707. enum rf_pwrstate rfpwr_state)
  1708. {
  1709. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1710. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1711. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1712. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1713. struct rtl8192_tx_ring *ring = NULL;
  1714. bool bresult = true;
  1715. u8 i, queue_id;
  1716. switch (rfpwr_state) {
  1717. case ERFON:
  1718. if ((ppsc->rfpwr_state == ERFOFF) &&
  1719. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC)) {
  1720. bool rtstatus;
  1721. u32 InitializeCount = 0;
  1722. do {
  1723. InitializeCount++;
  1724. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1725. "IPS Set eRf nic enable\n");
  1726. rtstatus = rtl_ps_enable_nic(hw);
  1727. } while ((rtstatus != true) && (InitializeCount < 10));
  1728. RT_CLEAR_PS_LEVEL(ppsc,
  1729. RT_RF_OFF_LEVL_HALT_NIC);
  1730. } else {
  1731. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1732. "Set ERFON sleeped:%d ms\n",
  1733. jiffies_to_msecs(jiffies -
  1734. ppsc->last_sleep_jiffies));
  1735. ppsc->last_awake_jiffies = jiffies;
  1736. rtl8723ae_phy_set_rf_on(hw);
  1737. }
  1738. if (mac->link_state == MAC80211_LINKED) {
  1739. rtlpriv->cfg->ops->led_control(hw,
  1740. LED_CTL_LINK);
  1741. } else {
  1742. rtlpriv->cfg->ops->led_control(hw,
  1743. LED_CTL_NO_LINK);
  1744. }
  1745. break;
  1746. case ERFOFF:
  1747. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC) {
  1748. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1749. "IPS Set eRf nic disable\n");
  1750. rtl_ps_disable_nic(hw);
  1751. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1752. } else {
  1753. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS) {
  1754. rtlpriv->cfg->ops->led_control(hw,
  1755. LED_CTL_NO_LINK);
  1756. } else {
  1757. rtlpriv->cfg->ops->led_control(hw,
  1758. LED_CTL_POWER_OFF);
  1759. }
  1760. }
  1761. break;
  1762. case ERFSLEEP:
  1763. if (ppsc->rfpwr_state == ERFOFF)
  1764. break;
  1765. for (queue_id = 0, i = 0;
  1766. queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
  1767. ring = &pcipriv->dev.tx_ring[queue_id];
  1768. if (skb_queue_len(&ring->queue) == 0) {
  1769. queue_id++;
  1770. continue;
  1771. } else {
  1772. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1773. "eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
  1774. (i + 1), queue_id,
  1775. skb_queue_len(&ring->queue));
  1776. udelay(10);
  1777. i++;
  1778. }
  1779. if (i >= MAX_DOZE_WAITING_TIMES_9x) {
  1780. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1781. "\n ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
  1782. MAX_DOZE_WAITING_TIMES_9x,
  1783. queue_id,
  1784. skb_queue_len(&ring->queue));
  1785. break;
  1786. }
  1787. }
  1788. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1789. "Set ERFSLEEP awaked:%d ms\n",
  1790. jiffies_to_msecs(jiffies - ppsc->last_awake_jiffies));
  1791. ppsc->last_sleep_jiffies = jiffies;
  1792. _rtl8723ae_phy_set_rf_sleep(hw);
  1793. break;
  1794. default:
  1795. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1796. "switch case not processed\n");
  1797. bresult = false;
  1798. break;
  1799. }
  1800. if (bresult)
  1801. ppsc->rfpwr_state = rfpwr_state;
  1802. return bresult;
  1803. }
  1804. bool rtl8723ae_phy_set_rf_power_state(struct ieee80211_hw *hw,
  1805. enum rf_pwrstate rfpwr_state)
  1806. {
  1807. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1808. bool bresult = false;
  1809. if (rfpwr_state == ppsc->rfpwr_state)
  1810. return bresult;
  1811. bresult = _rtl8723ae_phy_set_rf_power_state(hw, rfpwr_state);
  1812. return bresult;
  1813. }