def.h 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. ****************************************************************************
  29. */
  30. #ifndef __RTL8723E_DEF_H__
  31. #define __RTL8723E_DEF_H__
  32. #define HAL_PRIME_CHNL_OFFSET_LOWER 1
  33. #define RX_MPDU_QUEUE 0
  34. #define CHIP_8723 BIT(0)
  35. #define NORMAL_CHIP BIT(3)
  36. #define RF_TYPE_1T2R BIT(4)
  37. #define RF_TYPE_2T2R BIT(5)
  38. #define CHIP_VENDOR_UMC BIT(7)
  39. #define B_CUT_VERSION BIT(12)
  40. #define C_CUT_VERSION BIT(13)
  41. #define D_CUT_VERSION ((BIT(12)|BIT(13)))
  42. #define E_CUT_VERSION BIT(14)
  43. #define RF_RL_ID (BIT(31)|BIT(30)|BIT(29)|BIT(28))
  44. enum version_8723e {
  45. VERSION_TEST_UMC_CHIP_8723 = 0x0081,
  46. VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT = 0x0089,
  47. VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT = 0x1089,
  48. };
  49. /* MASK */
  50. #define IC_TYPE_MASK (BIT(0)|BIT(1)|BIT(2))
  51. #define CHIP_TYPE_MASK BIT(3)
  52. #define RF_TYPE_MASK (BIT(4)|BIT(5)|BIT(6))
  53. #define MANUFACTUER_MASK BIT(7)
  54. #define ROM_VERSION_MASK (BIT(11)|BIT(10)|BIT(9)|BIT(8))
  55. #define CUT_VERSION_MASK (BIT(15)|BIT(14)|BIT(13)|BIT(12))
  56. /* Get element */
  57. #define GET_CVID_IC_TYPE(version) ((version) & IC_TYPE_MASK)
  58. #define GET_CVID_MANUFACTUER(version) ((version) & MANUFACTUER_MASK)
  59. #define GET_CVID_CUT_VERSION(version) ((version) & CUT_VERSION_MASK)
  60. #define IS_81XXC(version) ((GET_CVID_IC_TYPE(version) == 0) ?\
  61. true : false)
  62. #define IS_8723_SERIES(version) \
  63. ((GET_CVID_IC_TYPE(version) == CHIP_8723) ? true : false)
  64. #define IS_CHIP_VENDOR_UMC(version) \
  65. ((GET_CVID_MANUFACTUER(version)) ? true : false)
  66. #define IS_VENDOR_UMC_A_CUT(version) ((IS_CHIP_VENDOR_UMC(version)) ? \
  67. ((GET_CVID_CUT_VERSION(version)) ? false : true) : false)
  68. #define IS_VENDOR_8723_A_CUT(version) ((IS_8723_SERIES(version)) ? \
  69. ((GET_CVID_CUT_VERSION(version)) ? false : true) : false)
  70. #define IS_81xxC_VENDOR_UMC_B_CUT(version) ((IS_CHIP_VENDOR_UMC(version)) \
  71. ? ((GET_CVID_CUT_VERSION(version) == B_CUT_VERSION) ? \
  72. true : false) : false)
  73. enum rf_optype {
  74. RF_OP_BY_SW_3WIRE = 0,
  75. RF_OP_BY_FW,
  76. RF_OP_MAX
  77. };
  78. enum rf_power_state {
  79. RF_ON,
  80. RF_OFF,
  81. RF_SLEEP,
  82. RF_SHUT_DOWN,
  83. };
  84. enum power_save_mode {
  85. POWER_SAVE_MODE_ACTIVE,
  86. POWER_SAVE_MODE_SAVE,
  87. };
  88. enum power_polocy_config {
  89. POWERCFG_MAX_POWER_SAVINGS,
  90. POWERCFG_GLOBAL_POWER_SAVINGS,
  91. POWERCFG_LOCAL_POWER_SAVINGS,
  92. POWERCFG_LENOVO,
  93. };
  94. enum interface_select_pci {
  95. INTF_SEL1_MINICARD = 0,
  96. INTF_SEL0_PCIE = 1,
  97. INTF_SEL2_RSV = 2,
  98. INTF_SEL3_RSV = 3,
  99. };
  100. enum hal_fw_c2h_cmd_id {
  101. HAL_FW_C2H_CMD_Read_MACREG = 0,
  102. HAL_FW_C2H_CMD_Read_BBREG = 1,
  103. HAL_FW_C2H_CMD_Read_RFREG = 2,
  104. HAL_FW_C2H_CMD_Read_EEPROM = 3,
  105. HAL_FW_C2H_CMD_Read_EFUSE = 4,
  106. HAL_FW_C2H_CMD_Read_CAM = 5,
  107. HAL_FW_C2H_CMD_Get_BasicRate = 6,
  108. HAL_FW_C2H_CMD_Get_DataRate = 7,
  109. HAL_FW_C2H_CMD_Survey = 8,
  110. HAL_FW_C2H_CMD_SurveyDone = 9,
  111. HAL_FW_C2H_CMD_JoinBss = 10,
  112. HAL_FW_C2H_CMD_AddSTA = 11,
  113. HAL_FW_C2H_CMD_DelSTA = 12,
  114. HAL_FW_C2H_CMD_AtimDone = 13,
  115. HAL_FW_C2H_CMD_TX_Report = 14,
  116. HAL_FW_C2H_CMD_CCX_Report = 15,
  117. HAL_FW_C2H_CMD_DTM_Report = 16,
  118. HAL_FW_C2H_CMD_TX_Rate_Statistics = 17,
  119. HAL_FW_C2H_CMD_C2HLBK = 18,
  120. HAL_FW_C2H_CMD_C2HDBG = 19,
  121. HAL_FW_C2H_CMD_C2HFEEDBACK = 20,
  122. HAL_FW_C2H_CMD_MAX
  123. };
  124. enum rtl_desc_qsel {
  125. QSLT_BK = 0x2,
  126. QSLT_BE = 0x0,
  127. QSLT_VI = 0x5,
  128. QSLT_VO = 0x7,
  129. QSLT_BEACON = 0x10,
  130. QSLT_HIGH = 0x11,
  131. QSLT_MGNT = 0x12,
  132. QSLT_CMD = 0x13,
  133. };
  134. struct phy_sts_cck_8723e_t {
  135. u8 adc_pwdb_X[4];
  136. u8 sq_rpt;
  137. u8 cck_agc_rpt;
  138. };
  139. struct h2c_cmd_8723e {
  140. u8 element_id;
  141. u32 cmd_len;
  142. u8 *p_cmdbuffer;
  143. };
  144. #endif