phy.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../pci.h"
  31. #include "../ps.h"
  32. #include "reg.h"
  33. #include "def.h"
  34. #include "phy.h"
  35. #include "rf.h"
  36. #include "dm.h"
  37. #include "fw.h"
  38. #include "hw.h"
  39. #include "table.h"
  40. static u32 _rtl92s_phy_calculate_bit_shift(u32 bitmask)
  41. {
  42. u32 i;
  43. for (i = 0; i <= 31; i++) {
  44. if (((bitmask >> i) & 0x1) == 1)
  45. break;
  46. }
  47. return i;
  48. }
  49. u32 rtl92s_phy_query_bb_reg(struct ieee80211_hw *hw, u32 regaddr, u32 bitmask)
  50. {
  51. struct rtl_priv *rtlpriv = rtl_priv(hw);
  52. u32 returnvalue = 0, originalvalue, bitshift;
  53. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, "regaddr(%#x), bitmask(%#x)\n",
  54. regaddr, bitmask);
  55. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  56. bitshift = _rtl92s_phy_calculate_bit_shift(bitmask);
  57. returnvalue = (originalvalue & bitmask) >> bitshift;
  58. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, "BBR MASK=0x%x Addr[0x%x]=0x%x\n",
  59. bitmask, regaddr, originalvalue);
  60. return returnvalue;
  61. }
  62. void rtl92s_phy_set_bb_reg(struct ieee80211_hw *hw, u32 regaddr, u32 bitmask,
  63. u32 data)
  64. {
  65. struct rtl_priv *rtlpriv = rtl_priv(hw);
  66. u32 originalvalue, bitshift;
  67. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  68. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  69. regaddr, bitmask, data);
  70. if (bitmask != MASKDWORD) {
  71. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  72. bitshift = _rtl92s_phy_calculate_bit_shift(bitmask);
  73. data = ((originalvalue & (~bitmask)) | (data << bitshift));
  74. }
  75. rtl_write_dword(rtlpriv, regaddr, data);
  76. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  77. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  78. regaddr, bitmask, data);
  79. }
  80. static u32 _rtl92s_phy_rf_serial_read(struct ieee80211_hw *hw,
  81. enum radio_path rfpath, u32 offset)
  82. {
  83. struct rtl_priv *rtlpriv = rtl_priv(hw);
  84. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  85. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  86. u32 newoffset;
  87. u32 tmplong, tmplong2;
  88. u8 rfpi_enable = 0;
  89. u32 retvalue = 0;
  90. offset &= 0x3f;
  91. newoffset = offset;
  92. tmplong = rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD);
  93. if (rfpath == RF90_PATH_A)
  94. tmplong2 = tmplong;
  95. else
  96. tmplong2 = rtl_get_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD);
  97. tmplong2 = (tmplong2 & (~BLSSI_READADDRESS)) | (newoffset << 23) |
  98. BLSSI_READEDGE;
  99. rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD,
  100. tmplong & (~BLSSI_READEDGE));
  101. mdelay(1);
  102. rtl_set_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD, tmplong2);
  103. mdelay(1);
  104. rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD, tmplong |
  105. BLSSI_READEDGE);
  106. mdelay(1);
  107. if (rfpath == RF90_PATH_A)
  108. rfpi_enable = (u8)rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER1,
  109. BIT(8));
  110. else if (rfpath == RF90_PATH_B)
  111. rfpi_enable = (u8)rtl_get_bbreg(hw, RFPGA0_XB_HSSIPARAMETER1,
  112. BIT(8));
  113. if (rfpi_enable)
  114. retvalue = rtl_get_bbreg(hw, pphyreg->rf_rbpi,
  115. BLSSI_READBACK_DATA);
  116. else
  117. retvalue = rtl_get_bbreg(hw, pphyreg->rf_rb,
  118. BLSSI_READBACK_DATA);
  119. retvalue = rtl_get_bbreg(hw, pphyreg->rf_rb,
  120. BLSSI_READBACK_DATA);
  121. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, "RFR-%d Addr[0x%x]=0x%x\n",
  122. rfpath, pphyreg->rf_rb, retvalue);
  123. return retvalue;
  124. }
  125. static void _rtl92s_phy_rf_serial_write(struct ieee80211_hw *hw,
  126. enum radio_path rfpath, u32 offset,
  127. u32 data)
  128. {
  129. struct rtl_priv *rtlpriv = rtl_priv(hw);
  130. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  131. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  132. u32 data_and_addr = 0;
  133. u32 newoffset;
  134. offset &= 0x3f;
  135. newoffset = offset;
  136. data_and_addr = ((newoffset << 20) | (data & 0x000fffff)) & 0x0fffffff;
  137. rtl_set_bbreg(hw, pphyreg->rf3wire_offset, MASKDWORD, data_and_addr);
  138. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, "RFW-%d Addr[0x%x]=0x%x\n",
  139. rfpath, pphyreg->rf3wire_offset, data_and_addr);
  140. }
  141. u32 rtl92s_phy_query_rf_reg(struct ieee80211_hw *hw, enum radio_path rfpath,
  142. u32 regaddr, u32 bitmask)
  143. {
  144. struct rtl_priv *rtlpriv = rtl_priv(hw);
  145. u32 original_value, readback_value, bitshift;
  146. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  147. "regaddr(%#x), rfpath(%#x), bitmask(%#x)\n",
  148. regaddr, rfpath, bitmask);
  149. spin_lock(&rtlpriv->locks.rf_lock);
  150. original_value = _rtl92s_phy_rf_serial_read(hw, rfpath, regaddr);
  151. bitshift = _rtl92s_phy_calculate_bit_shift(bitmask);
  152. readback_value = (original_value & bitmask) >> bitshift;
  153. spin_unlock(&rtlpriv->locks.rf_lock);
  154. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  155. "regaddr(%#x), rfpath(%#x), bitmask(%#x), original_value(%#x)\n",
  156. regaddr, rfpath, bitmask, original_value);
  157. return readback_value;
  158. }
  159. void rtl92s_phy_set_rf_reg(struct ieee80211_hw *hw, enum radio_path rfpath,
  160. u32 regaddr, u32 bitmask, u32 data)
  161. {
  162. struct rtl_priv *rtlpriv = rtl_priv(hw);
  163. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  164. u32 original_value, bitshift;
  165. if (!((rtlphy->rf_pathmap >> rfpath) & 0x1))
  166. return;
  167. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  168. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  169. regaddr, bitmask, data, rfpath);
  170. spin_lock(&rtlpriv->locks.rf_lock);
  171. if (bitmask != RFREG_OFFSET_MASK) {
  172. original_value = _rtl92s_phy_rf_serial_read(hw, rfpath,
  173. regaddr);
  174. bitshift = _rtl92s_phy_calculate_bit_shift(bitmask);
  175. data = ((original_value & (~bitmask)) | (data << bitshift));
  176. }
  177. _rtl92s_phy_rf_serial_write(hw, rfpath, regaddr, data);
  178. spin_unlock(&rtlpriv->locks.rf_lock);
  179. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  180. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  181. regaddr, bitmask, data, rfpath);
  182. }
  183. void rtl92s_phy_scan_operation_backup(struct ieee80211_hw *hw,
  184. u8 operation)
  185. {
  186. struct rtl_priv *rtlpriv = rtl_priv(hw);
  187. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  188. if (!is_hal_stop(rtlhal)) {
  189. switch (operation) {
  190. case SCAN_OPT_BACKUP:
  191. rtl92s_phy_set_fw_cmd(hw, FW_CMD_PAUSE_DM_BY_SCAN);
  192. break;
  193. case SCAN_OPT_RESTORE:
  194. rtl92s_phy_set_fw_cmd(hw, FW_CMD_RESUME_DM_BY_SCAN);
  195. break;
  196. default:
  197. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  198. "Unknown operation\n");
  199. break;
  200. }
  201. }
  202. }
  203. void rtl92s_phy_set_bw_mode(struct ieee80211_hw *hw,
  204. enum nl80211_channel_type ch_type)
  205. {
  206. struct rtl_priv *rtlpriv = rtl_priv(hw);
  207. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  208. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  209. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  210. u8 reg_bw_opmode;
  211. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "Switch to %s bandwidth\n",
  212. rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20 ?
  213. "20MHz" : "40MHz");
  214. if (rtlphy->set_bwmode_inprogress)
  215. return;
  216. if (is_hal_stop(rtlhal))
  217. return;
  218. rtlphy->set_bwmode_inprogress = true;
  219. reg_bw_opmode = rtl_read_byte(rtlpriv, BW_OPMODE);
  220. /* dummy read */
  221. rtl_read_byte(rtlpriv, RRSR + 2);
  222. switch (rtlphy->current_chan_bw) {
  223. case HT_CHANNEL_WIDTH_20:
  224. reg_bw_opmode |= BW_OPMODE_20MHZ;
  225. rtl_write_byte(rtlpriv, BW_OPMODE, reg_bw_opmode);
  226. break;
  227. case HT_CHANNEL_WIDTH_20_40:
  228. reg_bw_opmode &= ~BW_OPMODE_20MHZ;
  229. rtl_write_byte(rtlpriv, BW_OPMODE, reg_bw_opmode);
  230. break;
  231. default:
  232. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  233. "unknown bandwidth: %#X\n", rtlphy->current_chan_bw);
  234. break;
  235. }
  236. switch (rtlphy->current_chan_bw) {
  237. case HT_CHANNEL_WIDTH_20:
  238. rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x0);
  239. rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x0);
  240. if (rtlhal->version >= VERSION_8192S_BCUT)
  241. rtl_write_byte(rtlpriv, RFPGA0_ANALOGPARAMETER2, 0x58);
  242. break;
  243. case HT_CHANNEL_WIDTH_20_40:
  244. rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x1);
  245. rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x1);
  246. rtl_set_bbreg(hw, RCCK0_SYSTEM, BCCK_SIDEBAND,
  247. (mac->cur_40_prime_sc >> 1));
  248. rtl_set_bbreg(hw, ROFDM1_LSTF, 0xC00, mac->cur_40_prime_sc);
  249. if (rtlhal->version >= VERSION_8192S_BCUT)
  250. rtl_write_byte(rtlpriv, RFPGA0_ANALOGPARAMETER2, 0x18);
  251. break;
  252. default:
  253. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  254. "unknown bandwidth: %#X\n", rtlphy->current_chan_bw);
  255. break;
  256. }
  257. rtl92s_phy_rf6052_set_bandwidth(hw, rtlphy->current_chan_bw);
  258. rtlphy->set_bwmode_inprogress = false;
  259. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "<==\n");
  260. }
  261. static bool _rtl92s_phy_set_sw_chnl_cmdarray(struct swchnlcmd *cmdtable,
  262. u32 cmdtableidx, u32 cmdtablesz, enum swchnlcmd_id cmdid,
  263. u32 para1, u32 para2, u32 msdelay)
  264. {
  265. struct swchnlcmd *pcmd;
  266. if (cmdtable == NULL) {
  267. RT_ASSERT(false, "cmdtable cannot be NULL\n");
  268. return false;
  269. }
  270. if (cmdtableidx >= cmdtablesz)
  271. return false;
  272. pcmd = cmdtable + cmdtableidx;
  273. pcmd->cmdid = cmdid;
  274. pcmd->para1 = para1;
  275. pcmd->para2 = para2;
  276. pcmd->msdelay = msdelay;
  277. return true;
  278. }
  279. static bool _rtl92s_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
  280. u8 channel, u8 *stage, u8 *step, u32 *delay)
  281. {
  282. struct rtl_priv *rtlpriv = rtl_priv(hw);
  283. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  284. struct swchnlcmd precommoncmd[MAX_PRECMD_CNT];
  285. u32 precommoncmdcnt;
  286. struct swchnlcmd postcommoncmd[MAX_POSTCMD_CNT];
  287. u32 postcommoncmdcnt;
  288. struct swchnlcmd rfdependcmd[MAX_RFDEPENDCMD_CNT];
  289. u32 rfdependcmdcnt;
  290. struct swchnlcmd *currentcmd = NULL;
  291. u8 rfpath;
  292. u8 num_total_rfpath = rtlphy->num_total_rfpath;
  293. precommoncmdcnt = 0;
  294. _rtl92s_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  295. MAX_PRECMD_CNT, CMDID_SET_TXPOWEROWER_LEVEL, 0, 0, 0);
  296. _rtl92s_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  297. MAX_PRECMD_CNT, CMDID_END, 0, 0, 0);
  298. postcommoncmdcnt = 0;
  299. _rtl92s_phy_set_sw_chnl_cmdarray(postcommoncmd, postcommoncmdcnt++,
  300. MAX_POSTCMD_CNT, CMDID_END, 0, 0, 0);
  301. rfdependcmdcnt = 0;
  302. RT_ASSERT((channel >= 1 && channel <= 14),
  303. "invalid channel for Zebra: %d\n", channel);
  304. _rtl92s_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  305. MAX_RFDEPENDCMD_CNT, CMDID_RF_WRITEREG,
  306. RF_CHNLBW, channel, 10);
  307. _rtl92s_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  308. MAX_RFDEPENDCMD_CNT, CMDID_END, 0, 0, 0);
  309. do {
  310. switch (*stage) {
  311. case 0:
  312. currentcmd = &precommoncmd[*step];
  313. break;
  314. case 1:
  315. currentcmd = &rfdependcmd[*step];
  316. break;
  317. case 2:
  318. currentcmd = &postcommoncmd[*step];
  319. break;
  320. }
  321. if (currentcmd->cmdid == CMDID_END) {
  322. if ((*stage) == 2) {
  323. return true;
  324. } else {
  325. (*stage)++;
  326. (*step) = 0;
  327. continue;
  328. }
  329. }
  330. switch (currentcmd->cmdid) {
  331. case CMDID_SET_TXPOWEROWER_LEVEL:
  332. rtl92s_phy_set_txpower(hw, channel);
  333. break;
  334. case CMDID_WRITEPORT_ULONG:
  335. rtl_write_dword(rtlpriv, currentcmd->para1,
  336. currentcmd->para2);
  337. break;
  338. case CMDID_WRITEPORT_USHORT:
  339. rtl_write_word(rtlpriv, currentcmd->para1,
  340. (u16)currentcmd->para2);
  341. break;
  342. case CMDID_WRITEPORT_UCHAR:
  343. rtl_write_byte(rtlpriv, currentcmd->para1,
  344. (u8)currentcmd->para2);
  345. break;
  346. case CMDID_RF_WRITEREG:
  347. for (rfpath = 0; rfpath < num_total_rfpath; rfpath++) {
  348. rtlphy->rfreg_chnlval[rfpath] =
  349. ((rtlphy->rfreg_chnlval[rfpath] &
  350. 0xfffffc00) | currentcmd->para2);
  351. rtl_set_rfreg(hw, (enum radio_path)rfpath,
  352. currentcmd->para1,
  353. RFREG_OFFSET_MASK,
  354. rtlphy->rfreg_chnlval[rfpath]);
  355. }
  356. break;
  357. default:
  358. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  359. "switch case not processed\n");
  360. break;
  361. }
  362. break;
  363. } while (true);
  364. (*delay) = currentcmd->msdelay;
  365. (*step)++;
  366. return false;
  367. }
  368. u8 rtl92s_phy_sw_chnl(struct ieee80211_hw *hw)
  369. {
  370. struct rtl_priv *rtlpriv = rtl_priv(hw);
  371. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  372. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  373. u32 delay;
  374. bool ret;
  375. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "switch to channel%d\n",
  376. rtlphy->current_channel);
  377. if (rtlphy->sw_chnl_inprogress)
  378. return 0;
  379. if (rtlphy->set_bwmode_inprogress)
  380. return 0;
  381. if (is_hal_stop(rtlhal))
  382. return 0;
  383. rtlphy->sw_chnl_inprogress = true;
  384. rtlphy->sw_chnl_stage = 0;
  385. rtlphy->sw_chnl_step = 0;
  386. do {
  387. if (!rtlphy->sw_chnl_inprogress)
  388. break;
  389. ret = _rtl92s_phy_sw_chnl_step_by_step(hw,
  390. rtlphy->current_channel,
  391. &rtlphy->sw_chnl_stage,
  392. &rtlphy->sw_chnl_step, &delay);
  393. if (!ret) {
  394. if (delay > 0)
  395. mdelay(delay);
  396. else
  397. continue;
  398. } else {
  399. rtlphy->sw_chnl_inprogress = false;
  400. }
  401. break;
  402. } while (true);
  403. rtlphy->sw_chnl_inprogress = false;
  404. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "<==\n");
  405. return 1;
  406. }
  407. static void _rtl92se_phy_set_rf_sleep(struct ieee80211_hw *hw)
  408. {
  409. struct rtl_priv *rtlpriv = rtl_priv(hw);
  410. u8 u1btmp;
  411. u1btmp = rtl_read_byte(rtlpriv, LDOV12D_CTRL);
  412. u1btmp |= BIT(0);
  413. rtl_write_byte(rtlpriv, LDOV12D_CTRL, u1btmp);
  414. rtl_write_byte(rtlpriv, SPS1_CTRL, 0x0);
  415. rtl_write_byte(rtlpriv, TXPAUSE, 0xFF);
  416. rtl_write_word(rtlpriv, CMDR, 0x57FC);
  417. udelay(100);
  418. rtl_write_word(rtlpriv, CMDR, 0x77FC);
  419. rtl_write_byte(rtlpriv, PHY_CCA, 0x0);
  420. udelay(10);
  421. rtl_write_word(rtlpriv, CMDR, 0x37FC);
  422. udelay(10);
  423. rtl_write_word(rtlpriv, CMDR, 0x77FC);
  424. udelay(10);
  425. rtl_write_word(rtlpriv, CMDR, 0x57FC);
  426. /* we should chnge GPIO to input mode
  427. * this will drop away current about 25mA*/
  428. rtl8192se_gpiobit3_cfg_inputmode(hw);
  429. }
  430. bool rtl92s_phy_set_rf_power_state(struct ieee80211_hw *hw,
  431. enum rf_pwrstate rfpwr_state)
  432. {
  433. struct rtl_priv *rtlpriv = rtl_priv(hw);
  434. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  435. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  436. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  437. bool bresult = true;
  438. u8 i, queue_id;
  439. struct rtl8192_tx_ring *ring = NULL;
  440. if (rfpwr_state == ppsc->rfpwr_state)
  441. return false;
  442. switch (rfpwr_state) {
  443. case ERFON:{
  444. if ((ppsc->rfpwr_state == ERFOFF) &&
  445. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC)) {
  446. bool rtstatus;
  447. u32 InitializeCount = 0;
  448. do {
  449. InitializeCount++;
  450. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  451. "IPS Set eRf nic enable\n");
  452. rtstatus = rtl_ps_enable_nic(hw);
  453. } while (!rtstatus && (InitializeCount < 10));
  454. RT_CLEAR_PS_LEVEL(ppsc,
  455. RT_RF_OFF_LEVL_HALT_NIC);
  456. } else {
  457. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  458. "awake, sleeped:%d ms state_inap:%x\n",
  459. jiffies_to_msecs(jiffies -
  460. ppsc->
  461. last_sleep_jiffies),
  462. rtlpriv->psc.state_inap);
  463. ppsc->last_awake_jiffies = jiffies;
  464. rtl_write_word(rtlpriv, CMDR, 0x37FC);
  465. rtl_write_byte(rtlpriv, TXPAUSE, 0x00);
  466. rtl_write_byte(rtlpriv, PHY_CCA, 0x3);
  467. }
  468. if (mac->link_state == MAC80211_LINKED)
  469. rtlpriv->cfg->ops->led_control(hw,
  470. LED_CTL_LINK);
  471. else
  472. rtlpriv->cfg->ops->led_control(hw,
  473. LED_CTL_NO_LINK);
  474. break;
  475. }
  476. case ERFOFF:{
  477. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC) {
  478. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  479. "IPS Set eRf nic disable\n");
  480. rtl_ps_disable_nic(hw);
  481. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  482. } else {
  483. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  484. rtlpriv->cfg->ops->led_control(hw,
  485. LED_CTL_NO_LINK);
  486. else
  487. rtlpriv->cfg->ops->led_control(hw,
  488. LED_CTL_POWER_OFF);
  489. }
  490. break;
  491. }
  492. case ERFSLEEP:
  493. if (ppsc->rfpwr_state == ERFOFF)
  494. return false;
  495. for (queue_id = 0, i = 0;
  496. queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
  497. ring = &pcipriv->dev.tx_ring[queue_id];
  498. if (skb_queue_len(&ring->queue) == 0 ||
  499. queue_id == BEACON_QUEUE) {
  500. queue_id++;
  501. continue;
  502. } else {
  503. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  504. "eRf Off/Sleep: %d times TcbBusyQueue[%d] = %d before doze!\n",
  505. i + 1, queue_id,
  506. skb_queue_len(&ring->queue));
  507. udelay(10);
  508. i++;
  509. }
  510. if (i >= MAX_DOZE_WAITING_TIMES_9x) {
  511. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  512. "ERFOFF: %d times TcbBusyQueue[%d] = %d !\n",
  513. MAX_DOZE_WAITING_TIMES_9x,
  514. queue_id,
  515. skb_queue_len(&ring->queue));
  516. break;
  517. }
  518. }
  519. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  520. "Set ERFSLEEP awaked:%d ms\n",
  521. jiffies_to_msecs(jiffies -
  522. ppsc->last_awake_jiffies));
  523. RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
  524. "sleep awaked:%d ms state_inap:%x\n",
  525. jiffies_to_msecs(jiffies -
  526. ppsc->last_awake_jiffies),
  527. rtlpriv->psc.state_inap);
  528. ppsc->last_sleep_jiffies = jiffies;
  529. _rtl92se_phy_set_rf_sleep(hw);
  530. break;
  531. default:
  532. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  533. "switch case not processed\n");
  534. bresult = false;
  535. break;
  536. }
  537. if (bresult)
  538. ppsc->rfpwr_state = rfpwr_state;
  539. return bresult;
  540. }
  541. static bool _rtl92s_phy_config_rfpa_bias_current(struct ieee80211_hw *hw,
  542. enum radio_path rfpath)
  543. {
  544. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  545. bool rtstatus = true;
  546. u32 tmpval = 0;
  547. /* If inferiority IC, we have to increase the PA bias current */
  548. if (rtlhal->ic_class != IC_INFERIORITY_A) {
  549. tmpval = rtl92s_phy_query_rf_reg(hw, rfpath, RF_IPA, 0xf);
  550. rtl92s_phy_set_rf_reg(hw, rfpath, RF_IPA, 0xf, tmpval + 1);
  551. }
  552. return rtstatus;
  553. }
  554. static void _rtl92s_store_pwrindex_diffrate_offset(struct ieee80211_hw *hw,
  555. u32 reg_addr, u32 bitmask, u32 data)
  556. {
  557. struct rtl_priv *rtlpriv = rtl_priv(hw);
  558. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  559. int index;
  560. if (reg_addr == RTXAGC_RATE18_06)
  561. index = 0;
  562. else if (reg_addr == RTXAGC_RATE54_24)
  563. index = 1;
  564. else if (reg_addr == RTXAGC_CCK_MCS32)
  565. index = 6;
  566. else if (reg_addr == RTXAGC_MCS03_MCS00)
  567. index = 2;
  568. else if (reg_addr == RTXAGC_MCS07_MCS04)
  569. index = 3;
  570. else if (reg_addr == RTXAGC_MCS11_MCS08)
  571. index = 4;
  572. else if (reg_addr == RTXAGC_MCS15_MCS12)
  573. index = 5;
  574. else
  575. return;
  576. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][index] = data;
  577. if (index == 5)
  578. rtlphy->pwrgroup_cnt++;
  579. }
  580. static void _rtl92s_phy_init_register_definition(struct ieee80211_hw *hw)
  581. {
  582. struct rtl_priv *rtlpriv = rtl_priv(hw);
  583. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  584. /*RF Interface Sowrtware Control */
  585. rtlphy->phyreg_def[RF90_PATH_A].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  586. rtlphy->phyreg_def[RF90_PATH_B].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  587. rtlphy->phyreg_def[RF90_PATH_C].rfintfs = RFPGA0_XCD_RFINTERFACESW;
  588. rtlphy->phyreg_def[RF90_PATH_D].rfintfs = RFPGA0_XCD_RFINTERFACESW;
  589. /* RF Interface Readback Value */
  590. rtlphy->phyreg_def[RF90_PATH_A].rfintfi = RFPGA0_XAB_RFINTERFACERB;
  591. rtlphy->phyreg_def[RF90_PATH_B].rfintfi = RFPGA0_XAB_RFINTERFACERB;
  592. rtlphy->phyreg_def[RF90_PATH_C].rfintfi = RFPGA0_XCD_RFINTERFACERB;
  593. rtlphy->phyreg_def[RF90_PATH_D].rfintfi = RFPGA0_XCD_RFINTERFACERB;
  594. /* RF Interface Output (and Enable) */
  595. rtlphy->phyreg_def[RF90_PATH_A].rfintfo = RFPGA0_XA_RFINTERFACEOE;
  596. rtlphy->phyreg_def[RF90_PATH_B].rfintfo = RFPGA0_XB_RFINTERFACEOE;
  597. rtlphy->phyreg_def[RF90_PATH_C].rfintfo = RFPGA0_XC_RFINTERFACEOE;
  598. rtlphy->phyreg_def[RF90_PATH_D].rfintfo = RFPGA0_XD_RFINTERFACEOE;
  599. /* RF Interface (Output and) Enable */
  600. rtlphy->phyreg_def[RF90_PATH_A].rfintfe = RFPGA0_XA_RFINTERFACEOE;
  601. rtlphy->phyreg_def[RF90_PATH_B].rfintfe = RFPGA0_XB_RFINTERFACEOE;
  602. rtlphy->phyreg_def[RF90_PATH_C].rfintfe = RFPGA0_XC_RFINTERFACEOE;
  603. rtlphy->phyreg_def[RF90_PATH_D].rfintfe = RFPGA0_XD_RFINTERFACEOE;
  604. /* Addr of LSSI. Wirte RF register by driver */
  605. rtlphy->phyreg_def[RF90_PATH_A].rf3wire_offset =
  606. RFPGA0_XA_LSSIPARAMETER;
  607. rtlphy->phyreg_def[RF90_PATH_B].rf3wire_offset =
  608. RFPGA0_XB_LSSIPARAMETER;
  609. rtlphy->phyreg_def[RF90_PATH_C].rf3wire_offset =
  610. RFPGA0_XC_LSSIPARAMETER;
  611. rtlphy->phyreg_def[RF90_PATH_D].rf3wire_offset =
  612. RFPGA0_XD_LSSIPARAMETER;
  613. /* RF parameter */
  614. rtlphy->phyreg_def[RF90_PATH_A].rflssi_select = RFPGA0_XAB_RFPARAMETER;
  615. rtlphy->phyreg_def[RF90_PATH_B].rflssi_select = RFPGA0_XAB_RFPARAMETER;
  616. rtlphy->phyreg_def[RF90_PATH_C].rflssi_select = RFPGA0_XCD_RFPARAMETER;
  617. rtlphy->phyreg_def[RF90_PATH_D].rflssi_select = RFPGA0_XCD_RFPARAMETER;
  618. /* Tx AGC Gain Stage (same for all path. Should we remove this?) */
  619. rtlphy->phyreg_def[RF90_PATH_A].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  620. rtlphy->phyreg_def[RF90_PATH_B].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  621. rtlphy->phyreg_def[RF90_PATH_C].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  622. rtlphy->phyreg_def[RF90_PATH_D].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  623. /* Tranceiver A~D HSSI Parameter-1 */
  624. rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para1 = RFPGA0_XA_HSSIPARAMETER1;
  625. rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para1 = RFPGA0_XB_HSSIPARAMETER1;
  626. rtlphy->phyreg_def[RF90_PATH_C].rfhssi_para1 = RFPGA0_XC_HSSIPARAMETER1;
  627. rtlphy->phyreg_def[RF90_PATH_D].rfhssi_para1 = RFPGA0_XD_HSSIPARAMETER1;
  628. /* Tranceiver A~D HSSI Parameter-2 */
  629. rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para2 = RFPGA0_XA_HSSIPARAMETER2;
  630. rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para2 = RFPGA0_XB_HSSIPARAMETER2;
  631. rtlphy->phyreg_def[RF90_PATH_C].rfhssi_para2 = RFPGA0_XC_HSSIPARAMETER2;
  632. rtlphy->phyreg_def[RF90_PATH_D].rfhssi_para2 = RFPGA0_XD_HSSIPARAMETER2;
  633. /* RF switch Control */
  634. rtlphy->phyreg_def[RF90_PATH_A].rfsw_ctrl = RFPGA0_XAB_SWITCHCONTROL;
  635. rtlphy->phyreg_def[RF90_PATH_B].rfsw_ctrl = RFPGA0_XAB_SWITCHCONTROL;
  636. rtlphy->phyreg_def[RF90_PATH_C].rfsw_ctrl = RFPGA0_XCD_SWITCHCONTROL;
  637. rtlphy->phyreg_def[RF90_PATH_D].rfsw_ctrl = RFPGA0_XCD_SWITCHCONTROL;
  638. /* AGC control 1 */
  639. rtlphy->phyreg_def[RF90_PATH_A].rfagc_control1 = ROFDM0_XAAGCCORE1;
  640. rtlphy->phyreg_def[RF90_PATH_B].rfagc_control1 = ROFDM0_XBAGCCORE1;
  641. rtlphy->phyreg_def[RF90_PATH_C].rfagc_control1 = ROFDM0_XCAGCCORE1;
  642. rtlphy->phyreg_def[RF90_PATH_D].rfagc_control1 = ROFDM0_XDAGCCORE1;
  643. /* AGC control 2 */
  644. rtlphy->phyreg_def[RF90_PATH_A].rfagc_control2 = ROFDM0_XAAGCCORE2;
  645. rtlphy->phyreg_def[RF90_PATH_B].rfagc_control2 = ROFDM0_XBAGCCORE2;
  646. rtlphy->phyreg_def[RF90_PATH_C].rfagc_control2 = ROFDM0_XCAGCCORE2;
  647. rtlphy->phyreg_def[RF90_PATH_D].rfagc_control2 = ROFDM0_XDAGCCORE2;
  648. /* RX AFE control 1 */
  649. rtlphy->phyreg_def[RF90_PATH_A].rfrxiq_imbal = ROFDM0_XARXIQIMBALANCE;
  650. rtlphy->phyreg_def[RF90_PATH_B].rfrxiq_imbal = ROFDM0_XBRXIQIMBALANCE;
  651. rtlphy->phyreg_def[RF90_PATH_C].rfrxiq_imbal = ROFDM0_XCRXIQIMBALANCE;
  652. rtlphy->phyreg_def[RF90_PATH_D].rfrxiq_imbal = ROFDM0_XDRXIQIMBALANCE;
  653. /* RX AFE control 1 */
  654. rtlphy->phyreg_def[RF90_PATH_A].rfrx_afe = ROFDM0_XARXAFE;
  655. rtlphy->phyreg_def[RF90_PATH_B].rfrx_afe = ROFDM0_XBRXAFE;
  656. rtlphy->phyreg_def[RF90_PATH_C].rfrx_afe = ROFDM0_XCRXAFE;
  657. rtlphy->phyreg_def[RF90_PATH_D].rfrx_afe = ROFDM0_XDRXAFE;
  658. /* Tx AFE control 1 */
  659. rtlphy->phyreg_def[RF90_PATH_A].rftxiq_imbal = ROFDM0_XATXIQIMBALANCE;
  660. rtlphy->phyreg_def[RF90_PATH_B].rftxiq_imbal = ROFDM0_XBTXIQIMBALANCE;
  661. rtlphy->phyreg_def[RF90_PATH_C].rftxiq_imbal = ROFDM0_XCTXIQIMBALANCE;
  662. rtlphy->phyreg_def[RF90_PATH_D].rftxiq_imbal = ROFDM0_XDTXIQIMBALANCE;
  663. /* Tx AFE control 2 */
  664. rtlphy->phyreg_def[RF90_PATH_A].rftx_afe = ROFDM0_XATXAFE;
  665. rtlphy->phyreg_def[RF90_PATH_B].rftx_afe = ROFDM0_XBTXAFE;
  666. rtlphy->phyreg_def[RF90_PATH_C].rftx_afe = ROFDM0_XCTXAFE;
  667. rtlphy->phyreg_def[RF90_PATH_D].rftx_afe = ROFDM0_XDTXAFE;
  668. /* Tranceiver LSSI Readback */
  669. rtlphy->phyreg_def[RF90_PATH_A].rf_rb = RFPGA0_XA_LSSIREADBACK;
  670. rtlphy->phyreg_def[RF90_PATH_B].rf_rb = RFPGA0_XB_LSSIREADBACK;
  671. rtlphy->phyreg_def[RF90_PATH_C].rf_rb = RFPGA0_XC_LSSIREADBACK;
  672. rtlphy->phyreg_def[RF90_PATH_D].rf_rb = RFPGA0_XD_LSSIREADBACK;
  673. /* Tranceiver LSSI Readback PI mode */
  674. rtlphy->phyreg_def[RF90_PATH_A].rf_rbpi = TRANSCEIVERA_HSPI_READBACK;
  675. rtlphy->phyreg_def[RF90_PATH_B].rf_rbpi = TRANSCEIVERB_HSPI_READBACK;
  676. }
  677. static bool _rtl92s_phy_config_bb(struct ieee80211_hw *hw, u8 configtype)
  678. {
  679. int i;
  680. u32 *phy_reg_table;
  681. u32 *agc_table;
  682. u16 phy_reg_len, agc_len;
  683. agc_len = AGCTAB_ARRAYLENGTH;
  684. agc_table = rtl8192seagctab_array;
  685. /* Default RF_type: 2T2R */
  686. phy_reg_len = PHY_REG_2T2RARRAYLENGTH;
  687. phy_reg_table = rtl8192sephy_reg_2t2rarray;
  688. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  689. for (i = 0; i < phy_reg_len; i = i + 2) {
  690. if (phy_reg_table[i] == 0xfe)
  691. mdelay(50);
  692. else if (phy_reg_table[i] == 0xfd)
  693. mdelay(5);
  694. else if (phy_reg_table[i] == 0xfc)
  695. mdelay(1);
  696. else if (phy_reg_table[i] == 0xfb)
  697. udelay(50);
  698. else if (phy_reg_table[i] == 0xfa)
  699. udelay(5);
  700. else if (phy_reg_table[i] == 0xf9)
  701. udelay(1);
  702. /* Add delay for ECS T20 & LG malow platform, */
  703. udelay(1);
  704. rtl92s_phy_set_bb_reg(hw, phy_reg_table[i], MASKDWORD,
  705. phy_reg_table[i + 1]);
  706. }
  707. } else if (configtype == BASEBAND_CONFIG_AGC_TAB) {
  708. for (i = 0; i < agc_len; i = i + 2) {
  709. rtl92s_phy_set_bb_reg(hw, agc_table[i], MASKDWORD,
  710. agc_table[i + 1]);
  711. /* Add delay for ECS T20 & LG malow platform */
  712. udelay(1);
  713. }
  714. }
  715. return true;
  716. }
  717. static bool _rtl92s_phy_set_bb_to_diff_rf(struct ieee80211_hw *hw,
  718. u8 configtype)
  719. {
  720. struct rtl_priv *rtlpriv = rtl_priv(hw);
  721. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  722. u32 *phy_regarray2xtxr_table;
  723. u16 phy_regarray2xtxr_len;
  724. int i;
  725. if (rtlphy->rf_type == RF_1T1R) {
  726. phy_regarray2xtxr_table = rtl8192sephy_changeto_1t1rarray;
  727. phy_regarray2xtxr_len = PHY_CHANGETO_1T1RARRAYLENGTH;
  728. } else if (rtlphy->rf_type == RF_1T2R) {
  729. phy_regarray2xtxr_table = rtl8192sephy_changeto_1t2rarray;
  730. phy_regarray2xtxr_len = PHY_CHANGETO_1T2RARRAYLENGTH;
  731. } else {
  732. return false;
  733. }
  734. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  735. for (i = 0; i < phy_regarray2xtxr_len; i = i + 3) {
  736. if (phy_regarray2xtxr_table[i] == 0xfe)
  737. mdelay(50);
  738. else if (phy_regarray2xtxr_table[i] == 0xfd)
  739. mdelay(5);
  740. else if (phy_regarray2xtxr_table[i] == 0xfc)
  741. mdelay(1);
  742. else if (phy_regarray2xtxr_table[i] == 0xfb)
  743. udelay(50);
  744. else if (phy_regarray2xtxr_table[i] == 0xfa)
  745. udelay(5);
  746. else if (phy_regarray2xtxr_table[i] == 0xf9)
  747. udelay(1);
  748. rtl92s_phy_set_bb_reg(hw, phy_regarray2xtxr_table[i],
  749. phy_regarray2xtxr_table[i + 1],
  750. phy_regarray2xtxr_table[i + 2]);
  751. }
  752. }
  753. return true;
  754. }
  755. static bool _rtl92s_phy_config_bb_with_pg(struct ieee80211_hw *hw,
  756. u8 configtype)
  757. {
  758. int i;
  759. u32 *phy_table_pg;
  760. u16 phy_pg_len;
  761. phy_pg_len = PHY_REG_ARRAY_PGLENGTH;
  762. phy_table_pg = rtl8192sephy_reg_array_pg;
  763. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  764. for (i = 0; i < phy_pg_len; i = i + 3) {
  765. if (phy_table_pg[i] == 0xfe)
  766. mdelay(50);
  767. else if (phy_table_pg[i] == 0xfd)
  768. mdelay(5);
  769. else if (phy_table_pg[i] == 0xfc)
  770. mdelay(1);
  771. else if (phy_table_pg[i] == 0xfb)
  772. udelay(50);
  773. else if (phy_table_pg[i] == 0xfa)
  774. udelay(5);
  775. else if (phy_table_pg[i] == 0xf9)
  776. udelay(1);
  777. _rtl92s_store_pwrindex_diffrate_offset(hw,
  778. phy_table_pg[i],
  779. phy_table_pg[i + 1],
  780. phy_table_pg[i + 2]);
  781. rtl92s_phy_set_bb_reg(hw, phy_table_pg[i],
  782. phy_table_pg[i + 1],
  783. phy_table_pg[i + 2]);
  784. }
  785. }
  786. return true;
  787. }
  788. static bool _rtl92s_phy_bb_config_parafile(struct ieee80211_hw *hw)
  789. {
  790. struct rtl_priv *rtlpriv = rtl_priv(hw);
  791. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  792. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  793. bool rtstatus = true;
  794. /* 1. Read PHY_REG.TXT BB INIT!! */
  795. /* We will separate as 1T1R/1T2R/1T2R_GREEN/2T2R */
  796. if (rtlphy->rf_type == RF_1T2R || rtlphy->rf_type == RF_2T2R ||
  797. rtlphy->rf_type == RF_1T1R || rtlphy->rf_type == RF_2T2R_GREEN) {
  798. rtstatus = _rtl92s_phy_config_bb(hw, BASEBAND_CONFIG_PHY_REG);
  799. if (rtlphy->rf_type != RF_2T2R &&
  800. rtlphy->rf_type != RF_2T2R_GREEN)
  801. /* so we should reconfig BB reg with the right
  802. * PHY parameters. */
  803. rtstatus = _rtl92s_phy_set_bb_to_diff_rf(hw,
  804. BASEBAND_CONFIG_PHY_REG);
  805. } else {
  806. rtstatus = false;
  807. }
  808. if (!rtstatus) {
  809. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  810. "Write BB Reg Fail!!\n");
  811. goto phy_BB8190_Config_ParaFile_Fail;
  812. }
  813. /* 2. If EEPROM or EFUSE autoload OK, We must config by
  814. * PHY_REG_PG.txt */
  815. if (rtlefuse->autoload_failflag == false) {
  816. rtlphy->pwrgroup_cnt = 0;
  817. rtstatus = _rtl92s_phy_config_bb_with_pg(hw,
  818. BASEBAND_CONFIG_PHY_REG);
  819. }
  820. if (!rtstatus) {
  821. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  822. "_rtl92s_phy_bb_config_parafile(): BB_PG Reg Fail!!\n");
  823. goto phy_BB8190_Config_ParaFile_Fail;
  824. }
  825. /* 3. BB AGC table Initialization */
  826. rtstatus = _rtl92s_phy_config_bb(hw, BASEBAND_CONFIG_AGC_TAB);
  827. if (!rtstatus) {
  828. pr_err("%s(): AGC Table Fail\n", __func__);
  829. goto phy_BB8190_Config_ParaFile_Fail;
  830. }
  831. /* Check if the CCK HighPower is turned ON. */
  832. /* This is used to calculate PWDB. */
  833. rtlphy->cck_high_power = (bool)(rtl92s_phy_query_bb_reg(hw,
  834. RFPGA0_XA_HSSIPARAMETER2, 0x200));
  835. phy_BB8190_Config_ParaFile_Fail:
  836. return rtstatus;
  837. }
  838. u8 rtl92s_phy_config_rf(struct ieee80211_hw *hw, enum radio_path rfpath)
  839. {
  840. struct rtl_priv *rtlpriv = rtl_priv(hw);
  841. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  842. int i;
  843. bool rtstatus = true;
  844. u32 *radio_a_table;
  845. u32 *radio_b_table;
  846. u16 radio_a_tblen, radio_b_tblen;
  847. radio_a_tblen = RADIOA_1T_ARRAYLENGTH;
  848. radio_a_table = rtl8192seradioa_1t_array;
  849. /* Using Green mode array table for RF_2T2R_GREEN */
  850. if (rtlphy->rf_type == RF_2T2R_GREEN) {
  851. radio_b_table = rtl8192seradiob_gm_array;
  852. radio_b_tblen = RADIOB_GM_ARRAYLENGTH;
  853. } else {
  854. radio_b_table = rtl8192seradiob_array;
  855. radio_b_tblen = RADIOB_ARRAYLENGTH;
  856. }
  857. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Radio No %x\n", rfpath);
  858. rtstatus = true;
  859. switch (rfpath) {
  860. case RF90_PATH_A:
  861. for (i = 0; i < radio_a_tblen; i = i + 2) {
  862. if (radio_a_table[i] == 0xfe)
  863. /* Delay specific ms. Only RF configuration
  864. * requires delay. */
  865. mdelay(50);
  866. else if (radio_a_table[i] == 0xfd)
  867. mdelay(5);
  868. else if (radio_a_table[i] == 0xfc)
  869. mdelay(1);
  870. else if (radio_a_table[i] == 0xfb)
  871. udelay(50);
  872. else if (radio_a_table[i] == 0xfa)
  873. udelay(5);
  874. else if (radio_a_table[i] == 0xf9)
  875. udelay(1);
  876. else
  877. rtl92s_phy_set_rf_reg(hw, rfpath,
  878. radio_a_table[i],
  879. MASK20BITS,
  880. radio_a_table[i + 1]);
  881. /* Add delay for ECS T20 & LG malow platform */
  882. udelay(1);
  883. }
  884. /* PA Bias current for inferiority IC */
  885. _rtl92s_phy_config_rfpa_bias_current(hw, rfpath);
  886. break;
  887. case RF90_PATH_B:
  888. for (i = 0; i < radio_b_tblen; i = i + 2) {
  889. if (radio_b_table[i] == 0xfe)
  890. /* Delay specific ms. Only RF configuration
  891. * requires delay.*/
  892. mdelay(50);
  893. else if (radio_b_table[i] == 0xfd)
  894. mdelay(5);
  895. else if (radio_b_table[i] == 0xfc)
  896. mdelay(1);
  897. else if (radio_b_table[i] == 0xfb)
  898. udelay(50);
  899. else if (radio_b_table[i] == 0xfa)
  900. udelay(5);
  901. else if (radio_b_table[i] == 0xf9)
  902. udelay(1);
  903. else
  904. rtl92s_phy_set_rf_reg(hw, rfpath,
  905. radio_b_table[i],
  906. MASK20BITS,
  907. radio_b_table[i + 1]);
  908. /* Add delay for ECS T20 & LG malow platform */
  909. udelay(1);
  910. }
  911. break;
  912. case RF90_PATH_C:
  913. ;
  914. break;
  915. case RF90_PATH_D:
  916. ;
  917. break;
  918. default:
  919. break;
  920. }
  921. return rtstatus;
  922. }
  923. bool rtl92s_phy_mac_config(struct ieee80211_hw *hw)
  924. {
  925. struct rtl_priv *rtlpriv = rtl_priv(hw);
  926. u32 i;
  927. u32 arraylength;
  928. u32 *ptraArray;
  929. arraylength = MAC_2T_ARRAYLENGTH;
  930. ptraArray = rtl8192semac_2t_array;
  931. for (i = 0; i < arraylength; i = i + 2)
  932. rtl_write_byte(rtlpriv, ptraArray[i], (u8)ptraArray[i + 1]);
  933. return true;
  934. }
  935. bool rtl92s_phy_bb_config(struct ieee80211_hw *hw)
  936. {
  937. struct rtl_priv *rtlpriv = rtl_priv(hw);
  938. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  939. bool rtstatus = true;
  940. u8 pathmap, index, rf_num = 0;
  941. u8 path1, path2;
  942. _rtl92s_phy_init_register_definition(hw);
  943. /* Config BB and AGC */
  944. rtstatus = _rtl92s_phy_bb_config_parafile(hw);
  945. /* Check BB/RF confiuration setting. */
  946. /* We only need to configure RF which is turned on. */
  947. path1 = (u8)(rtl92s_phy_query_bb_reg(hw, RFPGA0_TXINFO, 0xf));
  948. mdelay(10);
  949. path2 = (u8)(rtl92s_phy_query_bb_reg(hw, ROFDM0_TRXPATHENABLE, 0xf));
  950. pathmap = path1 | path2;
  951. rtlphy->rf_pathmap = pathmap;
  952. for (index = 0; index < 4; index++) {
  953. if ((pathmap >> index) & 0x1)
  954. rf_num++;
  955. }
  956. if ((rtlphy->rf_type == RF_1T1R && rf_num != 1) ||
  957. (rtlphy->rf_type == RF_1T2R && rf_num != 2) ||
  958. (rtlphy->rf_type == RF_2T2R && rf_num != 2) ||
  959. (rtlphy->rf_type == RF_2T2R_GREEN && rf_num != 2)) {
  960. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  961. "RF_Type(%x) does not match RF_Num(%x)!!\n",
  962. rtlphy->rf_type, rf_num);
  963. RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
  964. "path1 0x%x, path2 0x%x, pathmap 0x%x\n",
  965. path1, path2, pathmap);
  966. }
  967. return rtstatus;
  968. }
  969. bool rtl92s_phy_rf_config(struct ieee80211_hw *hw)
  970. {
  971. struct rtl_priv *rtlpriv = rtl_priv(hw);
  972. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  973. /* Initialize general global value */
  974. if (rtlphy->rf_type == RF_1T1R)
  975. rtlphy->num_total_rfpath = 1;
  976. else
  977. rtlphy->num_total_rfpath = 2;
  978. /* Config BB and RF */
  979. return rtl92s_phy_rf6052_config(hw);
  980. }
  981. void rtl92s_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw)
  982. {
  983. struct rtl_priv *rtlpriv = rtl_priv(hw);
  984. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  985. /* read rx initial gain */
  986. rtlphy->default_initialgain[0] = rtl_get_bbreg(hw,
  987. ROFDM0_XAAGCCORE1, MASKBYTE0);
  988. rtlphy->default_initialgain[1] = rtl_get_bbreg(hw,
  989. ROFDM0_XBAGCCORE1, MASKBYTE0);
  990. rtlphy->default_initialgain[2] = rtl_get_bbreg(hw,
  991. ROFDM0_XCAGCCORE1, MASKBYTE0);
  992. rtlphy->default_initialgain[3] = rtl_get_bbreg(hw,
  993. ROFDM0_XDAGCCORE1, MASKBYTE0);
  994. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  995. "Default initial gain (c50=0x%x, c58=0x%x, c60=0x%x, c68=0x%x)\n",
  996. rtlphy->default_initialgain[0],
  997. rtlphy->default_initialgain[1],
  998. rtlphy->default_initialgain[2],
  999. rtlphy->default_initialgain[3]);
  1000. /* read framesync */
  1001. rtlphy->framesync = rtl_get_bbreg(hw, ROFDM0_RXDETECTOR3, MASKBYTE0);
  1002. rtlphy->framesync_c34 = rtl_get_bbreg(hw, ROFDM0_RXDETECTOR2,
  1003. MASKDWORD);
  1004. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1005. "Default framesync (0x%x) = 0x%x\n",
  1006. ROFDM0_RXDETECTOR3, rtlphy->framesync);
  1007. }
  1008. static void _rtl92s_phy_get_txpower_index(struct ieee80211_hw *hw, u8 channel,
  1009. u8 *cckpowerlevel, u8 *ofdmpowerLevel)
  1010. {
  1011. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1012. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1013. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1014. u8 index = (channel - 1);
  1015. /* 1. CCK */
  1016. /* RF-A */
  1017. cckpowerlevel[0] = rtlefuse->txpwrlevel_cck[0][index];
  1018. /* RF-B */
  1019. cckpowerlevel[1] = rtlefuse->txpwrlevel_cck[1][index];
  1020. /* 2. OFDM for 1T or 2T */
  1021. if (rtlphy->rf_type == RF_1T2R || rtlphy->rf_type == RF_1T1R) {
  1022. /* Read HT 40 OFDM TX power */
  1023. ofdmpowerLevel[0] = rtlefuse->txpwrlevel_ht40_1s[0][index];
  1024. ofdmpowerLevel[1] = rtlefuse->txpwrlevel_ht40_1s[1][index];
  1025. } else if (rtlphy->rf_type == RF_2T2R) {
  1026. /* Read HT 40 OFDM TX power */
  1027. ofdmpowerLevel[0] = rtlefuse->txpwrlevel_ht40_2s[0][index];
  1028. ofdmpowerLevel[1] = rtlefuse->txpwrlevel_ht40_2s[1][index];
  1029. } else {
  1030. ofdmpowerLevel[0] = 0;
  1031. ofdmpowerLevel[1] = 0;
  1032. }
  1033. }
  1034. static void _rtl92s_phy_ccxpower_indexcheck(struct ieee80211_hw *hw,
  1035. u8 channel, u8 *cckpowerlevel, u8 *ofdmpowerlevel)
  1036. {
  1037. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1038. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1039. rtlphy->cur_cck_txpwridx = cckpowerlevel[0];
  1040. rtlphy->cur_ofdm24g_txpwridx = ofdmpowerlevel[0];
  1041. }
  1042. void rtl92s_phy_set_txpower(struct ieee80211_hw *hw, u8 channel)
  1043. {
  1044. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1045. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1046. /* [0]:RF-A, [1]:RF-B */
  1047. u8 cckpowerlevel[2], ofdmpowerLevel[2];
  1048. if (!rtlefuse->txpwr_fromeprom)
  1049. return;
  1050. /* Mainly we use RF-A Tx Power to write the Tx Power registers,
  1051. * but the RF-B Tx Power must be calculated by the antenna diff.
  1052. * So we have to rewrite Antenna gain offset register here.
  1053. * Please refer to BB register 0x80c
  1054. * 1. For CCK.
  1055. * 2. For OFDM 1T or 2T */
  1056. _rtl92s_phy_get_txpower_index(hw, channel, &cckpowerlevel[0],
  1057. &ofdmpowerLevel[0]);
  1058. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1059. "Channel-%d, cckPowerLevel (A / B) = 0x%x / 0x%x, ofdmPowerLevel (A / B) = 0x%x / 0x%x\n",
  1060. channel, cckpowerlevel[0], cckpowerlevel[1],
  1061. ofdmpowerLevel[0], ofdmpowerLevel[1]);
  1062. _rtl92s_phy_ccxpower_indexcheck(hw, channel, &cckpowerlevel[0],
  1063. &ofdmpowerLevel[0]);
  1064. rtl92s_phy_rf6052_set_ccktxpower(hw, cckpowerlevel[0]);
  1065. rtl92s_phy_rf6052_set_ofdmtxpower(hw, &ofdmpowerLevel[0], channel);
  1066. }
  1067. void rtl92s_phy_chk_fwcmd_iodone(struct ieee80211_hw *hw)
  1068. {
  1069. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1070. u16 pollingcnt = 10000;
  1071. u32 tmpvalue;
  1072. /* Make sure that CMD IO has be accepted by FW. */
  1073. do {
  1074. udelay(10);
  1075. tmpvalue = rtl_read_dword(rtlpriv, WFM5);
  1076. if (tmpvalue == 0)
  1077. break;
  1078. } while (--pollingcnt);
  1079. if (pollingcnt == 0)
  1080. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Set FW Cmd fail!!\n");
  1081. }
  1082. static void _rtl92s_phy_set_fwcmd_io(struct ieee80211_hw *hw)
  1083. {
  1084. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1085. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1086. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1087. u32 input, current_aid = 0;
  1088. if (is_hal_stop(rtlhal))
  1089. return;
  1090. if (hal_get_firmwareversion(rtlpriv) < 0x34)
  1091. goto skip;
  1092. /* We re-map RA related CMD IO to combinational ones */
  1093. /* if FW version is v.52 or later. */
  1094. switch (rtlhal->current_fwcmd_io) {
  1095. case FW_CMD_RA_REFRESH_N:
  1096. rtlhal->current_fwcmd_io = FW_CMD_RA_REFRESH_N_COMB;
  1097. break;
  1098. case FW_CMD_RA_REFRESH_BG:
  1099. rtlhal->current_fwcmd_io = FW_CMD_RA_REFRESH_BG_COMB;
  1100. break;
  1101. default:
  1102. break;
  1103. }
  1104. skip:
  1105. switch (rtlhal->current_fwcmd_io) {
  1106. case FW_CMD_RA_RESET:
  1107. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_RA_RESET\n");
  1108. rtl_write_dword(rtlpriv, WFM5, FW_RA_RESET);
  1109. rtl92s_phy_chk_fwcmd_iodone(hw);
  1110. break;
  1111. case FW_CMD_RA_ACTIVE:
  1112. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_RA_ACTIVE\n");
  1113. rtl_write_dword(rtlpriv, WFM5, FW_RA_ACTIVE);
  1114. rtl92s_phy_chk_fwcmd_iodone(hw);
  1115. break;
  1116. case FW_CMD_RA_REFRESH_N:
  1117. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_RA_REFRESH_N\n");
  1118. input = FW_RA_REFRESH;
  1119. rtl_write_dword(rtlpriv, WFM5, input);
  1120. rtl92s_phy_chk_fwcmd_iodone(hw);
  1121. rtl_write_dword(rtlpriv, WFM5, FW_RA_ENABLE_RSSI_MASK);
  1122. rtl92s_phy_chk_fwcmd_iodone(hw);
  1123. break;
  1124. case FW_CMD_RA_REFRESH_BG:
  1125. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG,
  1126. "FW_CMD_RA_REFRESH_BG\n");
  1127. rtl_write_dword(rtlpriv, WFM5, FW_RA_REFRESH);
  1128. rtl92s_phy_chk_fwcmd_iodone(hw);
  1129. rtl_write_dword(rtlpriv, WFM5, FW_RA_DISABLE_RSSI_MASK);
  1130. rtl92s_phy_chk_fwcmd_iodone(hw);
  1131. break;
  1132. case FW_CMD_RA_REFRESH_N_COMB:
  1133. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG,
  1134. "FW_CMD_RA_REFRESH_N_COMB\n");
  1135. input = FW_RA_IOT_N_COMB;
  1136. rtl_write_dword(rtlpriv, WFM5, input);
  1137. rtl92s_phy_chk_fwcmd_iodone(hw);
  1138. break;
  1139. case FW_CMD_RA_REFRESH_BG_COMB:
  1140. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG,
  1141. "FW_CMD_RA_REFRESH_BG_COMB\n");
  1142. input = FW_RA_IOT_BG_COMB;
  1143. rtl_write_dword(rtlpriv, WFM5, input);
  1144. rtl92s_phy_chk_fwcmd_iodone(hw);
  1145. break;
  1146. case FW_CMD_IQK_ENABLE:
  1147. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_IQK_ENABLE\n");
  1148. rtl_write_dword(rtlpriv, WFM5, FW_IQK_ENABLE);
  1149. rtl92s_phy_chk_fwcmd_iodone(hw);
  1150. break;
  1151. case FW_CMD_PAUSE_DM_BY_SCAN:
  1152. /* Lower initial gain */
  1153. rtl_set_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0, 0x17);
  1154. rtl_set_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0, 0x17);
  1155. /* CCA threshold */
  1156. rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2, 0x40);
  1157. break;
  1158. case FW_CMD_RESUME_DM_BY_SCAN:
  1159. /* CCA threshold */
  1160. rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2, 0xcd);
  1161. rtl92s_phy_set_txpower(hw, rtlphy->current_channel);
  1162. break;
  1163. case FW_CMD_HIGH_PWR_DISABLE:
  1164. if (rtlpriv->dm.dm_flag & HAL_DM_HIPWR_DISABLE)
  1165. break;
  1166. /* Lower initial gain */
  1167. rtl_set_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0, 0x17);
  1168. rtl_set_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0, 0x17);
  1169. /* CCA threshold */
  1170. rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2, 0x40);
  1171. break;
  1172. case FW_CMD_HIGH_PWR_ENABLE:
  1173. if ((rtlpriv->dm.dm_flag & HAL_DM_HIPWR_DISABLE) ||
  1174. rtlpriv->dm.dynamic_txpower_enable)
  1175. break;
  1176. /* CCA threshold */
  1177. rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2, 0xcd);
  1178. break;
  1179. case FW_CMD_LPS_ENTER:
  1180. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_LPS_ENTER\n");
  1181. current_aid = rtlpriv->mac80211.assoc_id;
  1182. rtl_write_dword(rtlpriv, WFM5, (FW_LPS_ENTER |
  1183. ((current_aid | 0xc000) << 8)));
  1184. rtl92s_phy_chk_fwcmd_iodone(hw);
  1185. /* FW set TXOP disable here, so disable EDCA
  1186. * turbo mode until driver leave LPS */
  1187. break;
  1188. case FW_CMD_LPS_LEAVE:
  1189. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_LPS_LEAVE\n");
  1190. rtl_write_dword(rtlpriv, WFM5, FW_LPS_LEAVE);
  1191. rtl92s_phy_chk_fwcmd_iodone(hw);
  1192. break;
  1193. case FW_CMD_ADD_A2_ENTRY:
  1194. RT_TRACE(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_ADD_A2_ENTRY\n");
  1195. rtl_write_dword(rtlpriv, WFM5, FW_ADD_A2_ENTRY);
  1196. rtl92s_phy_chk_fwcmd_iodone(hw);
  1197. break;
  1198. case FW_CMD_CTRL_DM_BY_DRIVER:
  1199. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  1200. "FW_CMD_CTRL_DM_BY_DRIVER\n");
  1201. rtl_write_dword(rtlpriv, WFM5, FW_CTRL_DM_BY_DRIVER);
  1202. rtl92s_phy_chk_fwcmd_iodone(hw);
  1203. break;
  1204. default:
  1205. break;
  1206. }
  1207. rtl92s_phy_chk_fwcmd_iodone(hw);
  1208. /* Clear FW CMD operation flag. */
  1209. rtlhal->set_fwcmd_inprogress = false;
  1210. }
  1211. bool rtl92s_phy_set_fw_cmd(struct ieee80211_hw *hw, enum fwcmd_iotype fw_cmdio)
  1212. {
  1213. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1214. struct dig_t *digtable = &rtlpriv->dm_digtable;
  1215. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1216. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1217. u32 fw_param = FW_CMD_IO_PARA_QUERY(rtlpriv);
  1218. u16 fw_cmdmap = FW_CMD_IO_QUERY(rtlpriv);
  1219. bool postprocessing = false;
  1220. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  1221. "Set FW Cmd(%#x), set_fwcmd_inprogress(%d)\n",
  1222. fw_cmdio, rtlhal->set_fwcmd_inprogress);
  1223. do {
  1224. /* We re-map to combined FW CMD ones if firmware version */
  1225. /* is v.53 or later. */
  1226. if (hal_get_firmwareversion(rtlpriv) >= 0x35) {
  1227. switch (fw_cmdio) {
  1228. case FW_CMD_RA_REFRESH_N:
  1229. fw_cmdio = FW_CMD_RA_REFRESH_N_COMB;
  1230. break;
  1231. case FW_CMD_RA_REFRESH_BG:
  1232. fw_cmdio = FW_CMD_RA_REFRESH_BG_COMB;
  1233. break;
  1234. default:
  1235. break;
  1236. }
  1237. } else {
  1238. if ((fw_cmdio == FW_CMD_IQK_ENABLE) ||
  1239. (fw_cmdio == FW_CMD_RA_REFRESH_N) ||
  1240. (fw_cmdio == FW_CMD_RA_REFRESH_BG)) {
  1241. postprocessing = true;
  1242. break;
  1243. }
  1244. }
  1245. /* If firmware version is v.62 or later,
  1246. * use FW_CMD_IO_SET for FW_CMD_CTRL_DM_BY_DRIVER */
  1247. if (hal_get_firmwareversion(rtlpriv) >= 0x3E) {
  1248. if (fw_cmdio == FW_CMD_CTRL_DM_BY_DRIVER)
  1249. fw_cmdio = FW_CMD_CTRL_DM_BY_DRIVER_NEW;
  1250. }
  1251. /* We shall revise all FW Cmd IO into Reg0x364
  1252. * DM map table in the future. */
  1253. switch (fw_cmdio) {
  1254. case FW_CMD_RA_INIT:
  1255. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD, "RA init!!\n");
  1256. fw_cmdmap |= FW_RA_INIT_CTL;
  1257. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1258. /* Clear control flag to sync with FW. */
  1259. FW_CMD_IO_CLR(rtlpriv, FW_RA_INIT_CTL);
  1260. break;
  1261. case FW_CMD_DIG_DISABLE:
  1262. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  1263. "Set DIG disable!!\n");
  1264. fw_cmdmap &= ~FW_DIG_ENABLE_CTL;
  1265. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1266. break;
  1267. case FW_CMD_DIG_ENABLE:
  1268. case FW_CMD_DIG_RESUME:
  1269. if (!(rtlpriv->dm.dm_flag & HAL_DM_DIG_DISABLE)) {
  1270. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  1271. "Set DIG enable or resume!!\n");
  1272. fw_cmdmap |= (FW_DIG_ENABLE_CTL | FW_SS_CTL);
  1273. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1274. }
  1275. break;
  1276. case FW_CMD_DIG_HALT:
  1277. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  1278. "Set DIG halt!!\n");
  1279. fw_cmdmap &= ~(FW_DIG_ENABLE_CTL | FW_SS_CTL);
  1280. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1281. break;
  1282. case FW_CMD_TXPWR_TRACK_THERMAL: {
  1283. u8 thermalval = 0;
  1284. fw_cmdmap |= FW_PWR_TRK_CTL;
  1285. /* Clear FW parameter in terms of thermal parts. */
  1286. fw_param &= FW_PWR_TRK_PARAM_CLR;
  1287. thermalval = rtlpriv->dm.thermalvalue;
  1288. fw_param |= ((thermalval << 24) |
  1289. (rtlefuse->thermalmeter[0] << 16));
  1290. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  1291. "Set TxPwr tracking!! FwCmdMap(%#x), FwParam(%#x)\n",
  1292. fw_cmdmap, fw_param);
  1293. FW_CMD_PARA_SET(rtlpriv, fw_param);
  1294. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1295. /* Clear control flag to sync with FW. */
  1296. FW_CMD_IO_CLR(rtlpriv, FW_PWR_TRK_CTL);
  1297. }
  1298. break;
  1299. /* The following FW CMDs are only compatible to
  1300. * v.53 or later. */
  1301. case FW_CMD_RA_REFRESH_N_COMB:
  1302. fw_cmdmap |= FW_RA_N_CTL;
  1303. /* Clear RA BG mode control. */
  1304. fw_cmdmap &= ~(FW_RA_BG_CTL | FW_RA_INIT_CTL);
  1305. /* Clear FW parameter in terms of RA parts. */
  1306. fw_param &= FW_RA_PARAM_CLR;
  1307. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  1308. "[FW CMD] [New Version] Set RA/IOT Comb in n mode!! FwCmdMap(%#x), FwParam(%#x)\n",
  1309. fw_cmdmap, fw_param);
  1310. FW_CMD_PARA_SET(rtlpriv, fw_param);
  1311. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1312. /* Clear control flag to sync with FW. */
  1313. FW_CMD_IO_CLR(rtlpriv, FW_RA_N_CTL);
  1314. break;
  1315. case FW_CMD_RA_REFRESH_BG_COMB:
  1316. fw_cmdmap |= FW_RA_BG_CTL;
  1317. /* Clear RA n-mode control. */
  1318. fw_cmdmap &= ~(FW_RA_N_CTL | FW_RA_INIT_CTL);
  1319. /* Clear FW parameter in terms of RA parts. */
  1320. fw_param &= FW_RA_PARAM_CLR;
  1321. FW_CMD_PARA_SET(rtlpriv, fw_param);
  1322. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1323. /* Clear control flag to sync with FW. */
  1324. FW_CMD_IO_CLR(rtlpriv, FW_RA_BG_CTL);
  1325. break;
  1326. case FW_CMD_IQK_ENABLE:
  1327. fw_cmdmap |= FW_IQK_CTL;
  1328. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1329. /* Clear control flag to sync with FW. */
  1330. FW_CMD_IO_CLR(rtlpriv, FW_IQK_CTL);
  1331. break;
  1332. /* The following FW CMD is compatible to v.62 or later. */
  1333. case FW_CMD_CTRL_DM_BY_DRIVER_NEW:
  1334. fw_cmdmap |= FW_DRIVER_CTRL_DM_CTL;
  1335. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1336. break;
  1337. /* The followed FW Cmds needs post-processing later. */
  1338. case FW_CMD_RESUME_DM_BY_SCAN:
  1339. fw_cmdmap |= (FW_DIG_ENABLE_CTL |
  1340. FW_HIGH_PWR_ENABLE_CTL |
  1341. FW_SS_CTL);
  1342. if (rtlpriv->dm.dm_flag & HAL_DM_DIG_DISABLE ||
  1343. !digtable->dig_enable_flag)
  1344. fw_cmdmap &= ~FW_DIG_ENABLE_CTL;
  1345. if ((rtlpriv->dm.dm_flag & HAL_DM_HIPWR_DISABLE) ||
  1346. rtlpriv->dm.dynamic_txpower_enable)
  1347. fw_cmdmap &= ~FW_HIGH_PWR_ENABLE_CTL;
  1348. if ((digtable->dig_ext_port_stage ==
  1349. DIG_EXT_PORT_STAGE_0) ||
  1350. (digtable->dig_ext_port_stage ==
  1351. DIG_EXT_PORT_STAGE_1))
  1352. fw_cmdmap &= ~FW_DIG_ENABLE_CTL;
  1353. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1354. postprocessing = true;
  1355. break;
  1356. case FW_CMD_PAUSE_DM_BY_SCAN:
  1357. fw_cmdmap &= ~(FW_DIG_ENABLE_CTL |
  1358. FW_HIGH_PWR_ENABLE_CTL |
  1359. FW_SS_CTL);
  1360. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1361. postprocessing = true;
  1362. break;
  1363. case FW_CMD_HIGH_PWR_DISABLE:
  1364. fw_cmdmap &= ~FW_HIGH_PWR_ENABLE_CTL;
  1365. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1366. postprocessing = true;
  1367. break;
  1368. case FW_CMD_HIGH_PWR_ENABLE:
  1369. if (!(rtlpriv->dm.dm_flag & HAL_DM_HIPWR_DISABLE) &&
  1370. !rtlpriv->dm.dynamic_txpower_enable) {
  1371. fw_cmdmap |= (FW_HIGH_PWR_ENABLE_CTL |
  1372. FW_SS_CTL);
  1373. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1374. postprocessing = true;
  1375. }
  1376. break;
  1377. case FW_CMD_DIG_MODE_FA:
  1378. fw_cmdmap |= FW_FA_CTL;
  1379. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1380. break;
  1381. case FW_CMD_DIG_MODE_SS:
  1382. fw_cmdmap &= ~FW_FA_CTL;
  1383. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1384. break;
  1385. case FW_CMD_PAPE_CONTROL:
  1386. RT_TRACE(rtlpriv, COMP_CMD, DBG_LOUD,
  1387. "[FW CMD] Set PAPE Control\n");
  1388. fw_cmdmap &= ~FW_PAPE_CTL_BY_SW_HW;
  1389. FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
  1390. break;
  1391. default:
  1392. /* Pass to original FW CMD processing callback
  1393. * routine. */
  1394. postprocessing = true;
  1395. break;
  1396. }
  1397. } while (false);
  1398. /* We shall post processing these FW CMD if
  1399. * variable postprocessing is set.
  1400. */
  1401. if (postprocessing && !rtlhal->set_fwcmd_inprogress) {
  1402. rtlhal->set_fwcmd_inprogress = true;
  1403. /* Update current FW Cmd for callback use. */
  1404. rtlhal->current_fwcmd_io = fw_cmdio;
  1405. } else {
  1406. return false;
  1407. }
  1408. _rtl92s_phy_set_fwcmd_io(hw);
  1409. return true;
  1410. }
  1411. static void _rtl92s_phy_check_ephy_switchready(struct ieee80211_hw *hw)
  1412. {
  1413. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1414. u32 delay = 100;
  1415. u8 regu1;
  1416. regu1 = rtl_read_byte(rtlpriv, 0x554);
  1417. while ((regu1 & BIT(5)) && (delay > 0)) {
  1418. regu1 = rtl_read_byte(rtlpriv, 0x554);
  1419. delay--;
  1420. /* We delay only 50us to prevent
  1421. * being scheduled out. */
  1422. udelay(50);
  1423. }
  1424. }
  1425. void rtl92s_phy_switch_ephy_parameter(struct ieee80211_hw *hw)
  1426. {
  1427. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1428. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1429. /* The way to be capable to switch clock request
  1430. * when the PG setting does not support clock request.
  1431. * This is the backdoor solution to switch clock
  1432. * request before ASPM or D3. */
  1433. rtl_write_dword(rtlpriv, 0x540, 0x73c11);
  1434. rtl_write_dword(rtlpriv, 0x548, 0x2407c);
  1435. /* Switch EPHY parameter!!!! */
  1436. rtl_write_word(rtlpriv, 0x550, 0x1000);
  1437. rtl_write_byte(rtlpriv, 0x554, 0x20);
  1438. _rtl92s_phy_check_ephy_switchready(hw);
  1439. rtl_write_word(rtlpriv, 0x550, 0xa0eb);
  1440. rtl_write_byte(rtlpriv, 0x554, 0x3e);
  1441. _rtl92s_phy_check_ephy_switchready(hw);
  1442. rtl_write_word(rtlpriv, 0x550, 0xff80);
  1443. rtl_write_byte(rtlpriv, 0x554, 0x39);
  1444. _rtl92s_phy_check_ephy_switchready(hw);
  1445. /* Delay L1 enter time */
  1446. if (ppsc->support_aspm && !ppsc->support_backdoor)
  1447. rtl_write_byte(rtlpriv, 0x560, 0x40);
  1448. else
  1449. rtl_write_byte(rtlpriv, 0x560, 0x00);
  1450. }
  1451. void rtl92s_phy_set_beacon_hwreg(struct ieee80211_hw *hw, u16 beaconinterval)
  1452. {
  1453. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1454. u32 new_bcn_num = 0;
  1455. if (hal_get_firmwareversion(rtlpriv) >= 0x33) {
  1456. /* Fw v.51 and later. */
  1457. rtl_write_dword(rtlpriv, WFM5, 0xF1000000 |
  1458. (beaconinterval << 8));
  1459. } else {
  1460. new_bcn_num = beaconinterval * 32 - 64;
  1461. rtl_write_dword(rtlpriv, WFM3 + 4, new_bcn_num);
  1462. rtl_write_dword(rtlpriv, WFM3, 0xB026007C);
  1463. }
  1464. }