def.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __REALTEK_92S_DEF_H__
  30. #define __REALTEK_92S_DEF_H__
  31. #define RX_MPDU_QUEUE 0
  32. #define RX_CMD_QUEUE 1
  33. #define RX_MAX_QUEUE 2
  34. #define SHORT_SLOT_TIME 9
  35. #define NON_SHORT_SLOT_TIME 20
  36. /* Queue Select Value in TxDesc */
  37. #define QSLT_BK 0x2
  38. #define QSLT_BE 0x0
  39. #define QSLT_VI 0x5
  40. #define QSLT_VO 0x6
  41. #define QSLT_BEACON 0x10
  42. #define QSLT_HIGH 0x11
  43. #define QSLT_MGNT 0x12
  44. #define QSLT_CMD 0x13
  45. /* Tx Desc */
  46. #define TX_DESC_SIZE_RTL8192S (16 * 4)
  47. #define TX_CMDDESC_SIZE_RTL8192S (16 * 4)
  48. /* Define a macro that takes a le32 word, converts it to host ordering,
  49. * right shifts by a specified count, creates a mask of the specified
  50. * bit count, and extracts that number of bits.
  51. */
  52. #define SHIFT_AND_MASK_LE(__pdesc, __shift, __mask) \
  53. ((le32_to_cpu(*(((__le32 *)(__pdesc)))) >> (__shift)) & \
  54. BIT_LEN_MASK_32(__mask))
  55. /* Define a macro that clears a bit field in an le32 word and
  56. * sets the specified value into that bit field. The resulting
  57. * value remains in le32 ordering; however, it is properly converted
  58. * to host ordering for the clear and set operations before conversion
  59. * back to le32.
  60. */
  61. #define SET_BITS_OFFSET_LE(__pdesc, __shift, __len, __val) \
  62. (*(__le32 *)(__pdesc) = \
  63. (cpu_to_le32((le32_to_cpu(*((__le32 *)(__pdesc))) & \
  64. (~(BIT_OFFSET_LEN_MASK_32((__shift), __len)))) | \
  65. (((u32)(__val) & BIT_LEN_MASK_32(__len)) << (__shift)))));
  66. /* macros to read/write various fields in RX or TX descriptors */
  67. /* Dword 0 */
  68. #define SET_TX_DESC_PKT_SIZE(__pdesc, __val) \
  69. SET_BITS_OFFSET_LE(__pdesc, 0, 16, __val)
  70. #define SET_TX_DESC_OFFSET(__pdesc, __val) \
  71. SET_BITS_OFFSET_LE(__pdesc, 16, 8, __val)
  72. #define SET_TX_DESC_TYPE(__pdesc, __val) \
  73. SET_BITS_OFFSET_LE(__pdesc, 24, 2, __val)
  74. #define SET_TX_DESC_LAST_SEG(__pdesc, __val) \
  75. SET_BITS_OFFSET_LE(__pdesc, 26, 1, __val)
  76. #define SET_TX_DESC_FIRST_SEG(__pdesc, __val) \
  77. SET_BITS_OFFSET_LE(__pdesc, 27, 1, __val)
  78. #define SET_TX_DESC_LINIP(__pdesc, __val) \
  79. SET_BITS_OFFSET_LE(__pdesc, 28, 1, __val)
  80. #define SET_TX_DESC_AMSDU(__pdesc, __val) \
  81. SET_BITS_OFFSET_LE(__pdesc, 29, 1, __val)
  82. #define SET_TX_DESC_GREEN_FIELD(__pdesc, __val) \
  83. SET_BITS_OFFSET_LE(__pdesc, 30, 1, __val)
  84. #define SET_TX_DESC_OWN(__pdesc, __val) \
  85. SET_BITS_OFFSET_LE(__pdesc, 31, 1, __val)
  86. #define GET_TX_DESC_OWN(__pdesc) \
  87. SHIFT_AND_MASK_LE(__pdesc, 31, 1)
  88. /* Dword 1 */
  89. #define SET_TX_DESC_MACID(__pdesc, __val) \
  90. SET_BITS_OFFSET_LE(__pdesc + 4, 0, 5, __val)
  91. #define SET_TX_DESC_MORE_DATA(__pdesc, __val) \
  92. SET_BITS_OFFSET_LE(__pdesc + 4, 5, 1, __val)
  93. #define SET_TX_DESC_MORE_FRAG(__pdesc, __val) \
  94. SET_BITS_OFFSET_LE(__pdesc + 4, 6, 1, __val)
  95. #define SET_TX_DESC_PIFS(__pdesc, __val) \
  96. SET_BITS_OFFSET_LE(__pdesc + 4, 7, 1, __val)
  97. #define SET_TX_DESC_QUEUE_SEL(__pdesc, __val) \
  98. SET_BITS_OFFSET_LE(__pdesc + 4, 8, 5, __val)
  99. #define SET_TX_DESC_ACK_POLICY(__pdesc, __val) \
  100. SET_BITS_OFFSET_LE(__pdesc + 4, 13, 2, __val)
  101. #define SET_TX_DESC_NO_ACM(__pdesc, __val) \
  102. SET_BITS_OFFSET_LE(__pdesc + 4, 15, 1, __val)
  103. #define SET_TX_DESC_NON_QOS(__pdesc, __val) \
  104. SET_BITS_OFFSET_LE(__pdesc + 4, 16, 1, __val)
  105. #define SET_TX_DESC_KEY_ID(__pdesc, __val) \
  106. SET_BITS_OFFSET_LE(__pdesc + 4, 17, 2, __val)
  107. #define SET_TX_DESC_OUI(__pdesc, __val) \
  108. SET_BITS_OFFSET_LE(__pdesc + 4, 19, 1, __val)
  109. #define SET_TX_DESC_PKT_TYPE(__pdesc, __val) \
  110. SET_BITS_OFFSET_LE(__pdesc + 4, 20, 1, __val)
  111. #define SET_TX_DESC_EN_DESC_ID(__pdesc, __val) \
  112. SET_BITS_OFFSET_LE(__pdesc + 4, 21, 1, __val)
  113. #define SET_TX_DESC_SEC_TYPE(__pdesc, __val) \
  114. SET_BITS_OFFSET_LE(__pdesc + 4, 22, 2, __val)
  115. #define SET_TX_DESC_WDS(__pdesc, __val) \
  116. SET_BITS_OFFSET_LE(__pdesc + 4, 24, 1, __val)
  117. #define SET_TX_DESC_HTC(__pdesc, __val) \
  118. SET_BITS_OFFSET_LE(__pdesc + 4, 25, 1, __val)
  119. #define SET_TX_DESC_PKT_OFFSET(__pdesc, __val) \
  120. SET_BITS_OFFSET_LE(__pdesc + 4, 26, 5, __val)
  121. #define SET_TX_DESC_HWPC(__pdesc, __val) \
  122. SET_BITS_OFFSET_LE(__pdesc + 4, 27, 1, __val)
  123. /* Dword 2 */
  124. #define SET_TX_DESC_DATA_RETRY_LIMIT(__pdesc, __val) \
  125. SET_BITS_OFFSET_LE(__pdesc + 8, 0, 6, __val)
  126. #define SET_TX_DESC_RETRY_LIMIT_ENABLE(__pdesc, __val) \
  127. SET_BITS_OFFSET_LE(__pdesc + 8, 6, 1, __val)
  128. #define SET_TX_DESC_TSFL(__pdesc, __val) \
  129. SET_BITS_OFFSET_LE(__pdesc + 8, 7, 5, __val)
  130. #define SET_TX_DESC_RTS_RETRY_COUNT(__pdesc, __val) \
  131. SET_BITS_OFFSET_LE(__pdesc + 8, 12, 6, __val)
  132. #define SET_TX_DESC_DATA_RETRY_COUNT(__pdesc, __val) \
  133. SET_BITS_OFFSET_LE(__pdesc + 8, 18, 6, __val)
  134. #define SET_TX_DESC_RSVD_MACID(__pdesc, __val) \
  135. SET_BITS_OFFSET_LE(((__pdesc) + 8), 24, 5, __val)
  136. #define SET_TX_DESC_AGG_ENABLE(__pdesc, __val) \
  137. SET_BITS_OFFSET_LE(__pdesc + 8, 29, 1, __val)
  138. #define SET_TX_DESC_AGG_BREAK(__pdesc, __val) \
  139. SET_BITS_OFFSET_LE(__pdesc + 8, 30, 1, __val)
  140. #define SET_TX_DESC_OWN_MAC(__pdesc, __val) \
  141. SET_BITS_OFFSET_LE(__pdesc + 8, 31, 1, __val)
  142. /* Dword 3 */
  143. #define SET_TX_DESC_NEXT_HEAP_PAGE(__pdesc, __val) \
  144. SET_BITS_OFFSET_LE(__pdesc + 12, 0, 8, __val)
  145. #define SET_TX_DESC_TAIL_PAGE(__pdesc, __val) \
  146. SET_BITS_OFFSET_LE(__pdesc + 12, 8, 8, __val)
  147. #define SET_TX_DESC_SEQ(__pdesc, __val) \
  148. SET_BITS_OFFSET_LE(__pdesc + 12, 16, 12, __val)
  149. #define SET_TX_DESC_FRAG(__pdesc, __val) \
  150. SET_BITS_OFFSET_LE(__pdesc + 12, 28, 4, __val)
  151. /* Dword 4 */
  152. #define SET_TX_DESC_RTS_RATE(__pdesc, __val) \
  153. SET_BITS_OFFSET_LE(__pdesc + 16, 0, 6, __val)
  154. #define SET_TX_DESC_DISABLE_RTS_FB(__pdesc, __val) \
  155. SET_BITS_OFFSET_LE(__pdesc + 16, 6, 1, __val)
  156. #define SET_TX_DESC_RTS_RATE_FB_LIMIT(__pdesc, __val) \
  157. SET_BITS_OFFSET_LE(__pdesc + 16, 7, 4, __val)
  158. #define SET_TX_DESC_CTS_ENABLE(__pdesc, __val) \
  159. SET_BITS_OFFSET_LE(__pdesc + 16, 11, 1, __val)
  160. #define SET_TX_DESC_RTS_ENABLE(__pdesc, __val) \
  161. SET_BITS_OFFSET_LE(__pdesc + 16, 12, 1, __val)
  162. #define SET_TX_DESC_RA_BRSR_ID(__pdesc, __val) \
  163. SET_BITS_OFFSET_LE(__pdesc + 16, 13, 3, __val)
  164. #define SET_TX_DESC_TXHT(__pdesc, __val) \
  165. SET_BITS_OFFSET_LE(__pdesc + 16, 16, 1, __val)
  166. #define SET_TX_DESC_TX_SHORT(__pdesc, __val) \
  167. SET_BITS_OFFSET_LE(__pdesc + 16, 17, 1, __val)
  168. #define SET_TX_DESC_TX_BANDWIDTH(__pdesc, __val) \
  169. SET_BITS_OFFSET_LE(__pdesc + 16, 18, 1, __val)
  170. #define SET_TX_DESC_TX_SUB_CARRIER(__pdesc, __val) \
  171. SET_BITS_OFFSET_LE(__pdesc + 16, 19, 2, __val)
  172. #define SET_TX_DESC_TX_STBC(__pdesc, __val) \
  173. SET_BITS_OFFSET_LE(__pdesc + 16, 21, 2, __val)
  174. #define SET_TX_DESC_TX_REVERSE_DIRECTION(__pdesc, __val) \
  175. SET_BITS_OFFSET_LE(__pdesc + 16, 23, 1, __val)
  176. #define SET_TX_DESC_RTS_HT(__pdesc, __val) \
  177. SET_BITS_OFFSET_LE(__pdesc + 16, 24, 1, __val)
  178. #define SET_TX_DESC_RTS_SHORT(__pdesc, __val) \
  179. SET_BITS_OFFSET_LE(__pdesc + 16, 25, 1, __val)
  180. #define SET_TX_DESC_RTS_BANDWIDTH(__pdesc, __val) \
  181. SET_BITS_OFFSET_LE(__pdesc + 16, 26, 1, __val)
  182. #define SET_TX_DESC_RTS_SUB_CARRIER(__pdesc, __val) \
  183. SET_BITS_OFFSET_LE(__pdesc + 16, 27, 2, __val)
  184. #define SET_TX_DESC_RTS_STBC(__pdesc, __val) \
  185. SET_BITS_OFFSET_LE(__pdesc + 16, 29, 2, __val)
  186. #define SET_TX_DESC_USER_RATE(__pdesc, __val) \
  187. SET_BITS_OFFSET_LE(__pdesc + 16, 31, 1, __val)
  188. /* Dword 5 */
  189. #define SET_TX_DESC_PACKET_ID(__pdesc, __val) \
  190. SET_BITS_OFFSET_LE(__pdesc + 20, 0, 9, __val)
  191. #define SET_TX_DESC_TX_RATE(__pdesc, __val) \
  192. SET_BITS_OFFSET_LE(__pdesc + 20, 9, 6, __val)
  193. #define SET_TX_DESC_DISABLE_FB(__pdesc, __val) \
  194. SET_BITS_OFFSET_LE(__pdesc + 20, 15, 1, __val)
  195. #define SET_TX_DESC_DATA_RATE_FB_LIMIT(__pdesc, __val) \
  196. SET_BITS_OFFSET_LE(__pdesc + 20, 16, 5, __val)
  197. #define SET_TX_DESC_TX_AGC(__pdesc, __val) \
  198. SET_BITS_OFFSET_LE(__pdesc + 20, 21, 11, __val)
  199. /* Dword 6 */
  200. #define SET_TX_DESC_IP_CHECK_SUM(__pdesc, __val) \
  201. SET_BITS_OFFSET_LE(__pdesc + 24, 0, 16, __val)
  202. #define SET_TX_DESC_TCP_CHECK_SUM(__pdesc, __val) \
  203. SET_BITS_OFFSET_LE(__pdesc + 24, 16, 16, __val)
  204. /* Dword 7 */
  205. #define SET_TX_DESC_TX_BUFFER_SIZE(__pdesc, __val) \
  206. SET_BITS_OFFSET_LE(__pdesc + 28, 0, 16, __val)
  207. #define SET_TX_DESC_IP_HEADER_OFFSET(__pdesc, __val) \
  208. SET_BITS_OFFSET_LE(__pdesc + 28, 16, 8, __val)
  209. #define SET_TX_DESC_TCP_ENABLE(__pdesc, __val) \
  210. SET_BITS_OFFSET_LE(__pdesc + 28, 31, 1, __val)
  211. /* Dword 8 */
  212. #define SET_TX_DESC_TX_BUFFER_ADDRESS(__pdesc, __val) \
  213. SET_BITS_OFFSET_LE(__pdesc + 32, 0, 32, __val)
  214. #define GET_TX_DESC_TX_BUFFER_ADDRESS(__pdesc) \
  215. SHIFT_AND_MASK_LE(__pdesc + 32, 0, 32)
  216. /* Dword 9 */
  217. #define SET_TX_DESC_NEXT_DESC_ADDRESS(__pdesc, __val) \
  218. SET_BITS_OFFSET_LE(__pdesc + 36, 0, 32, __val)
  219. /* Because the PCI Tx descriptors are chaied at the
  220. * initialization and all the NextDescAddresses in
  221. * these descriptors cannot not be cleared (,or
  222. * driver/HW cannot find the next descriptor), the
  223. * offset 36 (NextDescAddresses) is reserved when
  224. * the desc is cleared. */
  225. #define TX_DESC_NEXT_DESC_OFFSET 36
  226. #define CLEAR_PCI_TX_DESC_CONTENT(__pdesc, _size) \
  227. memset(__pdesc, 0, min_t(size_t, _size, TX_DESC_NEXT_DESC_OFFSET))
  228. /* Rx Desc */
  229. #define RX_STATUS_DESC_SIZE 24
  230. #define RX_DRV_INFO_SIZE_UNIT 8
  231. /* DWORD 0 */
  232. #define SET_RX_STATUS_DESC_PKT_LEN(__pdesc, __val) \
  233. SET_BITS_OFFSET_LE(__pdesc, 0, 14, __val)
  234. #define SET_RX_STATUS_DESC_CRC32(__pdesc, __val) \
  235. SET_BITS_OFFSET_LE(__pdesc, 14, 1, __val)
  236. #define SET_RX_STATUS_DESC_ICV(__pdesc, __val) \
  237. SET_BITS_OFFSET_LE(__pdesc, 15, 1, __val)
  238. #define SET_RX_STATUS_DESC_DRVINFO_SIZE(__pdesc, __val) \
  239. SET_BITS_OFFSET_LE(__pdesc, 16, 4, __val)
  240. #define SET_RX_STATUS_DESC_SECURITY(__pdesc, __val) \
  241. SET_BITS_OFFSET_LE(__pdesc, 20, 3, __val)
  242. #define SET_RX_STATUS_DESC_QOS(__pdesc, __val) \
  243. SET_BITS_OFFSET_LE(__pdesc, 23, 1, __val)
  244. #define SET_RX_STATUS_DESC_SHIFT(__pdesc, __val) \
  245. SET_BITS_OFFSET_LE(__pdesc, 24, 2, __val)
  246. #define SET_RX_STATUS_DESC_PHY_STATUS(__pdesc, __val) \
  247. SET_BITS_OFFSET_LE(__pdesc, 26, 1, __val)
  248. #define SET_RX_STATUS_DESC_SWDEC(__pdesc, __val) \
  249. SET_BITS_OFFSET_LE(__pdesc, 27, 1, __val)
  250. #define SET_RX_STATUS_DESC_LAST_SEG(__pdesc, __val) \
  251. SET_BITS_OFFSET_LE(__pdesc, 28, 1, __val)
  252. #define SET_RX_STATUS_DESC_FIRST_SEG(__pdesc, __val) \
  253. SET_BITS_OFFSET_LE(__pdesc, 29, 1, __val)
  254. #define SET_RX_STATUS_DESC_EOR(__pdesc, __val) \
  255. SET_BITS_OFFSET_LE(__pdesc, 30, 1, __val)
  256. #define SET_RX_STATUS_DESC_OWN(__pdesc, __val) \
  257. SET_BITS_OFFSET_LE(__pdesc, 31, 1, __val)
  258. #define GET_RX_STATUS_DESC_PKT_LEN(__pdesc) \
  259. SHIFT_AND_MASK_LE(__pdesc, 0, 14)
  260. #define GET_RX_STATUS_DESC_CRC32(__pdesc) \
  261. SHIFT_AND_MASK_LE(__pdesc, 14, 1)
  262. #define GET_RX_STATUS_DESC_ICV(__pdesc) \
  263. SHIFT_AND_MASK_LE(__pdesc, 15, 1)
  264. #define GET_RX_STATUS_DESC_DRVINFO_SIZE(__pdesc) \
  265. SHIFT_AND_MASK_LE(__pdesc, 16, 4)
  266. #define GET_RX_STATUS_DESC_SECURITY(__pdesc) \
  267. SHIFT_AND_MASK_LE(__pdesc, 20, 3)
  268. #define GET_RX_STATUS_DESC_QOS(__pdesc) \
  269. SHIFT_AND_MASK_LE(__pdesc, 23, 1)
  270. #define GET_RX_STATUS_DESC_SHIFT(__pdesc) \
  271. SHIFT_AND_MASK_LE(__pdesc, 24, 2)
  272. #define GET_RX_STATUS_DESC_PHY_STATUS(__pdesc) \
  273. SHIFT_AND_MASK_LE(__pdesc, 26, 1)
  274. #define GET_RX_STATUS_DESC_SWDEC(__pdesc) \
  275. SHIFT_AND_MASK_LE(__pdesc, 27, 1)
  276. #define GET_RX_STATUS_DESC_LAST_SEG(__pdesc) \
  277. SHIFT_AND_MASK_LE(__pdesc, 28, 1)
  278. #define GET_RX_STATUS_DESC_FIRST_SEG(__pdesc) \
  279. SHIFT_AND_MASK_LE(__pdesc, 29, 1)
  280. #define GET_RX_STATUS_DESC_EOR(__pdesc) \
  281. SHIFT_AND_MASK_LE(__pdesc, 30, 1)
  282. #define GET_RX_STATUS_DESC_OWN(__pdesc) \
  283. SHIFT_AND_MASK_LE(__pdesc, 31, 1)
  284. /* DWORD 1 */
  285. #define SET_RX_STATUS_DESC_MACID(__pdesc, __val) \
  286. SET_BITS_OFFSET_LE(__pdesc + 4, 0, 5, __val)
  287. #define SET_RX_STATUS_DESC_TID(__pdesc, __val) \
  288. SET_BITS_OFFSET_LE(__pdesc + 4, 5, 4, __val)
  289. #define SET_RX_STATUS_DESC_PAGGR(__pdesc, __val) \
  290. SET_BITS_OFFSET_LE(__pdesc + 4, 14, 1, __val)
  291. #define SET_RX_STATUS_DESC_FAGGR(__pdesc, __val) \
  292. SET_BITS_OFFSET_LE(__pdesc + 4, 15, 1, __val)
  293. #define SET_RX_STATUS_DESC_A1_FIT(__pdesc, __val) \
  294. SET_BITS_OFFSET_LE(__pdesc + 4, 16, 4, __val)
  295. #define SET_RX_STATUS_DESC_A2_FIT(__pdesc, __val) \
  296. SET_BITS_OFFSET_LE(__pdesc + 4, 20, 4, __val)
  297. #define SET_RX_STATUS_DESC_PAM(__pdesc, __val) \
  298. SET_BITS_OFFSET_LE(__pdesc + 4, 24, 1, __val)
  299. #define SET_RX_STATUS_DESC_PWR(__pdesc, __val) \
  300. SET_BITS_OFFSET_LE(__pdesc + 4, 25, 1, __val)
  301. #define SET_RX_STATUS_DESC_MOREDATA(__pdesc, __val) \
  302. SET_BITS_OFFSET_LE(__pdesc + 4, 26, 1, __val)
  303. #define SET_RX_STATUS_DESC_MOREFRAG(__pdesc, __val) \
  304. SET_BITS_OFFSET_LE(__pdesc + 4, 27, 1, __val)
  305. #define SET_RX_STATUS_DESC_TYPE(__pdesc, __val) \
  306. SET_BITS_OFFSET_LE(__pdesc + 4, 28, 2, __val)
  307. #define SET_RX_STATUS_DESC_MC(__pdesc, __val) \
  308. SET_BITS_OFFSET_LE(__pdesc + 4, 30, 1, __val)
  309. #define SET_RX_STATUS_DESC_BC(__pdesc, __val) \
  310. SET_BITS_OFFSET_LE(__pdesc + 4, 31, 1, __val)
  311. #define GET_RX_STATUS_DEC_MACID(__pdesc) \
  312. SHIFT_AND_MASK_LE(__pdesc + 4, 0, 5)
  313. #define GET_RX_STATUS_DESC_TID(__pdesc) \
  314. SHIFT_AND_MASK_LE(__pdesc + 4, 5, 4)
  315. #define GET_RX_STATUS_DESC_PAGGR(__pdesc) \
  316. SHIFT_AND_MASK_LE(__pdesc + 4, 14, 1)
  317. #define GET_RX_STATUS_DESC_FAGGR(__pdesc) \
  318. SHIFT_AND_MASK_LE(__pdesc + 4, 15, 1)
  319. #define GET_RX_STATUS_DESC_A1_FIT(__pdesc) \
  320. SHIFT_AND_MASK_LE(__pdesc + 4, 16, 4)
  321. #define GET_RX_STATUS_DESC_A2_FIT(__pdesc) \
  322. SHIFT_AND_MASK_LE(__pdesc + 4, 20, 4)
  323. #define GET_RX_STATUS_DESC_PAM(__pdesc) \
  324. SHIFT_AND_MASK_LE(__pdesc + 4, 24, 1)
  325. #define GET_RX_STATUS_DESC_PWR(__pdesc) \
  326. SHIFT_AND_MASK_LE(__pdesc + 4, 25, 1)
  327. #define GET_RX_STATUS_DESC_MORE_DATA(__pdesc) \
  328. SHIFT_AND_MASK_LE(__pdesc + 4, 26, 1)
  329. #define GET_RX_STATUS_DESC_MORE_FRAG(__pdesc) \
  330. SHIFT_AND_MASK_LE(__pdesc + 4, 27, 1)
  331. #define GET_RX_STATUS_DESC_TYPE(__pdesc) \
  332. SHIFT_AND_MASK_LE(__pdesc + 4, 28, 2)
  333. #define GET_RX_STATUS_DESC_MC(__pdesc) \
  334. SHIFT_AND_MASK_LE(__pdesc + 4, 30, 1)
  335. #define GET_RX_STATUS_DESC_BC(__pdesc) \
  336. SHIFT_AND_MASK_LE(__pdesc + 4, 31, 1)
  337. /* DWORD 2 */
  338. #define SET_RX_STATUS_DESC_SEQ(__pdesc, __val) \
  339. SET_BITS_OFFSET_LE(__pdesc + 8, 0, 12, __val)
  340. #define SET_RX_STATUS_DESC_FRAG(__pdesc, __val) \
  341. SET_BITS_OFFSET_LE(__pdesc + 8, 12, 4, __val)
  342. #define SET_RX_STATUS_DESC_NEXT_PKTLEN(__pdesc, __val) \
  343. SET_BITS_OFFSET_LE(__pdesc + 8, 16, 8, __val)
  344. #define SET_RX_STATUS_DESC_NEXT_IND(__pdesc, __val) \
  345. SET_BITS_OFFSET_LE(__pdesc + 8, 30, 1, __val)
  346. #define GET_RX_STATUS_DESC_SEQ(__pdesc) \
  347. SHIFT_AND_MASK_LE(__pdesc + 8, 0, 12)
  348. #define GET_RX_STATUS_DESC_FRAG(__pdesc) \
  349. SHIFT_AND_MASK_LE(__pdesc + 8, 12, 4)
  350. #define GET_RX_STATUS_DESC_NEXT_PKTLEN(__pdesc) \
  351. SHIFT_AND_MASK_LE(__pdesc + 8, 16, 8)
  352. #define GET_RX_STATUS_DESC_NEXT_IND(__pdesc) \
  353. SHIFT_AND_MASK_LE(__pdesc + 8, 30, 1)
  354. /* DWORD 3 */
  355. #define SET_RX_STATUS_DESC_RX_MCS(__pdesc, __val) \
  356. SET_BITS_OFFSET_LE(__pdesc + 12, 0, 6, __val)
  357. #define SET_RX_STATUS_DESC_RX_HT(__pdesc, __val) \
  358. SET_BITS_OFFSET_LE(__pdesc + 12, 6, 1, __val)
  359. #define SET_RX_STATUS_DESC_AMSDU(__pdesc, __val) \
  360. SET_BITS_OFFSET_LE(__pdesc + 12, 7, 1, __val)
  361. #define SET_RX_STATUS_DESC_SPLCP(__pdesc, __val) \
  362. SET_BITS_OFFSET_LE(__pdesc + 12, 8, 1, __val)
  363. #define SET_RX_STATUS_DESC_BW(__pdesc, __val) \
  364. SET_BITS_OFFSET_LE(__pdesc + 12, 9, 1, __val)
  365. #define SET_RX_STATUS_DESC_HTC(__pdesc, __val) \
  366. SET_BITS_OFFSET_LE(__pdesc + 12, 10, 1, __val)
  367. #define SET_RX_STATUS_DESC_TCP_CHK_RPT(__pdesc, __val) \
  368. SET_BITS_OFFSET_LE(__pdesc + 12, 11, 1, __val)
  369. #define SET_RX_STATUS_DESC_IP_CHK_RPT(__pdesc, __val) \
  370. SET_BITS_OFFSET_LE(__pdesc + 12, 12, 1, __val)
  371. #define SET_RX_STATUS_DESC_TCP_CHK_VALID(__pdesc, __val) \
  372. SET_BITS_OFFSET_LE(__pdesc + 12, 13, 1, __val)
  373. #define SET_RX_STATUS_DESC_HWPC_ERR(__pdesc, __val) \
  374. SET_BITS_OFFSET_LE(__pdesc + 12, 14, 1, __val)
  375. #define SET_RX_STATUS_DESC_HWPC_IND(__pdesc, __val) \
  376. SET_BITS_OFFSET_LE(__pdesc + 12, 15, 1, __val)
  377. #define SET_RX_STATUS_DESC_IV0(__pdesc, __val) \
  378. SET_BITS_OFFSET_LE(__pdesc + 12, 16, 16, __val)
  379. #define GET_RX_STATUS_DESC_RX_MCS(__pdesc) \
  380. SHIFT_AND_MASK_LE(__pdesc + 12, 0, 6)
  381. #define GET_RX_STATUS_DESC_RX_HT(__pdesc) \
  382. SHIFT_AND_MASK_LE(__pdesc + 12, 6, 1)
  383. #define GET_RX_STATUS_DESC_AMSDU(__pdesc) \
  384. SHIFT_AND_MASK_LE(__pdesc + 12, 7, 1)
  385. #define GET_RX_STATUS_DESC_SPLCP(__pdesc) \
  386. SHIFT_AND_MASK_LE(__pdesc + 12, 8, 1)
  387. #define GET_RX_STATUS_DESC_BW(__pdesc) \
  388. SHIFT_AND_MASK_LE(__pdesc + 12, 9, 1)
  389. #define GET_RX_STATUS_DESC_HTC(__pdesc) \
  390. SHIFT_AND_MASK_LE(__pdesc + 12, 10, 1)
  391. #define GET_RX_STATUS_DESC_TCP_CHK_RPT(__pdesc) \
  392. SHIFT_AND_MASK_LE(__pdesc + 12, 11, 1)
  393. #define GET_RX_STATUS_DESC_IP_CHK_RPT(__pdesc) \
  394. SHIFT_AND_MASK_LE(__pdesc + 12, 12, 1)
  395. #define GET_RX_STATUS_DESC_TCP_CHK_VALID(__pdesc) \
  396. SHIFT_AND_MASK_LE(__pdesc + 12, 13, 1)
  397. #define GET_RX_STATUS_DESC_HWPC_ERR(__pdesc) \
  398. SHIFT_AND_MASK_LE(__pdesc + 12, 14, 1)
  399. #define GET_RX_STATUS_DESC_HWPC_IND(__pdesc) \
  400. SHIFT_AND_MASK_LE(__pdesc + 12, 15, 1)
  401. #define GET_RX_STATUS_DESC_IV0(__pdesc) \
  402. SHIFT_AND_MASK_LE(__pdesc + 12, 16, 16)
  403. /* DWORD 4 */
  404. #define SET_RX_STATUS_DESC_IV1(__pdesc, __val) \
  405. SET_BITS_OFFSET_LE(__pdesc + 16, 0, 32, __val)
  406. #define GET_RX_STATUS_DESC_IV1(__pdesc) \
  407. SHIFT_AND_MASK_LE(__pdesc + 16, 0, 32)
  408. /* DWORD 5 */
  409. #define SET_RX_STATUS_DESC_TSFL(__pdesc, __val) \
  410. SET_BITS_OFFSET_LE(__pdesc + 20, 0, 32, __val)
  411. #define GET_RX_STATUS_DESC_TSFL(__pdesc) \
  412. SHIFT_AND_MASK_LE(__pdesc + 20, 0, 32)
  413. /* DWORD 6 */
  414. #define SET_RX_STATUS__DESC_BUFF_ADDR(__pdesc, __val) \
  415. SET_BITS_OFFSET_LE(__pdesc + 24, 0, 32, __val)
  416. #define SE_RX_HAL_IS_CCK_RATE(_pdesc)\
  417. (GET_RX_STATUS_DESC_RX_MCS(_pdesc) == DESC92_RATE1M || \
  418. GET_RX_STATUS_DESC_RX_MCS(_pdesc) == DESC92_RATE2M || \
  419. GET_RX_STATUS_DESC_RX_MCS(_pdesc) == DESC92_RATE5_5M ||\
  420. GET_RX_STATUS_DESC_RX_MCS(_pdesc) == DESC92_RATE11M)
  421. enum rf_optype {
  422. RF_OP_BY_SW_3WIRE = 0,
  423. RF_OP_BY_FW,
  424. RF_OP_MAX
  425. };
  426. enum ic_inferiority {
  427. IC_INFERIORITY_A = 0,
  428. IC_INFERIORITY_B = 1,
  429. };
  430. enum fwcmd_iotype {
  431. /* For DIG DM */
  432. FW_CMD_DIG_ENABLE = 0,
  433. FW_CMD_DIG_DISABLE = 1,
  434. FW_CMD_DIG_HALT = 2,
  435. FW_CMD_DIG_RESUME = 3,
  436. /* For High Power DM */
  437. FW_CMD_HIGH_PWR_ENABLE = 4,
  438. FW_CMD_HIGH_PWR_DISABLE = 5,
  439. /* For Rate adaptive DM */
  440. FW_CMD_RA_RESET = 6,
  441. FW_CMD_RA_ACTIVE = 7,
  442. FW_CMD_RA_REFRESH_N = 8,
  443. FW_CMD_RA_REFRESH_BG = 9,
  444. FW_CMD_RA_INIT = 10,
  445. /* For FW supported IQK */
  446. FW_CMD_IQK_INIT = 11,
  447. /* Tx power tracking switch,
  448. * MP driver only */
  449. FW_CMD_TXPWR_TRACK_ENABLE = 12,
  450. /* Tx power tracking switch,
  451. * MP driver only */
  452. FW_CMD_TXPWR_TRACK_DISABLE = 13,
  453. /* Tx power tracking with thermal
  454. * indication, for Normal driver */
  455. FW_CMD_TXPWR_TRACK_THERMAL = 14,
  456. FW_CMD_PAUSE_DM_BY_SCAN = 15,
  457. FW_CMD_RESUME_DM_BY_SCAN = 16,
  458. FW_CMD_RA_REFRESH_N_COMB = 17,
  459. FW_CMD_RA_REFRESH_BG_COMB = 18,
  460. FW_CMD_ANTENNA_SW_ENABLE = 19,
  461. FW_CMD_ANTENNA_SW_DISABLE = 20,
  462. /* Tx Status report for CCX from FW */
  463. FW_CMD_TX_FEEDBACK_CCX_ENABLE = 21,
  464. /* Indifate firmware that driver
  465. * enters LPS, For PS-Poll issue */
  466. FW_CMD_LPS_ENTER = 22,
  467. /* Indicate firmware that driver
  468. * leave LPS*/
  469. FW_CMD_LPS_LEAVE = 23,
  470. /* Set DIG mode to signal strength */
  471. FW_CMD_DIG_MODE_SS = 24,
  472. /* Set DIG mode to false alarm. */
  473. FW_CMD_DIG_MODE_FA = 25,
  474. FW_CMD_ADD_A2_ENTRY = 26,
  475. FW_CMD_CTRL_DM_BY_DRIVER = 27,
  476. FW_CMD_CTRL_DM_BY_DRIVER_NEW = 28,
  477. FW_CMD_PAPE_CONTROL = 29,
  478. FW_CMD_IQK_ENABLE = 30,
  479. };
  480. /* Driver info contain PHY status
  481. * and other variabel size info
  482. * PHY Status content as below
  483. */
  484. struct rx_fwinfo {
  485. /* DWORD 0 */
  486. u8 gain_trsw[4];
  487. /* DWORD 1 */
  488. u8 pwdb_all;
  489. u8 cfosho[4];
  490. /* DWORD 2 */
  491. u8 cfotail[4];
  492. /* DWORD 3 */
  493. s8 rxevm[2];
  494. s8 rxsnr[4];
  495. /* DWORD 4 */
  496. u8 pdsnr[2];
  497. /* DWORD 5 */
  498. u8 csi_current[2];
  499. u8 csi_target[2];
  500. /* DWORD 6 */
  501. u8 sigevm;
  502. u8 max_ex_pwr;
  503. u8 ex_intf_flag:1;
  504. u8 sgi_en:1;
  505. u8 rxsc:2;
  506. u8 reserve:4;
  507. };
  508. struct phy_sts_cck_8192s_t {
  509. u8 adc_pwdb_x[4];
  510. u8 sq_rpt;
  511. u8 cck_agc_rpt;
  512. };
  513. #endif