phy_common.c 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include <linux/export.h>
  30. #include "../wifi.h"
  31. #include "../rtl8192ce/reg.h"
  32. #include "../rtl8192ce/def.h"
  33. #include "dm_common.h"
  34. #include "phy_common.h"
  35. u32 rtl92c_phy_query_bb_reg(struct ieee80211_hw *hw, u32 regaddr, u32 bitmask)
  36. {
  37. struct rtl_priv *rtlpriv = rtl_priv(hw);
  38. u32 returnvalue, originalvalue, bitshift;
  39. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, "regaddr(%#x), bitmask(%#x)\n",
  40. regaddr, bitmask);
  41. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  42. bitshift = _rtl92c_phy_calculate_bit_shift(bitmask);
  43. returnvalue = (originalvalue & bitmask) >> bitshift;
  44. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  45. "BBR MASK=0x%x Addr[0x%x]=0x%x\n",
  46. bitmask, regaddr, originalvalue);
  47. return returnvalue;
  48. }
  49. EXPORT_SYMBOL(rtl92c_phy_query_bb_reg);
  50. void rtl92c_phy_set_bb_reg(struct ieee80211_hw *hw,
  51. u32 regaddr, u32 bitmask, u32 data)
  52. {
  53. struct rtl_priv *rtlpriv = rtl_priv(hw);
  54. u32 originalvalue, bitshift;
  55. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  56. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  57. regaddr, bitmask, data);
  58. if (bitmask != MASKDWORD) {
  59. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  60. bitshift = _rtl92c_phy_calculate_bit_shift(bitmask);
  61. data = ((originalvalue & (~bitmask)) | (data << bitshift));
  62. }
  63. rtl_write_dword(rtlpriv, regaddr, data);
  64. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  65. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  66. regaddr, bitmask, data);
  67. }
  68. EXPORT_SYMBOL(rtl92c_phy_set_bb_reg);
  69. u32 _rtl92c_phy_fw_rf_serial_read(struct ieee80211_hw *hw,
  70. enum radio_path rfpath, u32 offset)
  71. {
  72. RT_ASSERT(false, "deprecated!\n");
  73. return 0;
  74. }
  75. EXPORT_SYMBOL(_rtl92c_phy_fw_rf_serial_read);
  76. void _rtl92c_phy_fw_rf_serial_write(struct ieee80211_hw *hw,
  77. enum radio_path rfpath, u32 offset,
  78. u32 data)
  79. {
  80. RT_ASSERT(false, "deprecated!\n");
  81. }
  82. EXPORT_SYMBOL(_rtl92c_phy_fw_rf_serial_write);
  83. u32 _rtl92c_phy_rf_serial_read(struct ieee80211_hw *hw,
  84. enum radio_path rfpath, u32 offset)
  85. {
  86. struct rtl_priv *rtlpriv = rtl_priv(hw);
  87. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  88. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  89. u32 newoffset;
  90. u32 tmplong, tmplong2;
  91. u8 rfpi_enable = 0;
  92. u32 retvalue;
  93. offset &= 0x3f;
  94. newoffset = offset;
  95. if (RT_CANNOT_IO(hw)) {
  96. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "return all one\n");
  97. return 0xFFFFFFFF;
  98. }
  99. tmplong = rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD);
  100. if (rfpath == RF90_PATH_A)
  101. tmplong2 = tmplong;
  102. else
  103. tmplong2 = rtl_get_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD);
  104. tmplong2 = (tmplong2 & (~BLSSIREADADDRESS)) |
  105. (newoffset << 23) | BLSSIREADEDGE;
  106. rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD,
  107. tmplong & (~BLSSIREADEDGE));
  108. mdelay(1);
  109. rtl_set_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD, tmplong2);
  110. mdelay(1);
  111. rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD,
  112. tmplong | BLSSIREADEDGE);
  113. mdelay(1);
  114. if (rfpath == RF90_PATH_A)
  115. rfpi_enable = (u8) rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER1,
  116. BIT(8));
  117. else if (rfpath == RF90_PATH_B)
  118. rfpi_enable = (u8) rtl_get_bbreg(hw, RFPGA0_XB_HSSIPARAMETER1,
  119. BIT(8));
  120. if (rfpi_enable)
  121. retvalue = rtl_get_bbreg(hw, pphyreg->rf_rbpi,
  122. BLSSIREADBACKDATA);
  123. else
  124. retvalue = rtl_get_bbreg(hw, pphyreg->rf_rb,
  125. BLSSIREADBACKDATA);
  126. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, "RFR-%d Addr[0x%x]=0x%x\n",
  127. rfpath, pphyreg->rf_rb, retvalue);
  128. return retvalue;
  129. }
  130. EXPORT_SYMBOL(_rtl92c_phy_rf_serial_read);
  131. void _rtl92c_phy_rf_serial_write(struct ieee80211_hw *hw,
  132. enum radio_path rfpath, u32 offset,
  133. u32 data)
  134. {
  135. u32 data_and_addr;
  136. u32 newoffset;
  137. struct rtl_priv *rtlpriv = rtl_priv(hw);
  138. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  139. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  140. if (RT_CANNOT_IO(hw)) {
  141. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "stop\n");
  142. return;
  143. }
  144. offset &= 0x3f;
  145. newoffset = offset;
  146. data_and_addr = ((newoffset << 20) | (data & 0x000fffff)) & 0x0fffffff;
  147. rtl_set_bbreg(hw, pphyreg->rf3wire_offset, MASKDWORD, data_and_addr);
  148. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, "RFW-%d Addr[0x%x]=0x%x\n",
  149. rfpath, pphyreg->rf3wire_offset, data_and_addr);
  150. }
  151. EXPORT_SYMBOL(_rtl92c_phy_rf_serial_write);
  152. u32 _rtl92c_phy_calculate_bit_shift(u32 bitmask)
  153. {
  154. u32 i;
  155. for (i = 0; i <= 31; i++) {
  156. if ((bitmask >> i) & 0x1)
  157. break;
  158. }
  159. return i;
  160. }
  161. EXPORT_SYMBOL(_rtl92c_phy_calculate_bit_shift);
  162. static void _rtl92c_phy_bb_config_1t(struct ieee80211_hw *hw)
  163. {
  164. rtl_set_bbreg(hw, RFPGA0_TXINFO, 0x3, 0x2);
  165. rtl_set_bbreg(hw, RFPGA1_TXINFO, 0x300033, 0x200022);
  166. rtl_set_bbreg(hw, RCCK0_AFESETTING, MASKBYTE3, 0x45);
  167. rtl_set_bbreg(hw, ROFDM0_TRXPATHENABLE, MASKBYTE0, 0x23);
  168. rtl_set_bbreg(hw, ROFDM0_AGCPARAMETER1, 0x30, 0x1);
  169. rtl_set_bbreg(hw, 0xe74, 0x0c000000, 0x2);
  170. rtl_set_bbreg(hw, 0xe78, 0x0c000000, 0x2);
  171. rtl_set_bbreg(hw, 0xe7c, 0x0c000000, 0x2);
  172. rtl_set_bbreg(hw, 0xe80, 0x0c000000, 0x2);
  173. rtl_set_bbreg(hw, 0xe88, 0x0c000000, 0x2);
  174. }
  175. bool rtl92c_phy_rf_config(struct ieee80211_hw *hw)
  176. {
  177. struct rtl_priv *rtlpriv = rtl_priv(hw);
  178. return rtlpriv->cfg->ops->phy_rf6052_config(hw);
  179. }
  180. EXPORT_SYMBOL(rtl92c_phy_rf_config);
  181. bool _rtl92c_phy_bb8192c_config_parafile(struct ieee80211_hw *hw)
  182. {
  183. struct rtl_priv *rtlpriv = rtl_priv(hw);
  184. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  185. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  186. bool rtstatus;
  187. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "==>\n");
  188. rtstatus = rtlpriv->cfg->ops->config_bb_with_headerfile(hw,
  189. BASEBAND_CONFIG_PHY_REG);
  190. if (!rtstatus) {
  191. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Write BB Reg Fail!!\n");
  192. return false;
  193. }
  194. if (rtlphy->rf_type == RF_1T2R) {
  195. _rtl92c_phy_bb_config_1t(hw);
  196. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Config to 1T!!\n");
  197. }
  198. if (rtlefuse->autoload_failflag == false) {
  199. rtlphy->pwrgroup_cnt = 0;
  200. rtstatus = rtlpriv->cfg->ops->config_bb_with_pgheaderfile(hw,
  201. BASEBAND_CONFIG_PHY_REG);
  202. }
  203. if (!rtstatus) {
  204. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "BB_PG Reg Fail!!\n");
  205. return false;
  206. }
  207. rtstatus = rtlpriv->cfg->ops->config_bb_with_headerfile(hw,
  208. BASEBAND_CONFIG_AGC_TAB);
  209. if (!rtstatus) {
  210. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "AGC Table Fail\n");
  211. return false;
  212. }
  213. rtlphy->cck_high_power = (bool) (rtl_get_bbreg(hw,
  214. RFPGA0_XA_HSSIPARAMETER2,
  215. 0x200));
  216. return true;
  217. }
  218. EXPORT_SYMBOL(_rtl92c_phy_bb8192c_config_parafile);
  219. void _rtl92c_store_pwrIndex_diffrate_offset(struct ieee80211_hw *hw,
  220. u32 regaddr, u32 bitmask,
  221. u32 data)
  222. {
  223. struct rtl_priv *rtlpriv = rtl_priv(hw);
  224. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  225. int index;
  226. if (regaddr == RTXAGC_A_RATE18_06)
  227. index = 0;
  228. else if (regaddr == RTXAGC_A_RATE54_24)
  229. index = 1;
  230. else if (regaddr == RTXAGC_A_CCK1_MCS32)
  231. index = 6;
  232. else if (regaddr == RTXAGC_B_CCK11_A_CCK2_11 && bitmask == 0xffffff00)
  233. index = 7;
  234. else if (regaddr == RTXAGC_A_MCS03_MCS00)
  235. index = 2;
  236. else if (regaddr == RTXAGC_A_MCS07_MCS04)
  237. index = 3;
  238. else if (regaddr == RTXAGC_A_MCS11_MCS08)
  239. index = 4;
  240. else if (regaddr == RTXAGC_A_MCS15_MCS12)
  241. index = 5;
  242. else if (regaddr == RTXAGC_B_RATE18_06)
  243. index = 8;
  244. else if (regaddr == RTXAGC_B_RATE54_24)
  245. index = 9;
  246. else if (regaddr == RTXAGC_B_CCK1_55_MCS32)
  247. index = 14;
  248. else if (regaddr == RTXAGC_B_CCK11_A_CCK2_11 && bitmask == 0x000000ff)
  249. index = 15;
  250. else if (regaddr == RTXAGC_B_MCS03_MCS00)
  251. index = 10;
  252. else if (regaddr == RTXAGC_B_MCS07_MCS04)
  253. index = 11;
  254. else if (regaddr == RTXAGC_B_MCS11_MCS08)
  255. index = 12;
  256. else if (regaddr == RTXAGC_B_MCS15_MCS12)
  257. index = 13;
  258. else
  259. return;
  260. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][index] = data;
  261. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  262. "MCSTxPowerLevelOriginalOffset[%d][%d] = 0x%x\n",
  263. rtlphy->pwrgroup_cnt, index,
  264. rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][index]);
  265. if (index == 13)
  266. rtlphy->pwrgroup_cnt++;
  267. }
  268. EXPORT_SYMBOL(_rtl92c_store_pwrIndex_diffrate_offset);
  269. void rtl92c_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw)
  270. {
  271. struct rtl_priv *rtlpriv = rtl_priv(hw);
  272. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  273. rtlphy->default_initialgain[0] =
  274. (u8) rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0);
  275. rtlphy->default_initialgain[1] =
  276. (u8) rtl_get_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0);
  277. rtlphy->default_initialgain[2] =
  278. (u8) rtl_get_bbreg(hw, ROFDM0_XCAGCCORE1, MASKBYTE0);
  279. rtlphy->default_initialgain[3] =
  280. (u8) rtl_get_bbreg(hw, ROFDM0_XDAGCCORE1, MASKBYTE0);
  281. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  282. "Default initial gain (c50=0x%x, c58=0x%x, c60=0x%x, c68=0x%x\n",
  283. rtlphy->default_initialgain[0],
  284. rtlphy->default_initialgain[1],
  285. rtlphy->default_initialgain[2],
  286. rtlphy->default_initialgain[3]);
  287. rtlphy->framesync = (u8) rtl_get_bbreg(hw,
  288. ROFDM0_RXDETECTOR3, MASKBYTE0);
  289. rtlphy->framesync_c34 = rtl_get_bbreg(hw,
  290. ROFDM0_RXDETECTOR2, MASKDWORD);
  291. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  292. "Default framesync (0x%x) = 0x%x\n",
  293. ROFDM0_RXDETECTOR3, rtlphy->framesync);
  294. }
  295. void _rtl92c_phy_init_bb_rf_register_definition(struct ieee80211_hw *hw)
  296. {
  297. struct rtl_priv *rtlpriv = rtl_priv(hw);
  298. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  299. rtlphy->phyreg_def[RF90_PATH_A].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  300. rtlphy->phyreg_def[RF90_PATH_B].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  301. rtlphy->phyreg_def[RF90_PATH_C].rfintfs = RFPGA0_XCD_RFINTERFACESW;
  302. rtlphy->phyreg_def[RF90_PATH_D].rfintfs = RFPGA0_XCD_RFINTERFACESW;
  303. rtlphy->phyreg_def[RF90_PATH_A].rfintfi = RFPGA0_XAB_RFINTERFACERB;
  304. rtlphy->phyreg_def[RF90_PATH_B].rfintfi = RFPGA0_XAB_RFINTERFACERB;
  305. rtlphy->phyreg_def[RF90_PATH_C].rfintfi = RFPGA0_XCD_RFINTERFACERB;
  306. rtlphy->phyreg_def[RF90_PATH_D].rfintfi = RFPGA0_XCD_RFINTERFACERB;
  307. rtlphy->phyreg_def[RF90_PATH_A].rfintfo = RFPGA0_XA_RFINTERFACEOE;
  308. rtlphy->phyreg_def[RF90_PATH_B].rfintfo = RFPGA0_XB_RFINTERFACEOE;
  309. rtlphy->phyreg_def[RF90_PATH_A].rfintfe = RFPGA0_XA_RFINTERFACEOE;
  310. rtlphy->phyreg_def[RF90_PATH_B].rfintfe = RFPGA0_XB_RFINTERFACEOE;
  311. rtlphy->phyreg_def[RF90_PATH_A].rf3wire_offset =
  312. RFPGA0_XA_LSSIPARAMETER;
  313. rtlphy->phyreg_def[RF90_PATH_B].rf3wire_offset =
  314. RFPGA0_XB_LSSIPARAMETER;
  315. rtlphy->phyreg_def[RF90_PATH_A].rflssi_select = rFPGA0_XAB_RFPARAMETER;
  316. rtlphy->phyreg_def[RF90_PATH_B].rflssi_select = rFPGA0_XAB_RFPARAMETER;
  317. rtlphy->phyreg_def[RF90_PATH_C].rflssi_select = rFPGA0_XCD_RFPARAMETER;
  318. rtlphy->phyreg_def[RF90_PATH_D].rflssi_select = rFPGA0_XCD_RFPARAMETER;
  319. rtlphy->phyreg_def[RF90_PATH_A].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  320. rtlphy->phyreg_def[RF90_PATH_B].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  321. rtlphy->phyreg_def[RF90_PATH_C].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  322. rtlphy->phyreg_def[RF90_PATH_D].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  323. rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para1 = RFPGA0_XA_HSSIPARAMETER1;
  324. rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para1 = RFPGA0_XB_HSSIPARAMETER1;
  325. rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para2 = RFPGA0_XA_HSSIPARAMETER2;
  326. rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para2 = RFPGA0_XB_HSSIPARAMETER2;
  327. rtlphy->phyreg_def[RF90_PATH_A].rfsw_ctrl = RFPGA0_XAB_SWITCHCONTROL;
  328. rtlphy->phyreg_def[RF90_PATH_B].rfsw_ctrl = RFPGA0_XAB_SWITCHCONTROL;
  329. rtlphy->phyreg_def[RF90_PATH_C].rfsw_ctrl = RFPGA0_XCD_SWITCHCONTROL;
  330. rtlphy->phyreg_def[RF90_PATH_D].rfsw_ctrl = RFPGA0_XCD_SWITCHCONTROL;
  331. rtlphy->phyreg_def[RF90_PATH_A].rfagc_control1 = ROFDM0_XAAGCCORE1;
  332. rtlphy->phyreg_def[RF90_PATH_B].rfagc_control1 = ROFDM0_XBAGCCORE1;
  333. rtlphy->phyreg_def[RF90_PATH_C].rfagc_control1 = ROFDM0_XCAGCCORE1;
  334. rtlphy->phyreg_def[RF90_PATH_D].rfagc_control1 = ROFDM0_XDAGCCORE1;
  335. rtlphy->phyreg_def[RF90_PATH_A].rfagc_control2 = ROFDM0_XAAGCCORE2;
  336. rtlphy->phyreg_def[RF90_PATH_B].rfagc_control2 = ROFDM0_XBAGCCORE2;
  337. rtlphy->phyreg_def[RF90_PATH_C].rfagc_control2 = ROFDM0_XCAGCCORE2;
  338. rtlphy->phyreg_def[RF90_PATH_D].rfagc_control2 = ROFDM0_XDAGCCORE2;
  339. rtlphy->phyreg_def[RF90_PATH_A].rfrxiq_imbal = ROFDM0_XARXIQIMBALANCE;
  340. rtlphy->phyreg_def[RF90_PATH_B].rfrxiq_imbal = ROFDM0_XBRXIQIMBALANCE;
  341. rtlphy->phyreg_def[RF90_PATH_C].rfrxiq_imbal = ROFDM0_XCRXIQIMBANLANCE;
  342. rtlphy->phyreg_def[RF90_PATH_D].rfrxiq_imbal = ROFDM0_XDRXIQIMBALANCE;
  343. rtlphy->phyreg_def[RF90_PATH_A].rfrx_afe = ROFDM0_XARXAFE;
  344. rtlphy->phyreg_def[RF90_PATH_B].rfrx_afe = ROFDM0_XBRXAFE;
  345. rtlphy->phyreg_def[RF90_PATH_C].rfrx_afe = ROFDM0_XCRXAFE;
  346. rtlphy->phyreg_def[RF90_PATH_D].rfrx_afe = ROFDM0_XDRXAFE;
  347. rtlphy->phyreg_def[RF90_PATH_A].rftxiq_imbal = ROFDM0_XATXIQIMBALANCE;
  348. rtlphy->phyreg_def[RF90_PATH_B].rftxiq_imbal = ROFDM0_XBTXIQIMBALANCE;
  349. rtlphy->phyreg_def[RF90_PATH_C].rftxiq_imbal = ROFDM0_XCTXIQIMBALANCE;
  350. rtlphy->phyreg_def[RF90_PATH_D].rftxiq_imbal = ROFDM0_XDTXIQIMBALANCE;
  351. rtlphy->phyreg_def[RF90_PATH_A].rftx_afe = ROFDM0_XATXAFE;
  352. rtlphy->phyreg_def[RF90_PATH_B].rftx_afe = ROFDM0_XBTXAFE;
  353. rtlphy->phyreg_def[RF90_PATH_C].rftx_afe = ROFDM0_XCTXAFE;
  354. rtlphy->phyreg_def[RF90_PATH_D].rftx_afe = ROFDM0_XDTXAFE;
  355. rtlphy->phyreg_def[RF90_PATH_A].rf_rb = RFPGA0_XA_LSSIREADBACK;
  356. rtlphy->phyreg_def[RF90_PATH_B].rf_rb = RFPGA0_XB_LSSIREADBACK;
  357. rtlphy->phyreg_def[RF90_PATH_C].rf_rb = RFPGA0_XC_LSSIREADBACK;
  358. rtlphy->phyreg_def[RF90_PATH_D].rf_rb = RFPGA0_XD_LSSIREADBACK;
  359. rtlphy->phyreg_def[RF90_PATH_A].rf_rbpi = TRANSCEIVEA_HSPI_READBACK;
  360. rtlphy->phyreg_def[RF90_PATH_B].rf_rbpi = TRANSCEIVEB_HSPI_READBACK;
  361. }
  362. EXPORT_SYMBOL(_rtl92c_phy_init_bb_rf_register_definition);
  363. void rtl92c_phy_get_txpower_level(struct ieee80211_hw *hw, long *powerlevel)
  364. {
  365. struct rtl_priv *rtlpriv = rtl_priv(hw);
  366. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  367. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  368. u8 txpwr_level;
  369. long txpwr_dbm;
  370. txpwr_level = rtlphy->cur_cck_txpwridx;
  371. txpwr_dbm = _rtl92c_phy_txpwr_idx_to_dbm(hw,
  372. WIRELESS_MODE_B, txpwr_level);
  373. txpwr_level = rtlphy->cur_ofdm24g_txpwridx +
  374. rtlefuse->legacy_ht_txpowerdiff;
  375. if (_rtl92c_phy_txpwr_idx_to_dbm(hw,
  376. WIRELESS_MODE_G,
  377. txpwr_level) > txpwr_dbm)
  378. txpwr_dbm =
  379. _rtl92c_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_G,
  380. txpwr_level);
  381. txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
  382. if (_rtl92c_phy_txpwr_idx_to_dbm(hw,
  383. WIRELESS_MODE_N_24G,
  384. txpwr_level) > txpwr_dbm)
  385. txpwr_dbm =
  386. _rtl92c_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_N_24G,
  387. txpwr_level);
  388. *powerlevel = txpwr_dbm;
  389. }
  390. static void _rtl92c_get_txpower_index(struct ieee80211_hw *hw, u8 channel,
  391. u8 *cckpowerlevel, u8 *ofdmpowerlevel)
  392. {
  393. struct rtl_priv *rtlpriv = rtl_priv(hw);
  394. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  395. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  396. u8 index = (channel - 1);
  397. cckpowerlevel[RF90_PATH_A] =
  398. rtlefuse->txpwrlevel_cck[RF90_PATH_A][index];
  399. cckpowerlevel[RF90_PATH_B] =
  400. rtlefuse->txpwrlevel_cck[RF90_PATH_B][index];
  401. if (get_rf_type(rtlphy) == RF_1T2R || get_rf_type(rtlphy) == RF_1T1R) {
  402. ofdmpowerlevel[RF90_PATH_A] =
  403. rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_A][index];
  404. ofdmpowerlevel[RF90_PATH_B] =
  405. rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_B][index];
  406. } else if (get_rf_type(rtlphy) == RF_2T2R) {
  407. ofdmpowerlevel[RF90_PATH_A] =
  408. rtlefuse->txpwrlevel_ht40_2s[RF90_PATH_A][index];
  409. ofdmpowerlevel[RF90_PATH_B] =
  410. rtlefuse->txpwrlevel_ht40_2s[RF90_PATH_B][index];
  411. }
  412. }
  413. static void _rtl92c_ccxpower_index_check(struct ieee80211_hw *hw,
  414. u8 channel, u8 *cckpowerlevel,
  415. u8 *ofdmpowerlevel)
  416. {
  417. struct rtl_priv *rtlpriv = rtl_priv(hw);
  418. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  419. rtlphy->cur_cck_txpwridx = cckpowerlevel[0];
  420. rtlphy->cur_ofdm24g_txpwridx = ofdmpowerlevel[0];
  421. }
  422. void rtl92c_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel)
  423. {
  424. struct rtl_priv *rtlpriv = rtl_priv(hw);
  425. struct rtl_efuse *rtlefuse = rtl_efuse(rtlpriv);
  426. u8 cckpowerlevel[2], ofdmpowerlevel[2];
  427. if (!rtlefuse->txpwr_fromeprom)
  428. return;
  429. _rtl92c_get_txpower_index(hw, channel,
  430. &cckpowerlevel[0], &ofdmpowerlevel[0]);
  431. _rtl92c_ccxpower_index_check(hw,
  432. channel, &cckpowerlevel[0],
  433. &ofdmpowerlevel[0]);
  434. rtlpriv->cfg->ops->phy_rf6052_set_cck_txpower(hw, &cckpowerlevel[0]);
  435. rtlpriv->cfg->ops->phy_rf6052_set_ofdm_txpower(hw, &ofdmpowerlevel[0],
  436. channel);
  437. }
  438. EXPORT_SYMBOL(rtl92c_phy_set_txpower_level);
  439. bool rtl92c_phy_update_txpower_dbm(struct ieee80211_hw *hw, long power_indbm)
  440. {
  441. struct rtl_priv *rtlpriv = rtl_priv(hw);
  442. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  443. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  444. u8 idx;
  445. u8 rf_path;
  446. u8 ccktxpwridx = _rtl92c_phy_dbm_to_txpwr_Idx(hw,
  447. WIRELESS_MODE_B,
  448. power_indbm);
  449. u8 ofdmtxpwridx = _rtl92c_phy_dbm_to_txpwr_Idx(hw,
  450. WIRELESS_MODE_N_24G,
  451. power_indbm);
  452. if (ofdmtxpwridx - rtlefuse->legacy_ht_txpowerdiff > 0)
  453. ofdmtxpwridx -= rtlefuse->legacy_ht_txpowerdiff;
  454. else
  455. ofdmtxpwridx = 0;
  456. RT_TRACE(rtlpriv, COMP_TXAGC, DBG_TRACE,
  457. "%lx dBm, ccktxpwridx = %d, ofdmtxpwridx = %d\n",
  458. power_indbm, ccktxpwridx, ofdmtxpwridx);
  459. for (idx = 0; idx < 14; idx++) {
  460. for (rf_path = 0; rf_path < 2; rf_path++) {
  461. rtlefuse->txpwrlevel_cck[rf_path][idx] = ccktxpwridx;
  462. rtlefuse->txpwrlevel_ht40_1s[rf_path][idx] =
  463. ofdmtxpwridx;
  464. rtlefuse->txpwrlevel_ht40_2s[rf_path][idx] =
  465. ofdmtxpwridx;
  466. }
  467. }
  468. rtl92c_phy_set_txpower_level(hw, rtlphy->current_channel);
  469. return true;
  470. }
  471. EXPORT_SYMBOL(rtl92c_phy_update_txpower_dbm);
  472. u8 _rtl92c_phy_dbm_to_txpwr_Idx(struct ieee80211_hw *hw,
  473. enum wireless_mode wirelessmode,
  474. long power_indbm)
  475. {
  476. u8 txpwridx;
  477. long offset;
  478. switch (wirelessmode) {
  479. case WIRELESS_MODE_B:
  480. offset = -7;
  481. break;
  482. case WIRELESS_MODE_G:
  483. case WIRELESS_MODE_N_24G:
  484. offset = -8;
  485. break;
  486. default:
  487. offset = -8;
  488. break;
  489. }
  490. if ((power_indbm - offset) > 0)
  491. txpwridx = (u8) ((power_indbm - offset) * 2);
  492. else
  493. txpwridx = 0;
  494. if (txpwridx > MAX_TXPWR_IDX_NMODE_92S)
  495. txpwridx = MAX_TXPWR_IDX_NMODE_92S;
  496. return txpwridx;
  497. }
  498. EXPORT_SYMBOL(_rtl92c_phy_dbm_to_txpwr_Idx);
  499. long _rtl92c_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
  500. enum wireless_mode wirelessmode,
  501. u8 txpwridx)
  502. {
  503. long offset;
  504. long pwrout_dbm;
  505. switch (wirelessmode) {
  506. case WIRELESS_MODE_B:
  507. offset = -7;
  508. break;
  509. case WIRELESS_MODE_G:
  510. case WIRELESS_MODE_N_24G:
  511. offset = -8;
  512. break;
  513. default:
  514. offset = -8;
  515. break;
  516. }
  517. pwrout_dbm = txpwridx / 2 + offset;
  518. return pwrout_dbm;
  519. }
  520. EXPORT_SYMBOL(_rtl92c_phy_txpwr_idx_to_dbm);
  521. void rtl92c_phy_scan_operation_backup(struct ieee80211_hw *hw, u8 operation)
  522. {
  523. struct rtl_priv *rtlpriv = rtl_priv(hw);
  524. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  525. enum io_type iotype;
  526. if (!is_hal_stop(rtlhal)) {
  527. switch (operation) {
  528. case SCAN_OPT_BACKUP:
  529. iotype = IO_CMD_PAUSE_DM_BY_SCAN;
  530. rtlpriv->cfg->ops->set_hw_reg(hw,
  531. HW_VAR_IO_CMD,
  532. (u8 *)&iotype);
  533. break;
  534. case SCAN_OPT_RESTORE:
  535. iotype = IO_CMD_RESUME_DM_BY_SCAN;
  536. rtlpriv->cfg->ops->set_hw_reg(hw,
  537. HW_VAR_IO_CMD,
  538. (u8 *)&iotype);
  539. break;
  540. default:
  541. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  542. "Unknown Scan Backup operation\n");
  543. break;
  544. }
  545. }
  546. }
  547. EXPORT_SYMBOL(rtl92c_phy_scan_operation_backup);
  548. void rtl92c_phy_set_bw_mode(struct ieee80211_hw *hw,
  549. enum nl80211_channel_type ch_type)
  550. {
  551. struct rtl_priv *rtlpriv = rtl_priv(hw);
  552. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  553. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  554. u8 tmp_bw = rtlphy->current_chan_bw;
  555. if (rtlphy->set_bwmode_inprogress)
  556. return;
  557. rtlphy->set_bwmode_inprogress = true;
  558. if ((!is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
  559. rtlpriv->cfg->ops->phy_set_bw_mode_callback(hw);
  560. } else {
  561. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  562. "FALSE driver sleep or unload\n");
  563. rtlphy->set_bwmode_inprogress = false;
  564. rtlphy->current_chan_bw = tmp_bw;
  565. }
  566. }
  567. EXPORT_SYMBOL(rtl92c_phy_set_bw_mode);
  568. void rtl92c_phy_sw_chnl_callback(struct ieee80211_hw *hw)
  569. {
  570. struct rtl_priv *rtlpriv = rtl_priv(hw);
  571. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  572. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  573. u32 delay;
  574. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  575. "switch to channel%d\n", rtlphy->current_channel);
  576. if (is_hal_stop(rtlhal))
  577. return;
  578. do {
  579. if (!rtlphy->sw_chnl_inprogress)
  580. break;
  581. if (!_rtl92c_phy_sw_chnl_step_by_step
  582. (hw, rtlphy->current_channel, &rtlphy->sw_chnl_stage,
  583. &rtlphy->sw_chnl_step, &delay)) {
  584. if (delay > 0)
  585. mdelay(delay);
  586. else
  587. continue;
  588. } else {
  589. rtlphy->sw_chnl_inprogress = false;
  590. }
  591. break;
  592. } while (true);
  593. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "<==\n");
  594. }
  595. EXPORT_SYMBOL(rtl92c_phy_sw_chnl_callback);
  596. u8 rtl92c_phy_sw_chnl(struct ieee80211_hw *hw)
  597. {
  598. struct rtl_priv *rtlpriv = rtl_priv(hw);
  599. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  600. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  601. if (rtlphy->sw_chnl_inprogress)
  602. return 0;
  603. if (rtlphy->set_bwmode_inprogress)
  604. return 0;
  605. RT_ASSERT((rtlphy->current_channel <= 14),
  606. "WIRELESS_MODE_G but channel>14\n");
  607. rtlphy->sw_chnl_inprogress = true;
  608. rtlphy->sw_chnl_stage = 0;
  609. rtlphy->sw_chnl_step = 0;
  610. if (!(is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
  611. rtl92c_phy_sw_chnl_callback(hw);
  612. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  613. "sw_chnl_inprogress false schedule workitem\n");
  614. rtlphy->sw_chnl_inprogress = false;
  615. } else {
  616. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  617. "sw_chnl_inprogress false driver sleep or unload\n");
  618. rtlphy->sw_chnl_inprogress = false;
  619. }
  620. return 1;
  621. }
  622. EXPORT_SYMBOL(rtl92c_phy_sw_chnl);
  623. static void _rtl92c_phy_sw_rf_setting(struct ieee80211_hw *hw, u8 channel)
  624. {
  625. struct rtl_priv *rtlpriv = rtl_priv(hw);
  626. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  627. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  628. if (IS_81xxC_VENDOR_UMC_B_CUT(rtlhal->version)) {
  629. if (channel == 6 && rtlphy->current_chan_bw ==
  630. HT_CHANNEL_WIDTH_20)
  631. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD,
  632. 0x00255);
  633. else{
  634. u32 backupRF0x1A = (u32)rtl_get_rfreg(hw, RF90_PATH_A,
  635. RF_RX_G1, RFREG_OFFSET_MASK);
  636. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD,
  637. backupRF0x1A);
  638. }
  639. }
  640. }
  641. static bool _rtl92c_phy_set_sw_chnl_cmdarray(struct swchnlcmd *cmdtable,
  642. u32 cmdtableidx, u32 cmdtablesz,
  643. enum swchnlcmd_id cmdid,
  644. u32 para1, u32 para2, u32 msdelay)
  645. {
  646. struct swchnlcmd *pcmd;
  647. if (cmdtable == NULL) {
  648. RT_ASSERT(false, "cmdtable cannot be NULL\n");
  649. return false;
  650. }
  651. if (cmdtableidx >= cmdtablesz)
  652. return false;
  653. pcmd = cmdtable + cmdtableidx;
  654. pcmd->cmdid = cmdid;
  655. pcmd->para1 = para1;
  656. pcmd->para2 = para2;
  657. pcmd->msdelay = msdelay;
  658. return true;
  659. }
  660. bool _rtl92c_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
  661. u8 channel, u8 *stage, u8 *step,
  662. u32 *delay)
  663. {
  664. struct rtl_priv *rtlpriv = rtl_priv(hw);
  665. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  666. struct swchnlcmd precommoncmd[MAX_PRECMD_CNT];
  667. u32 precommoncmdcnt;
  668. struct swchnlcmd postcommoncmd[MAX_POSTCMD_CNT];
  669. u32 postcommoncmdcnt;
  670. struct swchnlcmd rfdependcmd[MAX_RFDEPENDCMD_CNT];
  671. u32 rfdependcmdcnt;
  672. struct swchnlcmd *currentcmd = NULL;
  673. u8 rfpath;
  674. u8 num_total_rfpath = rtlphy->num_total_rfpath;
  675. precommoncmdcnt = 0;
  676. _rtl92c_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  677. MAX_PRECMD_CNT,
  678. CMDID_SET_TXPOWEROWER_LEVEL, 0, 0, 0);
  679. _rtl92c_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  680. MAX_PRECMD_CNT, CMDID_END, 0, 0, 0);
  681. postcommoncmdcnt = 0;
  682. _rtl92c_phy_set_sw_chnl_cmdarray(postcommoncmd, postcommoncmdcnt++,
  683. MAX_POSTCMD_CNT, CMDID_END, 0, 0, 0);
  684. rfdependcmdcnt = 0;
  685. RT_ASSERT((channel >= 1 && channel <= 14),
  686. "invalid channel for Zebra: %d\n", channel);
  687. _rtl92c_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  688. MAX_RFDEPENDCMD_CNT, CMDID_RF_WRITEREG,
  689. RF_CHNLBW, channel, 10);
  690. _rtl92c_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  691. MAX_RFDEPENDCMD_CNT, CMDID_END, 0, 0,
  692. 0);
  693. do {
  694. switch (*stage) {
  695. case 0:
  696. currentcmd = &precommoncmd[*step];
  697. break;
  698. case 1:
  699. currentcmd = &rfdependcmd[*step];
  700. break;
  701. case 2:
  702. currentcmd = &postcommoncmd[*step];
  703. break;
  704. }
  705. if (currentcmd->cmdid == CMDID_END) {
  706. if ((*stage) == 2) {
  707. return true;
  708. } else {
  709. (*stage)++;
  710. (*step) = 0;
  711. continue;
  712. }
  713. }
  714. switch (currentcmd->cmdid) {
  715. case CMDID_SET_TXPOWEROWER_LEVEL:
  716. rtl92c_phy_set_txpower_level(hw, channel);
  717. break;
  718. case CMDID_WRITEPORT_ULONG:
  719. rtl_write_dword(rtlpriv, currentcmd->para1,
  720. currentcmd->para2);
  721. break;
  722. case CMDID_WRITEPORT_USHORT:
  723. rtl_write_word(rtlpriv, currentcmd->para1,
  724. (u16) currentcmd->para2);
  725. break;
  726. case CMDID_WRITEPORT_UCHAR:
  727. rtl_write_byte(rtlpriv, currentcmd->para1,
  728. (u8) currentcmd->para2);
  729. break;
  730. case CMDID_RF_WRITEREG:
  731. for (rfpath = 0; rfpath < num_total_rfpath; rfpath++) {
  732. rtlphy->rfreg_chnlval[rfpath] =
  733. ((rtlphy->rfreg_chnlval[rfpath] &
  734. 0xfffffc00) | currentcmd->para2);
  735. rtl_set_rfreg(hw, (enum radio_path)rfpath,
  736. currentcmd->para1,
  737. RFREG_OFFSET_MASK,
  738. rtlphy->rfreg_chnlval[rfpath]);
  739. _rtl92c_phy_sw_rf_setting(hw, channel);
  740. }
  741. break;
  742. default:
  743. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  744. "switch case not processed\n");
  745. break;
  746. }
  747. break;
  748. } while (true);
  749. (*delay) = currentcmd->msdelay;
  750. (*step)++;
  751. return false;
  752. }
  753. bool rtl8192_phy_check_is_legal_rfpath(struct ieee80211_hw *hw, u32 rfpath)
  754. {
  755. return true;
  756. }
  757. EXPORT_SYMBOL(rtl8192_phy_check_is_legal_rfpath);
  758. static u8 _rtl92c_phy_path_a_iqk(struct ieee80211_hw *hw, bool config_pathb)
  759. {
  760. u32 reg_eac, reg_e94, reg_e9c, reg_ea4;
  761. u8 result = 0x00;
  762. rtl_set_bbreg(hw, 0xe30, MASKDWORD, 0x10008c1f);
  763. rtl_set_bbreg(hw, 0xe34, MASKDWORD, 0x10008c1f);
  764. rtl_set_bbreg(hw, 0xe38, MASKDWORD, 0x82140102);
  765. rtl_set_bbreg(hw, 0xe3c, MASKDWORD,
  766. config_pathb ? 0x28160202 : 0x28160502);
  767. if (config_pathb) {
  768. rtl_set_bbreg(hw, 0xe50, MASKDWORD, 0x10008c22);
  769. rtl_set_bbreg(hw, 0xe54, MASKDWORD, 0x10008c22);
  770. rtl_set_bbreg(hw, 0xe58, MASKDWORD, 0x82140102);
  771. rtl_set_bbreg(hw, 0xe5c, MASKDWORD, 0x28160202);
  772. }
  773. rtl_set_bbreg(hw, 0xe4c, MASKDWORD, 0x001028d1);
  774. rtl_set_bbreg(hw, 0xe48, MASKDWORD, 0xf9000000);
  775. rtl_set_bbreg(hw, 0xe48, MASKDWORD, 0xf8000000);
  776. mdelay(IQK_DELAY_TIME);
  777. reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
  778. reg_e94 = rtl_get_bbreg(hw, 0xe94, MASKDWORD);
  779. reg_e9c = rtl_get_bbreg(hw, 0xe9c, MASKDWORD);
  780. reg_ea4 = rtl_get_bbreg(hw, 0xea4, MASKDWORD);
  781. if (!(reg_eac & BIT(28)) &&
  782. (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
  783. (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
  784. result |= 0x01;
  785. else
  786. return result;
  787. if (!(reg_eac & BIT(27)) &&
  788. (((reg_ea4 & 0x03FF0000) >> 16) != 0x132) &&
  789. (((reg_eac & 0x03FF0000) >> 16) != 0x36))
  790. result |= 0x02;
  791. return result;
  792. }
  793. static u8 _rtl92c_phy_path_b_iqk(struct ieee80211_hw *hw)
  794. {
  795. u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc;
  796. u8 result = 0x00;
  797. rtl_set_bbreg(hw, 0xe60, MASKDWORD, 0x00000002);
  798. rtl_set_bbreg(hw, 0xe60, MASKDWORD, 0x00000000);
  799. mdelay(IQK_DELAY_TIME);
  800. reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
  801. reg_eb4 = rtl_get_bbreg(hw, 0xeb4, MASKDWORD);
  802. reg_ebc = rtl_get_bbreg(hw, 0xebc, MASKDWORD);
  803. reg_ec4 = rtl_get_bbreg(hw, 0xec4, MASKDWORD);
  804. reg_ecc = rtl_get_bbreg(hw, 0xecc, MASKDWORD);
  805. if (!(reg_eac & BIT(31)) &&
  806. (((reg_eb4 & 0x03FF0000) >> 16) != 0x142) &&
  807. (((reg_ebc & 0x03FF0000) >> 16) != 0x42))
  808. result |= 0x01;
  809. else
  810. return result;
  811. if (!(reg_eac & BIT(30)) &&
  812. (((reg_ec4 & 0x03FF0000) >> 16) != 0x132) &&
  813. (((reg_ecc & 0x03FF0000) >> 16) != 0x36))
  814. result |= 0x02;
  815. return result;
  816. }
  817. static void _rtl92c_phy_path_a_fill_iqk_matrix(struct ieee80211_hw *hw,
  818. bool iqk_ok, long result[][8],
  819. u8 final_candidate, bool btxonly)
  820. {
  821. u32 oldval_0, x, tx0_a, reg;
  822. long y, tx0_c;
  823. if (final_candidate == 0xFF) {
  824. return;
  825. } else if (iqk_ok) {
  826. oldval_0 = (rtl_get_bbreg(hw, ROFDM0_XATXIQIMBALANCE,
  827. MASKDWORD) >> 22) & 0x3FF;
  828. x = result[final_candidate][0];
  829. if ((x & 0x00000200) != 0)
  830. x = x | 0xFFFFFC00;
  831. tx0_a = (x * oldval_0) >> 8;
  832. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x3FF, tx0_a);
  833. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(31),
  834. ((x * oldval_0 >> 7) & 0x1));
  835. y = result[final_candidate][1];
  836. if ((y & 0x00000200) != 0)
  837. y = y | 0xFFFFFC00;
  838. tx0_c = (y * oldval_0) >> 8;
  839. rtl_set_bbreg(hw, ROFDM0_XCTXAFE, 0xF0000000,
  840. ((tx0_c & 0x3C0) >> 6));
  841. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x003F0000,
  842. (tx0_c & 0x3F));
  843. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(29),
  844. ((y * oldval_0 >> 7) & 0x1));
  845. if (btxonly)
  846. return;
  847. reg = result[final_candidate][2];
  848. rtl_set_bbreg(hw, ROFDM0_XARXIQIMBALANCE, 0x3FF, reg);
  849. reg = result[final_candidate][3] & 0x3F;
  850. rtl_set_bbreg(hw, ROFDM0_XARXIQIMBALANCE, 0xFC00, reg);
  851. reg = (result[final_candidate][3] >> 6) & 0xF;
  852. rtl_set_bbreg(hw, 0xca0, 0xF0000000, reg);
  853. }
  854. }
  855. static void _rtl92c_phy_path_b_fill_iqk_matrix(struct ieee80211_hw *hw,
  856. bool iqk_ok, long result[][8],
  857. u8 final_candidate, bool btxonly)
  858. {
  859. u32 oldval_1, x, tx1_a, reg;
  860. long y, tx1_c;
  861. if (final_candidate == 0xFF) {
  862. return;
  863. } else if (iqk_ok) {
  864. oldval_1 = (rtl_get_bbreg(hw, ROFDM0_XBTXIQIMBALANCE,
  865. MASKDWORD) >> 22) & 0x3FF;
  866. x = result[final_candidate][4];
  867. if ((x & 0x00000200) != 0)
  868. x = x | 0xFFFFFC00;
  869. tx1_a = (x * oldval_1) >> 8;
  870. rtl_set_bbreg(hw, ROFDM0_XBTXIQIMBALANCE, 0x3FF, tx1_a);
  871. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(27),
  872. ((x * oldval_1 >> 7) & 0x1));
  873. y = result[final_candidate][5];
  874. if ((y & 0x00000200) != 0)
  875. y = y | 0xFFFFFC00;
  876. tx1_c = (y * oldval_1) >> 8;
  877. rtl_set_bbreg(hw, ROFDM0_XDTXAFE, 0xF0000000,
  878. ((tx1_c & 0x3C0) >> 6));
  879. rtl_set_bbreg(hw, ROFDM0_XBTXIQIMBALANCE, 0x003F0000,
  880. (tx1_c & 0x3F));
  881. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(25),
  882. ((y * oldval_1 >> 7) & 0x1));
  883. if (btxonly)
  884. return;
  885. reg = result[final_candidate][6];
  886. rtl_set_bbreg(hw, ROFDM0_XBRXIQIMBALANCE, 0x3FF, reg);
  887. reg = result[final_candidate][7] & 0x3F;
  888. rtl_set_bbreg(hw, ROFDM0_XBRXIQIMBALANCE, 0xFC00, reg);
  889. reg = (result[final_candidate][7] >> 6) & 0xF;
  890. rtl_set_bbreg(hw, ROFDM0_AGCRSSITABLE, 0x0000F000, reg);
  891. }
  892. }
  893. static void _rtl92c_phy_save_adda_registers(struct ieee80211_hw *hw,
  894. u32 *addareg, u32 *addabackup,
  895. u32 registernum)
  896. {
  897. u32 i;
  898. for (i = 0; i < registernum; i++)
  899. addabackup[i] = rtl_get_bbreg(hw, addareg[i], MASKDWORD);
  900. }
  901. static void _rtl92c_phy_save_mac_registers(struct ieee80211_hw *hw,
  902. u32 *macreg, u32 *macbackup)
  903. {
  904. struct rtl_priv *rtlpriv = rtl_priv(hw);
  905. u32 i;
  906. for (i = 0; i < (IQK_MAC_REG_NUM - 1); i++)
  907. macbackup[i] = rtl_read_byte(rtlpriv, macreg[i]);
  908. macbackup[i] = rtl_read_dword(rtlpriv, macreg[i]);
  909. }
  910. static void _rtl92c_phy_reload_adda_registers(struct ieee80211_hw *hw,
  911. u32 *addareg, u32 *addabackup,
  912. u32 regiesternum)
  913. {
  914. u32 i;
  915. for (i = 0; i < regiesternum; i++)
  916. rtl_set_bbreg(hw, addareg[i], MASKDWORD, addabackup[i]);
  917. }
  918. static void _rtl92c_phy_reload_mac_registers(struct ieee80211_hw *hw,
  919. u32 *macreg, u32 *macbackup)
  920. {
  921. struct rtl_priv *rtlpriv = rtl_priv(hw);
  922. u32 i;
  923. for (i = 0; i < (IQK_MAC_REG_NUM - 1); i++)
  924. rtl_write_byte(rtlpriv, macreg[i], (u8) macbackup[i]);
  925. rtl_write_dword(rtlpriv, macreg[i], macbackup[i]);
  926. }
  927. static void _rtl92c_phy_path_adda_on(struct ieee80211_hw *hw,
  928. u32 *addareg, bool is_patha_on, bool is2t)
  929. {
  930. u32 pathOn;
  931. u32 i;
  932. pathOn = is_patha_on ? 0x04db25a4 : 0x0b1b25a4;
  933. if (false == is2t) {
  934. pathOn = 0x0bdb25a0;
  935. rtl_set_bbreg(hw, addareg[0], MASKDWORD, 0x0b1b25a0);
  936. } else {
  937. rtl_set_bbreg(hw, addareg[0], MASKDWORD, pathOn);
  938. }
  939. for (i = 1; i < IQK_ADDA_REG_NUM; i++)
  940. rtl_set_bbreg(hw, addareg[i], MASKDWORD, pathOn);
  941. }
  942. static void _rtl92c_phy_mac_setting_calibration(struct ieee80211_hw *hw,
  943. u32 *macreg, u32 *macbackup)
  944. {
  945. struct rtl_priv *rtlpriv = rtl_priv(hw);
  946. u32 i;
  947. rtl_write_byte(rtlpriv, macreg[0], 0x3F);
  948. for (i = 1; i < (IQK_MAC_REG_NUM - 1); i++)
  949. rtl_write_byte(rtlpriv, macreg[i],
  950. (u8) (macbackup[i] & (~BIT(3))));
  951. rtl_write_byte(rtlpriv, macreg[i], (u8) (macbackup[i] & (~BIT(5))));
  952. }
  953. static void _rtl92c_phy_path_a_standby(struct ieee80211_hw *hw)
  954. {
  955. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x0);
  956. rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00010000);
  957. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80800000);
  958. }
  959. static void _rtl92c_phy_pi_mode_switch(struct ieee80211_hw *hw, bool pi_mode)
  960. {
  961. u32 mode;
  962. mode = pi_mode ? 0x01000100 : 0x01000000;
  963. rtl_set_bbreg(hw, 0x820, MASKDWORD, mode);
  964. rtl_set_bbreg(hw, 0x828, MASKDWORD, mode);
  965. }
  966. static bool _rtl92c_phy_simularity_compare(struct ieee80211_hw *hw,
  967. long result[][8], u8 c1, u8 c2)
  968. {
  969. u32 i, j, diff, simularity_bitmap, bound;
  970. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  971. u8 final_candidate[2] = { 0xFF, 0xFF };
  972. bool bresult = true, is2t = IS_92C_SERIAL(rtlhal->version);
  973. if (is2t)
  974. bound = 8;
  975. else
  976. bound = 4;
  977. simularity_bitmap = 0;
  978. for (i = 0; i < bound; i++) {
  979. diff = (result[c1][i] > result[c2][i]) ?
  980. (result[c1][i] - result[c2][i]) :
  981. (result[c2][i] - result[c1][i]);
  982. if (diff > MAX_TOLERANCE) {
  983. if ((i == 2 || i == 6) && !simularity_bitmap) {
  984. if (result[c1][i] + result[c1][i + 1] == 0)
  985. final_candidate[(i / 4)] = c2;
  986. else if (result[c2][i] + result[c2][i + 1] == 0)
  987. final_candidate[(i / 4)] = c1;
  988. else
  989. simularity_bitmap = simularity_bitmap |
  990. (1 << i);
  991. } else
  992. simularity_bitmap =
  993. simularity_bitmap | (1 << i);
  994. }
  995. }
  996. if (simularity_bitmap == 0) {
  997. for (i = 0; i < (bound / 4); i++) {
  998. if (final_candidate[i] != 0xFF) {
  999. for (j = i * 4; j < (i + 1) * 4 - 2; j++)
  1000. result[3][j] =
  1001. result[final_candidate[i]][j];
  1002. bresult = false;
  1003. }
  1004. }
  1005. return bresult;
  1006. } else if (!(simularity_bitmap & 0x0F)) {
  1007. for (i = 0; i < 4; i++)
  1008. result[3][i] = result[c1][i];
  1009. return false;
  1010. } else if (!(simularity_bitmap & 0xF0) && is2t) {
  1011. for (i = 4; i < 8; i++)
  1012. result[3][i] = result[c1][i];
  1013. return false;
  1014. } else {
  1015. return false;
  1016. }
  1017. }
  1018. static void _rtl92c_phy_iq_calibrate(struct ieee80211_hw *hw,
  1019. long result[][8], u8 t, bool is2t)
  1020. {
  1021. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1022. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1023. u32 i;
  1024. u8 patha_ok, pathb_ok;
  1025. u32 adda_reg[IQK_ADDA_REG_NUM] = {
  1026. 0x85c, 0xe6c, 0xe70, 0xe74,
  1027. 0xe78, 0xe7c, 0xe80, 0xe84,
  1028. 0xe88, 0xe8c, 0xed0, 0xed4,
  1029. 0xed8, 0xedc, 0xee0, 0xeec
  1030. };
  1031. u32 iqk_mac_reg[IQK_MAC_REG_NUM] = {
  1032. 0x522, 0x550, 0x551, 0x040
  1033. };
  1034. const u32 retrycount = 2;
  1035. if (t == 0) {
  1036. /* dummy read */
  1037. rtl_get_bbreg(hw, 0x800, MASKDWORD);
  1038. _rtl92c_phy_save_adda_registers(hw, adda_reg,
  1039. rtlphy->adda_backup, 16);
  1040. _rtl92c_phy_save_mac_registers(hw, iqk_mac_reg,
  1041. rtlphy->iqk_mac_backup);
  1042. }
  1043. _rtl92c_phy_path_adda_on(hw, adda_reg, true, is2t);
  1044. if (t == 0) {
  1045. rtlphy->rfpi_enable = (u8) rtl_get_bbreg(hw,
  1046. RFPGA0_XA_HSSIPARAMETER1,
  1047. BIT(8));
  1048. }
  1049. if (!rtlphy->rfpi_enable)
  1050. _rtl92c_phy_pi_mode_switch(hw, true);
  1051. if (t == 0) {
  1052. rtlphy->reg_c04 = rtl_get_bbreg(hw, 0xc04, MASKDWORD);
  1053. rtlphy->reg_c08 = rtl_get_bbreg(hw, 0xc08, MASKDWORD);
  1054. rtlphy->reg_874 = rtl_get_bbreg(hw, 0x874, MASKDWORD);
  1055. }
  1056. rtl_set_bbreg(hw, 0xc04, MASKDWORD, 0x03a05600);
  1057. rtl_set_bbreg(hw, 0xc08, MASKDWORD, 0x000800e4);
  1058. rtl_set_bbreg(hw, 0x874, MASKDWORD, 0x22204000);
  1059. if (is2t) {
  1060. rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00010000);
  1061. rtl_set_bbreg(hw, 0x844, MASKDWORD, 0x00010000);
  1062. }
  1063. _rtl92c_phy_mac_setting_calibration(hw, iqk_mac_reg,
  1064. rtlphy->iqk_mac_backup);
  1065. rtl_set_bbreg(hw, 0xb68, MASKDWORD, 0x00080000);
  1066. if (is2t)
  1067. rtl_set_bbreg(hw, 0xb6c, MASKDWORD, 0x00080000);
  1068. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80800000);
  1069. rtl_set_bbreg(hw, 0xe40, MASKDWORD, 0x01007c00);
  1070. rtl_set_bbreg(hw, 0xe44, MASKDWORD, 0x01004800);
  1071. for (i = 0; i < retrycount; i++) {
  1072. patha_ok = _rtl92c_phy_path_a_iqk(hw, is2t);
  1073. if (patha_ok == 0x03) {
  1074. result[t][0] = (rtl_get_bbreg(hw, 0xe94, MASKDWORD) &
  1075. 0x3FF0000) >> 16;
  1076. result[t][1] = (rtl_get_bbreg(hw, 0xe9c, MASKDWORD) &
  1077. 0x3FF0000) >> 16;
  1078. result[t][2] = (rtl_get_bbreg(hw, 0xea4, MASKDWORD) &
  1079. 0x3FF0000) >> 16;
  1080. result[t][3] = (rtl_get_bbreg(hw, 0xeac, MASKDWORD) &
  1081. 0x3FF0000) >> 16;
  1082. break;
  1083. } else if (i == (retrycount - 1) && patha_ok == 0x01)
  1084. result[t][0] = (rtl_get_bbreg(hw, 0xe94,
  1085. MASKDWORD) & 0x3FF0000) >>
  1086. 16;
  1087. result[t][1] =
  1088. (rtl_get_bbreg(hw, 0xe9c, MASKDWORD) & 0x3FF0000) >> 16;
  1089. }
  1090. if (is2t) {
  1091. _rtl92c_phy_path_a_standby(hw);
  1092. _rtl92c_phy_path_adda_on(hw, adda_reg, false, is2t);
  1093. for (i = 0; i < retrycount; i++) {
  1094. pathb_ok = _rtl92c_phy_path_b_iqk(hw);
  1095. if (pathb_ok == 0x03) {
  1096. result[t][4] = (rtl_get_bbreg(hw,
  1097. 0xeb4,
  1098. MASKDWORD) &
  1099. 0x3FF0000) >> 16;
  1100. result[t][5] =
  1101. (rtl_get_bbreg(hw, 0xebc, MASKDWORD) &
  1102. 0x3FF0000) >> 16;
  1103. result[t][6] =
  1104. (rtl_get_bbreg(hw, 0xec4, MASKDWORD) &
  1105. 0x3FF0000) >> 16;
  1106. result[t][7] =
  1107. (rtl_get_bbreg(hw, 0xecc, MASKDWORD) &
  1108. 0x3FF0000) >> 16;
  1109. break;
  1110. } else if (i == (retrycount - 1) && pathb_ok == 0x01) {
  1111. result[t][4] = (rtl_get_bbreg(hw,
  1112. 0xeb4,
  1113. MASKDWORD) &
  1114. 0x3FF0000) >> 16;
  1115. }
  1116. result[t][5] = (rtl_get_bbreg(hw, 0xebc, MASKDWORD) &
  1117. 0x3FF0000) >> 16;
  1118. }
  1119. }
  1120. rtl_set_bbreg(hw, 0xc04, MASKDWORD, rtlphy->reg_c04);
  1121. rtl_set_bbreg(hw, 0x874, MASKDWORD, rtlphy->reg_874);
  1122. rtl_set_bbreg(hw, 0xc08, MASKDWORD, rtlphy->reg_c08);
  1123. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0);
  1124. rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00032ed3);
  1125. if (is2t)
  1126. rtl_set_bbreg(hw, 0x844, MASKDWORD, 0x00032ed3);
  1127. if (t != 0) {
  1128. if (!rtlphy->rfpi_enable)
  1129. _rtl92c_phy_pi_mode_switch(hw, false);
  1130. _rtl92c_phy_reload_adda_registers(hw, adda_reg,
  1131. rtlphy->adda_backup, 16);
  1132. _rtl92c_phy_reload_mac_registers(hw, iqk_mac_reg,
  1133. rtlphy->iqk_mac_backup);
  1134. }
  1135. }
  1136. static void _rtl92c_phy_ap_calibrate(struct ieee80211_hw *hw,
  1137. char delta, bool is2t)
  1138. {
  1139. #if 0 /* This routine is deliberately dummied out for later fixes */
  1140. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1141. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1142. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1143. u32 reg_d[PATH_NUM];
  1144. u32 tmpreg, index, offset, path, i, pathbound = PATH_NUM, apkbound;
  1145. u32 bb_backup[APK_BB_REG_NUM];
  1146. u32 bb_reg[APK_BB_REG_NUM] = {
  1147. 0x904, 0xc04, 0x800, 0xc08, 0x874
  1148. };
  1149. u32 bb_ap_mode[APK_BB_REG_NUM] = {
  1150. 0x00000020, 0x00a05430, 0x02040000,
  1151. 0x000800e4, 0x00204000
  1152. };
  1153. u32 bb_normal_ap_mode[APK_BB_REG_NUM] = {
  1154. 0x00000020, 0x00a05430, 0x02040000,
  1155. 0x000800e4, 0x22204000
  1156. };
  1157. u32 afe_backup[APK_AFE_REG_NUM];
  1158. u32 afe_reg[APK_AFE_REG_NUM] = {
  1159. 0x85c, 0xe6c, 0xe70, 0xe74, 0xe78,
  1160. 0xe7c, 0xe80, 0xe84, 0xe88, 0xe8c,
  1161. 0xed0, 0xed4, 0xed8, 0xedc, 0xee0,
  1162. 0xeec
  1163. };
  1164. u32 mac_backup[IQK_MAC_REG_NUM];
  1165. u32 mac_reg[IQK_MAC_REG_NUM] = {
  1166. 0x522, 0x550, 0x551, 0x040
  1167. };
  1168. u32 apk_rf_init_value[PATH_NUM][APK_BB_REG_NUM] = {
  1169. {0x0852c, 0x1852c, 0x5852c, 0x1852c, 0x5852c},
  1170. {0x2852e, 0x0852e, 0x3852e, 0x0852e, 0x0852e}
  1171. };
  1172. u32 apk_normal_rf_init_value[PATH_NUM][APK_BB_REG_NUM] = {
  1173. {0x0852c, 0x0a52c, 0x3a52c, 0x5a52c, 0x5a52c},
  1174. {0x0852c, 0x0a52c, 0x5a52c, 0x5a52c, 0x5a52c}
  1175. };
  1176. u32 apk_rf_value_0[PATH_NUM][APK_BB_REG_NUM] = {
  1177. {0x52019, 0x52014, 0x52013, 0x5200f, 0x5208d},
  1178. {0x5201a, 0x52019, 0x52016, 0x52033, 0x52050}
  1179. };
  1180. u32 apk_normal_rf_value_0[PATH_NUM][APK_BB_REG_NUM] = {
  1181. {0x52019, 0x52017, 0x52010, 0x5200d, 0x5206a},
  1182. {0x52019, 0x52017, 0x52010, 0x5200d, 0x5206a}
  1183. };
  1184. u32 afe_on_off[PATH_NUM] = {
  1185. 0x04db25a4, 0x0b1b25a4
  1186. };
  1187. const u32 apk_offset[PATH_NUM] = { 0xb68, 0xb6c };
  1188. u32 apk_normal_offset[PATH_NUM] = { 0xb28, 0xb98 };
  1189. u32 apk_value[PATH_NUM] = { 0x92fc0000, 0x12fc0000 };
  1190. u32 apk_normal_value[PATH_NUM] = { 0x92680000, 0x12680000 };
  1191. const char apk_delta_mapping[APK_BB_REG_NUM][13] = {
  1192. {-4, -3, -2, -2, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1193. {-4, -3, -2, -2, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1194. {-6, -4, -2, -2, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1195. {-1, -1, -1, -1, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1196. {-11, -9, -7, -5, -3, -1, 0, 0, 0, 0, 0, 0, 0}
  1197. };
  1198. const u32 apk_normal_setting_value_1[13] = {
  1199. 0x01017018, 0xf7ed8f84, 0x1b1a1816, 0x2522201e, 0x322e2b28,
  1200. 0x433f3a36, 0x5b544e49, 0x7b726a62, 0xa69a8f84, 0xdfcfc0b3,
  1201. 0x12680000, 0x00880000, 0x00880000
  1202. };
  1203. const u32 apk_normal_setting_value_2[16] = {
  1204. 0x01c7021d, 0x01670183, 0x01000123, 0x00bf00e2, 0x008d00a3,
  1205. 0x0068007b, 0x004d0059, 0x003a0042, 0x002b0031, 0x001f0025,
  1206. 0x0017001b, 0x00110014, 0x000c000f, 0x0009000b, 0x00070008,
  1207. 0x00050006
  1208. };
  1209. u32 apk_result[PATH_NUM][APK_BB_REG_NUM];
  1210. long bb_offset, delta_v, delta_offset;
  1211. if (!is2t)
  1212. pathbound = 1;
  1213. return;
  1214. for (index = 0; index < PATH_NUM; index++) {
  1215. apk_offset[index] = apk_normal_offset[index];
  1216. apk_value[index] = apk_normal_value[index];
  1217. afe_on_off[index] = 0x6fdb25a4;
  1218. }
  1219. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1220. for (path = 0; path < pathbound; path++) {
  1221. apk_rf_init_value[path][index] =
  1222. apk_normal_rf_init_value[path][index];
  1223. apk_rf_value_0[path][index] =
  1224. apk_normal_rf_value_0[path][index];
  1225. }
  1226. bb_ap_mode[index] = bb_normal_ap_mode[index];
  1227. apkbound = 6;
  1228. }
  1229. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1230. if (index == 0)
  1231. continue;
  1232. bb_backup[index] = rtl_get_bbreg(hw, bb_reg[index], MASKDWORD);
  1233. }
  1234. _rtl92c_phy_save_mac_registers(hw, mac_reg, mac_backup);
  1235. _rtl92c_phy_save_adda_registers(hw, afe_reg, afe_backup, 16);
  1236. for (path = 0; path < pathbound; path++) {
  1237. if (path == RF90_PATH_A) {
  1238. offset = 0xb00;
  1239. for (index = 0; index < 11; index++) {
  1240. rtl_set_bbreg(hw, offset, MASKDWORD,
  1241. apk_normal_setting_value_1
  1242. [index]);
  1243. offset += 0x04;
  1244. }
  1245. rtl_set_bbreg(hw, 0xb98, MASKDWORD, 0x12680000);
  1246. offset = 0xb68;
  1247. for (; index < 13; index++) {
  1248. rtl_set_bbreg(hw, offset, MASKDWORD,
  1249. apk_normal_setting_value_1
  1250. [index]);
  1251. offset += 0x04;
  1252. }
  1253. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x40000000);
  1254. offset = 0xb00;
  1255. for (index = 0; index < 16; index++) {
  1256. rtl_set_bbreg(hw, offset, MASKDWORD,
  1257. apk_normal_setting_value_2
  1258. [index]);
  1259. offset += 0x04;
  1260. }
  1261. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x00000000);
  1262. } else if (path == RF90_PATH_B) {
  1263. offset = 0xb70;
  1264. for (index = 0; index < 10; index++) {
  1265. rtl_set_bbreg(hw, offset, MASKDWORD,
  1266. apk_normal_setting_value_1
  1267. [index]);
  1268. offset += 0x04;
  1269. }
  1270. rtl_set_bbreg(hw, 0xb28, MASKDWORD, 0x12680000);
  1271. rtl_set_bbreg(hw, 0xb98, MASKDWORD, 0x12680000);
  1272. offset = 0xb68;
  1273. index = 11;
  1274. for (; index < 13; index++) {
  1275. rtl_set_bbreg(hw, offset, MASKDWORD,
  1276. apk_normal_setting_value_1
  1277. [index]);
  1278. offset += 0x04;
  1279. }
  1280. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x40000000);
  1281. offset = 0xb60;
  1282. for (index = 0; index < 16; index++) {
  1283. rtl_set_bbreg(hw, offset, MASKDWORD,
  1284. apk_normal_setting_value_2
  1285. [index]);
  1286. offset += 0x04;
  1287. }
  1288. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x00000000);
  1289. }
  1290. reg_d[path] = rtl_get_rfreg(hw, (enum radio_path)path,
  1291. 0xd, MASKDWORD);
  1292. for (index = 0; index < APK_AFE_REG_NUM; index++)
  1293. rtl_set_bbreg(hw, afe_reg[index], MASKDWORD,
  1294. afe_on_off[path]);
  1295. if (path == RF90_PATH_A) {
  1296. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1297. if (index == 0)
  1298. continue;
  1299. rtl_set_bbreg(hw, bb_reg[index], MASKDWORD,
  1300. bb_ap_mode[index]);
  1301. }
  1302. }
  1303. _rtl92c_phy_mac_setting_calibration(hw, mac_reg, mac_backup);
  1304. if (path == 0) {
  1305. rtl_set_rfreg(hw, RF90_PATH_B, 0x0, MASKDWORD, 0x10000);
  1306. } else {
  1307. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASKDWORD,
  1308. 0x10000);
  1309. rtl_set_rfreg(hw, RF90_PATH_A, 0x10, MASKDWORD,
  1310. 0x1000f);
  1311. rtl_set_rfreg(hw, RF90_PATH_A, 0x11, MASKDWORD,
  1312. 0x20103);
  1313. }
  1314. delta_offset = ((delta + 14) / 2);
  1315. if (delta_offset < 0)
  1316. delta_offset = 0;
  1317. else if (delta_offset > 12)
  1318. delta_offset = 12;
  1319. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1320. if (index != 1)
  1321. continue;
  1322. tmpreg = apk_rf_init_value[path][index];
  1323. if (!rtlefuse->apk_thermalmeterignore) {
  1324. bb_offset = (tmpreg & 0xF0000) >> 16;
  1325. if (!(tmpreg & BIT(15)))
  1326. bb_offset = -bb_offset;
  1327. delta_v =
  1328. apk_delta_mapping[index][delta_offset];
  1329. bb_offset += delta_v;
  1330. if (bb_offset < 0) {
  1331. tmpreg = tmpreg & (~BIT(15));
  1332. bb_offset = -bb_offset;
  1333. } else {
  1334. tmpreg = tmpreg | BIT(15);
  1335. }
  1336. tmpreg =
  1337. (tmpreg & 0xFFF0FFFF) | (bb_offset << 16);
  1338. }
  1339. rtl_set_rfreg(hw, (enum radio_path)path, 0xc,
  1340. MASKDWORD, 0x8992e);
  1341. rtl_set_rfreg(hw, (enum radio_path)path, 0x0,
  1342. MASKDWORD, apk_rf_value_0[path][index]);
  1343. rtl_set_rfreg(hw, (enum radio_path)path, 0xd,
  1344. MASKDWORD, tmpreg);
  1345. i = 0;
  1346. do {
  1347. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80000000);
  1348. rtl_set_bbreg(hw, apk_offset[path],
  1349. MASKDWORD, apk_value[0]);
  1350. RTPRINT(rtlpriv, FINIT, INIT_IQK,
  1351. ("PHY_APCalibrate() offset 0x%x "
  1352. "value 0x%x\n",
  1353. apk_offset[path],
  1354. rtl_get_bbreg(hw, apk_offset[path],
  1355. MASKDWORD)));
  1356. mdelay(3);
  1357. rtl_set_bbreg(hw, apk_offset[path],
  1358. MASKDWORD, apk_value[1]);
  1359. RTPRINT(rtlpriv, FINIT, INIT_IQK,
  1360. ("PHY_APCalibrate() offset 0x%x "
  1361. "value 0x%x\n",
  1362. apk_offset[path],
  1363. rtl_get_bbreg(hw, apk_offset[path],
  1364. MASKDWORD)));
  1365. mdelay(20);
  1366. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x00000000);
  1367. if (path == RF90_PATH_A)
  1368. tmpreg = rtl_get_bbreg(hw, 0xbd8,
  1369. 0x03E00000);
  1370. else
  1371. tmpreg = rtl_get_bbreg(hw, 0xbd8,
  1372. 0xF8000000);
  1373. RTPRINT(rtlpriv, FINIT, INIT_IQK,
  1374. ("PHY_APCalibrate() offset "
  1375. "0xbd8[25:21] %x\n", tmpreg));
  1376. i++;
  1377. } while (tmpreg > apkbound && i < 4);
  1378. apk_result[path][index] = tmpreg;
  1379. }
  1380. }
  1381. _rtl92c_phy_reload_mac_registers(hw, mac_reg, mac_backup);
  1382. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1383. if (index == 0)
  1384. continue;
  1385. rtl_set_bbreg(hw, bb_reg[index], MASKDWORD, bb_backup[index]);
  1386. }
  1387. _rtl92c_phy_reload_adda_registers(hw, afe_reg, afe_backup, 16);
  1388. for (path = 0; path < pathbound; path++) {
  1389. rtl_set_rfreg(hw, (enum radio_path)path, 0xd,
  1390. MASKDWORD, reg_d[path]);
  1391. if (path == RF90_PATH_B) {
  1392. rtl_set_rfreg(hw, RF90_PATH_A, 0x10, MASKDWORD,
  1393. 0x1000f);
  1394. rtl_set_rfreg(hw, RF90_PATH_A, 0x11, MASKDWORD,
  1395. 0x20101);
  1396. }
  1397. if (apk_result[path][1] > 6)
  1398. apk_result[path][1] = 6;
  1399. }
  1400. for (path = 0; path < pathbound; path++) {
  1401. rtl_set_rfreg(hw, (enum radio_path)path, 0x3, MASKDWORD,
  1402. ((apk_result[path][1] << 15) |
  1403. (apk_result[path][1] << 10) |
  1404. (apk_result[path][1] << 5) |
  1405. apk_result[path][1]));
  1406. if (path == RF90_PATH_A)
  1407. rtl_set_rfreg(hw, (enum radio_path)path, 0x4, MASKDWORD,
  1408. ((apk_result[path][1] << 15) |
  1409. (apk_result[path][1] << 10) |
  1410. (0x00 << 5) | 0x05));
  1411. else
  1412. rtl_set_rfreg(hw, (enum radio_path)path, 0x4, MASKDWORD,
  1413. ((apk_result[path][1] << 15) |
  1414. (apk_result[path][1] << 10) |
  1415. (0x02 << 5) | 0x05));
  1416. rtl_set_rfreg(hw, (enum radio_path)path, 0xe, MASKDWORD,
  1417. ((0x08 << 15) | (0x08 << 10) | (0x08 << 5) |
  1418. 0x08));
  1419. }
  1420. rtlphy->b_apk_done = true;
  1421. #endif
  1422. }
  1423. static void _rtl92c_phy_set_rfpath_switch(struct ieee80211_hw *hw,
  1424. bool bmain, bool is2t)
  1425. {
  1426. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1427. if (is_hal_stop(rtlhal)) {
  1428. rtl_set_bbreg(hw, REG_LEDCFG0, BIT(23), 0x01);
  1429. rtl_set_bbreg(hw, rFPGA0_XAB_RFPARAMETER, BIT(13), 0x01);
  1430. }
  1431. if (is2t) {
  1432. if (bmain)
  1433. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
  1434. BIT(5) | BIT(6), 0x1);
  1435. else
  1436. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
  1437. BIT(5) | BIT(6), 0x2);
  1438. } else {
  1439. if (bmain)
  1440. rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE, 0x300, 0x2);
  1441. else
  1442. rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE, 0x300, 0x1);
  1443. }
  1444. }
  1445. #undef IQK_ADDA_REG_NUM
  1446. #undef IQK_DELAY_TIME
  1447. void rtl92c_phy_iq_calibrate(struct ieee80211_hw *hw, bool recovery)
  1448. {
  1449. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1450. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1451. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1452. long result[4][8];
  1453. u8 i, final_candidate;
  1454. bool patha_ok, pathb_ok;
  1455. long reg_e94, reg_e9c, reg_ea4, reg_eb4, reg_ebc, reg_ec4, reg_tmp = 0;
  1456. bool is12simular, is13simular, is23simular;
  1457. bool start_conttx = false, singletone = false;
  1458. u32 iqk_bb_reg[10] = {
  1459. ROFDM0_XARXIQIMBALANCE,
  1460. ROFDM0_XBRXIQIMBALANCE,
  1461. ROFDM0_ECCATHRESHOLD,
  1462. ROFDM0_AGCRSSITABLE,
  1463. ROFDM0_XATXIQIMBALANCE,
  1464. ROFDM0_XBTXIQIMBALANCE,
  1465. ROFDM0_XCTXIQIMBALANCE,
  1466. ROFDM0_XCTXAFE,
  1467. ROFDM0_XDTXAFE,
  1468. ROFDM0_RXIQEXTANTA
  1469. };
  1470. if (recovery) {
  1471. _rtl92c_phy_reload_adda_registers(hw,
  1472. iqk_bb_reg,
  1473. rtlphy->iqk_bb_backup, 10);
  1474. return;
  1475. }
  1476. if (start_conttx || singletone)
  1477. return;
  1478. for (i = 0; i < 8; i++) {
  1479. result[0][i] = 0;
  1480. result[1][i] = 0;
  1481. result[2][i] = 0;
  1482. result[3][i] = 0;
  1483. }
  1484. final_candidate = 0xff;
  1485. patha_ok = false;
  1486. pathb_ok = false;
  1487. is12simular = false;
  1488. is23simular = false;
  1489. is13simular = false;
  1490. for (i = 0; i < 3; i++) {
  1491. if (IS_92C_SERIAL(rtlhal->version))
  1492. _rtl92c_phy_iq_calibrate(hw, result, i, true);
  1493. else
  1494. _rtl92c_phy_iq_calibrate(hw, result, i, false);
  1495. if (i == 1) {
  1496. is12simular = _rtl92c_phy_simularity_compare(hw,
  1497. result, 0,
  1498. 1);
  1499. if (is12simular) {
  1500. final_candidate = 0;
  1501. break;
  1502. }
  1503. }
  1504. if (i == 2) {
  1505. is13simular = _rtl92c_phy_simularity_compare(hw,
  1506. result, 0,
  1507. 2);
  1508. if (is13simular) {
  1509. final_candidate = 0;
  1510. break;
  1511. }
  1512. is23simular = _rtl92c_phy_simularity_compare(hw,
  1513. result, 1,
  1514. 2);
  1515. if (is23simular)
  1516. final_candidate = 1;
  1517. else {
  1518. for (i = 0; i < 8; i++)
  1519. reg_tmp += result[3][i];
  1520. if (reg_tmp != 0)
  1521. final_candidate = 3;
  1522. else
  1523. final_candidate = 0xFF;
  1524. }
  1525. }
  1526. }
  1527. for (i = 0; i < 4; i++) {
  1528. reg_e94 = result[i][0];
  1529. reg_e9c = result[i][1];
  1530. reg_ea4 = result[i][2];
  1531. reg_eb4 = result[i][4];
  1532. reg_ebc = result[i][5];
  1533. reg_ec4 = result[i][6];
  1534. }
  1535. if (final_candidate != 0xff) {
  1536. rtlphy->reg_e94 = reg_e94 = result[final_candidate][0];
  1537. rtlphy->reg_e9c = reg_e9c = result[final_candidate][1];
  1538. reg_ea4 = result[final_candidate][2];
  1539. rtlphy->reg_eb4 = reg_eb4 = result[final_candidate][4];
  1540. rtlphy->reg_ebc = reg_ebc = result[final_candidate][5];
  1541. reg_ec4 = result[final_candidate][6];
  1542. patha_ok = pathb_ok = true;
  1543. } else {
  1544. rtlphy->reg_e94 = rtlphy->reg_eb4 = 0x100;
  1545. rtlphy->reg_e9c = rtlphy->reg_ebc = 0x0;
  1546. }
  1547. if (reg_e94 != 0) /*&&(reg_ea4 != 0) */
  1548. _rtl92c_phy_path_a_fill_iqk_matrix(hw, patha_ok, result,
  1549. final_candidate,
  1550. (reg_ea4 == 0));
  1551. if (IS_92C_SERIAL(rtlhal->version)) {
  1552. if (reg_eb4 != 0) /*&&(reg_ec4 != 0) */
  1553. _rtl92c_phy_path_b_fill_iqk_matrix(hw, pathb_ok,
  1554. result,
  1555. final_candidate,
  1556. (reg_ec4 == 0));
  1557. }
  1558. _rtl92c_phy_save_adda_registers(hw, iqk_bb_reg,
  1559. rtlphy->iqk_bb_backup, 10);
  1560. }
  1561. EXPORT_SYMBOL(rtl92c_phy_iq_calibrate);
  1562. void rtl92c_phy_lc_calibrate(struct ieee80211_hw *hw)
  1563. {
  1564. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1565. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1566. bool start_conttx = false, singletone = false;
  1567. if (start_conttx || singletone)
  1568. return;
  1569. if (IS_92C_SERIAL(rtlhal->version))
  1570. rtlpriv->cfg->ops->phy_lc_calibrate(hw, true);
  1571. else
  1572. rtlpriv->cfg->ops->phy_lc_calibrate(hw, false);
  1573. }
  1574. EXPORT_SYMBOL(rtl92c_phy_lc_calibrate);
  1575. void rtl92c_phy_ap_calibrate(struct ieee80211_hw *hw, char delta)
  1576. {
  1577. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1578. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1579. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1580. if (rtlphy->apk_done)
  1581. return;
  1582. if (IS_92C_SERIAL(rtlhal->version))
  1583. _rtl92c_phy_ap_calibrate(hw, delta, true);
  1584. else
  1585. _rtl92c_phy_ap_calibrate(hw, delta, false);
  1586. }
  1587. EXPORT_SYMBOL(rtl92c_phy_ap_calibrate);
  1588. void rtl92c_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain)
  1589. {
  1590. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1591. if (IS_92C_SERIAL(rtlhal->version))
  1592. _rtl92c_phy_set_rfpath_switch(hw, bmain, true);
  1593. else
  1594. _rtl92c_phy_set_rfpath_switch(hw, bmain, false);
  1595. }
  1596. EXPORT_SYMBOL(rtl92c_phy_set_rfpath_switch);
  1597. bool rtl92c_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype)
  1598. {
  1599. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1600. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1601. bool postprocessing = false;
  1602. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1603. "-->IO Cmd(%#x), set_io_inprogress(%d)\n",
  1604. iotype, rtlphy->set_io_inprogress);
  1605. do {
  1606. switch (iotype) {
  1607. case IO_CMD_RESUME_DM_BY_SCAN:
  1608. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1609. "[IO CMD] Resume DM after scan\n");
  1610. postprocessing = true;
  1611. break;
  1612. case IO_CMD_PAUSE_DM_BY_SCAN:
  1613. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1614. "[IO CMD] Pause DM before scan\n");
  1615. postprocessing = true;
  1616. break;
  1617. default:
  1618. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1619. "switch case not processed\n");
  1620. break;
  1621. }
  1622. } while (false);
  1623. if (postprocessing && !rtlphy->set_io_inprogress) {
  1624. rtlphy->set_io_inprogress = true;
  1625. rtlphy->current_io_type = iotype;
  1626. } else {
  1627. return false;
  1628. }
  1629. rtl92c_phy_set_io(hw);
  1630. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE, "<--IO Type(%#x)\n", iotype);
  1631. return true;
  1632. }
  1633. EXPORT_SYMBOL(rtl92c_phy_set_io_cmd);
  1634. void rtl92c_phy_set_io(struct ieee80211_hw *hw)
  1635. {
  1636. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1637. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1638. struct dig_t dm_digtable = rtlpriv->dm_digtable;
  1639. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1640. "--->Cmd(%#x), set_io_inprogress(%d)\n",
  1641. rtlphy->current_io_type, rtlphy->set_io_inprogress);
  1642. switch (rtlphy->current_io_type) {
  1643. case IO_CMD_RESUME_DM_BY_SCAN:
  1644. dm_digtable.cur_igvalue = rtlphy->initgain_backup.xaagccore1;
  1645. rtl92c_dm_write_dig(hw);
  1646. rtl92c_phy_set_txpower_level(hw, rtlphy->current_channel);
  1647. break;
  1648. case IO_CMD_PAUSE_DM_BY_SCAN:
  1649. rtlphy->initgain_backup.xaagccore1 = dm_digtable.cur_igvalue;
  1650. dm_digtable.cur_igvalue = 0x37;
  1651. rtl92c_dm_write_dig(hw);
  1652. break;
  1653. default:
  1654. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1655. "switch case not processed\n");
  1656. break;
  1657. }
  1658. rtlphy->set_io_inprogress = false;
  1659. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE, "<---(%#x)\n",
  1660. rtlphy->current_io_type);
  1661. }
  1662. EXPORT_SYMBOL(rtl92c_phy_set_io);
  1663. void rtl92ce_phy_set_rf_on(struct ieee80211_hw *hw)
  1664. {
  1665. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1666. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  1667. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  1668. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x00);
  1669. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1670. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  1671. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  1672. }
  1673. EXPORT_SYMBOL(rtl92ce_phy_set_rf_on);
  1674. void _rtl92c_phy_set_rf_sleep(struct ieee80211_hw *hw)
  1675. {
  1676. u32 u4b_tmp;
  1677. u8 delay = 5;
  1678. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1679. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1680. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  1681. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1682. u4b_tmp = rtl_get_rfreg(hw, RF90_PATH_A, 0, RFREG_OFFSET_MASK);
  1683. while (u4b_tmp != 0 && delay > 0) {
  1684. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x0);
  1685. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  1686. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1687. u4b_tmp = rtl_get_rfreg(hw, RF90_PATH_A, 0, RFREG_OFFSET_MASK);
  1688. delay--;
  1689. }
  1690. if (delay == 0) {
  1691. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x00);
  1692. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1693. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  1694. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  1695. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  1696. "Switch RF timeout !!!\n");
  1697. return;
  1698. }
  1699. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1700. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x22);
  1701. }
  1702. EXPORT_SYMBOL(_rtl92c_phy_set_rf_sleep);