pwrseq.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2013 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __RTL8723E_PWRSEQ_H__
  30. #define __RTL8723E_PWRSEQ_H__
  31. #include "pwrseqcmd.h"
  32. /*
  33. Check document WM-20110607-Paul-RTL8188E_Power_Architecture-R02.vsd
  34. There are 6 HW Power States:
  35. 0: POFF--Power Off
  36. 1: PDN--Power Down
  37. 2: CARDEMU--Card Emulation
  38. 3: ACT--Active Mode
  39. 4: LPS--Low Power State
  40. 5: SUS--Suspend
  41. The transision from different states are defined below
  42. TRANS_CARDEMU_TO_ACT
  43. TRANS_ACT_TO_CARDEMU
  44. TRANS_CARDEMU_TO_SUS
  45. TRANS_SUS_TO_CARDEMU
  46. TRANS_CARDEMU_TO_PDN
  47. TRANS_ACT_TO_LPS
  48. TRANS_LPS_TO_ACT
  49. TRANS_END
  50. PWR SEQ Version: rtl8188e_PwrSeq_V09.h
  51. */
  52. #define RTL8188E_TRANS_CARDEMU_TO_ACT_STEPS 10
  53. #define RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS 10
  54. #define RTL8188E_TRANS_CARDEMU_TO_SUS_STEPS 10
  55. #define RTL8188E_TRANS_SUS_TO_CARDEMU_STEPS 10
  56. #define RTL8188E_TRANS_CARDEMU_TO_PDN_STEPS 10
  57. #define RTL8188E_TRANS_PDN_TO_CARDEMU_STEPS 10
  58. #define RTL8188E_TRANS_ACT_TO_LPS_STEPS 15
  59. #define RTL8188E_TRANS_LPS_TO_ACT_STEPS 15
  60. #define RTL8188E_TRANS_END_STEPS 1
  61. #define RTL8188E_TRANS_CARDEMU_TO_ACT \
  62. /* format */ \
  63. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value },*/\
  64. {0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  65. /* wait till 0x04[17] = 1 power ready*/ \
  66. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(1), BIT(1)}, \
  67. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  68. /* 0x02[1:0] = 0 reset BB*/ \
  69. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0)|BIT(1), 0}, \
  70. {0x0026, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  71. /*0x24[23] = 2b'01 schmit trigger */ \
  72. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), BIT(7)}, \
  73. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  74. /* 0x04[15] = 0 disable HWPDN (control by DRV)*/ \
  75. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), 0}, \
  76. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  77. /*0x04[12:11] = 2b'00 disable WL suspend*/ \
  78. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4)|BIT(3), 0}, \
  79. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  80. /*0x04[8] = 1 polling until return 0*/ \
  81. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), BIT(0)}, \
  82. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  83. /*wait till 0x04[8] = 0*/ \
  84. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(0), 0}, \
  85. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  86. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0}, /*LDO normal mode*/\
  87. {0x0074, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  88. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4)}, /*SDIO Driving*/\
  89. #define RTL8188E_TRANS_ACT_TO_CARDEMU \
  90. /* format */ \
  91. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value },*/\
  92. {0x001F, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  93. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0},/*0x1F[7:0] = 0 turn off RF*/\
  94. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  95. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4)}, /*LDO Sleep mode*/\
  96. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  97. /*0x04[9] = 1 turn off MAC by HW state machine*/ \
  98. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), BIT(1)}, \
  99. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  100. /*wait till 0x04[9] = 0 polling until return 0 to disable*/ \
  101. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(1), 0}, \
  102. #define RTL8188E_TRANS_CARDEMU_TO_SUS \
  103. /* format */ \
  104. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value },*/\
  105. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  106. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  107. /*0x04[12:11] = 2b'01enable WL suspend*/ \
  108. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), BIT(3)}, \
  109. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  110. /*0x04[12:11] = 2b'11enable WL suspend for PCIe*/ \
  111. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), BIT(3)|BIT(4)},\
  112. {0x0007, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  113. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  114. /* 0x04[31:30] = 2b'10 enable enable bandgap mbias in suspend */\
  115. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, BIT(7)}, \
  116. {0x0041, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  117. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  118. /*Clear SIC_EN register 0x40[12] = 1'b0 */ \
  119. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0}, \
  120. {0xfe10, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  121. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  122. /*Set USB suspend enable local register 0xfe10[4]= 1 */ \
  123. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4)}, \
  124. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  125. /*Set SDIO suspend local register*/ \
  126. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), BIT(0)}, \
  127. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  128. /*wait power state to suspend*/ \
  129. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), 0},
  130. #define RTL8188E_TRANS_SUS_TO_CARDEMU \
  131. /* format */ \
  132. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  133. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  134. /*Set SDIO suspend local register*/ \
  135. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), 0}, \
  136. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  137. /*wait power state to suspend*/ \
  138. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), BIT(1)}, \
  139. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  140. /*0x04[12:11] = 2b'01enable WL suspend*/ \
  141. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), 0},
  142. #define RTL8188E_TRANS_CARDEMU_TO_CARDDIS \
  143. /* format */ \
  144. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  145. {0x0026, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  146. /*0x24[23] = 2b'01 schmit trigger */ \
  147. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), BIT(7)}, \
  148. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  149. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  150. /*0x04[12:11] = 2b'01 enable WL suspend*/ \
  151. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), BIT(3)}, \
  152. {0x0007, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  153. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  154. /* 0x04[31:30] = 2b'10 enable enable bandgap mbias in suspend */\
  155. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0}, \
  156. {0x0041, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  157. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, \
  158. /*Clear SIC_EN register 0x40[12] = 1'b0 */ \
  159. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0}, \
  160. {0xfe10, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK, \
  161. /*Set USB suspend enable local register 0xfe10[4]= 1 */ \
  162. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4)}, \
  163. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  164. /*Set SDIO suspend local register*/ \
  165. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), BIT(0)}, \
  166. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  167. PWR_CMD_POLLING, BIT(1), 0}, /*wait power state to suspend*/
  168. #define RTL8188E_TRANS_CARDDIS_TO_CARDEMU \
  169. /* format */ \
  170. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  171. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  172. PWR_BASEADDR_SDIO,\
  173. PWR_CMD_WRITE, BIT(0), 0}, /*Set SDIO suspend local register*/ \
  174. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  175. PWR_BASEADDR_SDIO,\
  176. PWR_CMD_POLLING, BIT(1), BIT(1)}, /*wait power state to suspend*/\
  177. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  178. PWR_BASEADDR_MAC, \
  179. PWR_CMD_WRITE, BIT(3)|BIT(4), 0}, \
  180. /*0x04[12:11] = 2b'01enable WL suspend*/
  181. #define RTL8188E_TRANS_CARDEMU_TO_PDN \
  182. /* format */ \
  183. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  184. {0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  185. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), 0},/* 0x04[16] = 0*/ \
  186. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  187. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), BIT(7)},/* 0x04[15] = 1*/
  188. #define RTL8188E_TRANS_PDN_TO_CARDEMU \
  189. /* format */ \
  190. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  191. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  192. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), 0},/* 0x04[15] = 0*/
  193. #define RTL8188E_TRANS_ACT_TO_LPS \
  194. /* format */ \
  195. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value },*/\
  196. {0x0522, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  197. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x7F},/*Tx Pause*/ \
  198. {0x05F8, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  199. /*zero if no pkt is tx*/\
  200. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  201. {0x05F9, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  202. /*Should be zero if no packet is transmitting*/ \
  203. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  204. {0x05FA, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  205. /*Should be zero if no packet is transmitting*/ \
  206. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  207. {0x05FB, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  208. /*Should be zero if no packet is transmitting*/ \
  209. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  210. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  211. /*CCK and OFDM are disabled, and clock are gated*/ \
  212. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), 0}, \
  213. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  214. PWR_BASEADDR_MAC, PWR_CMD_DELAY, 0, PWRSEQ_DELAY_US},/*Delay 1us*/\
  215. {0x0100, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  216. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x3F},/*Reset MAC TRX*/ \
  217. {0x0101, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  218. /*check if removed later*/ \
  219. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), 0}, \
  220. {0x0553, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  221. /*Respond TxOK to scheduler*/ \
  222. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(5), BIT(5)}, \
  223. #define RTL8188E_TRANS_LPS_TO_ACT \
  224. /* format */ \
  225. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value }, */\
  226. {0x0080, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  227. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, 0xFF, 0x84}, /*SDIO RPWM*/ \
  228. {0xFE58, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK, \
  229. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x84}, /*USB RPWM*/ \
  230. {0x0361, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  231. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x84}, /*PCIe RPWM*/ \
  232. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  233. PWR_BASEADDR_MAC, PWR_CMD_DELAY, 0, PWRSEQ_DELAY_MS}, /*Delay*/ \
  234. {0x0008, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  235. /*. 0x08[4] = 0 switch TSF to 40M*/ \
  236. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0}, \
  237. {0x0109, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  238. /*Polling 0x109[7]= 0 TSF in 40M*/ \
  239. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(7), 0}, \
  240. {0x0029, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  241. /*. 0x29[7:6] = 2b'00 enable BB clock*/ \
  242. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(6)|BIT(7), 0}, \
  243. {0x0101, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  244. /*. 0x101[1] = 1*/\
  245. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), BIT(1)}, \
  246. {0x0100, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  247. /*. 0x100[7:0] = 0xFF enable WMAC TRX*/\
  248. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0xFF}, \
  249. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  250. /*. 0x02[1:0] = 2b'11 enable BB macro*/\
  251. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1)|BIT(0), BIT(1)|BIT(0)}, \
  252. {0x0522, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  253. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0}, /*. 0x522 = 0*/
  254. #define RTL8188E_TRANS_END \
  255. /* format */ \
  256. /* { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value },*/\
  257. {0xFFFF, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  258. 0, PWR_CMD_END, 0, 0}
  259. extern struct wlan_pwr_cfg rtl8188e_power_on_flow
  260. [RTL8188E_TRANS_CARDEMU_TO_ACT_STEPS +
  261. RTL8188E_TRANS_END_STEPS];
  262. extern struct wlan_pwr_cfg rtl8188e_radio_off_flow
  263. [RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS +
  264. RTL8188E_TRANS_END_STEPS];
  265. extern struct wlan_pwr_cfg rtl8188e_card_disable_flow
  266. [RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS +
  267. RTL8188E_TRANS_CARDEMU_TO_PDN_STEPS +
  268. RTL8188E_TRANS_END_STEPS];
  269. extern struct wlan_pwr_cfg rtl8188e_card_enable_flow
  270. [RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS +
  271. RTL8188E_TRANS_CARDEMU_TO_PDN_STEPS +
  272. RTL8188E_TRANS_END_STEPS];
  273. extern struct wlan_pwr_cfg rtl8188e_suspend_flow
  274. [RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS +
  275. RTL8188E_TRANS_CARDEMU_TO_SUS_STEPS +
  276. RTL8188E_TRANS_END_STEPS];
  277. extern struct wlan_pwr_cfg rtl8188e_resume_flow
  278. [RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS +
  279. RTL8188E_TRANS_CARDEMU_TO_SUS_STEPS +
  280. RTL8188E_TRANS_END_STEPS];
  281. extern struct wlan_pwr_cfg rtl8188e_hwpdn_flow
  282. [RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS +
  283. RTL8188E_TRANS_CARDEMU_TO_PDN_STEPS +
  284. RTL8188E_TRANS_END_STEPS];
  285. extern struct wlan_pwr_cfg rtl8188e_enter_lps_flow
  286. [RTL8188E_TRANS_ACT_TO_LPS_STEPS +
  287. RTL8188E_TRANS_END_STEPS];
  288. extern struct wlan_pwr_cfg rtl8188e_leave_lps_flow
  289. [RTL8188E_TRANS_LPS_TO_ACT_STEPS +
  290. RTL8188E_TRANS_END_STEPS];
  291. /* RTL8723 Power Configuration CMDs for PCIe interface */
  292. #define Rtl8188E_NIC_PWR_ON_FLOW rtl8188e_power_on_flow
  293. #define Rtl8188E_NIC_RF_OFF_FLOW rtl8188e_radio_off_flow
  294. #define Rtl8188E_NIC_DISABLE_FLOW rtl8188e_card_disable_flow
  295. #define Rtl8188E_NIC_ENABLE_FLOW rtl8188e_card_enable_flow
  296. #define Rtl8188E_NIC_SUSPEND_FLOW rtl8188e_suspend_flow
  297. #define Rtl8188E_NIC_RESUME_FLOW rtl8188e_resume_flow
  298. #define Rtl8188E_NIC_PDN_FLOW rtl8188e_hwpdn_flow
  299. #define Rtl8188E_NIC_LPS_ENTER_FLOW rtl8188e_enter_lps_flow
  300. #define Rtl8188E_NIC_LPS_LEAVE_FLOW rtl8188e_leave_lps_flow
  301. #endif