hw.c 71 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2013 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "../wifi.h"
  30. #include "../efuse.h"
  31. #include "../base.h"
  32. #include "../regd.h"
  33. #include "../cam.h"
  34. #include "../ps.h"
  35. #include "../pci.h"
  36. #include "reg.h"
  37. #include "def.h"
  38. #include "phy.h"
  39. #include "dm.h"
  40. #include "fw.h"
  41. #include "led.h"
  42. #include "hw.h"
  43. #include "pwrseqcmd.h"
  44. #include "pwrseq.h"
  45. #define LLT_CONFIG 5
  46. static void _rtl88ee_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  47. u8 set_bits, u8 clear_bits)
  48. {
  49. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  50. struct rtl_priv *rtlpriv = rtl_priv(hw);
  51. rtlpci->reg_bcn_ctrl_val |= set_bits;
  52. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  53. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
  54. }
  55. static void _rtl88ee_stop_tx_beacon(struct ieee80211_hw *hw)
  56. {
  57. struct rtl_priv *rtlpriv = rtl_priv(hw);
  58. u8 tmp1byte;
  59. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  60. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  61. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  62. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  63. tmp1byte &= ~(BIT(0));
  64. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  65. }
  66. static void _rtl88ee_resume_tx_beacon(struct ieee80211_hw *hw)
  67. {
  68. struct rtl_priv *rtlpriv = rtl_priv(hw);
  69. u8 tmp1byte;
  70. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  71. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  72. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  73. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  74. tmp1byte |= BIT(0);
  75. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  76. }
  77. static void _rtl88ee_enable_bcn_sub_func(struct ieee80211_hw *hw)
  78. {
  79. _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(1));
  80. }
  81. static void _rtl88ee_return_beacon_queue_skb(struct ieee80211_hw *hw)
  82. {
  83. struct rtl_priv *rtlpriv = rtl_priv(hw);
  84. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  85. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[BEACON_QUEUE];
  86. while (skb_queue_len(&ring->queue)) {
  87. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  88. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  89. pci_unmap_single(rtlpci->pdev,
  90. rtlpriv->cfg->ops->get_desc(
  91. (u8 *)entry, true, HW_DESC_TXBUFF_ADDR),
  92. skb->len, PCI_DMA_TODEVICE);
  93. kfree_skb(skb);
  94. ring->idx = (ring->idx + 1) % ring->entries;
  95. }
  96. }
  97. static void _rtl88ee_disable_bcn_sub_func(struct ieee80211_hw *hw)
  98. {
  99. _rtl88ee_set_bcn_ctrl_reg(hw, BIT(1), 0);
  100. }
  101. static void _rtl88ee_set_fw_clock_on(struct ieee80211_hw *hw,
  102. u8 rpwm_val, bool need_turn_off_ckk)
  103. {
  104. struct rtl_priv *rtlpriv = rtl_priv(hw);
  105. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  106. bool support_remote_wake_up;
  107. u32 count = 0, isr_regaddr, content;
  108. bool schedule_timer = need_turn_off_ckk;
  109. rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
  110. (u8 *)(&support_remote_wake_up));
  111. if (!rtlhal->fw_ready)
  112. return;
  113. if (!rtlpriv->psc.fw_current_inpsmode)
  114. return;
  115. while (1) {
  116. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  117. if (rtlhal->fw_clk_change_in_progress) {
  118. while (rtlhal->fw_clk_change_in_progress) {
  119. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  120. udelay(100);
  121. if (++count > 1000)
  122. return;
  123. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  124. }
  125. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  126. } else {
  127. rtlhal->fw_clk_change_in_progress = false;
  128. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  129. }
  130. }
  131. if (IS_IN_LOW_POWER_STATE_88E(rtlhal->fw_ps_state)) {
  132. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_SET_RPWM,
  133. (u8 *)(&rpwm_val));
  134. if (FW_PS_IS_ACK(rpwm_val)) {
  135. isr_regaddr = REG_HISR;
  136. content = rtl_read_dword(rtlpriv, isr_regaddr);
  137. while (!(content & IMR_CPWM) && (count < 500)) {
  138. udelay(50);
  139. count++;
  140. content = rtl_read_dword(rtlpriv, isr_regaddr);
  141. }
  142. if (content & IMR_CPWM) {
  143. rtl_write_word(rtlpriv, isr_regaddr, 0x0100);
  144. rtlhal->fw_ps_state = FW_PS_STATE_RF_ON_88E;
  145. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  146. "Receive CPWM INT!!! Set pHalData->FwPSState = %X\n",
  147. rtlhal->fw_ps_state);
  148. }
  149. }
  150. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  151. rtlhal->fw_clk_change_in_progress = false;
  152. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  153. if (schedule_timer) {
  154. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  155. jiffies + MSECS(10));
  156. }
  157. } else {
  158. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  159. rtlhal->fw_clk_change_in_progress = false;
  160. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  161. }
  162. }
  163. static void _rtl88ee_set_fw_clock_off(struct ieee80211_hw *hw,
  164. u8 rpwm_val)
  165. {
  166. struct rtl_priv *rtlpriv = rtl_priv(hw);
  167. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  168. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  169. struct rtl8192_tx_ring *ring;
  170. enum rf_pwrstate rtstate;
  171. bool schedule_timer = false;
  172. u8 queue;
  173. if (!rtlhal->fw_ready)
  174. return;
  175. if (!rtlpriv->psc.fw_current_inpsmode)
  176. return;
  177. if (!rtlhal->allow_sw_to_change_hwclc)
  178. return;
  179. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE, (u8 *)(&rtstate));
  180. if (rtstate == ERFOFF || rtlpriv->psc.inactive_pwrstate == ERFOFF)
  181. return;
  182. for (queue = 0; queue < RTL_PCI_MAX_TX_QUEUE_COUNT; queue++) {
  183. ring = &rtlpci->tx_ring[queue];
  184. if (skb_queue_len(&ring->queue)) {
  185. schedule_timer = true;
  186. break;
  187. }
  188. }
  189. if (schedule_timer) {
  190. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  191. jiffies + MSECS(10));
  192. return;
  193. }
  194. if (FW_PS_STATE(rtlhal->fw_ps_state) !=
  195. FW_PS_STATE_RF_OFF_LOW_PWR_88E) {
  196. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  197. if (!rtlhal->fw_clk_change_in_progress) {
  198. rtlhal->fw_clk_change_in_progress = true;
  199. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  200. rtlhal->fw_ps_state = FW_PS_STATE(rpwm_val);
  201. rtl_write_word(rtlpriv, REG_HISR, 0x0100);
  202. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  203. (u8 *)(&rpwm_val));
  204. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  205. rtlhal->fw_clk_change_in_progress = false;
  206. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  207. } else {
  208. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  209. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  210. jiffies + MSECS(10));
  211. }
  212. }
  213. }
  214. static void _rtl88ee_set_fw_ps_rf_on(struct ieee80211_hw *hw)
  215. {
  216. u8 rpwm_val = 0;
  217. rpwm_val |= (FW_PS_STATE_RF_OFF_88E | FW_PS_ACK);
  218. _rtl88ee_set_fw_clock_on(hw, rpwm_val, true);
  219. }
  220. static void _rtl88ee_set_fw_ps_rf_off_low_power(struct ieee80211_hw *hw)
  221. {
  222. u8 rpwm_val = 0;
  223. rpwm_val |= FW_PS_STATE_RF_OFF_LOW_PWR_88E;
  224. _rtl88ee_set_fw_clock_off(hw, rpwm_val);
  225. }
  226. void rtl88ee_fw_clk_off_timer_callback(unsigned long data)
  227. {
  228. struct ieee80211_hw *hw = (struct ieee80211_hw *)data;
  229. _rtl88ee_set_fw_ps_rf_off_low_power(hw);
  230. }
  231. static void _rtl88ee_fwlps_leave(struct ieee80211_hw *hw)
  232. {
  233. struct rtl_priv *rtlpriv = rtl_priv(hw);
  234. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  235. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  236. bool fw_current_inps = false;
  237. u8 rpwm_val = 0, fw_pwrmode = FW_PS_ACTIVE_MODE;
  238. if (ppsc->low_power_enable) {
  239. rpwm_val = (FW_PS_STATE_ALL_ON_88E|FW_PS_ACK);/* RF on */
  240. _rtl88ee_set_fw_clock_on(hw, rpwm_val, false);
  241. rtlhal->allow_sw_to_change_hwclc = false;
  242. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  243. (u8 *)(&fw_pwrmode));
  244. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  245. (u8 *)(&fw_current_inps));
  246. } else {
  247. rpwm_val = FW_PS_STATE_ALL_ON_88E; /* RF on */
  248. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  249. (u8 *)(&rpwm_val));
  250. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  251. (u8 *)(&fw_pwrmode));
  252. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  253. (u8 *)(&fw_current_inps));
  254. }
  255. }
  256. static void _rtl88ee_fwlps_enter(struct ieee80211_hw *hw)
  257. {
  258. struct rtl_priv *rtlpriv = rtl_priv(hw);
  259. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  260. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  261. bool fw_current_inps = true;
  262. u8 rpwm_val;
  263. if (ppsc->low_power_enable) {
  264. rpwm_val = FW_PS_STATE_RF_OFF_LOW_PWR_88E; /* RF off */
  265. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  266. (u8 *)(&fw_current_inps));
  267. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  268. (u8 *)(&ppsc->fwctrl_psmode));
  269. rtlhal->allow_sw_to_change_hwclc = true;
  270. _rtl88ee_set_fw_clock_off(hw, rpwm_val);
  271. } else {
  272. rpwm_val = FW_PS_STATE_RF_OFF_88E; /* RF off */
  273. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  274. (u8 *)(&fw_current_inps));
  275. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  276. (u8 *)(&ppsc->fwctrl_psmode));
  277. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  278. (u8 *)(&rpwm_val));
  279. }
  280. }
  281. void rtl88ee_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  282. {
  283. struct rtl_priv *rtlpriv = rtl_priv(hw);
  284. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  285. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  286. switch (variable) {
  287. case HW_VAR_RCR:
  288. *((u32 *)(val)) = rtlpci->receive_config;
  289. break;
  290. case HW_VAR_RF_STATE:
  291. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  292. break;
  293. case HW_VAR_FWLPS_RF_ON:{
  294. enum rf_pwrstate rfstate;
  295. u32 val_rcr;
  296. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE,
  297. (u8 *)(&rfstate));
  298. if (rfstate == ERFOFF) {
  299. *((bool *)(val)) = true;
  300. } else {
  301. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  302. val_rcr &= 0x00070000;
  303. if (val_rcr)
  304. *((bool *)(val)) = false;
  305. else
  306. *((bool *)(val)) = true;
  307. }
  308. break;
  309. }
  310. case HW_VAR_FW_PSMODE_STATUS:
  311. *((bool *)(val)) = ppsc->fw_current_inpsmode;
  312. break;
  313. case HW_VAR_CORRECT_TSF:{
  314. u64 tsf;
  315. u32 *ptsf_low = (u32 *)&tsf;
  316. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  317. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  318. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  319. *((u64 *)(val)) = tsf;
  320. break; }
  321. default:
  322. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  323. "switch case not process %x\n", variable);
  324. break;
  325. }
  326. }
  327. void rtl88ee_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  328. {
  329. struct rtl_priv *rtlpriv = rtl_priv(hw);
  330. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  331. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  332. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  333. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  334. u8 idx;
  335. switch (variable) {
  336. case HW_VAR_ETHER_ADDR:
  337. for (idx = 0; idx < ETH_ALEN; idx++)
  338. rtl_write_byte(rtlpriv, (REG_MACID + idx), val[idx]);
  339. break;
  340. case HW_VAR_BASIC_RATE:{
  341. u16 rate_cfg = ((u16 *)val)[0];
  342. u8 rate_index = 0;
  343. rate_cfg = rate_cfg & 0x15f;
  344. rate_cfg |= 0x01;
  345. rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
  346. rtl_write_byte(rtlpriv, REG_RRSR + 1, (rate_cfg >> 8) & 0xff);
  347. while (rate_cfg > 0x1) {
  348. rate_cfg = (rate_cfg >> 1);
  349. rate_index++;
  350. }
  351. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, rate_index);
  352. break; }
  353. case HW_VAR_BSSID:
  354. for (idx = 0; idx < ETH_ALEN; idx++)
  355. rtl_write_byte(rtlpriv, (REG_BSSID + idx), val[idx]);
  356. break;
  357. case HW_VAR_SIFS:
  358. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  359. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  360. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  361. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  362. if (!mac->ht_enable)
  363. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM, 0x0e0e);
  364. else
  365. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  366. *((u16 *)val));
  367. break;
  368. case HW_VAR_SLOT_TIME:{
  369. u8 e_aci;
  370. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  371. "HW_VAR_SLOT_TIME %x\n", val[0]);
  372. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  373. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  374. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AC_PARAM,
  375. (u8 *)(&e_aci));
  376. }
  377. break; }
  378. case HW_VAR_ACK_PREAMBLE:{
  379. u8 reg_tmp;
  380. u8 short_preamble = (bool) (*(u8 *)val);
  381. reg_tmp = rtl_read_byte(rtlpriv, REG_TRXPTCL_CTL+2);
  382. if (short_preamble) {
  383. reg_tmp |= 0x02;
  384. rtl_write_byte(rtlpriv, REG_TRXPTCL_CTL + 2, reg_tmp);
  385. } else {
  386. reg_tmp |= 0xFD;
  387. rtl_write_byte(rtlpriv, REG_TRXPTCL_CTL + 2, reg_tmp);
  388. }
  389. break; }
  390. case HW_VAR_WPA_CONFIG:
  391. rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *)val));
  392. break;
  393. case HW_VAR_AMPDU_MIN_SPACE:{
  394. u8 min_spacing_to_set;
  395. u8 sec_min_space;
  396. min_spacing_to_set = *((u8 *)val);
  397. if (min_spacing_to_set <= 7) {
  398. sec_min_space = 0;
  399. if (min_spacing_to_set < sec_min_space)
  400. min_spacing_to_set = sec_min_space;
  401. mac->min_space_cfg = ((mac->min_space_cfg &
  402. 0xf8) | min_spacing_to_set);
  403. *val = min_spacing_to_set;
  404. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  405. "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  406. mac->min_space_cfg);
  407. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  408. mac->min_space_cfg);
  409. }
  410. break; }
  411. case HW_VAR_SHORTGI_DENSITY:{
  412. u8 density_to_set;
  413. density_to_set = *((u8 *)val);
  414. mac->min_space_cfg |= (density_to_set << 3);
  415. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  416. "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  417. mac->min_space_cfg);
  418. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  419. mac->min_space_cfg);
  420. break; }
  421. case HW_VAR_AMPDU_FACTOR:{
  422. u8 regtoset_normal[4] = { 0x41, 0xa8, 0x72, 0xb9 };
  423. u8 factor;
  424. u8 *reg = NULL;
  425. u8 id = 0;
  426. reg = regtoset_normal;
  427. factor = *((u8 *)val);
  428. if (factor <= 3) {
  429. factor = (1 << (factor + 2));
  430. if (factor > 0xf)
  431. factor = 0xf;
  432. for (id = 0; id < 4; id++) {
  433. if ((reg[id] & 0xf0) > (factor << 4))
  434. reg[id] = (reg[id] & 0x0f) |
  435. (factor << 4);
  436. if ((reg[id] & 0x0f) > factor)
  437. reg[id] = (reg[id] & 0xf0) | (factor);
  438. rtl_write_byte(rtlpriv, (REG_AGGLEN_LMT + id),
  439. reg[id]);
  440. }
  441. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  442. "Set HW_VAR_AMPDU_FACTOR: %#x\n", factor);
  443. }
  444. break; }
  445. case HW_VAR_AC_PARAM:{
  446. u8 e_aci = *((u8 *)val);
  447. rtl88e_dm_init_edca_turbo(hw);
  448. if (rtlpci->acm_method != eAcmWay2_SW)
  449. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ACM_CTRL,
  450. (u8 *)(&e_aci));
  451. break; }
  452. case HW_VAR_ACM_CTRL:{
  453. u8 e_aci = *((u8 *)val);
  454. union aci_aifsn *p_aci_aifsn =
  455. (union aci_aifsn *)(&(mac->ac[0].aifs));
  456. u8 acm = p_aci_aifsn->f.acm;
  457. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  458. acm_ctrl = acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  459. if (acm) {
  460. switch (e_aci) {
  461. case AC0_BE:
  462. acm_ctrl |= ACMHW_BEQEN;
  463. break;
  464. case AC2_VI:
  465. acm_ctrl |= ACMHW_VIQEN;
  466. break;
  467. case AC3_VO:
  468. acm_ctrl |= ACMHW_VOQEN;
  469. break;
  470. default:
  471. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  472. "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
  473. acm);
  474. break;
  475. }
  476. } else {
  477. switch (e_aci) {
  478. case AC0_BE:
  479. acm_ctrl &= (~ACMHW_BEQEN);
  480. break;
  481. case AC2_VI:
  482. acm_ctrl &= (~ACMHW_VIQEN);
  483. break;
  484. case AC3_VO:
  485. acm_ctrl &= (~ACMHW_BEQEN);
  486. break;
  487. default:
  488. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  489. "switch case not process\n");
  490. break;
  491. }
  492. }
  493. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  494. "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
  495. acm_ctrl);
  496. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  497. break; }
  498. case HW_VAR_RCR:
  499. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *)(val))[0]);
  500. rtlpci->receive_config = ((u32 *)(val))[0];
  501. break;
  502. case HW_VAR_RETRY_LIMIT:{
  503. u8 retry_limit = ((u8 *)(val))[0];
  504. rtl_write_word(rtlpriv, REG_RL,
  505. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  506. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  507. break; }
  508. case HW_VAR_DUAL_TSF_RST:
  509. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  510. break;
  511. case HW_VAR_EFUSE_BYTES:
  512. rtlefuse->efuse_usedbytes = *((u16 *)val);
  513. break;
  514. case HW_VAR_EFUSE_USAGE:
  515. rtlefuse->efuse_usedpercentage = *((u8 *)val);
  516. break;
  517. case HW_VAR_IO_CMD:
  518. rtl88e_phy_set_io_cmd(hw, (*(enum io_type *)val));
  519. break;
  520. case HW_VAR_SET_RPWM:{
  521. u8 rpwm_val;
  522. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  523. udelay(1);
  524. if (rpwm_val & BIT(7)) {
  525. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  526. (*(u8 *)val));
  527. } else {
  528. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  529. ((*(u8 *)val) | BIT(7)));
  530. }
  531. break; }
  532. case HW_VAR_H2C_FW_PWRMODE:
  533. rtl88e_set_fw_pwrmode_cmd(hw, (*(u8 *)val));
  534. break;
  535. case HW_VAR_FW_PSMODE_STATUS:
  536. ppsc->fw_current_inpsmode = *((bool *)val);
  537. break;
  538. case HW_VAR_RESUME_CLK_ON:
  539. _rtl88ee_set_fw_ps_rf_on(hw);
  540. break;
  541. case HW_VAR_FW_LPS_ACTION:{
  542. bool enter_fwlps = *((bool *)val);
  543. if (enter_fwlps)
  544. _rtl88ee_fwlps_enter(hw);
  545. else
  546. _rtl88ee_fwlps_leave(hw);
  547. break; }
  548. case HW_VAR_H2C_FW_JOINBSSRPT:{
  549. u8 mstatus = (*(u8 *)val);
  550. u8 tmp, tmp_reg422, uval;
  551. u8 count = 0, dlbcn_count = 0;
  552. bool recover = false;
  553. if (mstatus == RT_MEDIA_CONNECT) {
  554. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID, NULL);
  555. tmp = rtl_read_byte(rtlpriv, REG_CR + 1);
  556. rtl_write_byte(rtlpriv, REG_CR + 1, (tmp | BIT(0)));
  557. _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(3));
  558. _rtl88ee_set_bcn_ctrl_reg(hw, BIT(4), 0);
  559. tmp_reg422 = rtl_read_byte(rtlpriv,
  560. REG_FWHW_TXQ_CTRL + 2);
  561. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  562. tmp_reg422 & (~BIT(6)));
  563. if (tmp_reg422 & BIT(6))
  564. recover = true;
  565. do {
  566. uval = rtl_read_byte(rtlpriv, REG_TDECTRL+2);
  567. rtl_write_byte(rtlpriv, REG_TDECTRL+2,
  568. (uval | BIT(0)));
  569. _rtl88ee_return_beacon_queue_skb(hw);
  570. rtl88e_set_fw_rsvdpagepkt(hw, 0);
  571. uval = rtl_read_byte(rtlpriv, REG_TDECTRL+2);
  572. count = 0;
  573. while (!(uval & BIT(0)) && count < 20) {
  574. count++;
  575. udelay(10);
  576. uval = rtl_read_byte(rtlpriv,
  577. REG_TDECTRL+2);
  578. }
  579. dlbcn_count++;
  580. } while (!(uval & BIT(0)) && dlbcn_count < 5);
  581. if (uval & BIT(0))
  582. rtl_write_byte(rtlpriv, REG_TDECTRL+2, BIT(0));
  583. _rtl88ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
  584. _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(4));
  585. if (recover) {
  586. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  587. tmp_reg422);
  588. }
  589. rtl_write_byte(rtlpriv, REG_CR + 1, (tmp & ~(BIT(0))));
  590. }
  591. rtl88e_set_fw_joinbss_report_cmd(hw, (*(u8 *)val));
  592. break; }
  593. case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
  594. rtl88e_set_p2p_ps_offload_cmd(hw, (*(u8 *)val));
  595. break;
  596. case HW_VAR_AID:{
  597. u16 u2btmp;
  598. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  599. u2btmp &= 0xC000;
  600. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
  601. mac->assoc_id));
  602. break; }
  603. case HW_VAR_CORRECT_TSF:{
  604. u8 btype_ibss = ((u8 *)(val))[0];
  605. if (btype_ibss == true)
  606. _rtl88ee_stop_tx_beacon(hw);
  607. _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(3));
  608. rtl_write_dword(rtlpriv, REG_TSFTR,
  609. (u32) (mac->tsf & 0xffffffff));
  610. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  611. (u32) ((mac->tsf >> 32) & 0xffffffff));
  612. _rtl88ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
  613. if (btype_ibss == true)
  614. _rtl88ee_resume_tx_beacon(hw);
  615. break; }
  616. default:
  617. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  618. "switch case not process %x\n", variable);
  619. break;
  620. }
  621. }
  622. static bool _rtl88ee_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  623. {
  624. struct rtl_priv *rtlpriv = rtl_priv(hw);
  625. bool status = true;
  626. long count = 0;
  627. u32 value = _LLT_INIT_ADDR(address) | _LLT_INIT_DATA(data) |
  628. _LLT_OP(_LLT_WRITE_ACCESS);
  629. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  630. do {
  631. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  632. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  633. break;
  634. if (count > POLLING_LLT_THRESHOLD) {
  635. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  636. "Failed to polling write LLT done at address %d!\n",
  637. address);
  638. status = false;
  639. break;
  640. }
  641. } while (++count);
  642. return status;
  643. }
  644. static bool _rtl88ee_llt_table_init(struct ieee80211_hw *hw)
  645. {
  646. struct rtl_priv *rtlpriv = rtl_priv(hw);
  647. unsigned short i;
  648. u8 txpktbuf_bndy;
  649. u8 maxpage;
  650. bool status;
  651. maxpage = 0xAF;
  652. txpktbuf_bndy = 0xAB;
  653. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x01);
  654. rtl_write_dword(rtlpriv, REG_RQPN, 0x80730d29);
  655. rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x25FF0000 | txpktbuf_bndy));
  656. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  657. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  658. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  659. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  660. rtl_write_byte(rtlpriv, REG_PBP, 0x11);
  661. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  662. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  663. status = _rtl88ee_llt_write(hw, i, i + 1);
  664. if (true != status)
  665. return status;
  666. }
  667. status = _rtl88ee_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  668. if (true != status)
  669. return status;
  670. for (i = txpktbuf_bndy; i < maxpage; i++) {
  671. status = _rtl88ee_llt_write(hw, i, (i + 1));
  672. if (true != status)
  673. return status;
  674. }
  675. status = _rtl88ee_llt_write(hw, maxpage, txpktbuf_bndy);
  676. if (true != status)
  677. return status;
  678. return true;
  679. }
  680. static void _rtl88ee_gen_refresh_led_state(struct ieee80211_hw *hw)
  681. {
  682. struct rtl_priv *rtlpriv = rtl_priv(hw);
  683. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  684. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  685. struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
  686. if (rtlpriv->rtlhal.up_first_time)
  687. return;
  688. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  689. rtl88ee_sw_led_on(hw, pLed0);
  690. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  691. rtl88ee_sw_led_on(hw, pLed0);
  692. else
  693. rtl88ee_sw_led_off(hw, pLed0);
  694. }
  695. static bool _rtl88ee_init_mac(struct ieee80211_hw *hw)
  696. {
  697. struct rtl_priv *rtlpriv = rtl_priv(hw);
  698. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  699. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  700. u8 bytetmp;
  701. u16 wordtmp;
  702. /*Disable XTAL OUTPUT for power saving. YJ, add, 111206. */
  703. bytetmp = rtl_read_byte(rtlpriv, REG_XCK_OUT_CTRL) & (~BIT(0));
  704. rtl_write_byte(rtlpriv, REG_XCK_OUT_CTRL, bytetmp);
  705. /*Auto Power Down to CHIP-off State*/
  706. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) & (~BIT(7));
  707. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
  708. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  709. /* HW Power on sequence */
  710. if (!rtl88_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK,
  711. PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,
  712. Rtl8188E_NIC_ENABLE_FLOW)) {
  713. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  714. "init MAC Fail as rtl88_hal_pwrseqcmdparsing\n");
  715. return false;
  716. }
  717. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO) | BIT(4);
  718. rtl_write_byte(rtlpriv, REG_APS_FSMCO, bytetmp);
  719. bytetmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG+2);
  720. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+2, bytetmp|BIT(2));
  721. bytetmp = rtl_read_byte(rtlpriv, REG_WATCH_DOG+1);
  722. rtl_write_byte(rtlpriv, REG_WATCH_DOG+1, bytetmp|BIT(7));
  723. bytetmp = rtl_read_byte(rtlpriv, REG_AFE_XTAL_CTRL_EXT+1);
  724. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL_EXT+1, bytetmp|BIT(1));
  725. bytetmp = rtl_read_byte(rtlpriv, REG_TX_RPT_CTRL);
  726. rtl_write_byte(rtlpriv, REG_TX_RPT_CTRL, bytetmp|BIT(1)|BIT(0));
  727. rtl_write_byte(rtlpriv, REG_TX_RPT_CTRL+1, 2);
  728. rtl_write_word(rtlpriv, REG_TX_RPT_TIME, 0xcdf0);
  729. /*Add for wake up online*/
  730. bytetmp = rtl_read_byte(rtlpriv, REG_SYS_CLKR);
  731. rtl_write_byte(rtlpriv, REG_SYS_CLKR, bytetmp|BIT(3));
  732. bytetmp = rtl_read_byte(rtlpriv, REG_GPIO_MUXCFG+1);
  733. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG+1, (bytetmp & (~BIT(4))));
  734. rtl_write_byte(rtlpriv, 0x367, 0x80);
  735. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  736. rtl_write_byte(rtlpriv, REG_CR+1, 0x06);
  737. rtl_write_byte(rtlpriv, REG_CR+2, 0x00);
  738. if (!rtlhal->mac_func_enable) {
  739. if (_rtl88ee_llt_table_init(hw) == false) {
  740. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  741. "LLT table init fail\n");
  742. return false;
  743. }
  744. }
  745. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  746. rtl_write_dword(rtlpriv, REG_HISRE, 0xffffffff);
  747. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
  748. wordtmp &= 0xf;
  749. wordtmp |= 0xE771;
  750. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  751. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  752. rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xffff);
  753. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  754. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  755. ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
  756. DMA_BIT_MASK(32));
  757. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  758. (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
  759. DMA_BIT_MASK(32));
  760. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  761. (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  762. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  763. (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  764. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  765. (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  766. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  767. (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  768. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  769. (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
  770. DMA_BIT_MASK(32));
  771. rtl_write_dword(rtlpriv, REG_RX_DESA,
  772. (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
  773. DMA_BIT_MASK(32));
  774. /* if we want to support 64 bit DMA, we should set it here,
  775. * but at the moment we do not support 64 bit DMA
  776. */
  777. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  778. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  779. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+1, 0);/*Enable RX DMA */
  780. if (rtlhal->earlymode_enable) {/*Early mode enable*/
  781. bytetmp = rtl_read_byte(rtlpriv, REG_EARLY_MODE_CONTROL);
  782. bytetmp |= 0x1f;
  783. rtl_write_byte(rtlpriv, REG_EARLY_MODE_CONTROL, bytetmp);
  784. rtl_write_byte(rtlpriv, REG_EARLY_MODE_CONTROL+3, 0x81);
  785. }
  786. _rtl88ee_gen_refresh_led_state(hw);
  787. return true;
  788. }
  789. static void _rtl88ee_hw_configure(struct ieee80211_hw *hw)
  790. {
  791. struct rtl_priv *rtlpriv = rtl_priv(hw);
  792. u32 reg_prsr;
  793. reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  794. rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
  795. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  796. }
  797. static void _rtl88ee_enable_aspm_back_door(struct ieee80211_hw *hw)
  798. {
  799. struct rtl_priv *rtlpriv = rtl_priv(hw);
  800. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  801. u8 tmp1byte = 0;
  802. u32 tmp4Byte = 0, count;
  803. rtl_write_word(rtlpriv, 0x354, 0x8104);
  804. rtl_write_word(rtlpriv, 0x358, 0x24);
  805. rtl_write_word(rtlpriv, 0x350, 0x70c);
  806. rtl_write_byte(rtlpriv, 0x352, 0x2);
  807. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  808. count = 0;
  809. while (tmp1byte && count < 20) {
  810. udelay(10);
  811. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  812. count++;
  813. }
  814. if (0 == tmp1byte) {
  815. tmp4Byte = rtl_read_dword(rtlpriv, 0x34c);
  816. rtl_write_dword(rtlpriv, 0x348, tmp4Byte|BIT(31));
  817. rtl_write_word(rtlpriv, 0x350, 0xf70c);
  818. rtl_write_byte(rtlpriv, 0x352, 0x1);
  819. }
  820. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  821. count = 0;
  822. while (tmp1byte && count < 20) {
  823. udelay(10);
  824. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  825. count++;
  826. }
  827. rtl_write_word(rtlpriv, 0x350, 0x718);
  828. rtl_write_byte(rtlpriv, 0x352, 0x2);
  829. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  830. count = 0;
  831. while (tmp1byte && count < 20) {
  832. udelay(10);
  833. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  834. count++;
  835. }
  836. if (ppsc->support_backdoor || (0 == tmp1byte)) {
  837. tmp4Byte = rtl_read_dword(rtlpriv, 0x34c);
  838. rtl_write_dword(rtlpriv, 0x348, tmp4Byte|BIT(11)|BIT(12));
  839. rtl_write_word(rtlpriv, 0x350, 0xf718);
  840. rtl_write_byte(rtlpriv, 0x352, 0x1);
  841. }
  842. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  843. count = 0;
  844. while (tmp1byte && count < 20) {
  845. udelay(10);
  846. tmp1byte = rtl_read_byte(rtlpriv, 0x352);
  847. count++;
  848. }
  849. }
  850. void rtl88ee_enable_hw_security_config(struct ieee80211_hw *hw)
  851. {
  852. struct rtl_priv *rtlpriv = rtl_priv(hw);
  853. u8 sec_reg_value;
  854. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  855. "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  856. rtlpriv->sec.pairwise_enc_algorithm,
  857. rtlpriv->sec.group_enc_algorithm);
  858. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  859. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  860. "not open hw encryption\n");
  861. return;
  862. }
  863. sec_reg_value = SCR_TXENCENABLE | SCR_RXDECENABLE;
  864. if (rtlpriv->sec.use_defaultkey) {
  865. sec_reg_value |= SCR_TXUSEDK;
  866. sec_reg_value |= SCR_RXUSEDK;
  867. }
  868. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  869. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  870. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  871. "The SECR-value %x\n", sec_reg_value);
  872. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  873. }
  874. int rtl88ee_hw_init(struct ieee80211_hw *hw)
  875. {
  876. struct rtl_priv *rtlpriv = rtl_priv(hw);
  877. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  878. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  879. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  880. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  881. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  882. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  883. bool rtstatus = true;
  884. int err = 0;
  885. u8 tmp_u1b, u1byte;
  886. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Rtl8188EE hw init\n");
  887. rtlpriv->rtlhal.being_init_adapter = true;
  888. rtlpriv->intf_ops->disable_aspm(hw);
  889. tmp_u1b = rtl_read_byte(rtlpriv, REG_SYS_CLKR+1);
  890. u1byte = rtl_read_byte(rtlpriv, REG_CR);
  891. if ((tmp_u1b & BIT(3)) && (u1byte != 0 && u1byte != 0xEA)) {
  892. rtlhal->mac_func_enable = true;
  893. } else {
  894. rtlhal->mac_func_enable = false;
  895. rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_88E;
  896. }
  897. rtstatus = _rtl88ee_init_mac(hw);
  898. if (rtstatus != true) {
  899. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
  900. err = 1;
  901. return err;
  902. }
  903. err = rtl88e_download_fw(hw, false);
  904. if (err) {
  905. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  906. "Failed to download FW. Init HW without FW now..\n");
  907. err = 1;
  908. rtlhal->fw_ready = false;
  909. return err;
  910. } else {
  911. rtlhal->fw_ready = true;
  912. }
  913. /*fw related variable initialize */
  914. rtlhal->last_hmeboxnum = 0;
  915. rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_88E;
  916. rtlhal->fw_clk_change_in_progress = false;
  917. rtlhal->allow_sw_to_change_hwclc = false;
  918. ppsc->fw_current_inpsmode = false;
  919. rtl88e_phy_mac_config(hw);
  920. /* because last function modifies RCR, we update
  921. * rcr var here, or TP will be unstable for receive_config
  922. * is wrong, RX RCR_ACRC32 will cause TP unstable & Rx
  923. * RCR_APP_ICV will cause mac80211 disassoc for cisco 1252
  924. */
  925. rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
  926. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  927. rtl88e_phy_bb_config(hw);
  928. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  929. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  930. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  931. rtl88e_phy_rf_config(hw);
  932. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  933. RF_CHNLBW, RFREG_OFFSET_MASK);
  934. rtlphy->rfreg_chnlval[0] = rtlphy->rfreg_chnlval[0] & 0xfff00fff;
  935. _rtl88ee_hw_configure(hw);
  936. rtl_cam_reset_all_entry(hw);
  937. rtl88ee_enable_hw_security_config(hw);
  938. rtlhal->mac_func_enable = true;
  939. ppsc->rfpwr_state = ERFON;
  940. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  941. _rtl88ee_enable_aspm_back_door(hw);
  942. rtlpriv->intf_ops->enable_aspm(hw);
  943. if (ppsc->rfpwr_state == ERFON) {
  944. if ((rtlefuse->antenna_div_type == CGCS_RX_HW_ANTDIV) ||
  945. ((rtlefuse->antenna_div_type == CG_TRX_HW_ANTDIV) &&
  946. (rtlhal->oem_id == RT_CID_819x_HP))) {
  947. rtl88e_phy_set_rfpath_switch(hw, true);
  948. rtlpriv->dm.fat_table.rx_idle_ant = MAIN_ANT;
  949. } else {
  950. rtl88e_phy_set_rfpath_switch(hw, false);
  951. rtlpriv->dm.fat_table.rx_idle_ant = AUX_ANT;
  952. }
  953. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  954. "rx idle ant %s\n",
  955. (rtlpriv->dm.fat_table.rx_idle_ant == MAIN_ANT) ?
  956. ("MAIN_ANT") : ("AUX_ANT"));
  957. if (rtlphy->iqk_initialized) {
  958. rtl88e_phy_iq_calibrate(hw, true);
  959. } else {
  960. rtl88e_phy_iq_calibrate(hw, false);
  961. rtlphy->iqk_initialized = true;
  962. }
  963. rtl88e_dm_check_txpower_tracking(hw);
  964. rtl88e_phy_lc_calibrate(hw);
  965. }
  966. tmp_u1b = efuse_read_1byte(hw, 0x1FA);
  967. if (!(tmp_u1b & BIT(0))) {
  968. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
  969. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "PA BIAS path A\n");
  970. }
  971. if (!(tmp_u1b & BIT(4))) {
  972. tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
  973. tmp_u1b &= 0x0F;
  974. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
  975. udelay(10);
  976. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
  977. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "under 1.5V\n");
  978. }
  979. rtl_write_byte(rtlpriv, REG_NAV_CTRL+2, ((30000+127)/128));
  980. rtl88e_dm_init(hw);
  981. rtlpriv->rtlhal.being_init_adapter = false;
  982. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "end of Rtl8188EE hw init %x\n",
  983. err);
  984. return 0;
  985. }
  986. static enum version_8188e _rtl88ee_read_chip_version(struct ieee80211_hw *hw)
  987. {
  988. struct rtl_priv *rtlpriv = rtl_priv(hw);
  989. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  990. enum version_8188e version = VERSION_UNKNOWN;
  991. u32 value32;
  992. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  993. if (value32 & TRP_VAUX_EN) {
  994. version = (enum version_8188e) VERSION_TEST_CHIP_88E;
  995. } else {
  996. version = NORMAL_CHIP;
  997. version = version | ((value32 & TYPE_ID) ? RF_TYPE_2T2R : 0);
  998. version = version | ((value32 & VENDOR_ID) ?
  999. CHIP_VENDOR_UMC : 0);
  1000. }
  1001. rtlphy->rf_type = RF_1T1R;
  1002. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1003. "Chip RF Type: %s\n", (rtlphy->rf_type == RF_2T2R) ?
  1004. "RF_2T2R" : "RF_1T1R");
  1005. return version;
  1006. }
  1007. static int _rtl88ee_set_media_status(struct ieee80211_hw *hw,
  1008. enum nl80211_iftype type)
  1009. {
  1010. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1011. u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
  1012. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  1013. bt_msr &= 0xfc;
  1014. if (type == NL80211_IFTYPE_UNSPECIFIED ||
  1015. type == NL80211_IFTYPE_STATION) {
  1016. _rtl88ee_stop_tx_beacon(hw);
  1017. _rtl88ee_enable_bcn_sub_func(hw);
  1018. } else if (type == NL80211_IFTYPE_ADHOC ||
  1019. type == NL80211_IFTYPE_AP ||
  1020. type == NL80211_IFTYPE_MESH_POINT) {
  1021. _rtl88ee_resume_tx_beacon(hw);
  1022. _rtl88ee_disable_bcn_sub_func(hw);
  1023. } else {
  1024. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1025. "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
  1026. type);
  1027. }
  1028. switch (type) {
  1029. case NL80211_IFTYPE_UNSPECIFIED:
  1030. bt_msr |= MSR_NOLINK;
  1031. ledaction = LED_CTL_LINK;
  1032. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1033. "Set Network type to NO LINK!\n");
  1034. break;
  1035. case NL80211_IFTYPE_ADHOC:
  1036. bt_msr |= MSR_ADHOC;
  1037. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1038. "Set Network type to Ad Hoc!\n");
  1039. break;
  1040. case NL80211_IFTYPE_STATION:
  1041. bt_msr |= MSR_INFRA;
  1042. ledaction = LED_CTL_LINK;
  1043. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1044. "Set Network type to STA!\n");
  1045. break;
  1046. case NL80211_IFTYPE_AP:
  1047. bt_msr |= MSR_AP;
  1048. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1049. "Set Network type to AP!\n");
  1050. break;
  1051. case NL80211_IFTYPE_MESH_POINT:
  1052. bt_msr |= MSR_ADHOC;
  1053. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1054. "Set Network type to Mesh Point!\n");
  1055. break;
  1056. default:
  1057. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1058. "Network type %d not support!\n", type);
  1059. return 1;
  1060. }
  1061. rtl_write_byte(rtlpriv, (MSR), bt_msr);
  1062. rtlpriv->cfg->ops->led_control(hw, ledaction);
  1063. if ((bt_msr & 0xfc) == MSR_AP)
  1064. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  1065. else
  1066. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  1067. return 0;
  1068. }
  1069. void rtl88ee_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  1070. {
  1071. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1072. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1073. u32 reg_rcr = rtlpci->receive_config;
  1074. if (rtlpriv->psc.rfpwr_state != ERFON)
  1075. return;
  1076. if (check_bssid == true) {
  1077. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  1078. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  1079. (u8 *)(&reg_rcr));
  1080. _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(4));
  1081. } else if (check_bssid == false) {
  1082. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  1083. _rtl88ee_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1084. rtlpriv->cfg->ops->set_hw_reg(hw,
  1085. HW_VAR_RCR, (u8 *)(&reg_rcr));
  1086. }
  1087. }
  1088. int rtl88ee_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
  1089. {
  1090. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1091. if (_rtl88ee_set_media_status(hw, type))
  1092. return -EOPNOTSUPP;
  1093. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  1094. if (type != NL80211_IFTYPE_AP &&
  1095. type != NL80211_IFTYPE_MESH_POINT)
  1096. rtl88ee_set_check_bssid(hw, true);
  1097. } else {
  1098. rtl88ee_set_check_bssid(hw, false);
  1099. }
  1100. return 0;
  1101. }
  1102. /* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
  1103. void rtl88ee_set_qos(struct ieee80211_hw *hw, int aci)
  1104. {
  1105. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1106. rtl88e_dm_init_edca_turbo(hw);
  1107. switch (aci) {
  1108. case AC1_BK:
  1109. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
  1110. break;
  1111. case AC0_BE:
  1112. break;
  1113. case AC2_VI:
  1114. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
  1115. break;
  1116. case AC3_VO:
  1117. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
  1118. break;
  1119. default:
  1120. RT_ASSERT(false, "invalid aci: %d !\n", aci);
  1121. break;
  1122. }
  1123. }
  1124. void rtl88ee_enable_interrupt(struct ieee80211_hw *hw)
  1125. {
  1126. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1127. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1128. rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  1129. rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  1130. rtlpci->irq_enabled = true;
  1131. /* there are some C2H CMDs have been sent before system interrupt
  1132. * is enabled, e.g., C2H, CPWM.
  1133. * So we need to clear all C2H events that FW has notified, otherwise
  1134. * FW won't schedule any commands anymore.
  1135. */
  1136. rtl_write_byte(rtlpriv, REG_C2HEVT_CLEAR, 0);
  1137. /*enable system interrupt*/
  1138. rtl_write_dword(rtlpriv, REG_HSIMR, rtlpci->sys_irq_mask & 0xFFFFFFFF);
  1139. }
  1140. void rtl88ee_disable_interrupt(struct ieee80211_hw *hw)
  1141. {
  1142. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1143. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1144. rtl_write_dword(rtlpriv, REG_HIMR, IMR_DISABLED);
  1145. rtl_write_dword(rtlpriv, REG_HIMRE, IMR_DISABLED);
  1146. rtlpci->irq_enabled = false;
  1147. synchronize_irq(rtlpci->pdev->irq);
  1148. }
  1149. static void _rtl88ee_poweroff_adapter(struct ieee80211_hw *hw)
  1150. {
  1151. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1152. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1153. u8 u1b_tmp;
  1154. u32 count = 0;
  1155. rtlhal->mac_func_enable = false;
  1156. rtlpriv->intf_ops->enable_aspm(hw);
  1157. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "POWER OFF adapter\n");
  1158. u1b_tmp = rtl_read_byte(rtlpriv, REG_TX_RPT_CTRL);
  1159. rtl_write_byte(rtlpriv, REG_TX_RPT_CTRL, u1b_tmp & (~BIT(1)));
  1160. u1b_tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1161. while (!(u1b_tmp & BIT(1)) && (count++ < 100)) {
  1162. udelay(10);
  1163. u1b_tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1164. count++;
  1165. }
  1166. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+1, 0xFF);
  1167. rtl88_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1168. PWR_INTF_PCI_MSK,
  1169. Rtl8188E_NIC_LPS_ENTER_FLOW);
  1170. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
  1171. if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->fw_ready)
  1172. rtl88e_firmware_selfreset(hw);
  1173. u1b_tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN+1);
  1174. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, (u1b_tmp & (~BIT(2))));
  1175. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1176. u1b_tmp = rtl_read_byte(rtlpriv, REG_32K_CTRL);
  1177. rtl_write_byte(rtlpriv, REG_32K_CTRL, (u1b_tmp & (~BIT(0))));
  1178. rtl88_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1179. PWR_INTF_PCI_MSK, Rtl8188E_NIC_DISABLE_FLOW);
  1180. u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL+1);
  1181. rtl_write_byte(rtlpriv, REG_RSV_CTRL+1, (u1b_tmp & (~BIT(3))));
  1182. u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL+1);
  1183. rtl_write_byte(rtlpriv, REG_RSV_CTRL+1, (u1b_tmp | BIT(3)));
  1184. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0E);
  1185. u1b_tmp = rtl_read_byte(rtlpriv, GPIO_IN);
  1186. rtl_write_byte(rtlpriv, GPIO_OUT, u1b_tmp);
  1187. rtl_write_byte(rtlpriv, GPIO_IO_SEL, 0x7F);
  1188. u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
  1189. rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL, (u1b_tmp << 4) | u1b_tmp);
  1190. u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL+1);
  1191. rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL+1, u1b_tmp | 0x0F);
  1192. rtl_write_dword(rtlpriv, REG_GPIO_IO_SEL_2+2, 0x00080808);
  1193. }
  1194. void rtl88ee_card_disable(struct ieee80211_hw *hw)
  1195. {
  1196. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1197. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1198. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1199. enum nl80211_iftype opmode;
  1200. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "RTL8188ee card disable\n");
  1201. mac->link_state = MAC80211_NOLINK;
  1202. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1203. _rtl88ee_set_media_status(hw, opmode);
  1204. if (rtlpriv->rtlhal.driver_is_goingto_unload ||
  1205. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1206. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1207. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1208. _rtl88ee_poweroff_adapter(hw);
  1209. /* after power off we should do iqk again */
  1210. rtlpriv->phy.iqk_initialized = false;
  1211. }
  1212. void rtl88ee_interrupt_recognized(struct ieee80211_hw *hw,
  1213. u32 *p_inta, u32 *p_intb)
  1214. {
  1215. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1216. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1217. *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
  1218. rtl_write_dword(rtlpriv, ISR, *p_inta);
  1219. *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
  1220. rtl_write_dword(rtlpriv, REG_HISRE, *p_intb);
  1221. }
  1222. void rtl88ee_set_beacon_related_registers(struct ieee80211_hw *hw)
  1223. {
  1224. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1225. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1226. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1227. u16 bcn_interval, atim_window;
  1228. bcn_interval = mac->beacon_interval;
  1229. atim_window = 2; /*FIX MERGE */
  1230. rtl88ee_disable_interrupt(hw);
  1231. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1232. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1233. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1234. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  1235. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  1236. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1237. rtlpci->reg_bcn_ctrl_val |= BIT(3);
  1238. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
  1239. /*rtl88ee_enable_interrupt(hw);*/
  1240. }
  1241. void rtl88ee_set_beacon_interval(struct ieee80211_hw *hw)
  1242. {
  1243. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1244. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1245. u16 bcn_interval = mac->beacon_interval;
  1246. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1247. "beacon_interval:%d\n", bcn_interval);
  1248. /*rtl88ee_disable_interrupt(hw);*/
  1249. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1250. /*rtl88ee_enable_interrupt(hw);*/
  1251. }
  1252. void rtl88ee_update_interrupt_mask(struct ieee80211_hw *hw,
  1253. u32 add_msr, u32 rm_msr)
  1254. {
  1255. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1256. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1257. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1258. "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
  1259. rtl88ee_disable_interrupt(hw);
  1260. if (add_msr)
  1261. rtlpci->irq_mask[0] |= add_msr;
  1262. if (rm_msr)
  1263. rtlpci->irq_mask[0] &= (~rm_msr);
  1264. rtl88ee_enable_interrupt(hw);
  1265. }
  1266. static inline u8 get_chnl_group(u8 chnl)
  1267. {
  1268. u8 group;
  1269. group = chnl / 3;
  1270. if (chnl == 14)
  1271. group = 5;
  1272. return group;
  1273. }
  1274. static void set_diff0_2g(struct txpower_info_2g *pwr2g, u8 *hwinfo, u32 path,
  1275. u32 i, u32 eadr)
  1276. {
  1277. pwr2g->bw40_diff[path][i] = 0;
  1278. if (hwinfo[eadr] == 0xFF) {
  1279. pwr2g->bw20_diff[path][i] = 0x02;
  1280. } else {
  1281. pwr2g->bw20_diff[path][i] = (hwinfo[eadr]&0xf0)>>4;
  1282. /*bit sign number to 8 bit sign number*/
  1283. if (pwr2g->bw20_diff[path][i] & BIT(3))
  1284. pwr2g->bw20_diff[path][i] |= 0xF0;
  1285. }
  1286. if (hwinfo[eadr] == 0xFF) {
  1287. pwr2g->ofdm_diff[path][i] = 0x04;
  1288. } else {
  1289. pwr2g->ofdm_diff[path][i] = (hwinfo[eadr] & 0x0f);
  1290. /*bit sign number to 8 bit sign number*/
  1291. if (pwr2g->ofdm_diff[path][i] & BIT(3))
  1292. pwr2g->ofdm_diff[path][i] |= 0xF0;
  1293. }
  1294. pwr2g->cck_diff[path][i] = 0;
  1295. }
  1296. static void set_diff0_5g(struct txpower_info_5g *pwr5g, u8 *hwinfo, u32 path,
  1297. u32 i, u32 eadr)
  1298. {
  1299. pwr5g->bw40_diff[path][i] = 0;
  1300. if (hwinfo[eadr] == 0xFF) {
  1301. pwr5g->bw20_diff[path][i] = 0;
  1302. } else {
  1303. pwr5g->bw20_diff[path][i] = (hwinfo[eadr]&0xf0)>>4;
  1304. /*bit sign number to 8 bit sign number*/
  1305. if (pwr5g->bw20_diff[path][i] & BIT(3))
  1306. pwr5g->bw20_diff[path][i] |= 0xF0;
  1307. }
  1308. if (hwinfo[eadr] == 0xFF) {
  1309. pwr5g->ofdm_diff[path][i] = 0x04;
  1310. } else {
  1311. pwr5g->ofdm_diff[path][i] = (hwinfo[eadr] & 0x0f);
  1312. /*bit sign number to 8 bit sign number*/
  1313. if (pwr5g->ofdm_diff[path][i] & BIT(3))
  1314. pwr5g->ofdm_diff[path][i] |= 0xF0;
  1315. }
  1316. }
  1317. static void set_diff1_2g(struct txpower_info_2g *pwr2g, u8 *hwinfo, u32 path,
  1318. u32 i, u32 eadr)
  1319. {
  1320. if (hwinfo[eadr] == 0xFF) {
  1321. pwr2g->bw40_diff[path][i] = 0xFE;
  1322. } else {
  1323. pwr2g->bw40_diff[path][i] = (hwinfo[eadr]&0xf0)>>4;
  1324. if (pwr2g->bw40_diff[path][i] & BIT(3))
  1325. pwr2g->bw40_diff[path][i] |= 0xF0;
  1326. }
  1327. if (hwinfo[eadr] == 0xFF) {
  1328. pwr2g->bw20_diff[path][i] = 0xFE;
  1329. } else {
  1330. pwr2g->bw20_diff[path][i] = (hwinfo[eadr]&0x0f);
  1331. if (pwr2g->bw20_diff[path][i] & BIT(3))
  1332. pwr2g->bw20_diff[path][i] |= 0xF0;
  1333. }
  1334. }
  1335. static void set_diff1_5g(struct txpower_info_5g *pwr5g, u8 *hwinfo, u32 path,
  1336. u32 i, u32 eadr)
  1337. {
  1338. if (hwinfo[eadr] == 0xFF) {
  1339. pwr5g->bw40_diff[path][i] = 0xFE;
  1340. } else {
  1341. pwr5g->bw40_diff[path][i] = (hwinfo[eadr]&0xf0)>>4;
  1342. if (pwr5g->bw40_diff[path][i] & BIT(3))
  1343. pwr5g->bw40_diff[path][i] |= 0xF0;
  1344. }
  1345. if (hwinfo[eadr] == 0xFF) {
  1346. pwr5g->bw20_diff[path][i] = 0xFE;
  1347. } else {
  1348. pwr5g->bw20_diff[path][i] = (hwinfo[eadr] & 0x0f);
  1349. if (pwr5g->bw20_diff[path][i] & BIT(3))
  1350. pwr5g->bw20_diff[path][i] |= 0xF0;
  1351. }
  1352. }
  1353. static void set_diff2_2g(struct txpower_info_2g *pwr2g, u8 *hwinfo, u32 path,
  1354. u32 i, u32 eadr)
  1355. {
  1356. if (hwinfo[eadr] == 0xFF) {
  1357. pwr2g->ofdm_diff[path][i] = 0xFE;
  1358. } else {
  1359. pwr2g->ofdm_diff[path][i] = (hwinfo[eadr]&0xf0)>>4;
  1360. if (pwr2g->ofdm_diff[path][i] & BIT(3))
  1361. pwr2g->ofdm_diff[path][i] |= 0xF0;
  1362. }
  1363. if (hwinfo[eadr] == 0xFF) {
  1364. pwr2g->cck_diff[path][i] = 0xFE;
  1365. } else {
  1366. pwr2g->cck_diff[path][i] = (hwinfo[eadr]&0x0f);
  1367. if (pwr2g->cck_diff[path][i] & BIT(3))
  1368. pwr2g->cck_diff[path][i] |= 0xF0;
  1369. }
  1370. }
  1371. static void _rtl8188e_read_power_value_fromprom(struct ieee80211_hw *hw,
  1372. struct txpower_info_2g *pwr2g,
  1373. struct txpower_info_5g *pwr5g,
  1374. bool autoload_fail,
  1375. u8 *hwinfo)
  1376. {
  1377. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1378. u32 path, eadr = EEPROM_TX_PWR_INX, i;
  1379. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1380. "hal_ReadPowerValueFromPROM88E(): PROMContent[0x%x]= 0x%x\n",
  1381. (eadr+1), hwinfo[eadr+1]);
  1382. if (0xFF == hwinfo[eadr+1])
  1383. autoload_fail = true;
  1384. if (autoload_fail) {
  1385. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1386. "auto load fail : Use Default value!\n");
  1387. for (path = 0; path < MAX_RF_PATH; path++) {
  1388. /* 2.4G default value */
  1389. for (i = 0; i < MAX_CHNL_GROUP_24G; i++) {
  1390. pwr2g->index_cck_base[path][i] = 0x2D;
  1391. pwr2g->index_bw40_base[path][i] = 0x2D;
  1392. }
  1393. for (i = 0; i < MAX_TX_COUNT; i++) {
  1394. if (i == 0) {
  1395. pwr2g->bw20_diff[path][0] = 0x02;
  1396. pwr2g->ofdm_diff[path][0] = 0x04;
  1397. } else {
  1398. pwr2g->bw20_diff[path][i] = 0xFE;
  1399. pwr2g->bw40_diff[path][i] = 0xFE;
  1400. pwr2g->cck_diff[path][i] = 0xFE;
  1401. pwr2g->ofdm_diff[path][i] = 0xFE;
  1402. }
  1403. }
  1404. }
  1405. return;
  1406. }
  1407. for (path = 0; path < MAX_RF_PATH; path++) {
  1408. /*2.4G default value*/
  1409. for (i = 0; i < MAX_CHNL_GROUP_24G; i++) {
  1410. pwr2g->index_cck_base[path][i] = hwinfo[eadr++];
  1411. if (pwr2g->index_cck_base[path][i] == 0xFF)
  1412. pwr2g->index_cck_base[path][i] = 0x2D;
  1413. }
  1414. for (i = 0; i < MAX_CHNL_GROUP_24G; i++) {
  1415. pwr2g->index_bw40_base[path][i] = hwinfo[eadr++];
  1416. if (pwr2g->index_bw40_base[path][i] == 0xFF)
  1417. pwr2g->index_bw40_base[path][i] = 0x2D;
  1418. }
  1419. for (i = 0; i < MAX_TX_COUNT; i++) {
  1420. if (i == 0) {
  1421. set_diff0_2g(pwr2g, hwinfo, path, i, eadr);
  1422. eadr++;
  1423. } else {
  1424. set_diff1_2g(pwr2g, hwinfo, path, i, eadr);
  1425. eadr++;
  1426. set_diff2_2g(pwr2g, hwinfo, path, i, eadr);
  1427. eadr++;
  1428. }
  1429. }
  1430. /*5G default value*/
  1431. for (i = 0; i < MAX_CHNL_GROUP_5G; i++) {
  1432. pwr5g->index_bw40_base[path][i] = hwinfo[eadr++];
  1433. if (pwr5g->index_bw40_base[path][i] == 0xFF)
  1434. pwr5g->index_bw40_base[path][i] = 0xFE;
  1435. }
  1436. for (i = 0; i < MAX_TX_COUNT; i++) {
  1437. if (i == 0) {
  1438. set_diff0_5g(pwr5g, hwinfo, path, i, eadr);
  1439. eadr++;
  1440. } else {
  1441. set_diff1_5g(pwr5g, hwinfo, path, i, eadr);
  1442. eadr++;
  1443. }
  1444. }
  1445. if (hwinfo[eadr] == 0xFF) {
  1446. pwr5g->ofdm_diff[path][1] = 0xFE;
  1447. pwr5g->ofdm_diff[path][2] = 0xFE;
  1448. } else {
  1449. pwr5g->ofdm_diff[path][1] = (hwinfo[eadr] & 0xf0) >> 4;
  1450. pwr5g->ofdm_diff[path][2] = (hwinfo[eadr] & 0x0f);
  1451. }
  1452. eadr++;
  1453. if (hwinfo[eadr] == 0xFF)
  1454. pwr5g->ofdm_diff[path][3] = 0xFE;
  1455. else
  1456. pwr5g->ofdm_diff[path][3] = (hwinfo[eadr]&0x0f);
  1457. eadr++;
  1458. for (i = 1; i < MAX_TX_COUNT; i++) {
  1459. if (pwr5g->ofdm_diff[path][i] == 0xFF)
  1460. pwr5g->ofdm_diff[path][i] = 0xFE;
  1461. else if (pwr5g->ofdm_diff[path][i] & BIT(3))
  1462. pwr5g->ofdm_diff[path][i] |= 0xF0;
  1463. }
  1464. }
  1465. }
  1466. static void _rtl88ee_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  1467. bool autoload_fail,
  1468. u8 *hwinfo)
  1469. {
  1470. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1471. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1472. struct txpower_info_2g pwrinfo24g;
  1473. struct txpower_info_5g pwrinfo5g;
  1474. u8 rf_path, index;
  1475. u8 i;
  1476. int jj = EEPROM_RF_BOARD_OPTION_88E;
  1477. int kk = EEPROM_THERMAL_METER_88E;
  1478. _rtl8188e_read_power_value_fromprom(hw, &pwrinfo24g, &pwrinfo5g,
  1479. autoload_fail, hwinfo);
  1480. for (rf_path = 0; rf_path < 2; rf_path++) {
  1481. for (i = 0; i < 14; i++) {
  1482. index = get_chnl_group(i+1);
  1483. rtlefuse->txpwrlevel_cck[rf_path][i] =
  1484. pwrinfo24g.index_cck_base[rf_path][index];
  1485. if (i == 13)
  1486. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1487. pwrinfo24g.index_bw40_base[rf_path][4];
  1488. else
  1489. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1490. pwrinfo24g.index_bw40_base[rf_path][index];
  1491. rtlefuse->txpwr_ht20diff[rf_path][i] =
  1492. pwrinfo24g.bw20_diff[rf_path][0];
  1493. rtlefuse->txpwr_legacyhtdiff[rf_path][i] =
  1494. pwrinfo24g.ofdm_diff[rf_path][0];
  1495. }
  1496. for (i = 0; i < 14; i++) {
  1497. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1498. "RF(%d)-Ch(%d) [CCK / HT40_1S ] = "
  1499. "[0x%x / 0x%x ]\n", rf_path, i,
  1500. rtlefuse->txpwrlevel_cck[rf_path][i],
  1501. rtlefuse->txpwrlevel_ht40_1s[rf_path][i]);
  1502. }
  1503. }
  1504. if (!autoload_fail)
  1505. rtlefuse->eeprom_thermalmeter = hwinfo[kk];
  1506. else
  1507. rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
  1508. if (rtlefuse->eeprom_thermalmeter == 0xff || autoload_fail) {
  1509. rtlefuse->apk_thermalmeterignore = true;
  1510. rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
  1511. }
  1512. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  1513. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1514. "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
  1515. if (!autoload_fail) {
  1516. rtlefuse->eeprom_regulatory = hwinfo[jj] & 0x07;/*bit0~2*/
  1517. if (hwinfo[jj] == 0xFF)
  1518. rtlefuse->eeprom_regulatory = 0;
  1519. } else {
  1520. rtlefuse->eeprom_regulatory = 0;
  1521. }
  1522. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1523. "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  1524. }
  1525. static void _rtl88ee_read_adapter_info(struct ieee80211_hw *hw)
  1526. {
  1527. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1528. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1529. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1530. struct rtl_pci_priv *rppriv = rtl_pcipriv(hw);
  1531. u16 i, usvalue;
  1532. u8 hwinfo[HWSET_MAX_SIZE];
  1533. u16 eeprom_id;
  1534. int jj = EEPROM_RF_BOARD_OPTION_88E;
  1535. int kk = EEPROM_RF_FEATURE_OPTION_88E;
  1536. if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
  1537. rtl_efuse_shadow_map_update(hw);
  1538. memcpy(hwinfo, &rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
  1539. HWSET_MAX_SIZE);
  1540. } else if (rtlefuse->epromtype == EEPROM_93C46) {
  1541. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1542. "RTL819X Not boot from eeprom, check it !!");
  1543. }
  1544. RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, ("MAP\n"),
  1545. hwinfo, HWSET_MAX_SIZE);
  1546. eeprom_id = *((u16 *)&hwinfo[0]);
  1547. if (eeprom_id != RTL8188E_EEPROM_ID) {
  1548. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1549. "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
  1550. rtlefuse->autoload_failflag = true;
  1551. } else {
  1552. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1553. rtlefuse->autoload_failflag = false;
  1554. }
  1555. if (rtlefuse->autoload_failflag == true)
  1556. return;
  1557. /*VID DID SVID SDID*/
  1558. rtlefuse->eeprom_vid = *(u16 *)&hwinfo[EEPROM_VID];
  1559. rtlefuse->eeprom_did = *(u16 *)&hwinfo[EEPROM_DID];
  1560. rtlefuse->eeprom_svid = *(u16 *)&hwinfo[EEPROM_SVID];
  1561. rtlefuse->eeprom_smid = *(u16 *)&hwinfo[EEPROM_SMID];
  1562. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1563. "EEPROMId = 0x%4x\n", eeprom_id);
  1564. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1565. "EEPROM VID = 0x%4x\n", rtlefuse->eeprom_vid);
  1566. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1567. "EEPROM DID = 0x%4x\n", rtlefuse->eeprom_did);
  1568. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1569. "EEPROM SVID = 0x%4x\n", rtlefuse->eeprom_svid);
  1570. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1571. "EEPROM SMID = 0x%4x\n", rtlefuse->eeprom_smid);
  1572. /*customer ID*/
  1573. rtlefuse->eeprom_oemid = *(u8 *)&hwinfo[EEPROM_CUSTOMER_ID];
  1574. if (rtlefuse->eeprom_oemid == 0xFF)
  1575. rtlefuse->eeprom_oemid = 0;
  1576. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1577. "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
  1578. /*EEPROM version*/
  1579. rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
  1580. /*mac address*/
  1581. for (i = 0; i < 6; i += 2) {
  1582. usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
  1583. *((u16 *)(&rtlefuse->dev_addr[i])) = usvalue;
  1584. }
  1585. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1586. "dev_addr: %pM\n", rtlefuse->dev_addr);
  1587. /*channel plan */
  1588. rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
  1589. /* set channel paln to world wide 13 */
  1590. rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
  1591. /*tx power*/
  1592. _rtl88ee_read_txpower_info_from_hwpg(hw, rtlefuse->autoload_failflag,
  1593. hwinfo);
  1594. rtlefuse->txpwr_fromeprom = true;
  1595. rtl8188ee_read_bt_coexist_info_from_hwpg(hw,
  1596. rtlefuse->autoload_failflag,
  1597. hwinfo);
  1598. /*board type*/
  1599. rtlefuse->board_type = (((*(u8 *)&hwinfo[jj]) & 0xE0) >> 5);
  1600. /*Wake on wlan*/
  1601. rtlefuse->wowlan_enable = ((hwinfo[kk] & 0x40) >> 6);
  1602. /*parse xtal*/
  1603. rtlefuse->crystalcap = hwinfo[EEPROM_XTAL_88E];
  1604. if (hwinfo[EEPROM_XTAL_88E])
  1605. rtlefuse->crystalcap = 0x20;
  1606. /*antenna diversity*/
  1607. rtlefuse->antenna_div_cfg = (hwinfo[jj] & 0x18) >> 3;
  1608. if (hwinfo[jj] == 0xFF)
  1609. rtlefuse->antenna_div_cfg = 0;
  1610. if (rppriv->bt_coexist.eeprom_bt_coexist != 0 &&
  1611. rppriv->bt_coexist.eeprom_bt_ant_num == ANT_X1)
  1612. rtlefuse->antenna_div_cfg = 0;
  1613. rtlefuse->antenna_div_type = hwinfo[EEPROM_RF_ANTENNA_OPT_88E];
  1614. if (rtlefuse->antenna_div_type == 0xFF)
  1615. rtlefuse->antenna_div_type = 0x01;
  1616. if (rtlefuse->antenna_div_type == CG_TRX_HW_ANTDIV ||
  1617. rtlefuse->antenna_div_type == CGCS_RX_HW_ANTDIV)
  1618. rtlefuse->antenna_div_cfg = 1;
  1619. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  1620. switch (rtlefuse->eeprom_oemid) {
  1621. case EEPROM_CID_DEFAULT:
  1622. if (rtlefuse->eeprom_did == 0x8179) {
  1623. if (rtlefuse->eeprom_svid == 0x1025) {
  1624. rtlhal->oem_id = RT_CID_819x_Acer;
  1625. } else if ((rtlefuse->eeprom_svid == 0x10EC &&
  1626. rtlefuse->eeprom_smid == 0x0179) ||
  1627. (rtlefuse->eeprom_svid == 0x17AA &&
  1628. rtlefuse->eeprom_smid == 0x0179)) {
  1629. rtlhal->oem_id = RT_CID_819x_Lenovo;
  1630. } else if (rtlefuse->eeprom_svid == 0x103c &&
  1631. rtlefuse->eeprom_smid == 0x197d) {
  1632. rtlhal->oem_id = RT_CID_819x_HP;
  1633. } else {
  1634. rtlhal->oem_id = RT_CID_DEFAULT;
  1635. }
  1636. } else {
  1637. rtlhal->oem_id = RT_CID_DEFAULT;
  1638. }
  1639. break;
  1640. case EEPROM_CID_TOSHIBA:
  1641. rtlhal->oem_id = RT_CID_TOSHIBA;
  1642. break;
  1643. case EEPROM_CID_QMI:
  1644. rtlhal->oem_id = RT_CID_819x_QMI;
  1645. break;
  1646. case EEPROM_CID_WHQL:
  1647. default:
  1648. rtlhal->oem_id = RT_CID_DEFAULT;
  1649. break;
  1650. }
  1651. }
  1652. }
  1653. static void _rtl88ee_hal_customized_behavior(struct ieee80211_hw *hw)
  1654. {
  1655. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1656. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1657. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1658. pcipriv->ledctl.led_opendrain = true;
  1659. switch (rtlhal->oem_id) {
  1660. case RT_CID_819x_HP:
  1661. pcipriv->ledctl.led_opendrain = true;
  1662. break;
  1663. case RT_CID_819x_Lenovo:
  1664. case RT_CID_DEFAULT:
  1665. case RT_CID_TOSHIBA:
  1666. case RT_CID_CCX:
  1667. case RT_CID_819x_Acer:
  1668. case RT_CID_WHQL:
  1669. default:
  1670. break;
  1671. }
  1672. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1673. "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
  1674. }
  1675. void rtl88ee_read_eeprom_info(struct ieee80211_hw *hw)
  1676. {
  1677. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1678. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1679. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1680. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1681. u8 tmp_u1b;
  1682. rtlhal->version = _rtl88ee_read_chip_version(hw);
  1683. if (get_rf_type(rtlphy) == RF_1T1R) {
  1684. rtlpriv->dm.rfpath_rxenable[0] = true;
  1685. } else {
  1686. rtlpriv->dm.rfpath_rxenable[0] = true;
  1687. rtlpriv->dm.rfpath_rxenable[1] = true;
  1688. }
  1689. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
  1690. rtlhal->version);
  1691. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1692. if (tmp_u1b & BIT(4)) {
  1693. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
  1694. rtlefuse->epromtype = EEPROM_93C46;
  1695. } else {
  1696. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
  1697. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1698. }
  1699. if (tmp_u1b & BIT(5)) {
  1700. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1701. rtlefuse->autoload_failflag = false;
  1702. _rtl88ee_read_adapter_info(hw);
  1703. } else {
  1704. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
  1705. }
  1706. _rtl88ee_hal_customized_behavior(hw);
  1707. }
  1708. static void rtl88ee_update_hal_rate_table(struct ieee80211_hw *hw,
  1709. struct ieee80211_sta *sta)
  1710. {
  1711. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1712. struct rtl_pci_priv *rppriv = rtl_pcipriv(hw);
  1713. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1714. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1715. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1716. u32 ratr_value;
  1717. u8 ratr_index = 0;
  1718. u8 nmode = mac->ht_enable;
  1719. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1720. u16 shortgi_rate;
  1721. u32 tmp_ratr_value;
  1722. u8 ctx40 = mac->bw_40;
  1723. u16 cap = sta->ht_cap.cap;
  1724. u8 short40 = (cap & IEEE80211_HT_CAP_SGI_40) ? 1 : 0;
  1725. u8 short20 = (cap & IEEE80211_HT_CAP_SGI_20) ? 1 : 0;
  1726. enum wireless_mode wirelessmode = mac->mode;
  1727. if (rtlhal->current_bandtype == BAND_ON_5G)
  1728. ratr_value = sta->supp_rates[1] << 4;
  1729. else
  1730. ratr_value = sta->supp_rates[0];
  1731. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  1732. ratr_value = 0xfff;
  1733. ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1734. sta->ht_cap.mcs.rx_mask[0] << 12);
  1735. switch (wirelessmode) {
  1736. case WIRELESS_MODE_B:
  1737. if (ratr_value & 0x0000000c)
  1738. ratr_value &= 0x0000000d;
  1739. else
  1740. ratr_value &= 0x0000000f;
  1741. break;
  1742. case WIRELESS_MODE_G:
  1743. ratr_value &= 0x00000FF5;
  1744. break;
  1745. case WIRELESS_MODE_N_24G:
  1746. case WIRELESS_MODE_N_5G:
  1747. nmode = 1;
  1748. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1749. ratr_value &= 0x0007F005;
  1750. } else {
  1751. u32 ratr_mask;
  1752. if (get_rf_type(rtlphy) == RF_1T2R ||
  1753. get_rf_type(rtlphy) == RF_1T1R)
  1754. ratr_mask = 0x000ff005;
  1755. else
  1756. ratr_mask = 0x0f0ff005;
  1757. ratr_value &= ratr_mask;
  1758. }
  1759. break;
  1760. default:
  1761. if (rtlphy->rf_type == RF_1T2R)
  1762. ratr_value &= 0x000ff0ff;
  1763. else
  1764. ratr_value &= 0x0f0ff0ff;
  1765. break;
  1766. }
  1767. if ((rppriv->bt_coexist.bt_coexistence) &&
  1768. (rppriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) &&
  1769. (rppriv->bt_coexist.bt_cur_state) &&
  1770. (rppriv->bt_coexist.bt_ant_isolation) &&
  1771. ((rppriv->bt_coexist.bt_service == BT_SCO) ||
  1772. (rppriv->bt_coexist.bt_service == BT_BUSY)))
  1773. ratr_value &= 0x0fffcfc0;
  1774. else
  1775. ratr_value &= 0x0FFFFFFF;
  1776. if (nmode && ((ctx40 && short40) ||
  1777. (!ctx40 && short20))) {
  1778. ratr_value |= 0x10000000;
  1779. tmp_ratr_value = (ratr_value >> 12);
  1780. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  1781. if ((1 << shortgi_rate) & tmp_ratr_value)
  1782. break;
  1783. }
  1784. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  1785. (shortgi_rate << 4) | (shortgi_rate);
  1786. }
  1787. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1788. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1789. "%x\n", rtl_read_dword(rtlpriv, REG_ARFR0));
  1790. }
  1791. static void rtl88ee_update_hal_rate_mask(struct ieee80211_hw *hw,
  1792. struct ieee80211_sta *sta, u8 rssi)
  1793. {
  1794. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1795. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1796. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1797. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1798. struct rtl_sta_info *sta_entry = NULL;
  1799. u32 ratr_bitmap;
  1800. u8 ratr_index;
  1801. u16 cap = sta->ht_cap.cap;
  1802. u8 ctx40 = (cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40) ? 1 : 0;
  1803. u8 short40 = (cap & IEEE80211_HT_CAP_SGI_40) ? 1 : 0;
  1804. u8 short20 = (cap & IEEE80211_HT_CAP_SGI_20) ? 1 : 0;
  1805. enum wireless_mode wirelessmode = 0;
  1806. bool shortgi = false;
  1807. u8 rate_mask[5];
  1808. u8 macid = 0;
  1809. u8 mimo_ps = IEEE80211_SMPS_OFF;
  1810. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1811. wirelessmode = sta_entry->wireless_mode;
  1812. if (mac->opmode == NL80211_IFTYPE_STATION ||
  1813. mac->opmode == NL80211_IFTYPE_MESH_POINT)
  1814. ctx40 = mac->bw_40;
  1815. else if (mac->opmode == NL80211_IFTYPE_AP ||
  1816. mac->opmode == NL80211_IFTYPE_ADHOC)
  1817. macid = sta->aid + 1;
  1818. if (rtlhal->current_bandtype == BAND_ON_5G)
  1819. ratr_bitmap = sta->supp_rates[1] << 4;
  1820. else
  1821. ratr_bitmap = sta->supp_rates[0];
  1822. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  1823. ratr_bitmap = 0xfff;
  1824. ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1825. sta->ht_cap.mcs.rx_mask[0] << 12);
  1826. switch (wirelessmode) {
  1827. case WIRELESS_MODE_B:
  1828. ratr_index = RATR_INX_WIRELESS_B;
  1829. if (ratr_bitmap & 0x0000000c)
  1830. ratr_bitmap &= 0x0000000d;
  1831. else
  1832. ratr_bitmap &= 0x0000000f;
  1833. break;
  1834. case WIRELESS_MODE_G:
  1835. ratr_index = RATR_INX_WIRELESS_GB;
  1836. if (rssi == 1)
  1837. ratr_bitmap &= 0x00000f00;
  1838. else if (rssi == 2)
  1839. ratr_bitmap &= 0x00000ff0;
  1840. else
  1841. ratr_bitmap &= 0x00000ff5;
  1842. break;
  1843. case WIRELESS_MODE_A:
  1844. ratr_index = RATR_INX_WIRELESS_A;
  1845. ratr_bitmap &= 0x00000ff0;
  1846. break;
  1847. case WIRELESS_MODE_N_24G:
  1848. case WIRELESS_MODE_N_5G:
  1849. ratr_index = RATR_INX_WIRELESS_NGB;
  1850. if (mimo_ps == IEEE80211_SMPS_STATIC) {
  1851. if (rssi == 1)
  1852. ratr_bitmap &= 0x00070000;
  1853. else if (rssi == 2)
  1854. ratr_bitmap &= 0x0007f000;
  1855. else
  1856. ratr_bitmap &= 0x0007f005;
  1857. } else {
  1858. if (rtlphy->rf_type == RF_1T2R ||
  1859. rtlphy->rf_type == RF_1T1R) {
  1860. if (ctx40) {
  1861. if (rssi == 1)
  1862. ratr_bitmap &= 0x000f0000;
  1863. else if (rssi == 2)
  1864. ratr_bitmap &= 0x000ff000;
  1865. else
  1866. ratr_bitmap &= 0x000ff015;
  1867. } else {
  1868. if (rssi == 1)
  1869. ratr_bitmap &= 0x000f0000;
  1870. else if (rssi == 2)
  1871. ratr_bitmap &= 0x000ff000;
  1872. else
  1873. ratr_bitmap &= 0x000ff005;
  1874. }
  1875. } else {
  1876. if (ctx40) {
  1877. if (rssi == 1)
  1878. ratr_bitmap &= 0x0f8f0000;
  1879. else if (rssi == 2)
  1880. ratr_bitmap &= 0x0f8ff000;
  1881. else
  1882. ratr_bitmap &= 0x0f8ff015;
  1883. } else {
  1884. if (rssi == 1)
  1885. ratr_bitmap &= 0x0f8f0000;
  1886. else if (rssi == 2)
  1887. ratr_bitmap &= 0x0f8ff000;
  1888. else
  1889. ratr_bitmap &= 0x0f8ff005;
  1890. }
  1891. }
  1892. }
  1893. if ((ctx40 && short40) || (!ctx40 && short20)) {
  1894. if (macid == 0)
  1895. shortgi = true;
  1896. else if (macid == 1)
  1897. shortgi = false;
  1898. }
  1899. break;
  1900. default:
  1901. ratr_index = RATR_INX_WIRELESS_NGB;
  1902. if (rtlphy->rf_type == RF_1T2R)
  1903. ratr_bitmap &= 0x000ff0ff;
  1904. else
  1905. ratr_bitmap &= 0x0f0ff0ff;
  1906. break;
  1907. }
  1908. sta_entry->ratr_index = ratr_index;
  1909. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1910. "ratr_bitmap :%x\n", ratr_bitmap);
  1911. *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
  1912. (ratr_index << 28);
  1913. rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
  1914. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1915. "Rate_index:%x, ratr_val:%x, %x:%x:%x:%x:%x\n",
  1916. ratr_index, ratr_bitmap, rate_mask[0], rate_mask[1],
  1917. rate_mask[2], rate_mask[3], rate_mask[4]);
  1918. rtl88e_fill_h2c_cmd(hw, H2C_88E_RA_MASK, 5, rate_mask);
  1919. _rtl88ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
  1920. }
  1921. void rtl88ee_update_hal_rate_tbl(struct ieee80211_hw *hw,
  1922. struct ieee80211_sta *sta, u8 rssi)
  1923. {
  1924. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1925. if (rtlpriv->dm.useramask)
  1926. rtl88ee_update_hal_rate_mask(hw, sta, rssi);
  1927. else
  1928. rtl88ee_update_hal_rate_table(hw, sta);
  1929. }
  1930. void rtl88ee_update_channel_access_setting(struct ieee80211_hw *hw)
  1931. {
  1932. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1933. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1934. u16 sifs_timer;
  1935. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
  1936. (u8 *)&mac->slot_time);
  1937. if (!mac->ht_enable)
  1938. sifs_timer = 0x0a0a;
  1939. else
  1940. sifs_timer = 0x0e0e;
  1941. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  1942. }
  1943. bool rtl88ee_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
  1944. {
  1945. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1946. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1947. enum rf_pwrstate state_toset;
  1948. u32 u4tmp;
  1949. bool actuallyset = false;
  1950. if (rtlpriv->rtlhal.being_init_adapter)
  1951. return false;
  1952. if (ppsc->swrf_processing)
  1953. return false;
  1954. spin_lock(&rtlpriv->locks.rf_ps_lock);
  1955. if (ppsc->rfchange_inprogress) {
  1956. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1957. return false;
  1958. } else {
  1959. ppsc->rfchange_inprogress = true;
  1960. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1961. }
  1962. u4tmp = rtl_read_dword(rtlpriv, REG_GPIO_OUTPUT);
  1963. state_toset = (u4tmp & BIT(31)) ? ERFON : ERFOFF;
  1964. if ((ppsc->hwradiooff == true) && (state_toset == ERFON)) {
  1965. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1966. "GPIOChangeRF - HW Radio ON, RF ON\n");
  1967. state_toset = ERFON;
  1968. ppsc->hwradiooff = false;
  1969. actuallyset = true;
  1970. } else if ((ppsc->hwradiooff == false) && (state_toset == ERFOFF)) {
  1971. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1972. "GPIOChangeRF - HW Radio OFF, RF OFF\n");
  1973. state_toset = ERFOFF;
  1974. ppsc->hwradiooff = true;
  1975. actuallyset = true;
  1976. }
  1977. if (actuallyset) {
  1978. spin_lock(&rtlpriv->locks.rf_ps_lock);
  1979. ppsc->rfchange_inprogress = false;
  1980. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1981. } else {
  1982. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  1983. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1984. spin_lock(&rtlpriv->locks.rf_ps_lock);
  1985. ppsc->rfchange_inprogress = false;
  1986. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1987. }
  1988. *valid = 1;
  1989. return !ppsc->hwradiooff;
  1990. }
  1991. static void add_one_key(struct ieee80211_hw *hw, u8 *macaddr,
  1992. struct rtl_mac *mac, u32 key, u32 id,
  1993. u8 enc_algo, bool is_pairwise)
  1994. {
  1995. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1996. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1997. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "add one entry\n");
  1998. if (is_pairwise) {
  1999. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "set Pairwise key\n");
  2000. rtl_cam_add_one_entry(hw, macaddr, key, id, enc_algo,
  2001. CAM_CONFIG_NO_USEDK,
  2002. rtlpriv->sec.key_buf[key]);
  2003. } else {
  2004. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "set group key\n");
  2005. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  2006. rtl_cam_add_one_entry(hw, rtlefuse->dev_addr,
  2007. PAIRWISE_KEYIDX,
  2008. CAM_PAIRWISE_KEY_POSITION,
  2009. enc_algo,
  2010. CAM_CONFIG_NO_USEDK,
  2011. rtlpriv->sec.key_buf[id]);
  2012. }
  2013. rtl_cam_add_one_entry(hw, macaddr, key, id, enc_algo,
  2014. CAM_CONFIG_NO_USEDK,
  2015. rtlpriv->sec.key_buf[id]);
  2016. }
  2017. }
  2018. void rtl88ee_set_key(struct ieee80211_hw *hw, u32 key,
  2019. u8 *mac_ad, bool is_group, u8 enc_algo,
  2020. bool is_wepkey, bool clear_all)
  2021. {
  2022. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2023. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2024. u8 *macaddr = mac_ad;
  2025. u32 id = 0;
  2026. bool is_pairwise = false;
  2027. static u8 cam_const_addr[4][6] = {
  2028. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  2029. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  2030. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  2031. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  2032. };
  2033. static u8 cam_const_broad[] = {
  2034. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  2035. };
  2036. if (clear_all) {
  2037. u8 idx = 0;
  2038. u8 cam_offset = 0;
  2039. u8 clear_number = 5;
  2040. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
  2041. for (idx = 0; idx < clear_number; idx++) {
  2042. rtl_cam_mark_invalid(hw, cam_offset + idx);
  2043. rtl_cam_empty_entry(hw, cam_offset + idx);
  2044. if (idx < 5) {
  2045. memset(rtlpriv->sec.key_buf[idx], 0,
  2046. MAX_KEY_LEN);
  2047. rtlpriv->sec.key_len[idx] = 0;
  2048. }
  2049. }
  2050. } else {
  2051. switch (enc_algo) {
  2052. case WEP40_ENCRYPTION:
  2053. enc_algo = CAM_WEP40;
  2054. break;
  2055. case WEP104_ENCRYPTION:
  2056. enc_algo = CAM_WEP104;
  2057. break;
  2058. case TKIP_ENCRYPTION:
  2059. enc_algo = CAM_TKIP;
  2060. break;
  2061. case AESCCMP_ENCRYPTION:
  2062. enc_algo = CAM_AES;
  2063. break;
  2064. default:
  2065. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  2066. "switch case not processed\n");
  2067. enc_algo = CAM_TKIP;
  2068. break;
  2069. }
  2070. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  2071. macaddr = cam_const_addr[key];
  2072. id = key;
  2073. } else {
  2074. if (is_group) {
  2075. macaddr = cam_const_broad;
  2076. id = key;
  2077. } else {
  2078. if (mac->opmode == NL80211_IFTYPE_AP ||
  2079. mac->opmode == NL80211_IFTYPE_MESH_POINT) {
  2080. id = rtl_cam_get_free_entry(hw, mac_ad);
  2081. if (id >= TOTAL_CAM_ENTRY) {
  2082. RT_TRACE(rtlpriv, COMP_SEC,
  2083. DBG_EMERG,
  2084. "Can not find free hw security cam entry\n");
  2085. return;
  2086. }
  2087. } else {
  2088. id = CAM_PAIRWISE_KEY_POSITION;
  2089. }
  2090. key = PAIRWISE_KEYIDX;
  2091. is_pairwise = true;
  2092. }
  2093. }
  2094. if (rtlpriv->sec.key_len[key] == 0) {
  2095. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2096. "delete one entry, id is %d\n", id);
  2097. if (mac->opmode == NL80211_IFTYPE_AP ||
  2098. mac->opmode == NL80211_IFTYPE_MESH_POINT)
  2099. rtl_cam_del_entry(hw, mac_ad);
  2100. rtl_cam_delete_one_entry(hw, mac_ad, id);
  2101. } else {
  2102. add_one_key(hw, macaddr, mac, key, id, enc_algo,
  2103. is_pairwise);
  2104. }
  2105. }
  2106. }
  2107. static void rtl8188ee_bt_var_init(struct ieee80211_hw *hw)
  2108. {
  2109. struct rtl_pci_priv *rppriv = rtl_pcipriv(hw);
  2110. struct bt_coexist_info coexist = rppriv->bt_coexist;
  2111. coexist.bt_coexistence = rppriv->bt_coexist.eeprom_bt_coexist;
  2112. coexist.bt_ant_num = coexist.eeprom_bt_ant_num;
  2113. coexist.bt_coexist_type = coexist.eeprom_bt_type;
  2114. if (coexist.reg_bt_iso == 2)
  2115. coexist.bt_ant_isolation = coexist.eeprom_bt_ant_isol;
  2116. else
  2117. coexist.bt_ant_isolation = coexist.reg_bt_iso;
  2118. coexist.bt_radio_shared_type = coexist.eeprom_bt_radio_shared;
  2119. if (coexist.bt_coexistence) {
  2120. if (coexist.reg_bt_sco == 1)
  2121. coexist.bt_service = BT_OTHER_ACTION;
  2122. else if (coexist.reg_bt_sco == 2)
  2123. coexist.bt_service = BT_SCO;
  2124. else if (coexist.reg_bt_sco == 4)
  2125. coexist.bt_service = BT_BUSY;
  2126. else if (coexist.reg_bt_sco == 5)
  2127. coexist.bt_service = BT_OTHERBUSY;
  2128. else
  2129. coexist.bt_service = BT_IDLE;
  2130. coexist.bt_edca_ul = 0;
  2131. coexist.bt_edca_dl = 0;
  2132. coexist.bt_rssi_state = 0xff;
  2133. }
  2134. }
  2135. void rtl8188ee_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
  2136. bool auto_load_fail, u8 *hwinfo)
  2137. {
  2138. rtl8188ee_bt_var_init(hw);
  2139. }
  2140. void rtl8188ee_bt_reg_init(struct ieee80211_hw *hw)
  2141. {
  2142. struct rtl_pci_priv *rppriv = rtl_pcipriv(hw);
  2143. /* 0:Low, 1:High, 2:From Efuse. */
  2144. rppriv->bt_coexist.reg_bt_iso = 2;
  2145. /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
  2146. rppriv->bt_coexist.reg_bt_sco = 3;
  2147. /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
  2148. rppriv->bt_coexist.reg_bt_sco = 0;
  2149. }
  2150. void rtl8188ee_bt_hw_init(struct ieee80211_hw *hw)
  2151. {
  2152. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2153. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  2154. struct rtl_pci_priv *rppriv = rtl_pcipriv(hw);
  2155. struct bt_coexist_info coexist = rppriv->bt_coexist;
  2156. u8 u1_tmp;
  2157. if (coexist.bt_coexistence &&
  2158. ((coexist.bt_coexist_type == BT_CSR_BC4) ||
  2159. coexist.bt_coexist_type == BT_CSR_BC8)) {
  2160. if (coexist.bt_ant_isolation)
  2161. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
  2162. u1_tmp = rtl_read_byte(rtlpriv, 0x4fd) &
  2163. BIT_OFFSET_LEN_MASK_32(0, 1);
  2164. u1_tmp = u1_tmp | ((coexist.bt_ant_isolation == 1) ?
  2165. 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
  2166. ((coexist.bt_service == BT_SCO) ?
  2167. 0 : BIT_OFFSET_LEN_MASK_32(2, 1));
  2168. rtl_write_byte(rtlpriv, 0x4fd, u1_tmp);
  2169. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+4, 0xaaaa9aaa);
  2170. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+8, 0xffbd0040);
  2171. rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+0xc, 0x40000010);
  2172. /* Config to 1T1R. */
  2173. if (rtlphy->rf_type == RF_1T1R) {
  2174. u1_tmp = rtl_read_byte(rtlpriv, ROFDM0_TRXPATHENABLE);
  2175. u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
  2176. rtl_write_byte(rtlpriv, ROFDM0_TRXPATHENABLE, u1_tmp);
  2177. u1_tmp = rtl_read_byte(rtlpriv, ROFDM1_TRXPATHENABLE);
  2178. u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
  2179. rtl_write_byte(rtlpriv, ROFDM1_TRXPATHENABLE, u1_tmp);
  2180. }
  2181. }
  2182. }
  2183. void rtl88ee_suspend(struct ieee80211_hw *hw)
  2184. {
  2185. }
  2186. void rtl88ee_resume(struct ieee80211_hw *hw)
  2187. {
  2188. }
  2189. /* Turn on AAP (RCR:bit 0) for promicuous mode. */
  2190. void rtl88ee_allow_all_destaddr(struct ieee80211_hw *hw,
  2191. bool allow_all_da, bool write_into_reg)
  2192. {
  2193. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2194. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  2195. if (allow_all_da) /* Set BIT0 */
  2196. rtlpci->receive_config |= RCR_AAP;
  2197. else /* Clear BIT0 */
  2198. rtlpci->receive_config &= ~RCR_AAP;
  2199. if (write_into_reg)
  2200. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  2201. RT_TRACE(rtlpriv, COMP_TURBO | COMP_INIT, DBG_LOUD,
  2202. "receive_config = 0x%08X, write_into_reg =%d\n",
  2203. rtlpci->receive_config, write_into_reg);
  2204. }