rt73usb.h 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081
  1. /*
  2. Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt73usb
  19. Abstract: Data structures and registers for the rt73usb module.
  20. Supported chipsets: rt2571W & rt2671.
  21. */
  22. #ifndef RT73USB_H
  23. #define RT73USB_H
  24. /*
  25. * RF chip defines.
  26. */
  27. #define RF5226 0x0001
  28. #define RF2528 0x0002
  29. #define RF5225 0x0003
  30. #define RF2527 0x0004
  31. /*
  32. * Signal information.
  33. * Default offset is required for RSSI <-> dBm conversion.
  34. */
  35. #define DEFAULT_RSSI_OFFSET 120
  36. /*
  37. * Register layout information.
  38. */
  39. #define CSR_REG_BASE 0x3000
  40. #define CSR_REG_SIZE 0x04b0
  41. #define EEPROM_BASE 0x0000
  42. #define EEPROM_SIZE 0x0100
  43. #define BBP_BASE 0x0000
  44. #define BBP_SIZE 0x0080
  45. #define RF_BASE 0x0004
  46. #define RF_SIZE 0x0010
  47. /*
  48. * Number of TX queues.
  49. */
  50. #define NUM_TX_QUEUES 4
  51. /*
  52. * USB registers.
  53. */
  54. /*
  55. * MCU_LEDCS: LED control for MCU Mailbox.
  56. */
  57. #define MCU_LEDCS_LED_MODE FIELD16(0x001f)
  58. #define MCU_LEDCS_RADIO_STATUS FIELD16(0x0020)
  59. #define MCU_LEDCS_LINK_BG_STATUS FIELD16(0x0040)
  60. #define MCU_LEDCS_LINK_A_STATUS FIELD16(0x0080)
  61. #define MCU_LEDCS_POLARITY_GPIO_0 FIELD16(0x0100)
  62. #define MCU_LEDCS_POLARITY_GPIO_1 FIELD16(0x0200)
  63. #define MCU_LEDCS_POLARITY_GPIO_2 FIELD16(0x0400)
  64. #define MCU_LEDCS_POLARITY_GPIO_3 FIELD16(0x0800)
  65. #define MCU_LEDCS_POLARITY_GPIO_4 FIELD16(0x1000)
  66. #define MCU_LEDCS_POLARITY_ACT FIELD16(0x2000)
  67. #define MCU_LEDCS_POLARITY_READY_BG FIELD16(0x4000)
  68. #define MCU_LEDCS_POLARITY_READY_A FIELD16(0x8000)
  69. /*
  70. * 8051 firmware image.
  71. */
  72. #define FIRMWARE_RT2571 "rt73.bin"
  73. #define FIRMWARE_IMAGE_BASE 0x0800
  74. /*
  75. * Security key table memory.
  76. * 16 entries 32-byte for shared key table
  77. * 64 entries 32-byte for pairwise key table
  78. * 64 entries 8-byte for pairwise ta key table
  79. */
  80. #define SHARED_KEY_TABLE_BASE 0x1000
  81. #define PAIRWISE_KEY_TABLE_BASE 0x1200
  82. #define PAIRWISE_TA_TABLE_BASE 0x1a00
  83. #define SHARED_KEY_ENTRY(__idx) \
  84. ( SHARED_KEY_TABLE_BASE + \
  85. ((__idx) * sizeof(struct hw_key_entry)) )
  86. #define PAIRWISE_KEY_ENTRY(__idx) \
  87. ( PAIRWISE_KEY_TABLE_BASE + \
  88. ((__idx) * sizeof(struct hw_key_entry)) )
  89. #define PAIRWISE_TA_ENTRY(__idx) \
  90. ( PAIRWISE_TA_TABLE_BASE + \
  91. ((__idx) * sizeof(struct hw_pairwise_ta_entry)) )
  92. struct hw_key_entry {
  93. u8 key[16];
  94. u8 tx_mic[8];
  95. u8 rx_mic[8];
  96. } __packed;
  97. struct hw_pairwise_ta_entry {
  98. u8 address[6];
  99. u8 cipher;
  100. u8 reserved;
  101. } __packed;
  102. /*
  103. * Since NULL frame won't be that long (256 byte),
  104. * We steal 16 tail bytes to save debugging settings.
  105. */
  106. #define HW_DEBUG_SETTING_BASE 0x2bf0
  107. /*
  108. * On-chip BEACON frame space.
  109. */
  110. #define HW_BEACON_BASE0 0x2400
  111. #define HW_BEACON_BASE1 0x2500
  112. #define HW_BEACON_BASE2 0x2600
  113. #define HW_BEACON_BASE3 0x2700
  114. #define HW_BEACON_OFFSET(__index) \
  115. ( HW_BEACON_BASE0 + (__index * 0x0100) )
  116. /*
  117. * MAC Control/Status Registers(CSR).
  118. * Some values are set in TU, whereas 1 TU == 1024 us.
  119. */
  120. /*
  121. * MAC_CSR0: ASIC revision number.
  122. */
  123. #define MAC_CSR0 0x3000
  124. #define MAC_CSR0_REVISION FIELD32(0x0000000f)
  125. #define MAC_CSR0_CHIPSET FIELD32(0x000ffff0)
  126. /*
  127. * MAC_CSR1: System control register.
  128. * SOFT_RESET: Software reset bit, 1: reset, 0: normal.
  129. * BBP_RESET: Hardware reset BBP.
  130. * HOST_READY: Host is ready after initialization, 1: ready.
  131. */
  132. #define MAC_CSR1 0x3004
  133. #define MAC_CSR1_SOFT_RESET FIELD32(0x00000001)
  134. #define MAC_CSR1_BBP_RESET FIELD32(0x00000002)
  135. #define MAC_CSR1_HOST_READY FIELD32(0x00000004)
  136. /*
  137. * MAC_CSR2: STA MAC register 0.
  138. */
  139. #define MAC_CSR2 0x3008
  140. #define MAC_CSR2_BYTE0 FIELD32(0x000000ff)
  141. #define MAC_CSR2_BYTE1 FIELD32(0x0000ff00)
  142. #define MAC_CSR2_BYTE2 FIELD32(0x00ff0000)
  143. #define MAC_CSR2_BYTE3 FIELD32(0xff000000)
  144. /*
  145. * MAC_CSR3: STA MAC register 1.
  146. * UNICAST_TO_ME_MASK:
  147. * Used to mask off bits from byte 5 of the MAC address
  148. * to determine the UNICAST_TO_ME bit for RX frames.
  149. * The full mask is complemented by BSS_ID_MASK:
  150. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  151. */
  152. #define MAC_CSR3 0x300c
  153. #define MAC_CSR3_BYTE4 FIELD32(0x000000ff)
  154. #define MAC_CSR3_BYTE5 FIELD32(0x0000ff00)
  155. #define MAC_CSR3_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  156. /*
  157. * MAC_CSR4: BSSID register 0.
  158. */
  159. #define MAC_CSR4 0x3010
  160. #define MAC_CSR4_BYTE0 FIELD32(0x000000ff)
  161. #define MAC_CSR4_BYTE1 FIELD32(0x0000ff00)
  162. #define MAC_CSR4_BYTE2 FIELD32(0x00ff0000)
  163. #define MAC_CSR4_BYTE3 FIELD32(0xff000000)
  164. /*
  165. * MAC_CSR5: BSSID register 1.
  166. * BSS_ID_MASK:
  167. * This mask is used to mask off bits 0 and 1 of byte 5 of the
  168. * BSSID. This will make sure that those bits will be ignored
  169. * when determining the MY_BSS of RX frames.
  170. * 0: 1-BSSID mode (BSS index = 0)
  171. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  172. * 2: 2-BSSID mode (BSS index: byte5, bit 1)
  173. * 3: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  174. */
  175. #define MAC_CSR5 0x3014
  176. #define MAC_CSR5_BYTE4 FIELD32(0x000000ff)
  177. #define MAC_CSR5_BYTE5 FIELD32(0x0000ff00)
  178. #define MAC_CSR5_BSS_ID_MASK FIELD32(0x00ff0000)
  179. /*
  180. * MAC_CSR6: Maximum frame length register.
  181. */
  182. #define MAC_CSR6 0x3018
  183. #define MAC_CSR6_MAX_FRAME_UNIT FIELD32(0x00000fff)
  184. /*
  185. * MAC_CSR7: Reserved
  186. */
  187. #define MAC_CSR7 0x301c
  188. /*
  189. * MAC_CSR8: SIFS/EIFS register.
  190. * All units are in US.
  191. */
  192. #define MAC_CSR8 0x3020
  193. #define MAC_CSR8_SIFS FIELD32(0x000000ff)
  194. #define MAC_CSR8_SIFS_AFTER_RX_OFDM FIELD32(0x0000ff00)
  195. #define MAC_CSR8_EIFS FIELD32(0xffff0000)
  196. /*
  197. * MAC_CSR9: Back-Off control register.
  198. * SLOT_TIME: Slot time, default is 20us for 802.11BG.
  199. * CWMIN: Bit for Cwmin. default Cwmin is 31 (2^5 - 1).
  200. * CWMAX: Bit for Cwmax, default Cwmax is 1023 (2^10 - 1).
  201. * CW_SELECT: 1: CWmin/Cwmax select from register, 0:select from TxD.
  202. */
  203. #define MAC_CSR9 0x3024
  204. #define MAC_CSR9_SLOT_TIME FIELD32(0x000000ff)
  205. #define MAC_CSR9_CWMIN FIELD32(0x00000f00)
  206. #define MAC_CSR9_CWMAX FIELD32(0x0000f000)
  207. #define MAC_CSR9_CW_SELECT FIELD32(0x00010000)
  208. /*
  209. * MAC_CSR10: Power state configuration.
  210. */
  211. #define MAC_CSR10 0x3028
  212. /*
  213. * MAC_CSR11: Power saving transition time register.
  214. * DELAY_AFTER_TBCN: Delay after Tbcn expired in units of TU.
  215. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  216. * WAKEUP_LATENCY: In unit of TU.
  217. */
  218. #define MAC_CSR11 0x302c
  219. #define MAC_CSR11_DELAY_AFTER_TBCN FIELD32(0x000000ff)
  220. #define MAC_CSR11_TBCN_BEFORE_WAKEUP FIELD32(0x00007f00)
  221. #define MAC_CSR11_AUTOWAKE FIELD32(0x00008000)
  222. #define MAC_CSR11_WAKEUP_LATENCY FIELD32(0x000f0000)
  223. /*
  224. * MAC_CSR12: Manual power control / status register (merge CSR20 & PWRCSR1).
  225. * CURRENT_STATE: 0:sleep, 1:awake.
  226. * FORCE_WAKEUP: This has higher priority than PUT_TO_SLEEP.
  227. * BBP_CURRENT_STATE: 0: BBP sleep, 1: BBP awake.
  228. */
  229. #define MAC_CSR12 0x3030
  230. #define MAC_CSR12_CURRENT_STATE FIELD32(0x00000001)
  231. #define MAC_CSR12_PUT_TO_SLEEP FIELD32(0x00000002)
  232. #define MAC_CSR12_FORCE_WAKEUP FIELD32(0x00000004)
  233. #define MAC_CSR12_BBP_CURRENT_STATE FIELD32(0x00000008)
  234. /*
  235. * MAC_CSR13: GPIO.
  236. * MAC_CSR13_VALx: GPIO value
  237. * MAC_CSR13_DIRx: GPIO direction: 0 = input; 1 = output
  238. */
  239. #define MAC_CSR13 0x3034
  240. #define MAC_CSR13_VAL0 FIELD32(0x00000001)
  241. #define MAC_CSR13_VAL1 FIELD32(0x00000002)
  242. #define MAC_CSR13_VAL2 FIELD32(0x00000004)
  243. #define MAC_CSR13_VAL3 FIELD32(0x00000008)
  244. #define MAC_CSR13_VAL4 FIELD32(0x00000010)
  245. #define MAC_CSR13_VAL5 FIELD32(0x00000020)
  246. #define MAC_CSR13_VAL6 FIELD32(0x00000040)
  247. #define MAC_CSR13_VAL7 FIELD32(0x00000080)
  248. #define MAC_CSR13_DIR0 FIELD32(0x00000100)
  249. #define MAC_CSR13_DIR1 FIELD32(0x00000200)
  250. #define MAC_CSR13_DIR2 FIELD32(0x00000400)
  251. #define MAC_CSR13_DIR3 FIELD32(0x00000800)
  252. #define MAC_CSR13_DIR4 FIELD32(0x00001000)
  253. #define MAC_CSR13_DIR5 FIELD32(0x00002000)
  254. #define MAC_CSR13_DIR6 FIELD32(0x00004000)
  255. #define MAC_CSR13_DIR7 FIELD32(0x00008000)
  256. /*
  257. * MAC_CSR14: LED control register.
  258. * ON_PERIOD: On period, default 70ms.
  259. * OFF_PERIOD: Off period, default 30ms.
  260. * HW_LED: HW TX activity, 1: normal OFF, 0: normal ON.
  261. * SW_LED: s/w LED, 1: ON, 0: OFF.
  262. * HW_LED_POLARITY: 0: active low, 1: active high.
  263. */
  264. #define MAC_CSR14 0x3038
  265. #define MAC_CSR14_ON_PERIOD FIELD32(0x000000ff)
  266. #define MAC_CSR14_OFF_PERIOD FIELD32(0x0000ff00)
  267. #define MAC_CSR14_HW_LED FIELD32(0x00010000)
  268. #define MAC_CSR14_SW_LED FIELD32(0x00020000)
  269. #define MAC_CSR14_HW_LED_POLARITY FIELD32(0x00040000)
  270. #define MAC_CSR14_SW_LED2 FIELD32(0x00080000)
  271. /*
  272. * MAC_CSR15: NAV control.
  273. */
  274. #define MAC_CSR15 0x303c
  275. /*
  276. * TXRX control registers.
  277. * Some values are set in TU, whereas 1 TU == 1024 us.
  278. */
  279. /*
  280. * TXRX_CSR0: TX/RX configuration register.
  281. * TSF_OFFSET: Default is 24.
  282. * AUTO_TX_SEQ: 1: ASIC auto replace sequence nr in outgoing frame.
  283. * DISABLE_RX: Disable Rx engine.
  284. * DROP_CRC: Drop CRC error.
  285. * DROP_PHYSICAL: Drop physical error.
  286. * DROP_CONTROL: Drop control frame.
  287. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  288. * DROP_TO_DS: Drop fram ToDs bit is true.
  289. * DROP_VERSION_ERROR: Drop version error frame.
  290. * DROP_MULTICAST: Drop multicast frames.
  291. * DROP_BORADCAST: Drop broadcast frames.
  292. * DROP_ACK_CTS: Drop received ACK and CTS.
  293. */
  294. #define TXRX_CSR0 0x3040
  295. #define TXRX_CSR0_RX_ACK_TIMEOUT FIELD32(0x000001ff)
  296. #define TXRX_CSR0_TSF_OFFSET FIELD32(0x00007e00)
  297. #define TXRX_CSR0_AUTO_TX_SEQ FIELD32(0x00008000)
  298. #define TXRX_CSR0_DISABLE_RX FIELD32(0x00010000)
  299. #define TXRX_CSR0_DROP_CRC FIELD32(0x00020000)
  300. #define TXRX_CSR0_DROP_PHYSICAL FIELD32(0x00040000)
  301. #define TXRX_CSR0_DROP_CONTROL FIELD32(0x00080000)
  302. #define TXRX_CSR0_DROP_NOT_TO_ME FIELD32(0x00100000)
  303. #define TXRX_CSR0_DROP_TO_DS FIELD32(0x00200000)
  304. #define TXRX_CSR0_DROP_VERSION_ERROR FIELD32(0x00400000)
  305. #define TXRX_CSR0_DROP_MULTICAST FIELD32(0x00800000)
  306. #define TXRX_CSR0_DROP_BROADCAST FIELD32(0x01000000)
  307. #define TXRX_CSR0_DROP_ACK_CTS FIELD32(0x02000000)
  308. #define TXRX_CSR0_TX_WITHOUT_WAITING FIELD32(0x04000000)
  309. /*
  310. * TXRX_CSR1
  311. */
  312. #define TXRX_CSR1 0x3044
  313. #define TXRX_CSR1_BBP_ID0 FIELD32(0x0000007f)
  314. #define TXRX_CSR1_BBP_ID0_VALID FIELD32(0x00000080)
  315. #define TXRX_CSR1_BBP_ID1 FIELD32(0x00007f00)
  316. #define TXRX_CSR1_BBP_ID1_VALID FIELD32(0x00008000)
  317. #define TXRX_CSR1_BBP_ID2 FIELD32(0x007f0000)
  318. #define TXRX_CSR1_BBP_ID2_VALID FIELD32(0x00800000)
  319. #define TXRX_CSR1_BBP_ID3 FIELD32(0x7f000000)
  320. #define TXRX_CSR1_BBP_ID3_VALID FIELD32(0x80000000)
  321. /*
  322. * TXRX_CSR2
  323. */
  324. #define TXRX_CSR2 0x3048
  325. #define TXRX_CSR2_BBP_ID0 FIELD32(0x0000007f)
  326. #define TXRX_CSR2_BBP_ID0_VALID FIELD32(0x00000080)
  327. #define TXRX_CSR2_BBP_ID1 FIELD32(0x00007f00)
  328. #define TXRX_CSR2_BBP_ID1_VALID FIELD32(0x00008000)
  329. #define TXRX_CSR2_BBP_ID2 FIELD32(0x007f0000)
  330. #define TXRX_CSR2_BBP_ID2_VALID FIELD32(0x00800000)
  331. #define TXRX_CSR2_BBP_ID3 FIELD32(0x7f000000)
  332. #define TXRX_CSR2_BBP_ID3_VALID FIELD32(0x80000000)
  333. /*
  334. * TXRX_CSR3
  335. */
  336. #define TXRX_CSR3 0x304c
  337. #define TXRX_CSR3_BBP_ID0 FIELD32(0x0000007f)
  338. #define TXRX_CSR3_BBP_ID0_VALID FIELD32(0x00000080)
  339. #define TXRX_CSR3_BBP_ID1 FIELD32(0x00007f00)
  340. #define TXRX_CSR3_BBP_ID1_VALID FIELD32(0x00008000)
  341. #define TXRX_CSR3_BBP_ID2 FIELD32(0x007f0000)
  342. #define TXRX_CSR3_BBP_ID2_VALID FIELD32(0x00800000)
  343. #define TXRX_CSR3_BBP_ID3 FIELD32(0x7f000000)
  344. #define TXRX_CSR3_BBP_ID3_VALID FIELD32(0x80000000)
  345. /*
  346. * TXRX_CSR4: Auto-Responder/Tx-retry register.
  347. * AUTORESPOND_PREAMBLE: 0:long, 1:short preamble.
  348. * OFDM_TX_RATE_DOWN: 1:enable.
  349. * OFDM_TX_RATE_STEP: 0:1-step, 1: 2-step, 2:3-step, 3:4-step.
  350. * OFDM_TX_FALLBACK_CCK: 0: Fallback to OFDM 6M only, 1: Fallback to CCK 1M,2M.
  351. */
  352. #define TXRX_CSR4 0x3050
  353. #define TXRX_CSR4_TX_ACK_TIMEOUT FIELD32(0x000000ff)
  354. #define TXRX_CSR4_CNTL_ACK_POLICY FIELD32(0x00000700)
  355. #define TXRX_CSR4_ACK_CTS_PSM FIELD32(0x00010000)
  356. #define TXRX_CSR4_AUTORESPOND_ENABLE FIELD32(0x00020000)
  357. #define TXRX_CSR4_AUTORESPOND_PREAMBLE FIELD32(0x00040000)
  358. #define TXRX_CSR4_OFDM_TX_RATE_DOWN FIELD32(0x00080000)
  359. #define TXRX_CSR4_OFDM_TX_RATE_STEP FIELD32(0x00300000)
  360. #define TXRX_CSR4_OFDM_TX_FALLBACK_CCK FIELD32(0x00400000)
  361. #define TXRX_CSR4_LONG_RETRY_LIMIT FIELD32(0x0f000000)
  362. #define TXRX_CSR4_SHORT_RETRY_LIMIT FIELD32(0xf0000000)
  363. /*
  364. * TXRX_CSR5
  365. */
  366. #define TXRX_CSR5 0x3054
  367. /*
  368. * TXRX_CSR6: ACK/CTS payload consumed time
  369. */
  370. #define TXRX_CSR6 0x3058
  371. /*
  372. * TXRX_CSR7: OFDM ACK/CTS payload consumed time for 6/9/12/18 mbps.
  373. */
  374. #define TXRX_CSR7 0x305c
  375. #define TXRX_CSR7_ACK_CTS_6MBS FIELD32(0x000000ff)
  376. #define TXRX_CSR7_ACK_CTS_9MBS FIELD32(0x0000ff00)
  377. #define TXRX_CSR7_ACK_CTS_12MBS FIELD32(0x00ff0000)
  378. #define TXRX_CSR7_ACK_CTS_18MBS FIELD32(0xff000000)
  379. /*
  380. * TXRX_CSR8: OFDM ACK/CTS payload consumed time for 24/36/48/54 mbps.
  381. */
  382. #define TXRX_CSR8 0x3060
  383. #define TXRX_CSR8_ACK_CTS_24MBS FIELD32(0x000000ff)
  384. #define TXRX_CSR8_ACK_CTS_36MBS FIELD32(0x0000ff00)
  385. #define TXRX_CSR8_ACK_CTS_48MBS FIELD32(0x00ff0000)
  386. #define TXRX_CSR8_ACK_CTS_54MBS FIELD32(0xff000000)
  387. /*
  388. * TXRX_CSR9: Synchronization control register.
  389. * BEACON_INTERVAL: In unit of 1/16 TU.
  390. * TSF_TICKING: Enable TSF auto counting.
  391. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  392. * BEACON_GEN: Enable beacon generator.
  393. */
  394. #define TXRX_CSR9 0x3064
  395. #define TXRX_CSR9_BEACON_INTERVAL FIELD32(0x0000ffff)
  396. #define TXRX_CSR9_TSF_TICKING FIELD32(0x00010000)
  397. #define TXRX_CSR9_TSF_SYNC FIELD32(0x00060000)
  398. #define TXRX_CSR9_TBTT_ENABLE FIELD32(0x00080000)
  399. #define TXRX_CSR9_BEACON_GEN FIELD32(0x00100000)
  400. #define TXRX_CSR9_TIMESTAMP_COMPENSATE FIELD32(0xff000000)
  401. /*
  402. * TXRX_CSR10: BEACON alignment.
  403. */
  404. #define TXRX_CSR10 0x3068
  405. /*
  406. * TXRX_CSR11: AES mask.
  407. */
  408. #define TXRX_CSR11 0x306c
  409. /*
  410. * TXRX_CSR12: TSF low 32.
  411. */
  412. #define TXRX_CSR12 0x3070
  413. #define TXRX_CSR12_LOW_TSFTIMER FIELD32(0xffffffff)
  414. /*
  415. * TXRX_CSR13: TSF high 32.
  416. */
  417. #define TXRX_CSR13 0x3074
  418. #define TXRX_CSR13_HIGH_TSFTIMER FIELD32(0xffffffff)
  419. /*
  420. * TXRX_CSR14: TBTT timer.
  421. */
  422. #define TXRX_CSR14 0x3078
  423. /*
  424. * TXRX_CSR15: TKIP MIC priority byte "AND" mask.
  425. */
  426. #define TXRX_CSR15 0x307c
  427. /*
  428. * PHY control registers.
  429. * Some values are set in TU, whereas 1 TU == 1024 us.
  430. */
  431. /*
  432. * PHY_CSR0: RF/PS control.
  433. */
  434. #define PHY_CSR0 0x3080
  435. #define PHY_CSR0_PA_PE_BG FIELD32(0x00010000)
  436. #define PHY_CSR0_PA_PE_A FIELD32(0x00020000)
  437. /*
  438. * PHY_CSR1
  439. */
  440. #define PHY_CSR1 0x3084
  441. #define PHY_CSR1_RF_RPI FIELD32(0x00010000)
  442. /*
  443. * PHY_CSR2: Pre-TX BBP control.
  444. */
  445. #define PHY_CSR2 0x3088
  446. /*
  447. * PHY_CSR3: BBP serial control register.
  448. * VALUE: Register value to program into BBP.
  449. * REG_NUM: Selected BBP register.
  450. * READ_CONTROL: 0: Write BBP, 1: Read BBP.
  451. * BUSY: 1: ASIC is busy execute BBP programming.
  452. */
  453. #define PHY_CSR3 0x308c
  454. #define PHY_CSR3_VALUE FIELD32(0x000000ff)
  455. #define PHY_CSR3_REGNUM FIELD32(0x00007f00)
  456. #define PHY_CSR3_READ_CONTROL FIELD32(0x00008000)
  457. #define PHY_CSR3_BUSY FIELD32(0x00010000)
  458. /*
  459. * PHY_CSR4: RF serial control register
  460. * VALUE: Register value (include register id) serial out to RF/IF chip.
  461. * NUMBER_OF_BITS: Number of bits used in RFRegValue (I:20, RFMD:22).
  462. * IF_SELECT: 1: select IF to program, 0: select RF to program.
  463. * PLL_LD: RF PLL_LD status.
  464. * BUSY: 1: ASIC is busy execute RF programming.
  465. */
  466. #define PHY_CSR4 0x3090
  467. #define PHY_CSR4_VALUE FIELD32(0x00ffffff)
  468. #define PHY_CSR4_NUMBER_OF_BITS FIELD32(0x1f000000)
  469. #define PHY_CSR4_IF_SELECT FIELD32(0x20000000)
  470. #define PHY_CSR4_PLL_LD FIELD32(0x40000000)
  471. #define PHY_CSR4_BUSY FIELD32(0x80000000)
  472. /*
  473. * PHY_CSR5: RX to TX signal switch timing control.
  474. */
  475. #define PHY_CSR5 0x3094
  476. #define PHY_CSR5_IQ_FLIP FIELD32(0x00000004)
  477. /*
  478. * PHY_CSR6: TX to RX signal timing control.
  479. */
  480. #define PHY_CSR6 0x3098
  481. #define PHY_CSR6_IQ_FLIP FIELD32(0x00000004)
  482. /*
  483. * PHY_CSR7: TX DAC switching timing control.
  484. */
  485. #define PHY_CSR7 0x309c
  486. /*
  487. * Security control register.
  488. */
  489. /*
  490. * SEC_CSR0: Shared key table control.
  491. */
  492. #define SEC_CSR0 0x30a0
  493. #define SEC_CSR0_BSS0_KEY0_VALID FIELD32(0x00000001)
  494. #define SEC_CSR0_BSS0_KEY1_VALID FIELD32(0x00000002)
  495. #define SEC_CSR0_BSS0_KEY2_VALID FIELD32(0x00000004)
  496. #define SEC_CSR0_BSS0_KEY3_VALID FIELD32(0x00000008)
  497. #define SEC_CSR0_BSS1_KEY0_VALID FIELD32(0x00000010)
  498. #define SEC_CSR0_BSS1_KEY1_VALID FIELD32(0x00000020)
  499. #define SEC_CSR0_BSS1_KEY2_VALID FIELD32(0x00000040)
  500. #define SEC_CSR0_BSS1_KEY3_VALID FIELD32(0x00000080)
  501. #define SEC_CSR0_BSS2_KEY0_VALID FIELD32(0x00000100)
  502. #define SEC_CSR0_BSS2_KEY1_VALID FIELD32(0x00000200)
  503. #define SEC_CSR0_BSS2_KEY2_VALID FIELD32(0x00000400)
  504. #define SEC_CSR0_BSS2_KEY3_VALID FIELD32(0x00000800)
  505. #define SEC_CSR0_BSS3_KEY0_VALID FIELD32(0x00001000)
  506. #define SEC_CSR0_BSS3_KEY1_VALID FIELD32(0x00002000)
  507. #define SEC_CSR0_BSS3_KEY2_VALID FIELD32(0x00004000)
  508. #define SEC_CSR0_BSS3_KEY3_VALID FIELD32(0x00008000)
  509. /*
  510. * SEC_CSR1: Shared key table security mode register.
  511. */
  512. #define SEC_CSR1 0x30a4
  513. #define SEC_CSR1_BSS0_KEY0_CIPHER_ALG FIELD32(0x00000007)
  514. #define SEC_CSR1_BSS0_KEY1_CIPHER_ALG FIELD32(0x00000070)
  515. #define SEC_CSR1_BSS0_KEY2_CIPHER_ALG FIELD32(0x00000700)
  516. #define SEC_CSR1_BSS0_KEY3_CIPHER_ALG FIELD32(0x00007000)
  517. #define SEC_CSR1_BSS1_KEY0_CIPHER_ALG FIELD32(0x00070000)
  518. #define SEC_CSR1_BSS1_KEY1_CIPHER_ALG FIELD32(0x00700000)
  519. #define SEC_CSR1_BSS1_KEY2_CIPHER_ALG FIELD32(0x07000000)
  520. #define SEC_CSR1_BSS1_KEY3_CIPHER_ALG FIELD32(0x70000000)
  521. /*
  522. * Pairwise key table valid bitmap registers.
  523. * SEC_CSR2: pairwise key table valid bitmap 0.
  524. * SEC_CSR3: pairwise key table valid bitmap 1.
  525. */
  526. #define SEC_CSR2 0x30a8
  527. #define SEC_CSR3 0x30ac
  528. /*
  529. * SEC_CSR4: Pairwise key table lookup control.
  530. */
  531. #define SEC_CSR4 0x30b0
  532. #define SEC_CSR4_ENABLE_BSS0 FIELD32(0x00000001)
  533. #define SEC_CSR4_ENABLE_BSS1 FIELD32(0x00000002)
  534. #define SEC_CSR4_ENABLE_BSS2 FIELD32(0x00000004)
  535. #define SEC_CSR4_ENABLE_BSS3 FIELD32(0x00000008)
  536. /*
  537. * SEC_CSR5: shared key table security mode register.
  538. */
  539. #define SEC_CSR5 0x30b4
  540. #define SEC_CSR5_BSS2_KEY0_CIPHER_ALG FIELD32(0x00000007)
  541. #define SEC_CSR5_BSS2_KEY1_CIPHER_ALG FIELD32(0x00000070)
  542. #define SEC_CSR5_BSS2_KEY2_CIPHER_ALG FIELD32(0x00000700)
  543. #define SEC_CSR5_BSS2_KEY3_CIPHER_ALG FIELD32(0x00007000)
  544. #define SEC_CSR5_BSS3_KEY0_CIPHER_ALG FIELD32(0x00070000)
  545. #define SEC_CSR5_BSS3_KEY1_CIPHER_ALG FIELD32(0x00700000)
  546. #define SEC_CSR5_BSS3_KEY2_CIPHER_ALG FIELD32(0x07000000)
  547. #define SEC_CSR5_BSS3_KEY3_CIPHER_ALG FIELD32(0x70000000)
  548. /*
  549. * STA control registers.
  550. */
  551. /*
  552. * STA_CSR0: RX PLCP error count & RX FCS error count.
  553. */
  554. #define STA_CSR0 0x30c0
  555. #define STA_CSR0_FCS_ERROR FIELD32(0x0000ffff)
  556. #define STA_CSR0_PLCP_ERROR FIELD32(0xffff0000)
  557. /*
  558. * STA_CSR1: RX False CCA count & RX LONG frame count.
  559. */
  560. #define STA_CSR1 0x30c4
  561. #define STA_CSR1_PHYSICAL_ERROR FIELD32(0x0000ffff)
  562. #define STA_CSR1_FALSE_CCA_ERROR FIELD32(0xffff0000)
  563. /*
  564. * STA_CSR2: TX Beacon count and RX FIFO overflow count.
  565. */
  566. #define STA_CSR2 0x30c8
  567. #define STA_CSR2_RX_FIFO_OVERFLOW_COUNT FIELD32(0x0000ffff)
  568. #define STA_CSR2_RX_OVERFLOW_COUNT FIELD32(0xffff0000)
  569. /*
  570. * STA_CSR3: TX Beacon count.
  571. */
  572. #define STA_CSR3 0x30cc
  573. #define STA_CSR3_TX_BEACON_COUNT FIELD32(0x0000ffff)
  574. /*
  575. * STA_CSR4: TX Retry count.
  576. */
  577. #define STA_CSR4 0x30d0
  578. #define STA_CSR4_TX_NO_RETRY_COUNT FIELD32(0x0000ffff)
  579. #define STA_CSR4_TX_ONE_RETRY_COUNT FIELD32(0xffff0000)
  580. /*
  581. * STA_CSR5: TX Retry count.
  582. */
  583. #define STA_CSR5 0x30d4
  584. #define STA_CSR4_TX_MULTI_RETRY_COUNT FIELD32(0x0000ffff)
  585. #define STA_CSR4_TX_RETRY_FAIL_COUNT FIELD32(0xffff0000)
  586. /*
  587. * QOS control registers.
  588. */
  589. /*
  590. * QOS_CSR1: TXOP holder MAC address register.
  591. */
  592. #define QOS_CSR1 0x30e4
  593. #define QOS_CSR1_BYTE4 FIELD32(0x000000ff)
  594. #define QOS_CSR1_BYTE5 FIELD32(0x0000ff00)
  595. /*
  596. * QOS_CSR2: TXOP holder timeout register.
  597. */
  598. #define QOS_CSR2 0x30e8
  599. /*
  600. * RX QOS-CFPOLL MAC address register.
  601. * QOS_CSR3: RX QOS-CFPOLL MAC address 0.
  602. * QOS_CSR4: RX QOS-CFPOLL MAC address 1.
  603. */
  604. #define QOS_CSR3 0x30ec
  605. #define QOS_CSR4 0x30f0
  606. /*
  607. * QOS_CSR5: "QosControl" field of the RX QOS-CFPOLL.
  608. */
  609. #define QOS_CSR5 0x30f4
  610. /*
  611. * WMM Scheduler Register
  612. */
  613. /*
  614. * AIFSN_CSR: AIFSN for each EDCA AC.
  615. * AIFSN0: For AC_VO.
  616. * AIFSN1: For AC_VI.
  617. * AIFSN2: For AC_BE.
  618. * AIFSN3: For AC_BK.
  619. */
  620. #define AIFSN_CSR 0x0400
  621. #define AIFSN_CSR_AIFSN0 FIELD32(0x0000000f)
  622. #define AIFSN_CSR_AIFSN1 FIELD32(0x000000f0)
  623. #define AIFSN_CSR_AIFSN2 FIELD32(0x00000f00)
  624. #define AIFSN_CSR_AIFSN3 FIELD32(0x0000f000)
  625. /*
  626. * CWMIN_CSR: CWmin for each EDCA AC.
  627. * CWMIN0: For AC_VO.
  628. * CWMIN1: For AC_VI.
  629. * CWMIN2: For AC_BE.
  630. * CWMIN3: For AC_BK.
  631. */
  632. #define CWMIN_CSR 0x0404
  633. #define CWMIN_CSR_CWMIN0 FIELD32(0x0000000f)
  634. #define CWMIN_CSR_CWMIN1 FIELD32(0x000000f0)
  635. #define CWMIN_CSR_CWMIN2 FIELD32(0x00000f00)
  636. #define CWMIN_CSR_CWMIN3 FIELD32(0x0000f000)
  637. /*
  638. * CWMAX_CSR: CWmax for each EDCA AC.
  639. * CWMAX0: For AC_VO.
  640. * CWMAX1: For AC_VI.
  641. * CWMAX2: For AC_BE.
  642. * CWMAX3: For AC_BK.
  643. */
  644. #define CWMAX_CSR 0x0408
  645. #define CWMAX_CSR_CWMAX0 FIELD32(0x0000000f)
  646. #define CWMAX_CSR_CWMAX1 FIELD32(0x000000f0)
  647. #define CWMAX_CSR_CWMAX2 FIELD32(0x00000f00)
  648. #define CWMAX_CSR_CWMAX3 FIELD32(0x0000f000)
  649. /*
  650. * AC_TXOP_CSR0: AC_VO/AC_VI TXOP register.
  651. * AC0_TX_OP: For AC_VO, in unit of 32us.
  652. * AC1_TX_OP: For AC_VI, in unit of 32us.
  653. */
  654. #define AC_TXOP_CSR0 0x040c
  655. #define AC_TXOP_CSR0_AC0_TX_OP FIELD32(0x0000ffff)
  656. #define AC_TXOP_CSR0_AC1_TX_OP FIELD32(0xffff0000)
  657. /*
  658. * AC_TXOP_CSR1: AC_BE/AC_BK TXOP register.
  659. * AC2_TX_OP: For AC_BE, in unit of 32us.
  660. * AC3_TX_OP: For AC_BK, in unit of 32us.
  661. */
  662. #define AC_TXOP_CSR1 0x0410
  663. #define AC_TXOP_CSR1_AC2_TX_OP FIELD32(0x0000ffff)
  664. #define AC_TXOP_CSR1_AC3_TX_OP FIELD32(0xffff0000)
  665. /*
  666. * BBP registers.
  667. * The wordsize of the BBP is 8 bits.
  668. */
  669. /*
  670. * R2
  671. */
  672. #define BBP_R2_BG_MODE FIELD8(0x20)
  673. /*
  674. * R3
  675. */
  676. #define BBP_R3_SMART_MODE FIELD8(0x01)
  677. /*
  678. * R4: RX antenna control
  679. * FRAME_END: 1 - DPDT, 0 - SPDT (Only valid for 802.11G, RF2527 & RF2529)
  680. */
  681. /*
  682. * ANTENNA_CONTROL semantics (guessed):
  683. * 0x1: Software controlled antenna switching (fixed or SW diversity)
  684. * 0x2: Hardware diversity.
  685. */
  686. #define BBP_R4_RX_ANTENNA_CONTROL FIELD8(0x03)
  687. #define BBP_R4_RX_FRAME_END FIELD8(0x20)
  688. /*
  689. * R77
  690. */
  691. #define BBP_R77_RX_ANTENNA FIELD8(0x03)
  692. /*
  693. * RF registers
  694. */
  695. /*
  696. * RF 3
  697. */
  698. #define RF3_TXPOWER FIELD32(0x00003e00)
  699. /*
  700. * RF 4
  701. */
  702. #define RF4_FREQ_OFFSET FIELD32(0x0003f000)
  703. /*
  704. * EEPROM content.
  705. * The wordsize of the EEPROM is 16 bits.
  706. */
  707. /*
  708. * HW MAC address.
  709. */
  710. #define EEPROM_MAC_ADDR_0 0x0002
  711. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  712. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  713. #define EEPROM_MAC_ADDR1 0x0003
  714. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  715. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  716. #define EEPROM_MAC_ADDR_2 0x0004
  717. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  718. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  719. /*
  720. * EEPROM antenna.
  721. * ANTENNA_NUM: Number of antennas.
  722. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  723. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  724. * FRAME_TYPE: 0: DPDT , 1: SPDT , noted this bit is valid for g only.
  725. * DYN_TXAGC: Dynamic TX AGC control.
  726. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  727. * RF_TYPE: Rf_type of this adapter.
  728. */
  729. #define EEPROM_ANTENNA 0x0010
  730. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  731. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  732. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  733. #define EEPROM_ANTENNA_FRAME_TYPE FIELD16(0x0040)
  734. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  735. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  736. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  737. /*
  738. * EEPROM NIC config.
  739. * EXTERNAL_LNA: External LNA.
  740. */
  741. #define EEPROM_NIC 0x0011
  742. #define EEPROM_NIC_EXTERNAL_LNA FIELD16(0x0010)
  743. /*
  744. * EEPROM geography.
  745. * GEO_A: Default geographical setting for 5GHz band
  746. * GEO: Default geographical setting.
  747. */
  748. #define EEPROM_GEOGRAPHY 0x0012
  749. #define EEPROM_GEOGRAPHY_GEO_A FIELD16(0x00ff)
  750. #define EEPROM_GEOGRAPHY_GEO FIELD16(0xff00)
  751. /*
  752. * EEPROM BBP.
  753. */
  754. #define EEPROM_BBP_START 0x0013
  755. #define EEPROM_BBP_SIZE 16
  756. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  757. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  758. /*
  759. * EEPROM TXPOWER 802.11G
  760. */
  761. #define EEPROM_TXPOWER_G_START 0x0023
  762. #define EEPROM_TXPOWER_G_SIZE 7
  763. #define EEPROM_TXPOWER_G_1 FIELD16(0x00ff)
  764. #define EEPROM_TXPOWER_G_2 FIELD16(0xff00)
  765. /*
  766. * EEPROM Frequency
  767. */
  768. #define EEPROM_FREQ 0x002f
  769. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  770. #define EEPROM_FREQ_SEQ_MASK FIELD16(0xff00)
  771. #define EEPROM_FREQ_SEQ FIELD16(0x0300)
  772. /*
  773. * EEPROM LED.
  774. * POLARITY_RDY_G: Polarity RDY_G setting.
  775. * POLARITY_RDY_A: Polarity RDY_A setting.
  776. * POLARITY_ACT: Polarity ACT setting.
  777. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  778. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  779. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  780. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  781. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  782. * LED_MODE: Led mode.
  783. */
  784. #define EEPROM_LED 0x0030
  785. #define EEPROM_LED_POLARITY_RDY_G FIELD16(0x0001)
  786. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  787. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  788. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  789. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  790. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  791. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  792. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  793. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  794. /*
  795. * EEPROM TXPOWER 802.11A
  796. */
  797. #define EEPROM_TXPOWER_A_START 0x0031
  798. #define EEPROM_TXPOWER_A_SIZE 12
  799. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  800. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  801. /*
  802. * EEPROM RSSI offset 802.11BG
  803. */
  804. #define EEPROM_RSSI_OFFSET_BG 0x004d
  805. #define EEPROM_RSSI_OFFSET_BG_1 FIELD16(0x00ff)
  806. #define EEPROM_RSSI_OFFSET_BG_2 FIELD16(0xff00)
  807. /*
  808. * EEPROM RSSI offset 802.11A
  809. */
  810. #define EEPROM_RSSI_OFFSET_A 0x004e
  811. #define EEPROM_RSSI_OFFSET_A_1 FIELD16(0x00ff)
  812. #define EEPROM_RSSI_OFFSET_A_2 FIELD16(0xff00)
  813. /*
  814. * DMA descriptor defines.
  815. */
  816. #define TXD_DESC_SIZE ( 6 * sizeof(__le32) )
  817. #define TXINFO_SIZE ( 6 * sizeof(__le32) )
  818. #define RXD_DESC_SIZE ( 6 * sizeof(__le32) )
  819. /*
  820. * TX descriptor format for TX, PRIO and Beacon Ring.
  821. */
  822. /*
  823. * Word0
  824. * BURST: Next frame belongs to same "burst" event.
  825. * TKIP_MIC: ASIC appends TKIP MIC if TKIP is used.
  826. * KEY_TABLE: Use per-client pairwise KEY table.
  827. * KEY_INDEX:
  828. * Key index (0~31) to the pairwise KEY table.
  829. * 0~3 to shared KEY table 0 (BSS0).
  830. * 4~7 to shared KEY table 1 (BSS1).
  831. * 8~11 to shared KEY table 2 (BSS2).
  832. * 12~15 to shared KEY table 3 (BSS3).
  833. * BURST2: For backward compatibility, set to same value as BURST.
  834. */
  835. #define TXD_W0_BURST FIELD32(0x00000001)
  836. #define TXD_W0_VALID FIELD32(0x00000002)
  837. #define TXD_W0_MORE_FRAG FIELD32(0x00000004)
  838. #define TXD_W0_ACK FIELD32(0x00000008)
  839. #define TXD_W0_TIMESTAMP FIELD32(0x00000010)
  840. #define TXD_W0_OFDM FIELD32(0x00000020)
  841. #define TXD_W0_IFS FIELD32(0x00000040)
  842. #define TXD_W0_RETRY_MODE FIELD32(0x00000080)
  843. #define TXD_W0_TKIP_MIC FIELD32(0x00000100)
  844. #define TXD_W0_KEY_TABLE FIELD32(0x00000200)
  845. #define TXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  846. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  847. #define TXD_W0_BURST2 FIELD32(0x10000000)
  848. #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  849. /*
  850. * Word1
  851. * HOST_Q_ID: EDCA/HCCA queue ID.
  852. * HW_SEQUENCE: MAC overwrites the frame sequence number.
  853. * BUFFER_COUNT: Number of buffers in this TXD.
  854. */
  855. #define TXD_W1_HOST_Q_ID FIELD32(0x0000000f)
  856. #define TXD_W1_AIFSN FIELD32(0x000000f0)
  857. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  858. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  859. #define TXD_W1_IV_OFFSET FIELD32(0x003f0000)
  860. #define TXD_W1_HW_SEQUENCE FIELD32(0x10000000)
  861. #define TXD_W1_BUFFER_COUNT FIELD32(0xe0000000)
  862. /*
  863. * Word2: PLCP information
  864. */
  865. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  866. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  867. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  868. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  869. /*
  870. * Word3
  871. */
  872. #define TXD_W3_IV FIELD32(0xffffffff)
  873. /*
  874. * Word4
  875. */
  876. #define TXD_W4_EIV FIELD32(0xffffffff)
  877. /*
  878. * Word5
  879. * FRAME_OFFSET: Frame start offset inside ASIC TXFIFO (after TXINFO field).
  880. * PACKET_ID: Driver assigned packet ID to categorize TXResult in interrupt.
  881. * WAITING_DMA_DONE_INT: TXD been filled with data
  882. * and waiting for TxDoneISR housekeeping.
  883. */
  884. #define TXD_W5_FRAME_OFFSET FIELD32(0x000000ff)
  885. #define TXD_W5_PACKET_ID FIELD32(0x0000ff00)
  886. #define TXD_W5_TX_POWER FIELD32(0x00ff0000)
  887. #define TXD_W5_WAITING_DMA_DONE_INT FIELD32(0x01000000)
  888. /*
  889. * RX descriptor format for RX Ring.
  890. */
  891. /*
  892. * Word0
  893. * CIPHER_ERROR: 1:ICV error, 2:MIC error, 3:invalid key.
  894. * KEY_INDEX: Decryption key actually used.
  895. */
  896. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  897. #define RXD_W0_DROP FIELD32(0x00000002)
  898. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000004)
  899. #define RXD_W0_MULTICAST FIELD32(0x00000008)
  900. #define RXD_W0_BROADCAST FIELD32(0x00000010)
  901. #define RXD_W0_MY_BSS FIELD32(0x00000020)
  902. #define RXD_W0_CRC_ERROR FIELD32(0x00000040)
  903. #define RXD_W0_OFDM FIELD32(0x00000080)
  904. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000300)
  905. #define RXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  906. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  907. #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  908. /*
  909. * WORD1
  910. * SIGNAL: RX raw data rate reported by BBP.
  911. * RSSI: RSSI reported by BBP.
  912. */
  913. #define RXD_W1_SIGNAL FIELD32(0x000000ff)
  914. #define RXD_W1_RSSI_AGC FIELD32(0x00001f00)
  915. #define RXD_W1_RSSI_LNA FIELD32(0x00006000)
  916. #define RXD_W1_FRAME_OFFSET FIELD32(0x7f000000)
  917. /*
  918. * Word2
  919. * IV: Received IV of originally encrypted.
  920. */
  921. #define RXD_W2_IV FIELD32(0xffffffff)
  922. /*
  923. * Word3
  924. * EIV: Received EIV of originally encrypted.
  925. */
  926. #define RXD_W3_EIV FIELD32(0xffffffff)
  927. /*
  928. * Word4
  929. * ICV: Received ICV of originally encrypted.
  930. * NOTE: This is a guess, the official definition is "reserved"
  931. */
  932. #define RXD_W4_ICV FIELD32(0xffffffff)
  933. /*
  934. * the above 20-byte is called RXINFO and will be DMAed to MAC RX block
  935. * and passed to the HOST driver.
  936. * The following fields are for DMA block and HOST usage only.
  937. * Can't be touched by ASIC MAC block.
  938. */
  939. /*
  940. * Word5
  941. */
  942. #define RXD_W5_RESERVED FIELD32(0xffffffff)
  943. /*
  944. * Macros for converting txpower from EEPROM to mac80211 value
  945. * and from mac80211 value to register value.
  946. */
  947. #define MIN_TXPOWER 0
  948. #define MAX_TXPOWER 31
  949. #define DEFAULT_TXPOWER 24
  950. #define TXPOWER_FROM_DEV(__txpower) \
  951. (((u8)(__txpower)) > MAX_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  952. #define TXPOWER_TO_DEV(__txpower) \
  953. clamp_t(char, __txpower, MIN_TXPOWER, MAX_TXPOWER)
  954. #endif /* RT73USB_H */