rt2500usb.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857
  1. /*
  2. Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2500usb
  19. Abstract: Data structures and registers for the rt2500usb module.
  20. Supported chipsets: RT2570.
  21. */
  22. #ifndef RT2500USB_H
  23. #define RT2500USB_H
  24. /*
  25. * RF chip defines.
  26. */
  27. #define RF2522 0x0000
  28. #define RF2523 0x0001
  29. #define RF2524 0x0002
  30. #define RF2525 0x0003
  31. #define RF2525E 0x0005
  32. #define RF5222 0x0010
  33. /*
  34. * RT2570 version
  35. */
  36. #define RT2570_VERSION_B 2
  37. #define RT2570_VERSION_C 3
  38. #define RT2570_VERSION_D 4
  39. /*
  40. * Signal information.
  41. * Default offset is required for RSSI <-> dBm conversion.
  42. */
  43. #define DEFAULT_RSSI_OFFSET 120
  44. /*
  45. * Register layout information.
  46. */
  47. #define CSR_REG_BASE 0x0400
  48. #define CSR_REG_SIZE 0x0100
  49. #define EEPROM_BASE 0x0000
  50. #define EEPROM_SIZE 0x006a
  51. #define BBP_BASE 0x0000
  52. #define BBP_SIZE 0x0060
  53. #define RF_BASE 0x0004
  54. #define RF_SIZE 0x0010
  55. /*
  56. * Number of TX queues.
  57. */
  58. #define NUM_TX_QUEUES 2
  59. /*
  60. * Control/Status Registers(CSR).
  61. * Some values are set in TU, whereas 1 TU == 1024 us.
  62. */
  63. /*
  64. * MAC_CSR0: ASIC revision number.
  65. */
  66. #define MAC_CSR0 0x0400
  67. /*
  68. * MAC_CSR1: System control.
  69. * SOFT_RESET: Software reset, 1: reset, 0: normal.
  70. * BBP_RESET: Hardware reset, 1: reset, 0, release.
  71. * HOST_READY: Host ready after initialization.
  72. */
  73. #define MAC_CSR1 0x0402
  74. #define MAC_CSR1_SOFT_RESET FIELD16(0x00000001)
  75. #define MAC_CSR1_BBP_RESET FIELD16(0x00000002)
  76. #define MAC_CSR1_HOST_READY FIELD16(0x00000004)
  77. /*
  78. * MAC_CSR2: STA MAC register 0.
  79. */
  80. #define MAC_CSR2 0x0404
  81. #define MAC_CSR2_BYTE0 FIELD16(0x00ff)
  82. #define MAC_CSR2_BYTE1 FIELD16(0xff00)
  83. /*
  84. * MAC_CSR3: STA MAC register 1.
  85. */
  86. #define MAC_CSR3 0x0406
  87. #define MAC_CSR3_BYTE2 FIELD16(0x00ff)
  88. #define MAC_CSR3_BYTE3 FIELD16(0xff00)
  89. /*
  90. * MAC_CSR4: STA MAC register 2.
  91. */
  92. #define MAC_CSR4 0X0408
  93. #define MAC_CSR4_BYTE4 FIELD16(0x00ff)
  94. #define MAC_CSR4_BYTE5 FIELD16(0xff00)
  95. /*
  96. * MAC_CSR5: BSSID register 0.
  97. */
  98. #define MAC_CSR5 0x040a
  99. #define MAC_CSR5_BYTE0 FIELD16(0x00ff)
  100. #define MAC_CSR5_BYTE1 FIELD16(0xff00)
  101. /*
  102. * MAC_CSR6: BSSID register 1.
  103. */
  104. #define MAC_CSR6 0x040c
  105. #define MAC_CSR6_BYTE2 FIELD16(0x00ff)
  106. #define MAC_CSR6_BYTE3 FIELD16(0xff00)
  107. /*
  108. * MAC_CSR7: BSSID register 2.
  109. */
  110. #define MAC_CSR7 0x040e
  111. #define MAC_CSR7_BYTE4 FIELD16(0x00ff)
  112. #define MAC_CSR7_BYTE5 FIELD16(0xff00)
  113. /*
  114. * MAC_CSR8: Max frame length.
  115. */
  116. #define MAC_CSR8 0x0410
  117. #define MAC_CSR8_MAX_FRAME_UNIT FIELD16(0x0fff)
  118. /*
  119. * Misc MAC_CSR registers.
  120. * MAC_CSR9: Timer control.
  121. * MAC_CSR10: Slot time.
  122. * MAC_CSR11: SIFS.
  123. * MAC_CSR12: EIFS.
  124. * MAC_CSR13: Power mode0.
  125. * MAC_CSR14: Power mode1.
  126. * MAC_CSR15: Power saving transition0
  127. * MAC_CSR16: Power saving transition1
  128. */
  129. #define MAC_CSR9 0x0412
  130. #define MAC_CSR10 0x0414
  131. #define MAC_CSR11 0x0416
  132. #define MAC_CSR12 0x0418
  133. #define MAC_CSR13 0x041a
  134. #define MAC_CSR14 0x041c
  135. #define MAC_CSR15 0x041e
  136. #define MAC_CSR16 0x0420
  137. /*
  138. * MAC_CSR17: Manual power control / status register.
  139. * Allowed state: 0 deep_sleep, 1: sleep, 2: standby, 3: awake.
  140. * SET_STATE: Set state. Write 1 to trigger, self cleared.
  141. * BBP_DESIRE_STATE: BBP desired state.
  142. * RF_DESIRE_STATE: RF desired state.
  143. * BBP_CURRENT_STATE: BBP current state.
  144. * RF_CURRENT_STATE: RF current state.
  145. * PUT_TO_SLEEP: Put to sleep. Write 1 to trigger, self cleared.
  146. */
  147. #define MAC_CSR17 0x0422
  148. #define MAC_CSR17_SET_STATE FIELD16(0x0001)
  149. #define MAC_CSR17_BBP_DESIRE_STATE FIELD16(0x0006)
  150. #define MAC_CSR17_RF_DESIRE_STATE FIELD16(0x0018)
  151. #define MAC_CSR17_BBP_CURR_STATE FIELD16(0x0060)
  152. #define MAC_CSR17_RF_CURR_STATE FIELD16(0x0180)
  153. #define MAC_CSR17_PUT_TO_SLEEP FIELD16(0x0200)
  154. /*
  155. * MAC_CSR18: Wakeup timer register.
  156. * DELAY_AFTER_BEACON: Delay after Tbcn expired in units of 1/16 TU.
  157. * BEACONS_BEFORE_WAKEUP: Number of beacon before wakeup.
  158. * AUTO_WAKE: Enable auto wakeup / sleep mechanism.
  159. */
  160. #define MAC_CSR18 0x0424
  161. #define MAC_CSR18_DELAY_AFTER_BEACON FIELD16(0x00ff)
  162. #define MAC_CSR18_BEACONS_BEFORE_WAKEUP FIELD16(0x7f00)
  163. #define MAC_CSR18_AUTO_WAKE FIELD16(0x8000)
  164. /*
  165. * MAC_CSR19: GPIO control register.
  166. * MAC_CSR19_VALx: GPIO value
  167. * MAC_CSR19_DIRx: GPIO direction: 0 = input; 1 = output
  168. */
  169. #define MAC_CSR19 0x0426
  170. #define MAC_CSR19_VAL0 FIELD16(0x0001)
  171. #define MAC_CSR19_VAL1 FIELD16(0x0002)
  172. #define MAC_CSR19_VAL2 FIELD16(0x0004)
  173. #define MAC_CSR19_VAL3 FIELD16(0x0008)
  174. #define MAC_CSR19_VAL4 FIELD16(0x0010)
  175. #define MAC_CSR19_VAL5 FIELD16(0x0020)
  176. #define MAC_CSR19_VAL6 FIELD16(0x0040)
  177. #define MAC_CSR19_VAL7 FIELD16(0x0080)
  178. #define MAC_CSR19_DIR0 FIELD16(0x0100)
  179. #define MAC_CSR19_DIR1 FIELD16(0x0200)
  180. #define MAC_CSR19_DIR2 FIELD16(0x0400)
  181. #define MAC_CSR19_DIR3 FIELD16(0x0800)
  182. #define MAC_CSR19_DIR4 FIELD16(0x1000)
  183. #define MAC_CSR19_DIR5 FIELD16(0x2000)
  184. #define MAC_CSR19_DIR6 FIELD16(0x4000)
  185. #define MAC_CSR19_DIR7 FIELD16(0x8000)
  186. /*
  187. * MAC_CSR20: LED control register.
  188. * ACTIVITY: 0: idle, 1: active.
  189. * LINK: 0: linkoff, 1: linkup.
  190. * ACTIVITY_POLARITY: 0: active low, 1: active high.
  191. */
  192. #define MAC_CSR20 0x0428
  193. #define MAC_CSR20_ACTIVITY FIELD16(0x0001)
  194. #define MAC_CSR20_LINK FIELD16(0x0002)
  195. #define MAC_CSR20_ACTIVITY_POLARITY FIELD16(0x0004)
  196. /*
  197. * MAC_CSR21: LED control register.
  198. * ON_PERIOD: On period, default 70ms.
  199. * OFF_PERIOD: Off period, default 30ms.
  200. */
  201. #define MAC_CSR21 0x042a
  202. #define MAC_CSR21_ON_PERIOD FIELD16(0x00ff)
  203. #define MAC_CSR21_OFF_PERIOD FIELD16(0xff00)
  204. /*
  205. * MAC_CSR22: Collision window control register.
  206. */
  207. #define MAC_CSR22 0x042c
  208. /*
  209. * Transmit related CSRs.
  210. * Some values are set in TU, whereas 1 TU == 1024 us.
  211. */
  212. /*
  213. * TXRX_CSR0: Security control register.
  214. */
  215. #define TXRX_CSR0 0x0440
  216. #define TXRX_CSR0_ALGORITHM FIELD16(0x0007)
  217. #define TXRX_CSR0_IV_OFFSET FIELD16(0x01f8)
  218. #define TXRX_CSR0_KEY_ID FIELD16(0x1e00)
  219. /*
  220. * TXRX_CSR1: TX configuration.
  221. * ACK_TIMEOUT: ACK Timeout in unit of 1-us.
  222. * TSF_OFFSET: TSF offset in MAC header.
  223. * AUTO_SEQUENCE: Let ASIC control frame sequence number.
  224. */
  225. #define TXRX_CSR1 0x0442
  226. #define TXRX_CSR1_ACK_TIMEOUT FIELD16(0x00ff)
  227. #define TXRX_CSR1_TSF_OFFSET FIELD16(0x7f00)
  228. #define TXRX_CSR1_AUTO_SEQUENCE FIELD16(0x8000)
  229. /*
  230. * TXRX_CSR2: RX control.
  231. * DISABLE_RX: Disable rx engine.
  232. * DROP_CRC: Drop crc error.
  233. * DROP_PHYSICAL: Drop physical error.
  234. * DROP_CONTROL: Drop control frame.
  235. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  236. * DROP_TODS: Drop frame tods bit is true.
  237. * DROP_VERSION_ERROR: Drop version error frame.
  238. * DROP_MCAST: Drop multicast frames.
  239. * DROP_BCAST: Drop broadcast frames.
  240. */
  241. #define TXRX_CSR2 0x0444
  242. #define TXRX_CSR2_DISABLE_RX FIELD16(0x0001)
  243. #define TXRX_CSR2_DROP_CRC FIELD16(0x0002)
  244. #define TXRX_CSR2_DROP_PHYSICAL FIELD16(0x0004)
  245. #define TXRX_CSR2_DROP_CONTROL FIELD16(0x0008)
  246. #define TXRX_CSR2_DROP_NOT_TO_ME FIELD16(0x0010)
  247. #define TXRX_CSR2_DROP_TODS FIELD16(0x0020)
  248. #define TXRX_CSR2_DROP_VERSION_ERROR FIELD16(0x0040)
  249. #define TXRX_CSR2_DROP_MULTICAST FIELD16(0x0200)
  250. #define TXRX_CSR2_DROP_BROADCAST FIELD16(0x0400)
  251. /*
  252. * RX BBP ID registers
  253. * TXRX_CSR3: CCK RX BBP ID.
  254. * TXRX_CSR4: OFDM RX BBP ID.
  255. */
  256. #define TXRX_CSR3 0x0446
  257. #define TXRX_CSR4 0x0448
  258. /*
  259. * TXRX_CSR5: CCK TX BBP ID0.
  260. */
  261. #define TXRX_CSR5 0x044a
  262. #define TXRX_CSR5_BBP_ID0 FIELD16(0x007f)
  263. #define TXRX_CSR5_BBP_ID0_VALID FIELD16(0x0080)
  264. #define TXRX_CSR5_BBP_ID1 FIELD16(0x7f00)
  265. #define TXRX_CSR5_BBP_ID1_VALID FIELD16(0x8000)
  266. /*
  267. * TXRX_CSR6: CCK TX BBP ID1.
  268. */
  269. #define TXRX_CSR6 0x044c
  270. #define TXRX_CSR6_BBP_ID0 FIELD16(0x007f)
  271. #define TXRX_CSR6_BBP_ID0_VALID FIELD16(0x0080)
  272. #define TXRX_CSR6_BBP_ID1 FIELD16(0x7f00)
  273. #define TXRX_CSR6_BBP_ID1_VALID FIELD16(0x8000)
  274. /*
  275. * TXRX_CSR7: OFDM TX BBP ID0.
  276. */
  277. #define TXRX_CSR7 0x044e
  278. #define TXRX_CSR7_BBP_ID0 FIELD16(0x007f)
  279. #define TXRX_CSR7_BBP_ID0_VALID FIELD16(0x0080)
  280. #define TXRX_CSR7_BBP_ID1 FIELD16(0x7f00)
  281. #define TXRX_CSR7_BBP_ID1_VALID FIELD16(0x8000)
  282. /*
  283. * TXRX_CSR8: OFDM TX BBP ID1.
  284. */
  285. #define TXRX_CSR8 0x0450
  286. #define TXRX_CSR8_BBP_ID0 FIELD16(0x007f)
  287. #define TXRX_CSR8_BBP_ID0_VALID FIELD16(0x0080)
  288. #define TXRX_CSR8_BBP_ID1 FIELD16(0x7f00)
  289. #define TXRX_CSR8_BBP_ID1_VALID FIELD16(0x8000)
  290. /*
  291. * TXRX_CSR9: TX ACK time-out.
  292. */
  293. #define TXRX_CSR9 0x0452
  294. /*
  295. * TXRX_CSR10: Auto responder control.
  296. */
  297. #define TXRX_CSR10 0x0454
  298. #define TXRX_CSR10_AUTORESPOND_PREAMBLE FIELD16(0x0004)
  299. /*
  300. * TXRX_CSR11: Auto responder basic rate.
  301. */
  302. #define TXRX_CSR11 0x0456
  303. /*
  304. * ACK/CTS time registers.
  305. */
  306. #define TXRX_CSR12 0x0458
  307. #define TXRX_CSR13 0x045a
  308. #define TXRX_CSR14 0x045c
  309. #define TXRX_CSR15 0x045e
  310. #define TXRX_CSR16 0x0460
  311. #define TXRX_CSR17 0x0462
  312. /*
  313. * TXRX_CSR18: Synchronization control register.
  314. */
  315. #define TXRX_CSR18 0x0464
  316. #define TXRX_CSR18_OFFSET FIELD16(0x000f)
  317. #define TXRX_CSR18_INTERVAL FIELD16(0xfff0)
  318. /*
  319. * TXRX_CSR19: Synchronization control register.
  320. * TSF_COUNT: Enable TSF auto counting.
  321. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  322. * TBCN: Enable Tbcn with reload value.
  323. * BEACON_GEN: Enable beacon generator.
  324. */
  325. #define TXRX_CSR19 0x0466
  326. #define TXRX_CSR19_TSF_COUNT FIELD16(0x0001)
  327. #define TXRX_CSR19_TSF_SYNC FIELD16(0x0006)
  328. #define TXRX_CSR19_TBCN FIELD16(0x0008)
  329. #define TXRX_CSR19_BEACON_GEN FIELD16(0x0010)
  330. /*
  331. * TXRX_CSR20: Tx BEACON offset time control register.
  332. * OFFSET: In units of usec.
  333. * BCN_EXPECT_WINDOW: Default: 2^CWmin
  334. */
  335. #define TXRX_CSR20 0x0468
  336. #define TXRX_CSR20_OFFSET FIELD16(0x1fff)
  337. #define TXRX_CSR20_BCN_EXPECT_WINDOW FIELD16(0xe000)
  338. /*
  339. * TXRX_CSR21
  340. */
  341. #define TXRX_CSR21 0x046a
  342. /*
  343. * Encryption related CSRs.
  344. *
  345. */
  346. /*
  347. * SEC_CSR0: Shared key 0, word 0
  348. * SEC_CSR1: Shared key 0, word 1
  349. * SEC_CSR2: Shared key 0, word 2
  350. * SEC_CSR3: Shared key 0, word 3
  351. * SEC_CSR4: Shared key 0, word 4
  352. * SEC_CSR5: Shared key 0, word 5
  353. * SEC_CSR6: Shared key 0, word 6
  354. * SEC_CSR7: Shared key 0, word 7
  355. */
  356. #define SEC_CSR0 0x0480
  357. #define SEC_CSR1 0x0482
  358. #define SEC_CSR2 0x0484
  359. #define SEC_CSR3 0x0486
  360. #define SEC_CSR4 0x0488
  361. #define SEC_CSR5 0x048a
  362. #define SEC_CSR6 0x048c
  363. #define SEC_CSR7 0x048e
  364. /*
  365. * SEC_CSR8: Shared key 1, word 0
  366. * SEC_CSR9: Shared key 1, word 1
  367. * SEC_CSR10: Shared key 1, word 2
  368. * SEC_CSR11: Shared key 1, word 3
  369. * SEC_CSR12: Shared key 1, word 4
  370. * SEC_CSR13: Shared key 1, word 5
  371. * SEC_CSR14: Shared key 1, word 6
  372. * SEC_CSR15: Shared key 1, word 7
  373. */
  374. #define SEC_CSR8 0x0490
  375. #define SEC_CSR9 0x0492
  376. #define SEC_CSR10 0x0494
  377. #define SEC_CSR11 0x0496
  378. #define SEC_CSR12 0x0498
  379. #define SEC_CSR13 0x049a
  380. #define SEC_CSR14 0x049c
  381. #define SEC_CSR15 0x049e
  382. /*
  383. * SEC_CSR16: Shared key 2, word 0
  384. * SEC_CSR17: Shared key 2, word 1
  385. * SEC_CSR18: Shared key 2, word 2
  386. * SEC_CSR19: Shared key 2, word 3
  387. * SEC_CSR20: Shared key 2, word 4
  388. * SEC_CSR21: Shared key 2, word 5
  389. * SEC_CSR22: Shared key 2, word 6
  390. * SEC_CSR23: Shared key 2, word 7
  391. */
  392. #define SEC_CSR16 0x04a0
  393. #define SEC_CSR17 0x04a2
  394. #define SEC_CSR18 0X04A4
  395. #define SEC_CSR19 0x04a6
  396. #define SEC_CSR20 0x04a8
  397. #define SEC_CSR21 0x04aa
  398. #define SEC_CSR22 0x04ac
  399. #define SEC_CSR23 0x04ae
  400. /*
  401. * SEC_CSR24: Shared key 3, word 0
  402. * SEC_CSR25: Shared key 3, word 1
  403. * SEC_CSR26: Shared key 3, word 2
  404. * SEC_CSR27: Shared key 3, word 3
  405. * SEC_CSR28: Shared key 3, word 4
  406. * SEC_CSR29: Shared key 3, word 5
  407. * SEC_CSR30: Shared key 3, word 6
  408. * SEC_CSR31: Shared key 3, word 7
  409. */
  410. #define SEC_CSR24 0x04b0
  411. #define SEC_CSR25 0x04b2
  412. #define SEC_CSR26 0x04b4
  413. #define SEC_CSR27 0x04b6
  414. #define SEC_CSR28 0x04b8
  415. #define SEC_CSR29 0x04ba
  416. #define SEC_CSR30 0x04bc
  417. #define SEC_CSR31 0x04be
  418. #define KEY_ENTRY(__idx) \
  419. ( SEC_CSR0 + ((__idx) * 16) )
  420. /*
  421. * PHY control registers.
  422. */
  423. /*
  424. * PHY_CSR0: RF switching timing control.
  425. */
  426. #define PHY_CSR0 0x04c0
  427. /*
  428. * PHY_CSR1: TX PA configuration.
  429. */
  430. #define PHY_CSR1 0x04c2
  431. /*
  432. * MAC configuration registers.
  433. */
  434. /*
  435. * PHY_CSR2: TX MAC configuration.
  436. * NOTE: Both register fields are complete dummy,
  437. * documentation and legacy drivers are unclear un
  438. * what this register means or what fields exists.
  439. */
  440. #define PHY_CSR2 0x04c4
  441. #define PHY_CSR2_LNA FIELD16(0x0002)
  442. #define PHY_CSR2_LNA_MODE FIELD16(0x3000)
  443. /*
  444. * PHY_CSR3: RX MAC configuration.
  445. */
  446. #define PHY_CSR3 0x04c6
  447. /*
  448. * PHY_CSR4: Interface configuration.
  449. */
  450. #define PHY_CSR4 0x04c8
  451. #define PHY_CSR4_LOW_RF_LE FIELD16(0x0001)
  452. /*
  453. * BBP pre-TX registers.
  454. * PHY_CSR5: BBP pre-TX CCK.
  455. */
  456. #define PHY_CSR5 0x04ca
  457. #define PHY_CSR5_CCK FIELD16(0x0003)
  458. #define PHY_CSR5_CCK_FLIP FIELD16(0x0004)
  459. /*
  460. * BBP pre-TX registers.
  461. * PHY_CSR6: BBP pre-TX OFDM.
  462. */
  463. #define PHY_CSR6 0x04cc
  464. #define PHY_CSR6_OFDM FIELD16(0x0003)
  465. #define PHY_CSR6_OFDM_FLIP FIELD16(0x0004)
  466. /*
  467. * PHY_CSR7: BBP access register 0.
  468. * BBP_DATA: BBP data.
  469. * BBP_REG_ID: BBP register ID.
  470. * BBP_READ_CONTROL: 0: write, 1: read.
  471. */
  472. #define PHY_CSR7 0x04ce
  473. #define PHY_CSR7_DATA FIELD16(0x00ff)
  474. #define PHY_CSR7_REG_ID FIELD16(0x7f00)
  475. #define PHY_CSR7_READ_CONTROL FIELD16(0x8000)
  476. /*
  477. * PHY_CSR8: BBP access register 1.
  478. * BBP_BUSY: ASIC is busy execute BBP programming.
  479. */
  480. #define PHY_CSR8 0x04d0
  481. #define PHY_CSR8_BUSY FIELD16(0x0001)
  482. /*
  483. * PHY_CSR9: RF access register.
  484. * RF_VALUE: Register value + id to program into rf/if.
  485. */
  486. #define PHY_CSR9 0x04d2
  487. #define PHY_CSR9_RF_VALUE FIELD16(0xffff)
  488. /*
  489. * PHY_CSR10: RF access register.
  490. * RF_VALUE: Register value + id to program into rf/if.
  491. * RF_NUMBER_OF_BITS: Number of bits used in value (i:20, rfmd:22).
  492. * RF_IF_SELECT: Chip to program: 0: rf, 1: if.
  493. * RF_PLL_LD: Rf pll_ld status.
  494. * RF_BUSY: 1: asic is busy execute rf programming.
  495. */
  496. #define PHY_CSR10 0x04d4
  497. #define PHY_CSR10_RF_VALUE FIELD16(0x00ff)
  498. #define PHY_CSR10_RF_NUMBER_OF_BITS FIELD16(0x1f00)
  499. #define PHY_CSR10_RF_IF_SELECT FIELD16(0x2000)
  500. #define PHY_CSR10_RF_PLL_LD FIELD16(0x4000)
  501. #define PHY_CSR10_RF_BUSY FIELD16(0x8000)
  502. /*
  503. * STA_CSR0: FCS error count.
  504. * FCS_ERROR: FCS error count, cleared when read.
  505. */
  506. #define STA_CSR0 0x04e0
  507. #define STA_CSR0_FCS_ERROR FIELD16(0xffff)
  508. /*
  509. * STA_CSR1: PLCP error count.
  510. */
  511. #define STA_CSR1 0x04e2
  512. /*
  513. * STA_CSR2: LONG error count.
  514. */
  515. #define STA_CSR2 0x04e4
  516. /*
  517. * STA_CSR3: CCA false alarm.
  518. * FALSE_CCA_ERROR: False CCA error count, cleared when read.
  519. */
  520. #define STA_CSR3 0x04e6
  521. #define STA_CSR3_FALSE_CCA_ERROR FIELD16(0xffff)
  522. /*
  523. * STA_CSR4: RX FIFO overflow.
  524. */
  525. #define STA_CSR4 0x04e8
  526. /*
  527. * STA_CSR5: Beacon sent counter.
  528. */
  529. #define STA_CSR5 0x04ea
  530. /*
  531. * Statistics registers
  532. */
  533. #define STA_CSR6 0x04ec
  534. #define STA_CSR7 0x04ee
  535. #define STA_CSR8 0x04f0
  536. #define STA_CSR9 0x04f2
  537. #define STA_CSR10 0x04f4
  538. /*
  539. * BBP registers.
  540. * The wordsize of the BBP is 8 bits.
  541. */
  542. /*
  543. * R2: TX antenna control
  544. */
  545. #define BBP_R2_TX_ANTENNA FIELD8(0x03)
  546. #define BBP_R2_TX_IQ_FLIP FIELD8(0x04)
  547. /*
  548. * R14: RX antenna control
  549. */
  550. #define BBP_R14_RX_ANTENNA FIELD8(0x03)
  551. #define BBP_R14_RX_IQ_FLIP FIELD8(0x04)
  552. /*
  553. * RF registers.
  554. */
  555. /*
  556. * RF 1
  557. */
  558. #define RF1_TUNER FIELD32(0x00020000)
  559. /*
  560. * RF 3
  561. */
  562. #define RF3_TUNER FIELD32(0x00000100)
  563. #define RF3_TXPOWER FIELD32(0x00003e00)
  564. /*
  565. * EEPROM contents.
  566. */
  567. /*
  568. * HW MAC address.
  569. */
  570. #define EEPROM_MAC_ADDR_0 0x0002
  571. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  572. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  573. #define EEPROM_MAC_ADDR1 0x0003
  574. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  575. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  576. #define EEPROM_MAC_ADDR_2 0x0004
  577. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  578. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  579. /*
  580. * EEPROM antenna.
  581. * ANTENNA_NUM: Number of antenna's.
  582. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  583. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  584. * LED_MODE: 0: default, 1: TX/RX activity, 2: Single (ignore link), 3: rsvd.
  585. * DYN_TXAGC: Dynamic TX AGC control.
  586. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  587. * RF_TYPE: Rf_type of this adapter.
  588. */
  589. #define EEPROM_ANTENNA 0x000b
  590. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  591. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  592. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  593. #define EEPROM_ANTENNA_LED_MODE FIELD16(0x01c0)
  594. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  595. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  596. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  597. /*
  598. * EEPROM NIC config.
  599. * CARDBUS_ACCEL: 0: enable, 1: disable.
  600. * DYN_BBP_TUNE: 0: enable, 1: disable.
  601. * CCK_TX_POWER: CCK TX power compensation.
  602. */
  603. #define EEPROM_NIC 0x000c
  604. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0001)
  605. #define EEPROM_NIC_DYN_BBP_TUNE FIELD16(0x0002)
  606. #define EEPROM_NIC_CCK_TX_POWER FIELD16(0x000c)
  607. /*
  608. * EEPROM geography.
  609. * GEO: Default geography setting for device.
  610. */
  611. #define EEPROM_GEOGRAPHY 0x000d
  612. #define EEPROM_GEOGRAPHY_GEO FIELD16(0x0f00)
  613. /*
  614. * EEPROM BBP.
  615. */
  616. #define EEPROM_BBP_START 0x000e
  617. #define EEPROM_BBP_SIZE 16
  618. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  619. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  620. /*
  621. * EEPROM TXPOWER
  622. */
  623. #define EEPROM_TXPOWER_START 0x001e
  624. #define EEPROM_TXPOWER_SIZE 7
  625. #define EEPROM_TXPOWER_1 FIELD16(0x00ff)
  626. #define EEPROM_TXPOWER_2 FIELD16(0xff00)
  627. /*
  628. * EEPROM Tuning threshold
  629. */
  630. #define EEPROM_BBPTUNE 0x0030
  631. #define EEPROM_BBPTUNE_THRESHOLD FIELD16(0x00ff)
  632. /*
  633. * EEPROM BBP R24 Tuning.
  634. */
  635. #define EEPROM_BBPTUNE_R24 0x0031
  636. #define EEPROM_BBPTUNE_R24_LOW FIELD16(0x00ff)
  637. #define EEPROM_BBPTUNE_R24_HIGH FIELD16(0xff00)
  638. /*
  639. * EEPROM BBP R25 Tuning.
  640. */
  641. #define EEPROM_BBPTUNE_R25 0x0032
  642. #define EEPROM_BBPTUNE_R25_LOW FIELD16(0x00ff)
  643. #define EEPROM_BBPTUNE_R25_HIGH FIELD16(0xff00)
  644. /*
  645. * EEPROM BBP R24 Tuning.
  646. */
  647. #define EEPROM_BBPTUNE_R61 0x0033
  648. #define EEPROM_BBPTUNE_R61_LOW FIELD16(0x00ff)
  649. #define EEPROM_BBPTUNE_R61_HIGH FIELD16(0xff00)
  650. /*
  651. * EEPROM BBP VGC Tuning.
  652. */
  653. #define EEPROM_BBPTUNE_VGC 0x0034
  654. #define EEPROM_BBPTUNE_VGCUPPER FIELD16(0x00ff)
  655. #define EEPROM_BBPTUNE_VGCLOWER FIELD16(0xff00)
  656. /*
  657. * EEPROM BBP R17 Tuning.
  658. */
  659. #define EEPROM_BBPTUNE_R17 0x0035
  660. #define EEPROM_BBPTUNE_R17_LOW FIELD16(0x00ff)
  661. #define EEPROM_BBPTUNE_R17_HIGH FIELD16(0xff00)
  662. /*
  663. * RSSI <-> dBm offset calibration
  664. */
  665. #define EEPROM_CALIBRATE_OFFSET 0x0036
  666. #define EEPROM_CALIBRATE_OFFSET_RSSI FIELD16(0x00ff)
  667. /*
  668. * DMA descriptor defines.
  669. */
  670. #define TXD_DESC_SIZE ( 5 * sizeof(__le32) )
  671. #define RXD_DESC_SIZE ( 4 * sizeof(__le32) )
  672. /*
  673. * TX descriptor format for TX, PRIO, ATIM and Beacon Ring.
  674. */
  675. /*
  676. * Word0
  677. */
  678. #define TXD_W0_PACKET_ID FIELD32(0x0000000f)
  679. #define TXD_W0_RETRY_LIMIT FIELD32(0x000000f0)
  680. #define TXD_W0_MORE_FRAG FIELD32(0x00000100)
  681. #define TXD_W0_ACK FIELD32(0x00000200)
  682. #define TXD_W0_TIMESTAMP FIELD32(0x00000400)
  683. #define TXD_W0_OFDM FIELD32(0x00000800)
  684. #define TXD_W0_NEW_SEQ FIELD32(0x00001000)
  685. #define TXD_W0_IFS FIELD32(0x00006000)
  686. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  687. #define TXD_W0_CIPHER FIELD32(0x20000000)
  688. #define TXD_W0_KEY_ID FIELD32(0xc0000000)
  689. /*
  690. * Word1
  691. */
  692. #define TXD_W1_IV_OFFSET FIELD32(0x0000003f)
  693. #define TXD_W1_AIFS FIELD32(0x000000c0)
  694. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  695. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  696. /*
  697. * Word2: PLCP information
  698. */
  699. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  700. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  701. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  702. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  703. /*
  704. * Word3
  705. */
  706. #define TXD_W3_IV FIELD32(0xffffffff)
  707. /*
  708. * Word4
  709. */
  710. #define TXD_W4_EIV FIELD32(0xffffffff)
  711. /*
  712. * RX descriptor format for RX Ring.
  713. */
  714. /*
  715. * Word0
  716. */
  717. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000002)
  718. #define RXD_W0_MULTICAST FIELD32(0x00000004)
  719. #define RXD_W0_BROADCAST FIELD32(0x00000008)
  720. #define RXD_W0_MY_BSS FIELD32(0x00000010)
  721. #define RXD_W0_CRC_ERROR FIELD32(0x00000020)
  722. #define RXD_W0_OFDM FIELD32(0x00000040)
  723. #define RXD_W0_PHYSICAL_ERROR FIELD32(0x00000080)
  724. #define RXD_W0_CIPHER FIELD32(0x00000100)
  725. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000200)
  726. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  727. /*
  728. * Word1
  729. */
  730. #define RXD_W1_RSSI FIELD32(0x000000ff)
  731. #define RXD_W1_SIGNAL FIELD32(0x0000ff00)
  732. /*
  733. * Word2
  734. */
  735. #define RXD_W2_IV FIELD32(0xffffffff)
  736. /*
  737. * Word3
  738. */
  739. #define RXD_W3_EIV FIELD32(0xffffffff)
  740. /*
  741. * Macros for converting txpower from EEPROM to mac80211 value
  742. * and from mac80211 value to register value.
  743. */
  744. #define MIN_TXPOWER 0
  745. #define MAX_TXPOWER 31
  746. #define DEFAULT_TXPOWER 24
  747. #define TXPOWER_FROM_DEV(__txpower) \
  748. (((u8)(__txpower)) > MAX_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  749. #define TXPOWER_TO_DEV(__txpower) \
  750. clamp_t(char, __txpower, MIN_TXPOWER, MAX_TXPOWER)
  751. #endif /* RT2500USB_H */