sdio_chip.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /*
  2. * Copyright (c) 2011 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _BRCMFMAC_SDIO_CHIP_H_
  17. #define _BRCMFMAC_SDIO_CHIP_H_
  18. /*
  19. * Core reg address translation.
  20. * Both macro's returns a 32 bits byte address on the backplane bus.
  21. */
  22. #define CORE_CC_REG(base, field) \
  23. (base + offsetof(struct chipcregs, field))
  24. #define CORE_BUS_REG(base, field) \
  25. (base + offsetof(struct sdpcmd_regs, field))
  26. #define CORE_SB(base, field) \
  27. (base + SBCONFIGOFF + offsetof(struct sbconfig, field))
  28. /* SDIO function 1 register CHIPCLKCSR */
  29. /* Force ALP request to backplane */
  30. #define SBSDIO_FORCE_ALP 0x01
  31. /* Force HT request to backplane */
  32. #define SBSDIO_FORCE_HT 0x02
  33. /* Force ILP request to backplane */
  34. #define SBSDIO_FORCE_ILP 0x04
  35. /* Make ALP ready (power up xtal) */
  36. #define SBSDIO_ALP_AVAIL_REQ 0x08
  37. /* Make HT ready (power up PLL) */
  38. #define SBSDIO_HT_AVAIL_REQ 0x10
  39. /* Squelch clock requests from HW */
  40. #define SBSDIO_FORCE_HW_CLKREQ_OFF 0x20
  41. /* Status: ALP is ready */
  42. #define SBSDIO_ALP_AVAIL 0x40
  43. /* Status: HT is ready */
  44. #define SBSDIO_HT_AVAIL 0x80
  45. #define SBSDIO_AVBITS (SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
  46. #define SBSDIO_ALPAV(regval) ((regval) & SBSDIO_AVBITS)
  47. #define SBSDIO_HTAV(regval) (((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
  48. #define SBSDIO_ALPONLY(regval) (SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
  49. #define SBSDIO_CLKAV(regval, alponly) \
  50. (SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))
  51. #define BRCMF_MAX_CORENUM 6
  52. struct chip_core_info {
  53. u16 id;
  54. u16 rev;
  55. u32 base;
  56. u32 wrapbase;
  57. u32 caps;
  58. u32 cib;
  59. };
  60. struct chip_info {
  61. u32 chip;
  62. u32 chiprev;
  63. u32 socitype;
  64. /* core info */
  65. /* always put chipcommon core at 0, bus core at 1 */
  66. struct chip_core_info c_inf[BRCMF_MAX_CORENUM];
  67. u32 pmurev;
  68. u32 pmucaps;
  69. u32 ramsize;
  70. u32 rambase;
  71. u32 rst_vec; /* reset vertor for ARM CR4 core */
  72. bool (*iscoreup)(struct brcmf_sdio_dev *sdiodev, struct chip_info *ci,
  73. u16 coreid);
  74. u32 (*corerev)(struct brcmf_sdio_dev *sdiodev, struct chip_info *ci,
  75. u16 coreid);
  76. void (*coredisable)(struct brcmf_sdio_dev *sdiodev,
  77. struct chip_info *ci, u16 coreid, u32 core_bits);
  78. void (*resetcore)(struct brcmf_sdio_dev *sdiodev,
  79. struct chip_info *ci, u16 coreid, u32 core_bits);
  80. };
  81. struct sbconfig {
  82. u32 PAD[2];
  83. u32 sbipsflag; /* initiator port ocp slave flag */
  84. u32 PAD[3];
  85. u32 sbtpsflag; /* target port ocp slave flag */
  86. u32 PAD[11];
  87. u32 sbtmerrloga; /* (sonics >= 2.3) */
  88. u32 PAD;
  89. u32 sbtmerrlog; /* (sonics >= 2.3) */
  90. u32 PAD[3];
  91. u32 sbadmatch3; /* address match3 */
  92. u32 PAD;
  93. u32 sbadmatch2; /* address match2 */
  94. u32 PAD;
  95. u32 sbadmatch1; /* address match1 */
  96. u32 PAD[7];
  97. u32 sbimstate; /* initiator agent state */
  98. u32 sbintvec; /* interrupt mask */
  99. u32 sbtmstatelow; /* target state */
  100. u32 sbtmstatehigh; /* target state */
  101. u32 sbbwa0; /* bandwidth allocation table0 */
  102. u32 PAD;
  103. u32 sbimconfiglow; /* initiator configuration */
  104. u32 sbimconfighigh; /* initiator configuration */
  105. u32 sbadmatch0; /* address match0 */
  106. u32 PAD;
  107. u32 sbtmconfiglow; /* target configuration */
  108. u32 sbtmconfighigh; /* target configuration */
  109. u32 sbbconfig; /* broadcast configuration */
  110. u32 PAD;
  111. u32 sbbstate; /* broadcast state */
  112. u32 PAD[3];
  113. u32 sbactcnfg; /* activate configuration */
  114. u32 PAD[3];
  115. u32 sbflagst; /* current sbflags */
  116. u32 PAD[3];
  117. u32 sbidlow; /* identification */
  118. u32 sbidhigh; /* identification */
  119. };
  120. /* sdio core registers */
  121. struct sdpcmd_regs {
  122. u32 corecontrol; /* 0x00, rev8 */
  123. u32 corestatus; /* rev8 */
  124. u32 PAD[1];
  125. u32 biststatus; /* rev8 */
  126. /* PCMCIA access */
  127. u16 pcmciamesportaladdr; /* 0x010, rev8 */
  128. u16 PAD[1];
  129. u16 pcmciamesportalmask; /* rev8 */
  130. u16 PAD[1];
  131. u16 pcmciawrframebc; /* rev8 */
  132. u16 PAD[1];
  133. u16 pcmciaunderflowtimer; /* rev8 */
  134. u16 PAD[1];
  135. /* interrupt */
  136. u32 intstatus; /* 0x020, rev8 */
  137. u32 hostintmask; /* rev8 */
  138. u32 intmask; /* rev8 */
  139. u32 sbintstatus; /* rev8 */
  140. u32 sbintmask; /* rev8 */
  141. u32 funcintmask; /* rev4 */
  142. u32 PAD[2];
  143. u32 tosbmailbox; /* 0x040, rev8 */
  144. u32 tohostmailbox; /* rev8 */
  145. u32 tosbmailboxdata; /* rev8 */
  146. u32 tohostmailboxdata; /* rev8 */
  147. /* synchronized access to registers in SDIO clock domain */
  148. u32 sdioaccess; /* 0x050, rev8 */
  149. u32 PAD[3];
  150. /* PCMCIA frame control */
  151. u8 pcmciaframectrl; /* 0x060, rev8 */
  152. u8 PAD[3];
  153. u8 pcmciawatermark; /* rev8 */
  154. u8 PAD[155];
  155. /* interrupt batching control */
  156. u32 intrcvlazy; /* 0x100, rev8 */
  157. u32 PAD[3];
  158. /* counters */
  159. u32 cmd52rd; /* 0x110, rev8 */
  160. u32 cmd52wr; /* rev8 */
  161. u32 cmd53rd; /* rev8 */
  162. u32 cmd53wr; /* rev8 */
  163. u32 abort; /* rev8 */
  164. u32 datacrcerror; /* rev8 */
  165. u32 rdoutofsync; /* rev8 */
  166. u32 wroutofsync; /* rev8 */
  167. u32 writebusy; /* rev8 */
  168. u32 readwait; /* rev8 */
  169. u32 readterm; /* rev8 */
  170. u32 writeterm; /* rev8 */
  171. u32 PAD[40];
  172. u32 clockctlstatus; /* rev8 */
  173. u32 PAD[7];
  174. u32 PAD[128]; /* DMA engines */
  175. /* SDIO/PCMCIA CIS region */
  176. char cis[512]; /* 0x400-0x5ff, rev6 */
  177. /* PCMCIA function control registers */
  178. char pcmciafcr[256]; /* 0x600-6ff, rev6 */
  179. u16 PAD[55];
  180. /* PCMCIA backplane access */
  181. u16 backplanecsr; /* 0x76E, rev6 */
  182. u16 backplaneaddr0; /* rev6 */
  183. u16 backplaneaddr1; /* rev6 */
  184. u16 backplaneaddr2; /* rev6 */
  185. u16 backplaneaddr3; /* rev6 */
  186. u16 backplanedata0; /* rev6 */
  187. u16 backplanedata1; /* rev6 */
  188. u16 backplanedata2; /* rev6 */
  189. u16 backplanedata3; /* rev6 */
  190. u16 PAD[31];
  191. /* sprom "size" & "blank" info */
  192. u16 spromstatus; /* 0x7BE, rev2 */
  193. u32 PAD[464];
  194. u16 PAD[0x80];
  195. };
  196. extern int brcmf_sdio_chip_attach(struct brcmf_sdio_dev *sdiodev,
  197. struct chip_info **ci_ptr, u32 regs);
  198. extern void brcmf_sdio_chip_detach(struct chip_info **ci_ptr);
  199. extern void brcmf_sdio_chip_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
  200. struct chip_info *ci,
  201. u32 drivestrength);
  202. extern u8 brcmf_sdio_chip_getinfidx(struct chip_info *ci, u16 coreid);
  203. extern void brcmf_sdio_chip_enter_download(struct brcmf_sdio_dev *sdiodev,
  204. struct chip_info *ci);
  205. extern bool brcmf_sdio_chip_exit_download(struct brcmf_sdio_dev *sdiodev,
  206. struct chip_info *ci, char *nvram_dat,
  207. uint nvram_sz);
  208. #endif /* _BRCMFMAC_SDIO_CHIP_H_ */