phy_n.c 162 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <m@bues.ch>
  5. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  6. This program is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 2 of the License, or
  9. (at your option) any later version.
  10. This program is distributed in the hope that it will be useful,
  11. but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. GNU General Public License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this program; see the file COPYING. If not, write to
  16. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  17. Boston, MA 02110-1301, USA.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/types.h>
  22. #include "b43.h"
  23. #include "phy_n.h"
  24. #include "tables_nphy.h"
  25. #include "radio_2055.h"
  26. #include "radio_2056.h"
  27. #include "radio_2057.h"
  28. #include "main.h"
  29. struct nphy_txgains {
  30. u16 txgm[2];
  31. u16 pga[2];
  32. u16 pad[2];
  33. u16 ipa[2];
  34. };
  35. struct nphy_iqcal_params {
  36. u16 txgm;
  37. u16 pga;
  38. u16 pad;
  39. u16 ipa;
  40. u16 cal_gain;
  41. u16 ncorr[5];
  42. };
  43. struct nphy_iq_est {
  44. s32 iq0_prod;
  45. u32 i0_pwr;
  46. u32 q0_pwr;
  47. s32 iq1_prod;
  48. u32 i1_pwr;
  49. u32 q1_pwr;
  50. };
  51. enum b43_nphy_rf_sequence {
  52. B43_RFSEQ_RX2TX,
  53. B43_RFSEQ_TX2RX,
  54. B43_RFSEQ_RESET2RX,
  55. B43_RFSEQ_UPDATE_GAINH,
  56. B43_RFSEQ_UPDATE_GAINL,
  57. B43_RFSEQ_UPDATE_GAINU,
  58. };
  59. enum n_intc_override {
  60. N_INTC_OVERRIDE_OFF = 0,
  61. N_INTC_OVERRIDE_TRSW = 1,
  62. N_INTC_OVERRIDE_PA = 2,
  63. N_INTC_OVERRIDE_EXT_LNA_PU = 3,
  64. N_INTC_OVERRIDE_EXT_LNA_GAIN = 4,
  65. };
  66. enum n_rssi_type {
  67. N_RSSI_W1 = 0,
  68. N_RSSI_W2,
  69. N_RSSI_NB,
  70. N_RSSI_IQ,
  71. N_RSSI_TSSI_2G,
  72. N_RSSI_TSSI_5G,
  73. N_RSSI_TBD,
  74. };
  75. enum n_rail_type {
  76. N_RAIL_I = 0,
  77. N_RAIL_Q = 1,
  78. };
  79. static inline bool b43_nphy_ipa(struct b43_wldev *dev)
  80. {
  81. enum ieee80211_band band = b43_current_band(dev->wl);
  82. return ((dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  83. (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ));
  84. }
  85. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreGetState */
  86. static u8 b43_nphy_get_rx_core_state(struct b43_wldev *dev)
  87. {
  88. return (b43_phy_read(dev, B43_NPHY_RFSEQCA) & B43_NPHY_RFSEQCA_RXEN) >>
  89. B43_NPHY_RFSEQCA_RXEN_SHIFT;
  90. }
  91. /**************************************************
  92. * RF (just without b43_nphy_rf_ctl_intc_override)
  93. **************************************************/
  94. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  95. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  96. enum b43_nphy_rf_sequence seq)
  97. {
  98. static const u16 trigger[] = {
  99. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  100. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  101. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  102. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  103. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  104. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  105. };
  106. int i;
  107. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  108. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  109. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  110. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  111. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  112. for (i = 0; i < 200; i++) {
  113. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  114. goto ok;
  115. msleep(1);
  116. }
  117. b43err(dev->wl, "RF sequence status timeout\n");
  118. ok:
  119. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  120. }
  121. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverrideRev7 */
  122. static void b43_nphy_rf_ctl_override_rev7(struct b43_wldev *dev, u16 field,
  123. u16 value, u8 core, bool off,
  124. u8 override)
  125. {
  126. const struct nphy_rf_control_override_rev7 *e;
  127. u16 en_addrs[3][2] = {
  128. { 0x0E7, 0x0EC }, { 0x342, 0x343 }, { 0x346, 0x347 }
  129. };
  130. u16 en_addr;
  131. u16 en_mask = field;
  132. u16 val_addr;
  133. u8 i;
  134. /* Remember: we can get NULL! */
  135. e = b43_nphy_get_rf_ctl_over_rev7(dev, field, override);
  136. for (i = 0; i < 2; i++) {
  137. if (override >= ARRAY_SIZE(en_addrs)) {
  138. b43err(dev->wl, "Invalid override value %d\n", override);
  139. return;
  140. }
  141. en_addr = en_addrs[override][i];
  142. val_addr = (i == 0) ? e->val_addr_core0 : e->val_addr_core1;
  143. if (off) {
  144. b43_phy_mask(dev, en_addr, ~en_mask);
  145. if (e) /* Do it safer, better than wl */
  146. b43_phy_mask(dev, val_addr, ~e->val_mask);
  147. } else {
  148. if (!core || (core & (1 << i))) {
  149. b43_phy_set(dev, en_addr, en_mask);
  150. if (e)
  151. b43_phy_maskset(dev, val_addr, ~e->val_mask, (value << e->val_shift));
  152. }
  153. }
  154. }
  155. }
  156. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  157. static void b43_nphy_rf_ctl_override(struct b43_wldev *dev, u16 field,
  158. u16 value, u8 core, bool off)
  159. {
  160. int i;
  161. u8 index = fls(field);
  162. u8 addr, en_addr, val_addr;
  163. /* we expect only one bit set */
  164. B43_WARN_ON(field & (~(1 << (index - 1))));
  165. if (dev->phy.rev >= 3) {
  166. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  167. for (i = 0; i < 2; i++) {
  168. if (index == 0 || index == 16) {
  169. b43err(dev->wl,
  170. "Unsupported RF Ctrl Override call\n");
  171. return;
  172. }
  173. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  174. en_addr = B43_PHY_N((i == 0) ?
  175. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  176. val_addr = B43_PHY_N((i == 0) ?
  177. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  178. if (off) {
  179. b43_phy_mask(dev, en_addr, ~(field));
  180. b43_phy_mask(dev, val_addr,
  181. ~(rf_ctrl->val_mask));
  182. } else {
  183. if (core == 0 || ((1 << i) & core)) {
  184. b43_phy_set(dev, en_addr, field);
  185. b43_phy_maskset(dev, val_addr,
  186. ~(rf_ctrl->val_mask),
  187. (value << rf_ctrl->val_shift));
  188. }
  189. }
  190. }
  191. } else {
  192. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  193. if (off) {
  194. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  195. value = 0;
  196. } else {
  197. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  198. }
  199. for (i = 0; i < 2; i++) {
  200. if (index <= 1 || index == 16) {
  201. b43err(dev->wl,
  202. "Unsupported RF Ctrl Override call\n");
  203. return;
  204. }
  205. if (index == 2 || index == 10 ||
  206. (index >= 13 && index <= 15)) {
  207. core = 1;
  208. }
  209. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  210. addr = B43_PHY_N((i == 0) ?
  211. rf_ctrl->addr0 : rf_ctrl->addr1);
  212. if ((1 << i) & core)
  213. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  214. (value << rf_ctrl->shift));
  215. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  216. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  217. B43_NPHY_RFCTL_CMD_START);
  218. udelay(1);
  219. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  220. }
  221. }
  222. }
  223. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  224. static void b43_nphy_rf_ctl_intc_override(struct b43_wldev *dev,
  225. enum n_intc_override intc_override,
  226. u16 value, u8 core)
  227. {
  228. u8 i, j;
  229. u16 reg, tmp, val;
  230. B43_WARN_ON(dev->phy.rev < 3);
  231. for (i = 0; i < 2; i++) {
  232. if ((core == 1 && i == 1) || (core == 2 && !i))
  233. continue;
  234. reg = (i == 0) ?
  235. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  236. b43_phy_set(dev, reg, 0x400);
  237. switch (intc_override) {
  238. case N_INTC_OVERRIDE_OFF:
  239. b43_phy_write(dev, reg, 0);
  240. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  241. break;
  242. case N_INTC_OVERRIDE_TRSW:
  243. if (!i) {
  244. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  245. 0xFC3F, (value << 6));
  246. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  247. 0xFFFE, 1);
  248. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  249. B43_NPHY_RFCTL_CMD_START);
  250. for (j = 0; j < 100; j++) {
  251. if (!(b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START)) {
  252. j = 0;
  253. break;
  254. }
  255. udelay(10);
  256. }
  257. if (j)
  258. b43err(dev->wl,
  259. "intc override timeout\n");
  260. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  261. 0xFFFE);
  262. } else {
  263. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  264. 0xFC3F, (value << 6));
  265. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  266. 0xFFFE, 1);
  267. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  268. B43_NPHY_RFCTL_CMD_RXTX);
  269. for (j = 0; j < 100; j++) {
  270. if (!(b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX)) {
  271. j = 0;
  272. break;
  273. }
  274. udelay(10);
  275. }
  276. if (j)
  277. b43err(dev->wl,
  278. "intc override timeout\n");
  279. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  280. 0xFFFE);
  281. }
  282. break;
  283. case N_INTC_OVERRIDE_PA:
  284. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  285. tmp = 0x0020;
  286. val = value << 5;
  287. } else {
  288. tmp = 0x0010;
  289. val = value << 4;
  290. }
  291. b43_phy_maskset(dev, reg, ~tmp, val);
  292. break;
  293. case N_INTC_OVERRIDE_EXT_LNA_PU:
  294. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  295. tmp = 0x0001;
  296. val = value;
  297. } else {
  298. tmp = 0x0004;
  299. val = value << 2;
  300. }
  301. b43_phy_maskset(dev, reg, ~tmp, val);
  302. break;
  303. case N_INTC_OVERRIDE_EXT_LNA_GAIN:
  304. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  305. tmp = 0x0002;
  306. val = value << 1;
  307. } else {
  308. tmp = 0x0008;
  309. val = value << 3;
  310. }
  311. b43_phy_maskset(dev, reg, ~tmp, val);
  312. break;
  313. }
  314. }
  315. }
  316. /**************************************************
  317. * Various PHY ops
  318. **************************************************/
  319. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  320. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  321. const u16 *clip_st)
  322. {
  323. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  324. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  325. }
  326. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  327. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  328. {
  329. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  330. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  331. }
  332. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  333. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  334. {
  335. u16 tmp;
  336. if (dev->dev->core_rev == 16)
  337. b43_mac_suspend(dev);
  338. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  339. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  340. B43_NPHY_CLASSCTL_WAITEDEN);
  341. tmp &= ~mask;
  342. tmp |= (val & mask);
  343. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  344. if (dev->dev->core_rev == 16)
  345. b43_mac_enable(dev);
  346. return tmp;
  347. }
  348. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  349. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  350. {
  351. u16 bbcfg;
  352. b43_phy_force_clock(dev, 1);
  353. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  354. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  355. udelay(1);
  356. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  357. b43_phy_force_clock(dev, 0);
  358. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  359. }
  360. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  361. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  362. {
  363. struct b43_phy *phy = &dev->phy;
  364. struct b43_phy_n *nphy = phy->n;
  365. if (enable) {
  366. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  367. if (nphy->deaf_count++ == 0) {
  368. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  369. b43_nphy_classifier(dev, 0x7, 0);
  370. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  371. b43_nphy_write_clip_detection(dev, clip);
  372. }
  373. b43_nphy_reset_cca(dev);
  374. } else {
  375. if (--nphy->deaf_count == 0) {
  376. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  377. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  378. }
  379. }
  380. }
  381. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  382. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  383. {
  384. struct b43_phy_n *nphy = dev->phy.n;
  385. u8 i;
  386. s16 tmp;
  387. u16 data[4];
  388. s16 gain[2];
  389. u16 minmax[2];
  390. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  391. if (nphy->hang_avoid)
  392. b43_nphy_stay_in_carrier_search(dev, 1);
  393. if (nphy->gain_boost) {
  394. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  395. gain[0] = 6;
  396. gain[1] = 6;
  397. } else {
  398. tmp = 40370 - 315 * dev->phy.channel;
  399. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  400. tmp = 23242 - 224 * dev->phy.channel;
  401. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  402. }
  403. } else {
  404. gain[0] = 0;
  405. gain[1] = 0;
  406. }
  407. for (i = 0; i < 2; i++) {
  408. if (nphy->elna_gain_config) {
  409. data[0] = 19 + gain[i];
  410. data[1] = 25 + gain[i];
  411. data[2] = 25 + gain[i];
  412. data[3] = 25 + gain[i];
  413. } else {
  414. data[0] = lna_gain[0] + gain[i];
  415. data[1] = lna_gain[1] + gain[i];
  416. data[2] = lna_gain[2] + gain[i];
  417. data[3] = lna_gain[3] + gain[i];
  418. }
  419. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  420. minmax[i] = 23 + gain[i];
  421. }
  422. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  423. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  424. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  425. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  426. if (nphy->hang_avoid)
  427. b43_nphy_stay_in_carrier_search(dev, 0);
  428. }
  429. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  430. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  431. u8 *events, u8 *delays, u8 length)
  432. {
  433. struct b43_phy_n *nphy = dev->phy.n;
  434. u8 i;
  435. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  436. u16 offset1 = cmd << 4;
  437. u16 offset2 = offset1 + 0x80;
  438. if (nphy->hang_avoid)
  439. b43_nphy_stay_in_carrier_search(dev, true);
  440. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  441. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  442. for (i = length; i < 16; i++) {
  443. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  444. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  445. }
  446. if (nphy->hang_avoid)
  447. b43_nphy_stay_in_carrier_search(dev, false);
  448. }
  449. /**************************************************
  450. * Radio 0x2057
  451. **************************************************/
  452. /* http://bcm-v4.sipsolutions.net/PHY/radio2057_rcal */
  453. static u8 b43_radio_2057_rcal(struct b43_wldev *dev)
  454. {
  455. struct b43_phy *phy = &dev->phy;
  456. u16 tmp;
  457. if (phy->radio_rev == 5) {
  458. b43_phy_mask(dev, 0x342, ~0x2);
  459. udelay(10);
  460. b43_radio_set(dev, R2057_IQTEST_SEL_PU, 0x1);
  461. b43_radio_maskset(dev, 0x1ca, ~0x2, 0x1);
  462. }
  463. b43_radio_set(dev, R2057_RCAL_CONFIG, 0x1);
  464. udelay(10);
  465. b43_radio_set(dev, R2057_RCAL_CONFIG, 0x3);
  466. if (!b43_radio_wait_value(dev, R2057_RCCAL_N1_1, 1, 1, 100, 1000000)) {
  467. b43err(dev->wl, "Radio 0x2057 rcal timeout\n");
  468. return 0;
  469. }
  470. b43_radio_mask(dev, R2057_RCAL_CONFIG, ~0x2);
  471. tmp = b43_radio_read(dev, R2057_RCAL_STATUS) & 0x3E;
  472. b43_radio_mask(dev, R2057_RCAL_CONFIG, ~0x1);
  473. if (phy->radio_rev == 5) {
  474. b43_radio_mask(dev, R2057_IPA2G_CASCONV_CORE0, ~0x1);
  475. b43_radio_mask(dev, 0x1ca, ~0x2);
  476. }
  477. if (phy->radio_rev <= 4 || phy->radio_rev == 6) {
  478. b43_radio_maskset(dev, R2057_TEMPSENSE_CONFIG, ~0x3C, tmp);
  479. b43_radio_maskset(dev, R2057_BANDGAP_RCAL_TRIM, ~0xF0,
  480. tmp << 2);
  481. }
  482. return tmp & 0x3e;
  483. }
  484. /* http://bcm-v4.sipsolutions.net/PHY/radio2057_rccal */
  485. static u16 b43_radio_2057_rccal(struct b43_wldev *dev)
  486. {
  487. struct b43_phy *phy = &dev->phy;
  488. bool special = (phy->radio_rev == 3 || phy->radio_rev == 4 ||
  489. phy->radio_rev == 6);
  490. u16 tmp;
  491. if (special) {
  492. b43_radio_write(dev, R2057_RCCAL_MASTER, 0x61);
  493. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xC0);
  494. } else {
  495. b43_radio_write(dev, 0x1AE, 0x61);
  496. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xE1);
  497. }
  498. b43_radio_write(dev, R2057_RCCAL_X1, 0x6E);
  499. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x55);
  500. if (!b43_radio_wait_value(dev, R2057_RCCAL_DONE_OSCCAP, 1, 1, 500,
  501. 5000000))
  502. b43dbg(dev->wl, "Radio 0x2057 rccal timeout\n");
  503. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x15);
  504. if (special) {
  505. b43_radio_write(dev, R2057_RCCAL_MASTER, 0x69);
  506. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xB0);
  507. } else {
  508. b43_radio_write(dev, 0x1AE, 0x69);
  509. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xD5);
  510. }
  511. b43_radio_write(dev, R2057_RCCAL_X1, 0x6E);
  512. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x55);
  513. if (!b43_radio_wait_value(dev, R2057_RCCAL_DONE_OSCCAP, 1, 1, 500,
  514. 5000000))
  515. b43dbg(dev->wl, "Radio 0x2057 rccal timeout\n");
  516. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x15);
  517. if (special) {
  518. b43_radio_write(dev, R2057_RCCAL_MASTER, 0x73);
  519. b43_radio_write(dev, R2057_RCCAL_X1, 0x28);
  520. b43_radio_write(dev, R2057_RCCAL_TRC0, 0xB0);
  521. } else {
  522. b43_radio_write(dev, 0x1AE, 0x73);
  523. b43_radio_write(dev, R2057_RCCAL_X1, 0x6E);
  524. b43_radio_write(dev, R2057_RCCAL_TRC0, 0x99);
  525. }
  526. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x55);
  527. if (!b43_radio_wait_value(dev, R2057_RCCAL_DONE_OSCCAP, 1, 1, 500,
  528. 5000000)) {
  529. b43err(dev->wl, "Radio 0x2057 rcal timeout\n");
  530. return 0;
  531. }
  532. tmp = b43_radio_read(dev, R2057_RCCAL_DONE_OSCCAP);
  533. b43_radio_write(dev, R2057_RCCAL_START_R1_Q1_P1, 0x15);
  534. return tmp;
  535. }
  536. static void b43_radio_2057_init_pre(struct b43_wldev *dev)
  537. {
  538. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD, ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  539. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  540. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_OEPORFORCE);
  541. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  542. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_CHIP0PU);
  543. }
  544. static void b43_radio_2057_init_post(struct b43_wldev *dev)
  545. {
  546. b43_radio_set(dev, R2057_XTALPUOVR_PINCTRL, 0x1);
  547. b43_radio_set(dev, R2057_RFPLL_MISC_CAL_RESETN, 0x78);
  548. b43_radio_set(dev, R2057_XTAL_CONFIG2, 0x80);
  549. mdelay(2);
  550. b43_radio_mask(dev, R2057_RFPLL_MISC_CAL_RESETN, ~0x78);
  551. b43_radio_mask(dev, R2057_XTAL_CONFIG2, ~0x80);
  552. if (dev->phy.n->init_por) {
  553. b43_radio_2057_rcal(dev);
  554. b43_radio_2057_rccal(dev);
  555. }
  556. b43_radio_mask(dev, R2057_RFPLL_MASTER, ~0x8);
  557. dev->phy.n->init_por = false;
  558. }
  559. /* http://bcm-v4.sipsolutions.net/802.11/Radio/2057/Init */
  560. static void b43_radio_2057_init(struct b43_wldev *dev)
  561. {
  562. b43_radio_2057_init_pre(dev);
  563. r2057_upload_inittabs(dev);
  564. b43_radio_2057_init_post(dev);
  565. }
  566. /**************************************************
  567. * Radio 0x2056
  568. **************************************************/
  569. static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
  570. const struct b43_nphy_channeltab_entry_rev3 *e)
  571. {
  572. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
  573. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
  574. b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
  575. b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
  576. b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
  577. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
  578. e->radio_syn_pll_loopfilter1);
  579. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
  580. e->radio_syn_pll_loopfilter2);
  581. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
  582. e->radio_syn_pll_loopfilter3);
  583. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
  584. e->radio_syn_pll_loopfilter4);
  585. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
  586. e->radio_syn_pll_loopfilter5);
  587. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
  588. e->radio_syn_reserved_addr27);
  589. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
  590. e->radio_syn_reserved_addr28);
  591. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
  592. e->radio_syn_reserved_addr29);
  593. b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
  594. e->radio_syn_logen_vcobuf1);
  595. b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
  596. b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
  597. b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
  598. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
  599. e->radio_rx0_lnaa_tune);
  600. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
  601. e->radio_rx0_lnag_tune);
  602. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
  603. e->radio_tx0_intpaa_boost_tune);
  604. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
  605. e->radio_tx0_intpag_boost_tune);
  606. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
  607. e->radio_tx0_pada_boost_tune);
  608. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
  609. e->radio_tx0_padg_boost_tune);
  610. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
  611. e->radio_tx0_pgaa_boost_tune);
  612. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
  613. e->radio_tx0_pgag_boost_tune);
  614. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
  615. e->radio_tx0_mixa_boost_tune);
  616. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
  617. e->radio_tx0_mixg_boost_tune);
  618. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
  619. e->radio_rx1_lnaa_tune);
  620. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
  621. e->radio_rx1_lnag_tune);
  622. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
  623. e->radio_tx1_intpaa_boost_tune);
  624. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
  625. e->radio_tx1_intpag_boost_tune);
  626. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
  627. e->radio_tx1_pada_boost_tune);
  628. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
  629. e->radio_tx1_padg_boost_tune);
  630. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
  631. e->radio_tx1_pgaa_boost_tune);
  632. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
  633. e->radio_tx1_pgag_boost_tune);
  634. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
  635. e->radio_tx1_mixa_boost_tune);
  636. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
  637. e->radio_tx1_mixg_boost_tune);
  638. }
  639. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
  640. static void b43_radio_2056_setup(struct b43_wldev *dev,
  641. const struct b43_nphy_channeltab_entry_rev3 *e)
  642. {
  643. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  644. enum ieee80211_band band = b43_current_band(dev->wl);
  645. u16 offset;
  646. u8 i;
  647. u16 bias, cbias;
  648. u16 pag_boost, padg_boost, pgag_boost, mixg_boost;
  649. u16 paa_boost, pada_boost, pgaa_boost, mixa_boost;
  650. B43_WARN_ON(dev->phy.rev < 3);
  651. b43_chantab_radio_2056_upload(dev, e);
  652. b2056_upload_syn_pll_cp2(dev, band == IEEE80211_BAND_5GHZ);
  653. if (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  654. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  655. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  656. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  657. if (dev->dev->chip_id == 0x4716) {
  658. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x14);
  659. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0);
  660. } else {
  661. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x0B);
  662. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x14);
  663. }
  664. }
  665. if (sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  666. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  667. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  668. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  669. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x05);
  670. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x0C);
  671. }
  672. if (dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) {
  673. for (i = 0; i < 2; i++) {
  674. offset = i ? B2056_TX1 : B2056_TX0;
  675. if (dev->phy.rev >= 5) {
  676. b43_radio_write(dev,
  677. offset | B2056_TX_PADG_IDAC, 0xcc);
  678. if (dev->dev->chip_id == 0x4716) {
  679. bias = 0x40;
  680. cbias = 0x45;
  681. pag_boost = 0x5;
  682. pgag_boost = 0x33;
  683. mixg_boost = 0x55;
  684. } else {
  685. bias = 0x25;
  686. cbias = 0x20;
  687. pag_boost = 0x4;
  688. pgag_boost = 0x03;
  689. mixg_boost = 0x65;
  690. }
  691. padg_boost = 0x77;
  692. b43_radio_write(dev,
  693. offset | B2056_TX_INTPAG_IMAIN_STAT,
  694. bias);
  695. b43_radio_write(dev,
  696. offset | B2056_TX_INTPAG_IAUX_STAT,
  697. bias);
  698. b43_radio_write(dev,
  699. offset | B2056_TX_INTPAG_CASCBIAS,
  700. cbias);
  701. b43_radio_write(dev,
  702. offset | B2056_TX_INTPAG_BOOST_TUNE,
  703. pag_boost);
  704. b43_radio_write(dev,
  705. offset | B2056_TX_PGAG_BOOST_TUNE,
  706. pgag_boost);
  707. b43_radio_write(dev,
  708. offset | B2056_TX_PADG_BOOST_TUNE,
  709. padg_boost);
  710. b43_radio_write(dev,
  711. offset | B2056_TX_MIXG_BOOST_TUNE,
  712. mixg_boost);
  713. } else {
  714. bias = dev->phy.is_40mhz ? 0x40 : 0x20;
  715. b43_radio_write(dev,
  716. offset | B2056_TX_INTPAG_IMAIN_STAT,
  717. bias);
  718. b43_radio_write(dev,
  719. offset | B2056_TX_INTPAG_IAUX_STAT,
  720. bias);
  721. b43_radio_write(dev,
  722. offset | B2056_TX_INTPAG_CASCBIAS,
  723. 0x30);
  724. }
  725. b43_radio_write(dev, offset | B2056_TX_PA_SPARE1, 0xee);
  726. }
  727. } else if (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ) {
  728. u16 freq = dev->phy.channel_freq;
  729. if (freq < 5100) {
  730. paa_boost = 0xA;
  731. pada_boost = 0x77;
  732. pgaa_boost = 0xF;
  733. mixa_boost = 0xF;
  734. } else if (freq < 5340) {
  735. paa_boost = 0x8;
  736. pada_boost = 0x77;
  737. pgaa_boost = 0xFB;
  738. mixa_boost = 0xF;
  739. } else if (freq < 5650) {
  740. paa_boost = 0x0;
  741. pada_boost = 0x77;
  742. pgaa_boost = 0xB;
  743. mixa_boost = 0xF;
  744. } else {
  745. paa_boost = 0x0;
  746. pada_boost = 0x77;
  747. if (freq != 5825)
  748. pgaa_boost = -(freq - 18) / 36 + 168;
  749. else
  750. pgaa_boost = 6;
  751. mixa_boost = 0xF;
  752. }
  753. for (i = 0; i < 2; i++) {
  754. offset = i ? B2056_TX1 : B2056_TX0;
  755. b43_radio_write(dev,
  756. offset | B2056_TX_INTPAA_BOOST_TUNE, paa_boost);
  757. b43_radio_write(dev,
  758. offset | B2056_TX_PADA_BOOST_TUNE, pada_boost);
  759. b43_radio_write(dev,
  760. offset | B2056_TX_PGAA_BOOST_TUNE, pgaa_boost);
  761. b43_radio_write(dev,
  762. offset | B2056_TX_MIXA_BOOST_TUNE, mixa_boost);
  763. b43_radio_write(dev,
  764. offset | B2056_TX_TXSPARE1, 0x30);
  765. b43_radio_write(dev,
  766. offset | B2056_TX_PA_SPARE2, 0xee);
  767. b43_radio_write(dev,
  768. offset | B2056_TX_PADA_CASCBIAS, 0x03);
  769. b43_radio_write(dev,
  770. offset | B2056_TX_INTPAA_IAUX_STAT, 0x50);
  771. b43_radio_write(dev,
  772. offset | B2056_TX_INTPAA_IMAIN_STAT, 0x50);
  773. b43_radio_write(dev,
  774. offset | B2056_TX_INTPAA_CASCBIAS, 0x30);
  775. }
  776. }
  777. udelay(50);
  778. /* VCO calibration */
  779. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
  780. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  781. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
  782. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  783. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
  784. udelay(300);
  785. }
  786. static u8 b43_radio_2056_rcal(struct b43_wldev *dev)
  787. {
  788. struct b43_phy *phy = &dev->phy;
  789. u16 mast2, tmp;
  790. if (phy->rev != 3)
  791. return 0;
  792. mast2 = b43_radio_read(dev, B2056_SYN_PLL_MAST2);
  793. b43_radio_write(dev, B2056_SYN_PLL_MAST2, mast2 | 0x7);
  794. udelay(10);
  795. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x01);
  796. udelay(10);
  797. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x09);
  798. if (!b43_radio_wait_value(dev, B2056_SYN_RCAL_CODE_OUT, 0x80, 0x80, 100,
  799. 1000000)) {
  800. b43err(dev->wl, "Radio recalibration timeout\n");
  801. return 0;
  802. }
  803. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x01);
  804. tmp = b43_radio_read(dev, B2056_SYN_RCAL_CODE_OUT);
  805. b43_radio_write(dev, B2056_SYN_RCAL_MASTER, 0x00);
  806. b43_radio_write(dev, B2056_SYN_PLL_MAST2, mast2);
  807. return tmp & 0x1f;
  808. }
  809. static void b43_radio_init2056_pre(struct b43_wldev *dev)
  810. {
  811. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  812. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  813. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  814. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  815. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  816. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  817. ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  818. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  819. B43_NPHY_RFCTL_CMD_CHIP0PU);
  820. }
  821. static void b43_radio_init2056_post(struct b43_wldev *dev)
  822. {
  823. b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
  824. b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
  825. b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
  826. msleep(1);
  827. b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
  828. b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
  829. b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
  830. if (dev->phy.n->init_por)
  831. b43_radio_2056_rcal(dev);
  832. }
  833. /*
  834. * Initialize a Broadcom 2056 N-radio
  835. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  836. */
  837. static void b43_radio_init2056(struct b43_wldev *dev)
  838. {
  839. b43_radio_init2056_pre(dev);
  840. b2056_upload_inittabs(dev, 0, 0);
  841. b43_radio_init2056_post(dev);
  842. dev->phy.n->init_por = false;
  843. }
  844. /**************************************************
  845. * Radio 0x2055
  846. **************************************************/
  847. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  848. const struct b43_nphy_channeltab_entry_rev2 *e)
  849. {
  850. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  851. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  852. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  853. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  854. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  855. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  856. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  857. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  858. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  859. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  860. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  861. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  862. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  863. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  864. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  865. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  866. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  867. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  868. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  869. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  870. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  871. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  872. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  873. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  874. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  875. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  876. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  877. }
  878. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  879. static void b43_radio_2055_setup(struct b43_wldev *dev,
  880. const struct b43_nphy_channeltab_entry_rev2 *e)
  881. {
  882. B43_WARN_ON(dev->phy.rev >= 3);
  883. b43_chantab_radio_upload(dev, e);
  884. udelay(50);
  885. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  886. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  887. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  888. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  889. udelay(300);
  890. }
  891. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  892. {
  893. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  894. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  895. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  896. B43_NPHY_RFCTL_CMD_CHIP0PU |
  897. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  898. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  899. B43_NPHY_RFCTL_CMD_PORFORCE);
  900. }
  901. static void b43_radio_init2055_post(struct b43_wldev *dev)
  902. {
  903. struct b43_phy_n *nphy = dev->phy.n;
  904. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  905. bool workaround = false;
  906. if (sprom->revision < 4)
  907. workaround = (dev->dev->board_vendor != PCI_VENDOR_ID_BROADCOM
  908. && dev->dev->board_type == SSB_BOARD_CB2_4321
  909. && dev->dev->board_rev >= 0x41);
  910. else
  911. workaround =
  912. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  913. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  914. if (workaround) {
  915. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  916. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  917. }
  918. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  919. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  920. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  921. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  922. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  923. msleep(1);
  924. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  925. if (!b43_radio_wait_value(dev, B2055_CAL_COUT2, 0x80, 0x80, 10, 2000))
  926. b43err(dev->wl, "radio post init timeout\n");
  927. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  928. b43_switch_channel(dev, dev->phy.channel);
  929. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  930. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  931. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  932. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  933. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  934. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  935. if (!nphy->gain_boost) {
  936. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  937. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  938. } else {
  939. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  940. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  941. }
  942. udelay(2);
  943. }
  944. /*
  945. * Initialize a Broadcom 2055 N-radio
  946. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  947. */
  948. static void b43_radio_init2055(struct b43_wldev *dev)
  949. {
  950. b43_radio_init2055_pre(dev);
  951. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  952. /* Follow wl, not specs. Do not force uploading all regs */
  953. b2055_upload_inittab(dev, 0, 0);
  954. } else {
  955. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  956. b2055_upload_inittab(dev, ghz5, 0);
  957. }
  958. b43_radio_init2055_post(dev);
  959. }
  960. /**************************************************
  961. * Samples
  962. **************************************************/
  963. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  964. static int b43_nphy_load_samples(struct b43_wldev *dev,
  965. struct b43_c32 *samples, u16 len) {
  966. struct b43_phy_n *nphy = dev->phy.n;
  967. u16 i;
  968. u32 *data;
  969. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  970. if (!data) {
  971. b43err(dev->wl, "allocation for samples loading failed\n");
  972. return -ENOMEM;
  973. }
  974. if (nphy->hang_avoid)
  975. b43_nphy_stay_in_carrier_search(dev, 1);
  976. for (i = 0; i < len; i++) {
  977. data[i] = (samples[i].i & 0x3FF << 10);
  978. data[i] |= samples[i].q & 0x3FF;
  979. }
  980. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  981. kfree(data);
  982. if (nphy->hang_avoid)
  983. b43_nphy_stay_in_carrier_search(dev, 0);
  984. return 0;
  985. }
  986. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  987. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  988. bool test)
  989. {
  990. int i;
  991. u16 bw, len, rot, angle;
  992. struct b43_c32 *samples;
  993. bw = (dev->phy.is_40mhz) ? 40 : 20;
  994. len = bw << 3;
  995. if (test) {
  996. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  997. bw = 82;
  998. else
  999. bw = 80;
  1000. if (dev->phy.is_40mhz)
  1001. bw <<= 1;
  1002. len = bw << 1;
  1003. }
  1004. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1005. if (!samples) {
  1006. b43err(dev->wl, "allocation for samples generation failed\n");
  1007. return 0;
  1008. }
  1009. rot = (((freq * 36) / bw) << 16) / 100;
  1010. angle = 0;
  1011. for (i = 0; i < len; i++) {
  1012. samples[i] = b43_cordic(angle);
  1013. angle += rot;
  1014. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1015. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1016. }
  1017. i = b43_nphy_load_samples(dev, samples, len);
  1018. kfree(samples);
  1019. return (i < 0) ? 0 : len;
  1020. }
  1021. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1022. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1023. u16 wait, bool iqmode, bool dac_test)
  1024. {
  1025. struct b43_phy_n *nphy = dev->phy.n;
  1026. int i;
  1027. u16 seq_mode;
  1028. u32 tmp;
  1029. if (nphy->hang_avoid)
  1030. b43_nphy_stay_in_carrier_search(dev, true);
  1031. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1032. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1033. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1034. }
  1035. if (!dev->phy.is_40mhz)
  1036. tmp = 0x6464;
  1037. else
  1038. tmp = 0x4747;
  1039. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1040. if (nphy->hang_avoid)
  1041. b43_nphy_stay_in_carrier_search(dev, false);
  1042. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1043. if (loops != 0xFFFF)
  1044. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1045. else
  1046. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1047. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1048. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1049. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1050. if (iqmode) {
  1051. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1052. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1053. } else {
  1054. if (dac_test)
  1055. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1056. else
  1057. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1058. }
  1059. for (i = 0; i < 100; i++) {
  1060. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & 1)) {
  1061. i = 0;
  1062. break;
  1063. }
  1064. udelay(10);
  1065. }
  1066. if (i)
  1067. b43err(dev->wl, "run samples timeout\n");
  1068. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1069. }
  1070. /**************************************************
  1071. * RSSI
  1072. **************************************************/
  1073. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1074. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1075. s8 offset, u8 core,
  1076. enum n_rail_type rail,
  1077. enum n_rssi_type rssi_type)
  1078. {
  1079. u16 tmp;
  1080. bool core1or5 = (core == 1) || (core == 5);
  1081. bool core2or5 = (core == 2) || (core == 5);
  1082. offset = clamp_val(offset, -32, 31);
  1083. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1084. switch (rssi_type) {
  1085. case N_RSSI_NB:
  1086. if (core1or5 && rail == N_RAIL_I)
  1087. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1088. if (core1or5 && rail == N_RAIL_Q)
  1089. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1090. if (core2or5 && rail == N_RAIL_I)
  1091. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1092. if (core2or5 && rail == N_RAIL_Q)
  1093. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1094. break;
  1095. case N_RSSI_W1:
  1096. if (core1or5 && rail == N_RAIL_I)
  1097. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1098. if (core1or5 && rail == N_RAIL_Q)
  1099. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1100. if (core2or5 && rail == N_RAIL_I)
  1101. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1102. if (core2or5 && rail == N_RAIL_Q)
  1103. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1104. break;
  1105. case N_RSSI_W2:
  1106. if (core1or5 && rail == N_RAIL_I)
  1107. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1108. if (core1or5 && rail == N_RAIL_Q)
  1109. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1110. if (core2or5 && rail == N_RAIL_I)
  1111. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1112. if (core2or5 && rail == N_RAIL_Q)
  1113. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1114. break;
  1115. case N_RSSI_TBD:
  1116. if (core1or5 && rail == N_RAIL_I)
  1117. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1118. if (core1or5 && rail == N_RAIL_Q)
  1119. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1120. if (core2or5 && rail == N_RAIL_I)
  1121. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1122. if (core2or5 && rail == N_RAIL_Q)
  1123. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1124. break;
  1125. case N_RSSI_IQ:
  1126. if (core1or5 && rail == N_RAIL_I)
  1127. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1128. if (core1or5 && rail == N_RAIL_Q)
  1129. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1130. if (core2or5 && rail == N_RAIL_I)
  1131. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1132. if (core2or5 && rail == N_RAIL_Q)
  1133. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1134. break;
  1135. case N_RSSI_TSSI_2G:
  1136. if (core1or5)
  1137. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1138. if (core2or5)
  1139. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1140. break;
  1141. case N_RSSI_TSSI_5G:
  1142. if (core1or5)
  1143. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1144. if (core2or5)
  1145. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1146. break;
  1147. }
  1148. }
  1149. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code,
  1150. enum n_rssi_type rssi_type)
  1151. {
  1152. u8 i;
  1153. u16 reg, val;
  1154. if (code == 0) {
  1155. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1156. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1157. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1158. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1159. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1160. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1161. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1162. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1163. } else {
  1164. for (i = 0; i < 2; i++) {
  1165. if ((code == 1 && i == 1) || (code == 2 && !i))
  1166. continue;
  1167. reg = (i == 0) ?
  1168. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1169. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1170. if (rssi_type == N_RSSI_W1 ||
  1171. rssi_type == N_RSSI_W2 ||
  1172. rssi_type == N_RSSI_NB) {
  1173. reg = (i == 0) ?
  1174. B43_NPHY_AFECTL_C1 :
  1175. B43_NPHY_AFECTL_C2;
  1176. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1177. reg = (i == 0) ?
  1178. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1179. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1180. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1181. if (rssi_type == N_RSSI_W1)
  1182. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1183. else if (rssi_type == N_RSSI_W2)
  1184. val = 16;
  1185. else
  1186. val = 32;
  1187. b43_phy_set(dev, reg, val);
  1188. reg = (i == 0) ?
  1189. B43_NPHY_TXF_40CO_B1S0 :
  1190. B43_NPHY_TXF_40CO_B32S1;
  1191. b43_phy_set(dev, reg, 0x0020);
  1192. } else {
  1193. if (rssi_type == N_RSSI_TBD)
  1194. val = 0x0100;
  1195. else if (rssi_type == N_RSSI_IQ)
  1196. val = 0x0200;
  1197. else
  1198. val = 0x0300;
  1199. reg = (i == 0) ?
  1200. B43_NPHY_AFECTL_C1 :
  1201. B43_NPHY_AFECTL_C2;
  1202. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1203. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1204. if (rssi_type != N_RSSI_IQ &&
  1205. rssi_type != N_RSSI_TBD) {
  1206. enum ieee80211_band band =
  1207. b43_current_band(dev->wl);
  1208. if (b43_nphy_ipa(dev))
  1209. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1210. else
  1211. val = 0x11;
  1212. reg = (i == 0) ? 0x2000 : 0x3000;
  1213. reg |= B2055_PADDRV;
  1214. b43_radio_write(dev, reg, val);
  1215. reg = (i == 0) ?
  1216. B43_NPHY_AFECTL_OVER1 :
  1217. B43_NPHY_AFECTL_OVER;
  1218. b43_phy_set(dev, reg, 0x0200);
  1219. }
  1220. }
  1221. }
  1222. }
  1223. }
  1224. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code,
  1225. enum n_rssi_type rssi_type)
  1226. {
  1227. u16 val;
  1228. bool rssi_w1_w2_nb = false;
  1229. switch (rssi_type) {
  1230. case N_RSSI_W1:
  1231. case N_RSSI_W2:
  1232. case N_RSSI_NB:
  1233. val = 0;
  1234. rssi_w1_w2_nb = true;
  1235. break;
  1236. case N_RSSI_TBD:
  1237. val = 1;
  1238. break;
  1239. case N_RSSI_IQ:
  1240. val = 2;
  1241. break;
  1242. default:
  1243. val = 3;
  1244. }
  1245. val = (val << 12) | (val << 14);
  1246. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1247. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1248. if (rssi_w1_w2_nb) {
  1249. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1250. (rssi_type + 1) << 4);
  1251. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1252. (rssi_type + 1) << 4);
  1253. }
  1254. if (code == 0) {
  1255. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  1256. if (rssi_w1_w2_nb) {
  1257. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1258. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1259. B43_NPHY_RFCTL_CMD_CORESEL));
  1260. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1261. ~(0x1 << 12 |
  1262. 0x1 << 5 |
  1263. 0x1 << 1 |
  1264. 0x1));
  1265. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1266. ~B43_NPHY_RFCTL_CMD_START);
  1267. udelay(20);
  1268. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1269. }
  1270. } else {
  1271. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  1272. if (rssi_w1_w2_nb) {
  1273. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1274. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1275. B43_NPHY_RFCTL_CMD_CORESEL),
  1276. (B43_NPHY_RFCTL_CMD_RXEN |
  1277. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  1278. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  1279. (0x1 << 12 |
  1280. 0x1 << 5 |
  1281. 0x1 << 1 |
  1282. 0x1));
  1283. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1284. B43_NPHY_RFCTL_CMD_START);
  1285. udelay(20);
  1286. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1287. }
  1288. }
  1289. }
  1290. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1291. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code,
  1292. enum n_rssi_type type)
  1293. {
  1294. if (dev->phy.rev >= 3)
  1295. b43_nphy_rev3_rssi_select(dev, code, type);
  1296. else
  1297. b43_nphy_rev2_rssi_select(dev, code, type);
  1298. }
  1299. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1300. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev,
  1301. enum n_rssi_type rssi_type, u8 *buf)
  1302. {
  1303. int i;
  1304. for (i = 0; i < 2; i++) {
  1305. if (rssi_type == N_RSSI_NB) {
  1306. if (i == 0) {
  1307. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1308. 0xFC, buf[0]);
  1309. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1310. 0xFC, buf[1]);
  1311. } else {
  1312. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1313. 0xFC, buf[2 * i]);
  1314. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1315. 0xFC, buf[2 * i + 1]);
  1316. }
  1317. } else {
  1318. if (i == 0)
  1319. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1320. 0xF3, buf[0] << 2);
  1321. else
  1322. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1323. 0xF3, buf[2 * i + 1] << 2);
  1324. }
  1325. }
  1326. }
  1327. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1328. static int b43_nphy_poll_rssi(struct b43_wldev *dev, enum n_rssi_type rssi_type,
  1329. s32 *buf, u8 nsamp)
  1330. {
  1331. int i;
  1332. int out;
  1333. u16 save_regs_phy[9];
  1334. u16 s[2];
  1335. if (dev->phy.rev >= 3) {
  1336. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1337. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1338. save_regs_phy[2] = b43_phy_read(dev,
  1339. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1340. save_regs_phy[3] = b43_phy_read(dev,
  1341. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1342. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1343. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1344. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1345. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1346. save_regs_phy[8] = 0;
  1347. } else {
  1348. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1349. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1350. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1351. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  1352. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  1353. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  1354. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  1355. save_regs_phy[7] = 0;
  1356. save_regs_phy[8] = 0;
  1357. }
  1358. b43_nphy_rssi_select(dev, 5, rssi_type);
  1359. if (dev->phy.rev < 2) {
  1360. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1361. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1362. }
  1363. for (i = 0; i < 4; i++)
  1364. buf[i] = 0;
  1365. for (i = 0; i < nsamp; i++) {
  1366. if (dev->phy.rev < 2) {
  1367. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1368. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1369. } else {
  1370. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1371. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1372. }
  1373. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1374. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1375. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1376. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1377. }
  1378. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1379. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1380. if (dev->phy.rev < 2)
  1381. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1382. if (dev->phy.rev >= 3) {
  1383. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  1384. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  1385. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1386. save_regs_phy[2]);
  1387. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1388. save_regs_phy[3]);
  1389. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1390. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1391. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1392. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1393. } else {
  1394. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  1395. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  1396. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  1397. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  1398. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  1399. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  1400. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  1401. }
  1402. return out;
  1403. }
  1404. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1405. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1406. {
  1407. struct b43_phy_n *nphy = dev->phy.n;
  1408. u16 saved_regs_phy_rfctl[2];
  1409. u16 saved_regs_phy[13];
  1410. u16 regs_to_store[] = {
  1411. B43_NPHY_AFECTL_OVER1, B43_NPHY_AFECTL_OVER,
  1412. B43_NPHY_AFECTL_C1, B43_NPHY_AFECTL_C2,
  1413. B43_NPHY_TXF_40CO_B1S1, B43_NPHY_RFCTL_OVER,
  1414. B43_NPHY_TXF_40CO_B1S0, B43_NPHY_TXF_40CO_B32S1,
  1415. B43_NPHY_RFCTL_CMD,
  1416. B43_NPHY_RFCTL_LUT_TRSW_UP1, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1417. B43_NPHY_RFCTL_RSSIO1, B43_NPHY_RFCTL_RSSIO2
  1418. };
  1419. u16 class;
  1420. u16 clip_state[2];
  1421. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1422. u8 vcm_final = 0;
  1423. s32 offset[4];
  1424. s32 results[8][4] = { };
  1425. s32 results_min[4] = { };
  1426. s32 poll_results[4] = { };
  1427. u16 *rssical_radio_regs = NULL;
  1428. u16 *rssical_phy_regs = NULL;
  1429. u16 r; /* routing */
  1430. u8 rx_core_state;
  1431. int core, i, j, vcm;
  1432. class = b43_nphy_classifier(dev, 0, 0);
  1433. b43_nphy_classifier(dev, 7, 4);
  1434. b43_nphy_read_clip_detection(dev, clip_state);
  1435. b43_nphy_write_clip_detection(dev, clip_off);
  1436. saved_regs_phy_rfctl[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1437. saved_regs_phy_rfctl[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1438. for (i = 0; i < ARRAY_SIZE(regs_to_store); i++)
  1439. saved_regs_phy[i] = b43_phy_read(dev, regs_to_store[i]);
  1440. b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_OFF, 0, 7);
  1441. b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_TRSW, 1, 7);
  1442. b43_nphy_rf_ctl_override(dev, 0x1, 0, 0, false);
  1443. b43_nphy_rf_ctl_override(dev, 0x2, 1, 0, false);
  1444. b43_nphy_rf_ctl_override(dev, 0x80, 1, 0, false);
  1445. b43_nphy_rf_ctl_override(dev, 0x40, 1, 0, false);
  1446. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1447. b43_nphy_rf_ctl_override(dev, 0x20, 0, 0, false);
  1448. b43_nphy_rf_ctl_override(dev, 0x10, 1, 0, false);
  1449. } else {
  1450. b43_nphy_rf_ctl_override(dev, 0x10, 0, 0, false);
  1451. b43_nphy_rf_ctl_override(dev, 0x20, 1, 0, false);
  1452. }
  1453. rx_core_state = b43_nphy_get_rx_core_state(dev);
  1454. for (core = 0; core < 2; core++) {
  1455. if (!(rx_core_state & (1 << core)))
  1456. continue;
  1457. r = core ? B2056_RX1 : B2056_RX0;
  1458. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1, N_RAIL_I,
  1459. N_RSSI_NB);
  1460. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1, N_RAIL_Q,
  1461. N_RSSI_NB);
  1462. /* Grab RSSI results for every possible VCM */
  1463. for (vcm = 0; vcm < 8; vcm++) {
  1464. b43_radio_maskset(dev, r | B2056_RX_RSSI_MISC, 0xE3,
  1465. vcm << 2);
  1466. b43_nphy_poll_rssi(dev, N_RSSI_NB, results[vcm], 8);
  1467. }
  1468. /* Find out which VCM got the best results */
  1469. for (i = 0; i < 4; i += 2) {
  1470. s32 currd;
  1471. s32 mind = 0x100000;
  1472. s32 minpoll = 249;
  1473. u8 minvcm = 0;
  1474. if (2 * core != i)
  1475. continue;
  1476. for (vcm = 0; vcm < 8; vcm++) {
  1477. currd = results[vcm][i] * results[vcm][i] +
  1478. results[vcm][i + 1] * results[vcm][i];
  1479. if (currd < mind) {
  1480. mind = currd;
  1481. minvcm = vcm;
  1482. }
  1483. if (results[vcm][i] < minpoll)
  1484. minpoll = results[vcm][i];
  1485. }
  1486. vcm_final = minvcm;
  1487. results_min[i] = minpoll;
  1488. }
  1489. /* Select the best VCM */
  1490. b43_radio_maskset(dev, r | B2056_RX_RSSI_MISC, 0xE3,
  1491. vcm_final << 2);
  1492. for (i = 0; i < 4; i++) {
  1493. if (core != i / 2)
  1494. continue;
  1495. offset[i] = -results[vcm_final][i];
  1496. if (offset[i] < 0)
  1497. offset[i] = -((abs(offset[i]) + 4) / 8);
  1498. else
  1499. offset[i] = (offset[i] + 4) / 8;
  1500. if (results_min[i] == 248)
  1501. offset[i] = -32;
  1502. b43_nphy_scale_offset_rssi(dev, 0, offset[i],
  1503. (i / 2 == 0) ? 1 : 2,
  1504. (i % 2 == 0) ? N_RAIL_I : N_RAIL_Q,
  1505. N_RSSI_NB);
  1506. }
  1507. }
  1508. for (core = 0; core < 2; core++) {
  1509. if (!(rx_core_state & (1 << core)))
  1510. continue;
  1511. for (i = 0; i < 2; i++) {
  1512. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1,
  1513. N_RAIL_I, i);
  1514. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1,
  1515. N_RAIL_Q, i);
  1516. b43_nphy_poll_rssi(dev, i, poll_results, 8);
  1517. for (j = 0; j < 4; j++) {
  1518. if (j / 2 == core) {
  1519. offset[j] = 232 - poll_results[j];
  1520. if (offset[j] < 0)
  1521. offset[j] = -(abs(offset[j] + 4) / 8);
  1522. else
  1523. offset[j] = (offset[j] + 4) / 8;
  1524. b43_nphy_scale_offset_rssi(dev, 0,
  1525. offset[2 * core], core + 1, j % 2, i);
  1526. }
  1527. }
  1528. }
  1529. }
  1530. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, saved_regs_phy_rfctl[0]);
  1531. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, saved_regs_phy_rfctl[1]);
  1532. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1533. b43_phy_set(dev, B43_NPHY_TXF_40CO_B1S1, 0x1);
  1534. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_START);
  1535. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1, ~0x1);
  1536. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1537. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_RXTX);
  1538. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1, ~0x1);
  1539. for (i = 0; i < ARRAY_SIZE(regs_to_store); i++)
  1540. b43_phy_write(dev, regs_to_store[i], saved_regs_phy[i]);
  1541. /* Store for future configuration */
  1542. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1543. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1544. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1545. } else {
  1546. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1547. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1548. }
  1549. if (dev->phy.rev >= 7) {
  1550. } else {
  1551. rssical_radio_regs[0] = b43_radio_read(dev, B2056_RX0 |
  1552. B2056_RX_RSSI_MISC);
  1553. rssical_radio_regs[1] = b43_radio_read(dev, B2056_RX1 |
  1554. B2056_RX_RSSI_MISC);
  1555. }
  1556. rssical_phy_regs[0] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_Z);
  1557. rssical_phy_regs[1] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z);
  1558. rssical_phy_regs[2] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_Z);
  1559. rssical_phy_regs[3] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z);
  1560. rssical_phy_regs[4] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_X);
  1561. rssical_phy_regs[5] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_X);
  1562. rssical_phy_regs[6] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_X);
  1563. rssical_phy_regs[7] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_X);
  1564. rssical_phy_regs[8] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_Y);
  1565. rssical_phy_regs[9] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y);
  1566. rssical_phy_regs[10] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_Y);
  1567. rssical_phy_regs[11] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y);
  1568. /* Remember for which channel we store configuration */
  1569. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1570. nphy->rssical_chanspec_2G.center_freq = dev->phy.channel_freq;
  1571. else
  1572. nphy->rssical_chanspec_5G.center_freq = dev->phy.channel_freq;
  1573. /* End of calibration, restore configuration */
  1574. b43_nphy_classifier(dev, 7, class);
  1575. b43_nphy_write_clip_detection(dev, clip_state);
  1576. }
  1577. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1578. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, enum n_rssi_type type)
  1579. {
  1580. int i, j, vcm;
  1581. u8 state[4];
  1582. u8 code, val;
  1583. u16 class, override;
  1584. u8 regs_save_radio[2];
  1585. u16 regs_save_phy[2];
  1586. s32 offset[4];
  1587. u8 core;
  1588. u8 rail;
  1589. u16 clip_state[2];
  1590. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1591. s32 results_min[4] = { };
  1592. u8 vcm_final[4] = { };
  1593. s32 results[4][4] = { };
  1594. s32 miniq[4][2] = { };
  1595. if (type == N_RSSI_NB) {
  1596. code = 0;
  1597. val = 6;
  1598. } else if (type == N_RSSI_W1 || type == N_RSSI_W2) {
  1599. code = 25;
  1600. val = 4;
  1601. } else {
  1602. B43_WARN_ON(1);
  1603. return;
  1604. }
  1605. class = b43_nphy_classifier(dev, 0, 0);
  1606. b43_nphy_classifier(dev, 7, 4);
  1607. b43_nphy_read_clip_detection(dev, clip_state);
  1608. b43_nphy_write_clip_detection(dev, clip_off);
  1609. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1610. override = 0x140;
  1611. else
  1612. override = 0x110;
  1613. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1614. regs_save_radio[0] = b43_radio_read(dev, B2055_C1_PD_RXTX);
  1615. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1616. b43_radio_write(dev, B2055_C1_PD_RXTX, val);
  1617. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1618. regs_save_radio[1] = b43_radio_read(dev, B2055_C2_PD_RXTX);
  1619. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1620. b43_radio_write(dev, B2055_C2_PD_RXTX, val);
  1621. state[0] = b43_radio_read(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1622. state[1] = b43_radio_read(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1623. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1624. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1625. state[2] = b43_radio_read(dev, B2055_C1_SP_RSSI) & 0x07;
  1626. state[3] = b43_radio_read(dev, B2055_C2_SP_RSSI) & 0x07;
  1627. b43_nphy_rssi_select(dev, 5, type);
  1628. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, N_RAIL_I, type);
  1629. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, N_RAIL_Q, type);
  1630. for (vcm = 0; vcm < 4; vcm++) {
  1631. u8 tmp[4];
  1632. for (j = 0; j < 4; j++)
  1633. tmp[j] = vcm;
  1634. if (type != N_RSSI_W2)
  1635. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1636. b43_nphy_poll_rssi(dev, type, results[vcm], 8);
  1637. if (type == N_RSSI_W1 || type == N_RSSI_W2)
  1638. for (j = 0; j < 2; j++)
  1639. miniq[vcm][j] = min(results[vcm][2 * j],
  1640. results[vcm][2 * j + 1]);
  1641. }
  1642. for (i = 0; i < 4; i++) {
  1643. s32 mind = 0x100000;
  1644. u8 minvcm = 0;
  1645. s32 minpoll = 249;
  1646. s32 currd;
  1647. for (vcm = 0; vcm < 4; vcm++) {
  1648. if (type == N_RSSI_NB)
  1649. currd = abs(results[vcm][i] - code * 8);
  1650. else
  1651. currd = abs(miniq[vcm][i / 2] - code * 8);
  1652. if (currd < mind) {
  1653. mind = currd;
  1654. minvcm = vcm;
  1655. }
  1656. if (results[vcm][i] < minpoll)
  1657. minpoll = results[vcm][i];
  1658. }
  1659. results_min[i] = minpoll;
  1660. vcm_final[i] = minvcm;
  1661. }
  1662. if (type != N_RSSI_W2)
  1663. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1664. for (i = 0; i < 4; i++) {
  1665. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1666. if (offset[i] < 0)
  1667. offset[i] = -((abs(offset[i]) + 4) / 8);
  1668. else
  1669. offset[i] = (offset[i] + 4) / 8;
  1670. if (results_min[i] == 248)
  1671. offset[i] = code - 32;
  1672. core = (i / 2) ? 2 : 1;
  1673. rail = (i % 2) ? N_RAIL_Q : N_RAIL_I;
  1674. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  1675. type);
  1676. }
  1677. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1678. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  1679. switch (state[2]) {
  1680. case 1:
  1681. b43_nphy_rssi_select(dev, 1, N_RSSI_NB);
  1682. break;
  1683. case 4:
  1684. b43_nphy_rssi_select(dev, 1, N_RSSI_W1);
  1685. break;
  1686. case 2:
  1687. b43_nphy_rssi_select(dev, 1, N_RSSI_W2);
  1688. break;
  1689. default:
  1690. b43_nphy_rssi_select(dev, 1, N_RSSI_W2);
  1691. break;
  1692. }
  1693. switch (state[3]) {
  1694. case 1:
  1695. b43_nphy_rssi_select(dev, 2, N_RSSI_NB);
  1696. break;
  1697. case 4:
  1698. b43_nphy_rssi_select(dev, 2, N_RSSI_W1);
  1699. break;
  1700. default:
  1701. b43_nphy_rssi_select(dev, 2, N_RSSI_W2);
  1702. break;
  1703. }
  1704. b43_nphy_rssi_select(dev, 0, type);
  1705. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1706. b43_radio_write(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1707. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1708. b43_radio_write(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1709. b43_nphy_classifier(dev, 7, class);
  1710. b43_nphy_write_clip_detection(dev, clip_state);
  1711. /* Specs don't say about reset here, but it makes wl and b43 dumps
  1712. identical, it really seems wl performs this */
  1713. b43_nphy_reset_cca(dev);
  1714. }
  1715. /*
  1716. * RSSI Calibration
  1717. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1718. */
  1719. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1720. {
  1721. if (dev->phy.rev >= 3) {
  1722. b43_nphy_rev3_rssi_cal(dev);
  1723. } else {
  1724. b43_nphy_rev2_rssi_cal(dev, N_RSSI_NB);
  1725. b43_nphy_rev2_rssi_cal(dev, N_RSSI_W1);
  1726. b43_nphy_rev2_rssi_cal(dev, N_RSSI_W2);
  1727. }
  1728. }
  1729. /**************************************************
  1730. * Workarounds
  1731. **************************************************/
  1732. static void b43_nphy_gain_ctl_workarounds_rev3plus(struct b43_wldev *dev)
  1733. {
  1734. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1735. bool ghz5;
  1736. bool ext_lna;
  1737. u16 rssi_gain;
  1738. struct nphy_gain_ctl_workaround_entry *e;
  1739. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  1740. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  1741. /* Prepare values */
  1742. ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
  1743. & B43_NPHY_BANDCTL_5GHZ;
  1744. ext_lna = ghz5 ? sprom->boardflags_hi & B43_BFH_EXTLNA_5GHZ :
  1745. sprom->boardflags_lo & B43_BFL_EXTLNA;
  1746. e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
  1747. if (ghz5 && dev->phy.rev >= 5)
  1748. rssi_gain = 0x90;
  1749. else
  1750. rssi_gain = 0x50;
  1751. b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
  1752. /* Set Clip 2 detect */
  1753. b43_phy_set(dev, B43_NPHY_C1_CGAINI, B43_NPHY_C1_CGAINI_CL2DETECT);
  1754. b43_phy_set(dev, B43_NPHY_C2_CGAINI, B43_NPHY_C2_CGAINI_CL2DETECT);
  1755. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1756. 0x17);
  1757. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1758. 0x17);
  1759. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
  1760. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
  1761. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
  1762. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
  1763. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
  1764. rssi_gain);
  1765. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
  1766. rssi_gain);
  1767. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1768. 0x17);
  1769. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1770. 0x17);
  1771. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
  1772. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
  1773. b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
  1774. b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
  1775. b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
  1776. b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
  1777. b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
  1778. b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
  1779. b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
  1780. b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
  1781. b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
  1782. b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
  1783. b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
  1784. b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
  1785. b43_phy_write(dev, B43_NPHY_REV3_C1_INITGAIN_A, e->init_gain);
  1786. b43_phy_write(dev, B43_NPHY_REV3_C2_INITGAIN_A, e->init_gain);
  1787. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
  1788. e->rfseq_init);
  1789. b43_phy_write(dev, B43_NPHY_REV3_C1_CLIP_HIGAIN_A, e->cliphi_gain);
  1790. b43_phy_write(dev, B43_NPHY_REV3_C2_CLIP_HIGAIN_A, e->cliphi_gain);
  1791. b43_phy_write(dev, B43_NPHY_REV3_C1_CLIP_MEDGAIN_A, e->clipmd_gain);
  1792. b43_phy_write(dev, B43_NPHY_REV3_C2_CLIP_MEDGAIN_A, e->clipmd_gain);
  1793. b43_phy_write(dev, B43_NPHY_REV3_C1_CLIP_LOGAIN_A, e->cliplo_gain);
  1794. b43_phy_write(dev, B43_NPHY_REV3_C2_CLIP_LOGAIN_A, e->cliplo_gain);
  1795. b43_phy_maskset(dev, B43_NPHY_CRSMINPOWER0, 0xFF00, e->crsmin);
  1796. b43_phy_maskset(dev, B43_NPHY_CRSMINPOWERL0, 0xFF00, e->crsminl);
  1797. b43_phy_maskset(dev, B43_NPHY_CRSMINPOWERU0, 0xFF00, e->crsminu);
  1798. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
  1799. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
  1800. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1801. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
  1802. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1803. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
  1804. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1805. }
  1806. static void b43_nphy_gain_ctl_workarounds_rev1_2(struct b43_wldev *dev)
  1807. {
  1808. struct b43_phy_n *nphy = dev->phy.n;
  1809. u8 i, j;
  1810. u8 code;
  1811. u16 tmp;
  1812. u8 rfseq_events[3] = { 6, 8, 7 };
  1813. u8 rfseq_delays[3] = { 10, 30, 1 };
  1814. /* Set Clip 2 detect */
  1815. b43_phy_set(dev, B43_NPHY_C1_CGAINI, B43_NPHY_C1_CGAINI_CL2DETECT);
  1816. b43_phy_set(dev, B43_NPHY_C2_CGAINI, B43_NPHY_C2_CGAINI_CL2DETECT);
  1817. /* Set narrowband clip threshold */
  1818. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  1819. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  1820. if (!dev->phy.is_40mhz) {
  1821. /* Set dwell lengths */
  1822. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  1823. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  1824. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  1825. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  1826. }
  1827. /* Set wideband clip 2 threshold */
  1828. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1829. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, 21);
  1830. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1831. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, 21);
  1832. if (!dev->phy.is_40mhz) {
  1833. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  1834. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  1835. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  1836. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  1837. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  1838. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  1839. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  1840. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  1841. }
  1842. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1843. if (nphy->gain_boost) {
  1844. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  1845. dev->phy.is_40mhz)
  1846. code = 4;
  1847. else
  1848. code = 5;
  1849. } else {
  1850. code = dev->phy.is_40mhz ? 6 : 7;
  1851. }
  1852. /* Set HPVGA2 index */
  1853. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN, ~B43_NPHY_C1_INITGAIN_HPVGA2,
  1854. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  1855. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN, ~B43_NPHY_C2_INITGAIN_HPVGA2,
  1856. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  1857. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1858. /* specs say about 2 loops, but wl does 4 */
  1859. for (i = 0; i < 4; i++)
  1860. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, (code << 8 | 0x7C));
  1861. b43_nphy_adjust_lna_gain_table(dev);
  1862. if (nphy->elna_gain_config) {
  1863. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  1864. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1865. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1866. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1867. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1868. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  1869. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1870. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1871. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1872. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1873. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1874. /* specs say about 2 loops, but wl does 4 */
  1875. for (i = 0; i < 4; i++)
  1876. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1877. (code << 8 | 0x74));
  1878. }
  1879. if (dev->phy.rev == 2) {
  1880. for (i = 0; i < 4; i++) {
  1881. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1882. (0x0400 * i) + 0x0020);
  1883. for (j = 0; j < 21; j++) {
  1884. tmp = j * (i < 2 ? 3 : 1);
  1885. b43_phy_write(dev,
  1886. B43_NPHY_TABLE_DATALO, tmp);
  1887. }
  1888. }
  1889. }
  1890. b43_nphy_set_rf_sequence(dev, 5, rfseq_events, rfseq_delays, 3);
  1891. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1892. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1893. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1894. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1895. b43_phy_maskset(dev, B43_PHY_N(0xC5D), 0xFF80, 4);
  1896. }
  1897. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  1898. static void b43_nphy_gain_ctl_workarounds(struct b43_wldev *dev)
  1899. {
  1900. if (dev->phy.rev >= 7)
  1901. ; /* TODO */
  1902. else if (dev->phy.rev >= 3)
  1903. b43_nphy_gain_ctl_workarounds_rev3plus(dev);
  1904. else
  1905. b43_nphy_gain_ctl_workarounds_rev1_2(dev);
  1906. }
  1907. /* http://bcm-v4.sipsolutions.net/PHY/N/Read_Lpf_Bw_Ctl */
  1908. static u16 b43_nphy_read_lpf_ctl(struct b43_wldev *dev, u16 offset)
  1909. {
  1910. if (!offset)
  1911. offset = (dev->phy.is_40mhz) ? 0x159 : 0x154;
  1912. return b43_ntab_read(dev, B43_NTAB16(7, offset)) & 0x7;
  1913. }
  1914. static void b43_nphy_workarounds_rev7plus(struct b43_wldev *dev)
  1915. {
  1916. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1917. struct b43_phy *phy = &dev->phy;
  1918. u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
  1919. 0x1F };
  1920. u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
  1921. u16 ntab7_15e_16e[] = { 0x10f, 0x10f };
  1922. u8 ntab7_138_146[] = { 0x11, 0x11 };
  1923. u8 ntab7_133[] = { 0x77, 0x11, 0x11 };
  1924. u16 lpf_20, lpf_40, lpf_11b;
  1925. u16 bcap_val, bcap_val_11b, bcap_val_11n_20, bcap_val_11n_40;
  1926. u16 scap_val, scap_val_11b, scap_val_11n_20, scap_val_11n_40;
  1927. bool rccal_ovrd = false;
  1928. u16 rx2tx_lut_20_11b, rx2tx_lut_20_11n, rx2tx_lut_40_11n;
  1929. u16 bias, conv, filt;
  1930. u32 tmp32;
  1931. u8 core;
  1932. if (phy->rev == 7) {
  1933. b43_phy_set(dev, B43_NPHY_FINERX2_CGC, 0x10);
  1934. b43_phy_maskset(dev, B43_NPHY_FREQGAIN0, 0xFF80, 0x0020);
  1935. b43_phy_maskset(dev, B43_NPHY_FREQGAIN0, 0x80FF, 0x2700);
  1936. b43_phy_maskset(dev, B43_NPHY_FREQGAIN1, 0xFF80, 0x002E);
  1937. b43_phy_maskset(dev, B43_NPHY_FREQGAIN1, 0x80FF, 0x3300);
  1938. b43_phy_maskset(dev, B43_NPHY_FREQGAIN2, 0xFF80, 0x0037);
  1939. b43_phy_maskset(dev, B43_NPHY_FREQGAIN2, 0x80FF, 0x3A00);
  1940. b43_phy_maskset(dev, B43_NPHY_FREQGAIN3, 0xFF80, 0x003C);
  1941. b43_phy_maskset(dev, B43_NPHY_FREQGAIN3, 0x80FF, 0x3E00);
  1942. b43_phy_maskset(dev, B43_NPHY_FREQGAIN4, 0xFF80, 0x003E);
  1943. b43_phy_maskset(dev, B43_NPHY_FREQGAIN4, 0x80FF, 0x3F00);
  1944. b43_phy_maskset(dev, B43_NPHY_FREQGAIN5, 0xFF80, 0x0040);
  1945. b43_phy_maskset(dev, B43_NPHY_FREQGAIN5, 0x80FF, 0x4000);
  1946. b43_phy_maskset(dev, B43_NPHY_FREQGAIN6, 0xFF80, 0x0040);
  1947. b43_phy_maskset(dev, B43_NPHY_FREQGAIN6, 0x80FF, 0x4000);
  1948. b43_phy_maskset(dev, B43_NPHY_FREQGAIN7, 0xFF80, 0x0040);
  1949. b43_phy_maskset(dev, B43_NPHY_FREQGAIN7, 0x80FF, 0x4000);
  1950. }
  1951. if (phy->rev <= 8) {
  1952. b43_phy_write(dev, B43_NPHY_FORCEFRONT0, 0x1B0);
  1953. b43_phy_write(dev, B43_NPHY_FORCEFRONT1, 0x1B0);
  1954. }
  1955. if (phy->rev >= 8)
  1956. b43_phy_maskset(dev, B43_NPHY_TXTAILCNT, ~0xFF, 0x72);
  1957. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 2);
  1958. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 2);
  1959. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  1960. tmp32 &= 0xffffff;
  1961. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  1962. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x15e), 2, ntab7_15e_16e);
  1963. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x16e), 2, ntab7_15e_16e);
  1964. if (b43_nphy_ipa(dev))
  1965. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
  1966. rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
  1967. b43_phy_maskset(dev, B43_NPHY_EPS_OVERRIDEI_0, 0x3FFF, 0x4000);
  1968. b43_phy_maskset(dev, B43_NPHY_EPS_OVERRIDEI_1, 0x3FFF, 0x4000);
  1969. lpf_20 = b43_nphy_read_lpf_ctl(dev, 0x154);
  1970. lpf_40 = b43_nphy_read_lpf_ctl(dev, 0x159);
  1971. lpf_11b = b43_nphy_read_lpf_ctl(dev, 0x152);
  1972. if (b43_nphy_ipa(dev)) {
  1973. if ((phy->radio_rev == 5 && phy->is_40mhz) ||
  1974. phy->radio_rev == 7 || phy->radio_rev == 8) {
  1975. bcap_val = b43_radio_read(dev, 0x16b);
  1976. scap_val = b43_radio_read(dev, 0x16a);
  1977. scap_val_11b = scap_val;
  1978. bcap_val_11b = bcap_val;
  1979. if (phy->radio_rev == 5 && phy->is_40mhz) {
  1980. scap_val_11n_20 = scap_val;
  1981. bcap_val_11n_20 = bcap_val;
  1982. scap_val_11n_40 = bcap_val_11n_40 = 0xc;
  1983. rccal_ovrd = true;
  1984. } else { /* Rev 7/8 */
  1985. lpf_20 = 4;
  1986. lpf_11b = 1;
  1987. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1988. scap_val_11n_20 = 0xc;
  1989. bcap_val_11n_20 = 0xc;
  1990. scap_val_11n_40 = 0xa;
  1991. bcap_val_11n_40 = 0xa;
  1992. } else {
  1993. scap_val_11n_20 = 0x14;
  1994. bcap_val_11n_20 = 0x14;
  1995. scap_val_11n_40 = 0xf;
  1996. bcap_val_11n_40 = 0xf;
  1997. }
  1998. rccal_ovrd = true;
  1999. }
  2000. }
  2001. } else {
  2002. if (phy->radio_rev == 5) {
  2003. lpf_20 = 1;
  2004. lpf_40 = 3;
  2005. bcap_val = b43_radio_read(dev, 0x16b);
  2006. scap_val = b43_radio_read(dev, 0x16a);
  2007. scap_val_11b = scap_val;
  2008. bcap_val_11b = bcap_val;
  2009. scap_val_11n_20 = 0x11;
  2010. scap_val_11n_40 = 0x11;
  2011. bcap_val_11n_20 = 0x13;
  2012. bcap_val_11n_40 = 0x13;
  2013. rccal_ovrd = true;
  2014. }
  2015. }
  2016. if (rccal_ovrd) {
  2017. rx2tx_lut_20_11b = (bcap_val_11b << 8) |
  2018. (scap_val_11b << 3) |
  2019. lpf_11b;
  2020. rx2tx_lut_20_11n = (bcap_val_11n_20 << 8) |
  2021. (scap_val_11n_20 << 3) |
  2022. lpf_20;
  2023. rx2tx_lut_40_11n = (bcap_val_11n_40 << 8) |
  2024. (scap_val_11n_40 << 3) |
  2025. lpf_40;
  2026. for (core = 0; core < 2; core++) {
  2027. b43_ntab_write(dev, B43_NTAB16(7, 0x152 + core * 16),
  2028. rx2tx_lut_20_11b);
  2029. b43_ntab_write(dev, B43_NTAB16(7, 0x153 + core * 16),
  2030. rx2tx_lut_20_11n);
  2031. b43_ntab_write(dev, B43_NTAB16(7, 0x154 + core * 16),
  2032. rx2tx_lut_20_11n);
  2033. b43_ntab_write(dev, B43_NTAB16(7, 0x155 + core * 16),
  2034. rx2tx_lut_40_11n);
  2035. b43_ntab_write(dev, B43_NTAB16(7, 0x156 + core * 16),
  2036. rx2tx_lut_40_11n);
  2037. b43_ntab_write(dev, B43_NTAB16(7, 0x157 + core * 16),
  2038. rx2tx_lut_40_11n);
  2039. b43_ntab_write(dev, B43_NTAB16(7, 0x158 + core * 16),
  2040. rx2tx_lut_40_11n);
  2041. b43_ntab_write(dev, B43_NTAB16(7, 0x159 + core * 16),
  2042. rx2tx_lut_40_11n);
  2043. }
  2044. b43_nphy_rf_ctl_override_rev7(dev, 16, 1, 3, false, 2);
  2045. }
  2046. b43_phy_write(dev, 0x32F, 0x3);
  2047. if (phy->radio_rev == 4 || phy->radio_rev == 6)
  2048. b43_nphy_rf_ctl_override_rev7(dev, 4, 1, 3, false, 0);
  2049. if (phy->radio_rev == 3 || phy->radio_rev == 4 || phy->radio_rev == 6) {
  2050. if (sprom->revision &&
  2051. sprom->boardflags2_hi & B43_BFH2_IPALVLSHIFT_3P3) {
  2052. b43_radio_write(dev, 0x5, 0x05);
  2053. b43_radio_write(dev, 0x6, 0x30);
  2054. b43_radio_write(dev, 0x7, 0x00);
  2055. b43_radio_set(dev, 0x4f, 0x1);
  2056. b43_radio_set(dev, 0xd4, 0x1);
  2057. bias = 0x1f;
  2058. conv = 0x6f;
  2059. filt = 0xaa;
  2060. } else {
  2061. bias = 0x2b;
  2062. conv = 0x7f;
  2063. filt = 0xee;
  2064. }
  2065. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2066. for (core = 0; core < 2; core++) {
  2067. if (core == 0) {
  2068. b43_radio_write(dev, 0x5F, bias);
  2069. b43_radio_write(dev, 0x64, conv);
  2070. b43_radio_write(dev, 0x66, filt);
  2071. } else {
  2072. b43_radio_write(dev, 0xE8, bias);
  2073. b43_radio_write(dev, 0xE9, conv);
  2074. b43_radio_write(dev, 0xEB, filt);
  2075. }
  2076. }
  2077. }
  2078. }
  2079. if (b43_nphy_ipa(dev)) {
  2080. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2081. if (phy->radio_rev == 3 || phy->radio_rev == 4 ||
  2082. phy->radio_rev == 6) {
  2083. for (core = 0; core < 2; core++) {
  2084. if (core == 0)
  2085. b43_radio_write(dev, 0x51,
  2086. 0x7f);
  2087. else
  2088. b43_radio_write(dev, 0xd6,
  2089. 0x7f);
  2090. }
  2091. }
  2092. if (phy->radio_rev == 3) {
  2093. for (core = 0; core < 2; core++) {
  2094. if (core == 0) {
  2095. b43_radio_write(dev, 0x64,
  2096. 0x13);
  2097. b43_radio_write(dev, 0x5F,
  2098. 0x1F);
  2099. b43_radio_write(dev, 0x66,
  2100. 0xEE);
  2101. b43_radio_write(dev, 0x59,
  2102. 0x8A);
  2103. b43_radio_write(dev, 0x80,
  2104. 0x3E);
  2105. } else {
  2106. b43_radio_write(dev, 0x69,
  2107. 0x13);
  2108. b43_radio_write(dev, 0xE8,
  2109. 0x1F);
  2110. b43_radio_write(dev, 0xEB,
  2111. 0xEE);
  2112. b43_radio_write(dev, 0xDE,
  2113. 0x8A);
  2114. b43_radio_write(dev, 0x105,
  2115. 0x3E);
  2116. }
  2117. }
  2118. } else if (phy->radio_rev == 7 || phy->radio_rev == 8) {
  2119. if (!phy->is_40mhz) {
  2120. b43_radio_write(dev, 0x5F, 0x14);
  2121. b43_radio_write(dev, 0xE8, 0x12);
  2122. } else {
  2123. b43_radio_write(dev, 0x5F, 0x16);
  2124. b43_radio_write(dev, 0xE8, 0x16);
  2125. }
  2126. }
  2127. } else {
  2128. u16 freq = phy->channel_freq;
  2129. if ((freq >= 5180 && freq <= 5230) ||
  2130. (freq >= 5745 && freq <= 5805)) {
  2131. b43_radio_write(dev, 0x7D, 0xFF);
  2132. b43_radio_write(dev, 0xFE, 0xFF);
  2133. }
  2134. }
  2135. } else {
  2136. if (phy->radio_rev != 5) {
  2137. for (core = 0; core < 2; core++) {
  2138. if (core == 0) {
  2139. b43_radio_write(dev, 0x5c, 0x61);
  2140. b43_radio_write(dev, 0x51, 0x70);
  2141. } else {
  2142. b43_radio_write(dev, 0xe1, 0x61);
  2143. b43_radio_write(dev, 0xd6, 0x70);
  2144. }
  2145. }
  2146. }
  2147. }
  2148. if (phy->radio_rev == 4) {
  2149. b43_ntab_write(dev, B43_NTAB16(8, 0x05), 0x20);
  2150. b43_ntab_write(dev, B43_NTAB16(8, 0x15), 0x20);
  2151. for (core = 0; core < 2; core++) {
  2152. if (core == 0) {
  2153. b43_radio_write(dev, 0x1a1, 0x00);
  2154. b43_radio_write(dev, 0x1a2, 0x3f);
  2155. b43_radio_write(dev, 0x1a6, 0x3f);
  2156. } else {
  2157. b43_radio_write(dev, 0x1a7, 0x00);
  2158. b43_radio_write(dev, 0x1ab, 0x3f);
  2159. b43_radio_write(dev, 0x1ac, 0x3f);
  2160. }
  2161. }
  2162. } else {
  2163. b43_phy_set(dev, B43_NPHY_AFECTL_C1, 0x4);
  2164. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x4);
  2165. b43_phy_set(dev, B43_NPHY_AFECTL_C2, 0x4);
  2166. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4);
  2167. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x1);
  2168. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x1);
  2169. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x1);
  2170. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x1);
  2171. b43_ntab_write(dev, B43_NTAB16(8, 0x05), 0x20);
  2172. b43_ntab_write(dev, B43_NTAB16(8, 0x15), 0x20);
  2173. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x4);
  2174. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x4);
  2175. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x4);
  2176. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4);
  2177. }
  2178. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, 0x2);
  2179. b43_ntab_write(dev, B43_NTAB32(16, 0x100), 20);
  2180. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x138), 2, ntab7_138_146);
  2181. b43_ntab_write(dev, B43_NTAB16(7, 0x141), 0x77);
  2182. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x133), 3, ntab7_133);
  2183. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x146), 2, ntab7_138_146);
  2184. b43_ntab_write(dev, B43_NTAB16(7, 0x123), 0x77);
  2185. b43_ntab_write(dev, B43_NTAB16(7, 0x12A), 0x77);
  2186. if (!phy->is_40mhz) {
  2187. b43_ntab_write(dev, B43_NTAB32(16, 0x03), 0x18D);
  2188. b43_ntab_write(dev, B43_NTAB32(16, 0x7F), 0x18D);
  2189. } else {
  2190. b43_ntab_write(dev, B43_NTAB32(16, 0x03), 0x14D);
  2191. b43_ntab_write(dev, B43_NTAB32(16, 0x7F), 0x14D);
  2192. }
  2193. b43_nphy_gain_ctl_workarounds(dev);
  2194. /* TODO
  2195. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x08), 4,
  2196. aux_adc_vmid_rev7_core0);
  2197. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x18), 4,
  2198. aux_adc_vmid_rev7_core1);
  2199. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x0C), 4,
  2200. aux_adc_gain_rev7);
  2201. b43_ntab_write_bulk(dev, B43_NTAB16(8, 0x1C), 4,
  2202. aux_adc_gain_rev7);
  2203. */
  2204. }
  2205. static void b43_nphy_workarounds_rev3plus(struct b43_wldev *dev)
  2206. {
  2207. struct b43_phy_n *nphy = dev->phy.n;
  2208. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2209. /* TX to RX */
  2210. u8 tx2rx_events[8] = { 0x4, 0x3, 0x6, 0x5, 0x2, 0x1, 0x8, 0x1F };
  2211. u8 tx2rx_delays[8] = { 8, 4, 2, 2, 4, 4, 6, 1 };
  2212. /* RX to TX */
  2213. u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
  2214. 0x1F };
  2215. u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
  2216. u8 rx2tx_events[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0x3, 0x4, 0x1F };
  2217. u8 rx2tx_delays[9] = { 8, 6, 6, 4, 4, 18, 42, 1, 1 };
  2218. u16 tmp16;
  2219. u32 tmp32;
  2220. b43_phy_write(dev, B43_NPHY_FORCEFRONT0, 0x1f8);
  2221. b43_phy_write(dev, B43_NPHY_FORCEFRONT1, 0x1f8);
  2222. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  2223. tmp32 &= 0xffffff;
  2224. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  2225. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
  2226. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
  2227. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
  2228. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
  2229. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
  2230. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
  2231. b43_phy_write(dev, B43_NPHY_REV3_C1_CLIP_LOGAIN_B, 0x000C);
  2232. b43_phy_write(dev, B43_NPHY_REV3_C2_CLIP_LOGAIN_B, 0x000C);
  2233. /* TX to RX */
  2234. b43_nphy_set_rf_sequence(dev, 1, tx2rx_events, tx2rx_delays,
  2235. ARRAY_SIZE(tx2rx_events));
  2236. /* RX to TX */
  2237. if (b43_nphy_ipa(dev))
  2238. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
  2239. rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
  2240. if (nphy->hw_phyrxchain != 3 &&
  2241. nphy->hw_phyrxchain != nphy->hw_phytxchain) {
  2242. if (b43_nphy_ipa(dev)) {
  2243. rx2tx_delays[5] = 59;
  2244. rx2tx_delays[6] = 1;
  2245. rx2tx_events[7] = 0x1F;
  2246. }
  2247. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events, rx2tx_delays,
  2248. ARRAY_SIZE(rx2tx_events));
  2249. }
  2250. tmp16 = (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ?
  2251. 0x2 : 0x9C40;
  2252. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
  2253. b43_phy_maskset(dev, B43_NPHY_SGILTRNOFFSET, 0xF0FF, 0x0700);
  2254. if (!dev->phy.is_40mhz) {
  2255. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
  2256. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
  2257. } else {
  2258. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x14D);
  2259. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x14D);
  2260. }
  2261. b43_nphy_gain_ctl_workarounds(dev);
  2262. b43_ntab_write(dev, B43_NTAB16(8, 0), 2);
  2263. b43_ntab_write(dev, B43_NTAB16(8, 16), 2);
  2264. /* TODO */
  2265. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  2266. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  2267. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  2268. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  2269. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  2270. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  2271. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  2272. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  2273. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  2274. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  2275. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  2276. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  2277. /* N PHY WAR TX Chain Update with hw_phytxchain as argument */
  2278. if ((sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  2279. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
  2280. (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  2281. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ))
  2282. tmp32 = 0x00088888;
  2283. else
  2284. tmp32 = 0x88888888;
  2285. b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
  2286. b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
  2287. b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
  2288. if (dev->phy.rev == 4 &&
  2289. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2290. b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
  2291. 0x70);
  2292. b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
  2293. 0x70);
  2294. }
  2295. /* Dropped probably-always-true condition */
  2296. b43_phy_write(dev, B43_NPHY_ED_CRS40ASSERTTHRESH0, 0x03eb);
  2297. b43_phy_write(dev, B43_NPHY_ED_CRS40ASSERTTHRESH1, 0x03eb);
  2298. b43_phy_write(dev, B43_NPHY_ED_CRS40DEASSERTTHRESH1, 0x0341);
  2299. b43_phy_write(dev, B43_NPHY_ED_CRS40DEASSERTTHRESH1, 0x0341);
  2300. b43_phy_write(dev, B43_NPHY_ED_CRS20LASSERTTHRESH0, 0x042b);
  2301. b43_phy_write(dev, B43_NPHY_ED_CRS20LASSERTTHRESH1, 0x042b);
  2302. b43_phy_write(dev, B43_NPHY_ED_CRS20LDEASSERTTHRESH0, 0x0381);
  2303. b43_phy_write(dev, B43_NPHY_ED_CRS20LDEASSERTTHRESH1, 0x0381);
  2304. b43_phy_write(dev, B43_NPHY_ED_CRS20UASSERTTHRESH0, 0x042b);
  2305. b43_phy_write(dev, B43_NPHY_ED_CRS20UASSERTTHRESH1, 0x042b);
  2306. b43_phy_write(dev, B43_NPHY_ED_CRS20UDEASSERTTHRESH0, 0x0381);
  2307. b43_phy_write(dev, B43_NPHY_ED_CRS20UDEASSERTTHRESH1, 0x0381);
  2308. if (dev->phy.rev >= 6 && sprom->boardflags2_lo & B43_BFL2_SINGLEANT_CCK)
  2309. ; /* TODO: 0x0080000000000000 HF */
  2310. }
  2311. static void b43_nphy_workarounds_rev1_2(struct b43_wldev *dev)
  2312. {
  2313. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2314. struct b43_phy *phy = &dev->phy;
  2315. struct b43_phy_n *nphy = phy->n;
  2316. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  2317. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  2318. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  2319. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  2320. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
  2321. dev->dev->board_type == BCMA_BOARD_TYPE_BCM943224M93) {
  2322. delays1[0] = 0x1;
  2323. delays1[5] = 0x14;
  2324. }
  2325. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  2326. nphy->band5g_pwrgain) {
  2327. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  2328. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  2329. } else {
  2330. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  2331. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  2332. }
  2333. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  2334. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  2335. if (dev->phy.rev < 3) {
  2336. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  2337. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  2338. }
  2339. if (dev->phy.rev < 2) {
  2340. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  2341. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  2342. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  2343. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  2344. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  2345. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  2346. }
  2347. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  2348. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  2349. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  2350. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  2351. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  2352. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  2353. b43_nphy_gain_ctl_workarounds(dev);
  2354. if (dev->phy.rev < 2) {
  2355. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  2356. b43_hf_write(dev, b43_hf_read(dev) |
  2357. B43_HF_MLADVW);
  2358. } else if (dev->phy.rev == 2) {
  2359. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  2360. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  2361. }
  2362. if (dev->phy.rev < 2)
  2363. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  2364. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  2365. /* Set phase track alpha and beta */
  2366. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  2367. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  2368. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  2369. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  2370. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  2371. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  2372. if (dev->phy.rev < 3) {
  2373. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  2374. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  2375. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  2376. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  2377. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  2378. }
  2379. if (dev->phy.rev == 2)
  2380. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  2381. B43_NPHY_FINERX2_CGC_DECGC);
  2382. }
  2383. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  2384. static void b43_nphy_workarounds(struct b43_wldev *dev)
  2385. {
  2386. struct b43_phy *phy = &dev->phy;
  2387. struct b43_phy_n *nphy = phy->n;
  2388. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2389. b43_nphy_classifier(dev, 1, 0);
  2390. else
  2391. b43_nphy_classifier(dev, 1, 1);
  2392. if (nphy->hang_avoid)
  2393. b43_nphy_stay_in_carrier_search(dev, 1);
  2394. b43_phy_set(dev, B43_NPHY_IQFLIP,
  2395. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  2396. if (dev->phy.rev >= 7)
  2397. b43_nphy_workarounds_rev7plus(dev);
  2398. else if (dev->phy.rev >= 3)
  2399. b43_nphy_workarounds_rev3plus(dev);
  2400. else
  2401. b43_nphy_workarounds_rev1_2(dev);
  2402. if (nphy->hang_avoid)
  2403. b43_nphy_stay_in_carrier_search(dev, 0);
  2404. }
  2405. /**************************************************
  2406. * Tx/Rx common
  2407. **************************************************/
  2408. /*
  2409. * Transmits a known value for LO calibration
  2410. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  2411. */
  2412. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  2413. bool iqmode, bool dac_test)
  2414. {
  2415. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  2416. if (samp == 0)
  2417. return -1;
  2418. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  2419. return 0;
  2420. }
  2421. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  2422. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  2423. {
  2424. struct b43_phy_n *nphy = dev->phy.n;
  2425. bool override = false;
  2426. u16 chain = 0x33;
  2427. if (nphy->txrx_chain == 0) {
  2428. chain = 0x11;
  2429. override = true;
  2430. } else if (nphy->txrx_chain == 1) {
  2431. chain = 0x22;
  2432. override = true;
  2433. }
  2434. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2435. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  2436. chain);
  2437. if (override)
  2438. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  2439. B43_NPHY_RFSEQMODE_CAOVER);
  2440. else
  2441. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2442. ~B43_NPHY_RFSEQMODE_CAOVER);
  2443. }
  2444. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  2445. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  2446. {
  2447. struct b43_phy_n *nphy = dev->phy.n;
  2448. u16 tmp;
  2449. if (nphy->hang_avoid)
  2450. b43_nphy_stay_in_carrier_search(dev, 1);
  2451. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  2452. if (tmp & 0x1)
  2453. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  2454. else if (tmp & 0x2)
  2455. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  2456. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  2457. if (nphy->bb_mult_save & 0x80000000) {
  2458. tmp = nphy->bb_mult_save & 0xFFFF;
  2459. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  2460. nphy->bb_mult_save = 0;
  2461. }
  2462. if (nphy->hang_avoid)
  2463. b43_nphy_stay_in_carrier_search(dev, 0);
  2464. }
  2465. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2466. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2467. struct nphy_txgains target,
  2468. struct nphy_iqcal_params *params)
  2469. {
  2470. int i, j, indx;
  2471. u16 gain;
  2472. if (dev->phy.rev >= 3) {
  2473. params->txgm = target.txgm[core];
  2474. params->pga = target.pga[core];
  2475. params->pad = target.pad[core];
  2476. params->ipa = target.ipa[core];
  2477. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2478. (params->pad << 4) | (params->ipa);
  2479. for (j = 0; j < 5; j++)
  2480. params->ncorr[j] = 0x79;
  2481. } else {
  2482. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2483. (target.txgm[core] << 8);
  2484. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2485. 1 : 0;
  2486. for (i = 0; i < 9; i++)
  2487. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2488. break;
  2489. i = min(i, 8);
  2490. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2491. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2492. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2493. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2494. (params->pad << 2);
  2495. for (j = 0; j < 4; j++)
  2496. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2497. }
  2498. }
  2499. /**************************************************
  2500. * Tx and Rx
  2501. **************************************************/
  2502. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  2503. {//TODO
  2504. }
  2505. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  2506. bool ignore_tssi)
  2507. {//TODO
  2508. return B43_TXPWR_RES_DONE;
  2509. }
  2510. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  2511. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  2512. {
  2513. struct b43_phy_n *nphy = dev->phy.n;
  2514. u8 i;
  2515. u16 bmask, val, tmp;
  2516. enum ieee80211_band band = b43_current_band(dev->wl);
  2517. if (nphy->hang_avoid)
  2518. b43_nphy_stay_in_carrier_search(dev, 1);
  2519. nphy->txpwrctrl = enable;
  2520. if (!enable) {
  2521. if (dev->phy.rev >= 3 &&
  2522. (b43_phy_read(dev, B43_NPHY_TXPCTL_CMD) &
  2523. (B43_NPHY_TXPCTL_CMD_COEFF |
  2524. B43_NPHY_TXPCTL_CMD_HWPCTLEN |
  2525. B43_NPHY_TXPCTL_CMD_PCTLEN))) {
  2526. /* We disable enabled TX pwr ctl, save it's state */
  2527. nphy->tx_pwr_idx[0] = b43_phy_read(dev,
  2528. B43_NPHY_C1_TXPCTL_STAT) & 0x7f;
  2529. nphy->tx_pwr_idx[1] = b43_phy_read(dev,
  2530. B43_NPHY_C2_TXPCTL_STAT) & 0x7f;
  2531. }
  2532. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  2533. for (i = 0; i < 84; i++)
  2534. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  2535. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  2536. for (i = 0; i < 84; i++)
  2537. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  2538. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  2539. if (dev->phy.rev >= 3)
  2540. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  2541. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  2542. if (dev->phy.rev >= 3) {
  2543. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  2544. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  2545. } else {
  2546. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  2547. }
  2548. if (dev->phy.rev == 2)
  2549. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2550. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  2551. else if (dev->phy.rev < 2)
  2552. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2553. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  2554. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  2555. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_TSSIRPSMW);
  2556. } else {
  2557. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84,
  2558. nphy->adj_pwr_tbl);
  2559. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84,
  2560. nphy->adj_pwr_tbl);
  2561. bmask = B43_NPHY_TXPCTL_CMD_COEFF |
  2562. B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  2563. /* wl does useless check for "enable" param here */
  2564. val = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  2565. if (dev->phy.rev >= 3) {
  2566. bmask |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  2567. if (val)
  2568. val |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  2569. }
  2570. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD, ~(bmask), val);
  2571. if (band == IEEE80211_BAND_5GHZ) {
  2572. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2573. ~B43_NPHY_TXPCTL_CMD_INIT, 0x64);
  2574. if (dev->phy.rev > 1)
  2575. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  2576. ~B43_NPHY_TXPCTL_INIT_PIDXI1,
  2577. 0x64);
  2578. }
  2579. if (dev->phy.rev >= 3) {
  2580. if (nphy->tx_pwr_idx[0] != 128 &&
  2581. nphy->tx_pwr_idx[1] != 128) {
  2582. /* Recover TX pwr ctl state */
  2583. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2584. ~B43_NPHY_TXPCTL_CMD_INIT,
  2585. nphy->tx_pwr_idx[0]);
  2586. if (dev->phy.rev > 1)
  2587. b43_phy_maskset(dev,
  2588. B43_NPHY_TXPCTL_INIT,
  2589. ~0xff, nphy->tx_pwr_idx[1]);
  2590. }
  2591. }
  2592. if (dev->phy.rev >= 3) {
  2593. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x100);
  2594. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x100);
  2595. } else {
  2596. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4000);
  2597. }
  2598. if (dev->phy.rev == 2)
  2599. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x3b);
  2600. else if (dev->phy.rev < 2)
  2601. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x40);
  2602. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  2603. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_TSSIRPSMW);
  2604. if (b43_nphy_ipa(dev)) {
  2605. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x4);
  2606. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x4);
  2607. }
  2608. }
  2609. if (nphy->hang_avoid)
  2610. b43_nphy_stay_in_carrier_search(dev, 0);
  2611. }
  2612. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  2613. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  2614. {
  2615. struct b43_phy_n *nphy = dev->phy.n;
  2616. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2617. u8 txpi[2], bbmult, i;
  2618. u16 tmp, radio_gain, dac_gain;
  2619. u16 freq = dev->phy.channel_freq;
  2620. u32 txgain;
  2621. /* u32 gaintbl; rev3+ */
  2622. if (nphy->hang_avoid)
  2623. b43_nphy_stay_in_carrier_search(dev, 1);
  2624. if (dev->phy.rev >= 7) {
  2625. txpi[0] = txpi[1] = 30;
  2626. } else if (dev->phy.rev >= 3) {
  2627. txpi[0] = 40;
  2628. txpi[1] = 40;
  2629. } else if (sprom->revision < 4) {
  2630. txpi[0] = 72;
  2631. txpi[1] = 72;
  2632. } else {
  2633. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2634. txpi[0] = sprom->txpid2g[0];
  2635. txpi[1] = sprom->txpid2g[1];
  2636. } else if (freq >= 4900 && freq < 5100) {
  2637. txpi[0] = sprom->txpid5gl[0];
  2638. txpi[1] = sprom->txpid5gl[1];
  2639. } else if (freq >= 5100 && freq < 5500) {
  2640. txpi[0] = sprom->txpid5g[0];
  2641. txpi[1] = sprom->txpid5g[1];
  2642. } else if (freq >= 5500) {
  2643. txpi[0] = sprom->txpid5gh[0];
  2644. txpi[1] = sprom->txpid5gh[1];
  2645. } else {
  2646. txpi[0] = 91;
  2647. txpi[1] = 91;
  2648. }
  2649. }
  2650. if (dev->phy.rev < 7 &&
  2651. (txpi[0] < 40 || txpi[0] > 100 || txpi[1] < 40 || txpi[1] > 100))
  2652. txpi[0] = txpi[1] = 91;
  2653. /*
  2654. for (i = 0; i < 2; i++) {
  2655. nphy->txpwrindex[i].index_internal = txpi[i];
  2656. nphy->txpwrindex[i].index_internal_save = txpi[i];
  2657. }
  2658. */
  2659. for (i = 0; i < 2; i++) {
  2660. txgain = *(b43_nphy_get_tx_gain_table(dev) + txpi[i]);
  2661. if (dev->phy.rev >= 3)
  2662. radio_gain = (txgain >> 16) & 0x1FFFF;
  2663. else
  2664. radio_gain = (txgain >> 16) & 0x1FFF;
  2665. if (dev->phy.rev >= 7)
  2666. dac_gain = (txgain >> 8) & 0x7;
  2667. else
  2668. dac_gain = (txgain >> 8) & 0x3F;
  2669. bbmult = txgain & 0xFF;
  2670. if (dev->phy.rev >= 3) {
  2671. if (i == 0)
  2672. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  2673. else
  2674. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  2675. } else {
  2676. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  2677. }
  2678. if (i == 0)
  2679. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  2680. else
  2681. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  2682. b43_ntab_write(dev, B43_NTAB16(0x7, 0x110 + i), radio_gain);
  2683. tmp = b43_ntab_read(dev, B43_NTAB16(0xF, 0x57));
  2684. if (i == 0)
  2685. tmp = (tmp & 0x00FF) | (bbmult << 8);
  2686. else
  2687. tmp = (tmp & 0xFF00) | bbmult;
  2688. b43_ntab_write(dev, B43_NTAB16(0xF, 0x57), tmp);
  2689. if (b43_nphy_ipa(dev)) {
  2690. u32 tmp32;
  2691. u16 reg = (i == 0) ?
  2692. B43_NPHY_PAPD_EN0 : B43_NPHY_PAPD_EN1;
  2693. tmp32 = b43_ntab_read(dev, B43_NTAB32(26 + i,
  2694. 576 + txpi[i]));
  2695. b43_phy_maskset(dev, reg, 0xE00F, (u32) tmp32 << 4);
  2696. b43_phy_set(dev, reg, 0x4);
  2697. }
  2698. }
  2699. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  2700. if (nphy->hang_avoid)
  2701. b43_nphy_stay_in_carrier_search(dev, 0);
  2702. }
  2703. static void b43_nphy_ipa_internal_tssi_setup(struct b43_wldev *dev)
  2704. {
  2705. struct b43_phy *phy = &dev->phy;
  2706. u8 core;
  2707. u16 r; /* routing */
  2708. if (phy->rev >= 7) {
  2709. for (core = 0; core < 2; core++) {
  2710. r = core ? 0x190 : 0x170;
  2711. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2712. b43_radio_write(dev, r + 0x5, 0x5);
  2713. b43_radio_write(dev, r + 0x9, 0xE);
  2714. if (phy->rev != 5)
  2715. b43_radio_write(dev, r + 0xA, 0);
  2716. if (phy->rev != 7)
  2717. b43_radio_write(dev, r + 0xB, 1);
  2718. else
  2719. b43_radio_write(dev, r + 0xB, 0x31);
  2720. } else {
  2721. b43_radio_write(dev, r + 0x5, 0x9);
  2722. b43_radio_write(dev, r + 0x9, 0xC);
  2723. b43_radio_write(dev, r + 0xB, 0x0);
  2724. if (phy->rev != 5)
  2725. b43_radio_write(dev, r + 0xA, 1);
  2726. else
  2727. b43_radio_write(dev, r + 0xA, 0x31);
  2728. }
  2729. b43_radio_write(dev, r + 0x6, 0);
  2730. b43_radio_write(dev, r + 0x7, 0);
  2731. b43_radio_write(dev, r + 0x8, 3);
  2732. b43_radio_write(dev, r + 0xC, 0);
  2733. }
  2734. } else {
  2735. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2736. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR31, 0x128);
  2737. else
  2738. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR31, 0x80);
  2739. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR30, 0);
  2740. b43_radio_write(dev, B2056_SYN_GPIO_MASTER1, 0x29);
  2741. for (core = 0; core < 2; core++) {
  2742. r = core ? B2056_TX1 : B2056_TX0;
  2743. b43_radio_write(dev, r | B2056_TX_IQCAL_VCM_HG, 0);
  2744. b43_radio_write(dev, r | B2056_TX_IQCAL_IDAC, 0);
  2745. b43_radio_write(dev, r | B2056_TX_TSSI_VCM, 3);
  2746. b43_radio_write(dev, r | B2056_TX_TX_AMP_DET, 0);
  2747. b43_radio_write(dev, r | B2056_TX_TSSI_MISC1, 8);
  2748. b43_radio_write(dev, r | B2056_TX_TSSI_MISC2, 0);
  2749. b43_radio_write(dev, r | B2056_TX_TSSI_MISC3, 0);
  2750. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2751. b43_radio_write(dev, r | B2056_TX_TX_SSI_MASTER,
  2752. 0x5);
  2753. if (phy->rev != 5)
  2754. b43_radio_write(dev, r | B2056_TX_TSSIA,
  2755. 0x00);
  2756. if (phy->rev >= 5)
  2757. b43_radio_write(dev, r | B2056_TX_TSSIG,
  2758. 0x31);
  2759. else
  2760. b43_radio_write(dev, r | B2056_TX_TSSIG,
  2761. 0x11);
  2762. b43_radio_write(dev, r | B2056_TX_TX_SSI_MUX,
  2763. 0xE);
  2764. } else {
  2765. b43_radio_write(dev, r | B2056_TX_TX_SSI_MASTER,
  2766. 0x9);
  2767. b43_radio_write(dev, r | B2056_TX_TSSIA, 0x31);
  2768. b43_radio_write(dev, r | B2056_TX_TSSIG, 0x0);
  2769. b43_radio_write(dev, r | B2056_TX_TX_SSI_MUX,
  2770. 0xC);
  2771. }
  2772. }
  2773. }
  2774. }
  2775. /*
  2776. * Stop radio and transmit known signal. Then check received signal strength to
  2777. * get TSSI (Transmit Signal Strength Indicator).
  2778. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlIdleTssi
  2779. */
  2780. static void b43_nphy_tx_power_ctl_idle_tssi(struct b43_wldev *dev)
  2781. {
  2782. struct b43_phy *phy = &dev->phy;
  2783. struct b43_phy_n *nphy = dev->phy.n;
  2784. u32 tmp;
  2785. s32 rssi[4] = { };
  2786. /* TODO: check if we can transmit */
  2787. if (b43_nphy_ipa(dev))
  2788. b43_nphy_ipa_internal_tssi_setup(dev);
  2789. if (phy->rev >= 7)
  2790. b43_nphy_rf_ctl_override_rev7(dev, 0x2000, 0, 3, false, 0);
  2791. else if (phy->rev >= 3)
  2792. b43_nphy_rf_ctl_override(dev, 0x2000, 0, 3, false);
  2793. b43_nphy_stop_playback(dev);
  2794. b43_nphy_tx_tone(dev, 0xFA0, 0, false, false);
  2795. udelay(20);
  2796. tmp = b43_nphy_poll_rssi(dev, N_RSSI_TSSI_2G, rssi, 1);
  2797. b43_nphy_stop_playback(dev);
  2798. b43_nphy_rssi_select(dev, 0, N_RSSI_W1);
  2799. if (phy->rev >= 7)
  2800. b43_nphy_rf_ctl_override_rev7(dev, 0x2000, 0, 3, true, 0);
  2801. else if (phy->rev >= 3)
  2802. b43_nphy_rf_ctl_override(dev, 0x2000, 0, 3, true);
  2803. if (phy->rev >= 3) {
  2804. nphy->pwr_ctl_info[0].idle_tssi_5g = (tmp >> 24) & 0xFF;
  2805. nphy->pwr_ctl_info[1].idle_tssi_5g = (tmp >> 8) & 0xFF;
  2806. } else {
  2807. nphy->pwr_ctl_info[0].idle_tssi_5g = (tmp >> 16) & 0xFF;
  2808. nphy->pwr_ctl_info[1].idle_tssi_5g = tmp & 0xFF;
  2809. }
  2810. nphy->pwr_ctl_info[0].idle_tssi_2g = (tmp >> 24) & 0xFF;
  2811. nphy->pwr_ctl_info[1].idle_tssi_2g = (tmp >> 8) & 0xFF;
  2812. }
  2813. /* http://bcm-v4.sipsolutions.net/PHY/N/TxPwrLimitToTbl */
  2814. static void b43_nphy_tx_prepare_adjusted_power_table(struct b43_wldev *dev)
  2815. {
  2816. struct b43_phy_n *nphy = dev->phy.n;
  2817. u8 idx, delta;
  2818. u8 i, stf_mode;
  2819. for (i = 0; i < 4; i++)
  2820. nphy->adj_pwr_tbl[i] = nphy->tx_power_offset[i];
  2821. for (stf_mode = 0; stf_mode < 4; stf_mode++) {
  2822. delta = 0;
  2823. switch (stf_mode) {
  2824. case 0:
  2825. if (dev->phy.is_40mhz && dev->phy.rev >= 5) {
  2826. idx = 68;
  2827. } else {
  2828. delta = 1;
  2829. idx = dev->phy.is_40mhz ? 52 : 4;
  2830. }
  2831. break;
  2832. case 1:
  2833. idx = dev->phy.is_40mhz ? 76 : 28;
  2834. break;
  2835. case 2:
  2836. idx = dev->phy.is_40mhz ? 84 : 36;
  2837. break;
  2838. case 3:
  2839. idx = dev->phy.is_40mhz ? 92 : 44;
  2840. break;
  2841. }
  2842. for (i = 0; i < 20; i++) {
  2843. nphy->adj_pwr_tbl[4 + 4 * i + stf_mode] =
  2844. nphy->tx_power_offset[idx];
  2845. if (i == 0)
  2846. idx += delta;
  2847. if (i == 14)
  2848. idx += 1 - delta;
  2849. if (i == 3 || i == 4 || i == 7 || i == 8 || i == 11 ||
  2850. i == 13)
  2851. idx += 1;
  2852. }
  2853. }
  2854. }
  2855. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlSetup */
  2856. static void b43_nphy_tx_power_ctl_setup(struct b43_wldev *dev)
  2857. {
  2858. struct b43_phy_n *nphy = dev->phy.n;
  2859. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2860. s16 a1[2], b0[2], b1[2];
  2861. u8 idle[2];
  2862. s8 target[2];
  2863. s32 num, den, pwr;
  2864. u32 regval[64];
  2865. u16 freq = dev->phy.channel_freq;
  2866. u16 tmp;
  2867. u16 r; /* routing */
  2868. u8 i, c;
  2869. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12) {
  2870. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, 0x200000);
  2871. b43_read32(dev, B43_MMIO_MACCTL);
  2872. udelay(1);
  2873. }
  2874. if (nphy->hang_avoid)
  2875. b43_nphy_stay_in_carrier_search(dev, true);
  2876. b43_phy_set(dev, B43_NPHY_TSSIMODE, B43_NPHY_TSSIMODE_EN);
  2877. if (dev->phy.rev >= 3)
  2878. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD,
  2879. ~B43_NPHY_TXPCTL_CMD_PCTLEN & 0xFFFF);
  2880. else
  2881. b43_phy_set(dev, B43_NPHY_TXPCTL_CMD,
  2882. B43_NPHY_TXPCTL_CMD_PCTLEN);
  2883. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12)
  2884. b43_maskset32(dev, B43_MMIO_MACCTL, ~0x200000, 0);
  2885. if (sprom->revision < 4) {
  2886. idle[0] = nphy->pwr_ctl_info[0].idle_tssi_2g;
  2887. idle[1] = nphy->pwr_ctl_info[1].idle_tssi_2g;
  2888. target[0] = target[1] = 52;
  2889. a1[0] = a1[1] = -424;
  2890. b0[0] = b0[1] = 5612;
  2891. b1[0] = b1[1] = -1393;
  2892. } else {
  2893. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2894. for (c = 0; c < 2; c++) {
  2895. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_2g;
  2896. target[c] = sprom->core_pwr_info[c].maxpwr_2g;
  2897. a1[c] = sprom->core_pwr_info[c].pa_2g[0];
  2898. b0[c] = sprom->core_pwr_info[c].pa_2g[1];
  2899. b1[c] = sprom->core_pwr_info[c].pa_2g[2];
  2900. }
  2901. } else if (freq >= 4900 && freq < 5100) {
  2902. for (c = 0; c < 2; c++) {
  2903. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
  2904. target[c] = sprom->core_pwr_info[c].maxpwr_5gl;
  2905. a1[c] = sprom->core_pwr_info[c].pa_5gl[0];
  2906. b0[c] = sprom->core_pwr_info[c].pa_5gl[1];
  2907. b1[c] = sprom->core_pwr_info[c].pa_5gl[2];
  2908. }
  2909. } else if (freq >= 5100 && freq < 5500) {
  2910. for (c = 0; c < 2; c++) {
  2911. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
  2912. target[c] = sprom->core_pwr_info[c].maxpwr_5g;
  2913. a1[c] = sprom->core_pwr_info[c].pa_5g[0];
  2914. b0[c] = sprom->core_pwr_info[c].pa_5g[1];
  2915. b1[c] = sprom->core_pwr_info[c].pa_5g[2];
  2916. }
  2917. } else if (freq >= 5500) {
  2918. for (c = 0; c < 2; c++) {
  2919. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
  2920. target[c] = sprom->core_pwr_info[c].maxpwr_5gh;
  2921. a1[c] = sprom->core_pwr_info[c].pa_5gh[0];
  2922. b0[c] = sprom->core_pwr_info[c].pa_5gh[1];
  2923. b1[c] = sprom->core_pwr_info[c].pa_5gh[2];
  2924. }
  2925. } else {
  2926. idle[0] = nphy->pwr_ctl_info[0].idle_tssi_5g;
  2927. idle[1] = nphy->pwr_ctl_info[1].idle_tssi_5g;
  2928. target[0] = target[1] = 52;
  2929. a1[0] = a1[1] = -424;
  2930. b0[0] = b0[1] = 5612;
  2931. b1[0] = b1[1] = -1393;
  2932. }
  2933. }
  2934. /* target[0] = target[1] = nphy->tx_power_max; */
  2935. if (dev->phy.rev >= 3) {
  2936. if (sprom->fem.ghz2.tssipos)
  2937. b43_phy_set(dev, B43_NPHY_TXPCTL_ITSSI, 0x4000);
  2938. if (dev->phy.rev >= 7) {
  2939. for (c = 0; c < 2; c++) {
  2940. r = c ? 0x190 : 0x170;
  2941. if (b43_nphy_ipa(dev))
  2942. b43_radio_write(dev, r + 0x9, (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ? 0xE : 0xC);
  2943. }
  2944. } else {
  2945. if (b43_nphy_ipa(dev)) {
  2946. tmp = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  2947. b43_radio_write(dev,
  2948. B2056_TX0 | B2056_TX_TX_SSI_MUX, tmp);
  2949. b43_radio_write(dev,
  2950. B2056_TX1 | B2056_TX_TX_SSI_MUX, tmp);
  2951. } else {
  2952. b43_radio_write(dev,
  2953. B2056_TX0 | B2056_TX_TX_SSI_MUX, 0x11);
  2954. b43_radio_write(dev,
  2955. B2056_TX1 | B2056_TX_TX_SSI_MUX, 0x11);
  2956. }
  2957. }
  2958. }
  2959. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12) {
  2960. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, 0x200000);
  2961. b43_read32(dev, B43_MMIO_MACCTL);
  2962. udelay(1);
  2963. }
  2964. if (dev->phy.rev >= 7) {
  2965. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2966. ~B43_NPHY_TXPCTL_CMD_INIT, 0x19);
  2967. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  2968. ~B43_NPHY_TXPCTL_INIT_PIDXI1, 0x19);
  2969. } else {
  2970. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2971. ~B43_NPHY_TXPCTL_CMD_INIT, 0x40);
  2972. if (dev->phy.rev > 1)
  2973. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  2974. ~B43_NPHY_TXPCTL_INIT_PIDXI1, 0x40);
  2975. }
  2976. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12)
  2977. b43_maskset32(dev, B43_MMIO_MACCTL, ~0x200000, 0);
  2978. b43_phy_write(dev, B43_NPHY_TXPCTL_N,
  2979. 0xF0 << B43_NPHY_TXPCTL_N_TSSID_SHIFT |
  2980. 3 << B43_NPHY_TXPCTL_N_NPTIL2_SHIFT);
  2981. b43_phy_write(dev, B43_NPHY_TXPCTL_ITSSI,
  2982. idle[0] << B43_NPHY_TXPCTL_ITSSI_0_SHIFT |
  2983. idle[1] << B43_NPHY_TXPCTL_ITSSI_1_SHIFT |
  2984. B43_NPHY_TXPCTL_ITSSI_BINF);
  2985. b43_phy_write(dev, B43_NPHY_TXPCTL_TPWR,
  2986. target[0] << B43_NPHY_TXPCTL_TPWR_0_SHIFT |
  2987. target[1] << B43_NPHY_TXPCTL_TPWR_1_SHIFT);
  2988. for (c = 0; c < 2; c++) {
  2989. for (i = 0; i < 64; i++) {
  2990. num = 8 * (16 * b0[c] + b1[c] * i);
  2991. den = 32768 + a1[c] * i;
  2992. pwr = max((4 * num + den / 2) / den, -8);
  2993. if (dev->phy.rev < 3 && (i <= (31 - idle[c] + 1)))
  2994. pwr = max(pwr, target[c] + 1);
  2995. regval[i] = pwr;
  2996. }
  2997. b43_ntab_write_bulk(dev, B43_NTAB32(26 + c, 0), 64, regval);
  2998. }
  2999. b43_nphy_tx_prepare_adjusted_power_table(dev);
  3000. /*
  3001. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84, nphy->adj_pwr_tbl);
  3002. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84, nphy->adj_pwr_tbl);
  3003. */
  3004. if (nphy->hang_avoid)
  3005. b43_nphy_stay_in_carrier_search(dev, false);
  3006. }
  3007. static void b43_nphy_tx_gain_table_upload(struct b43_wldev *dev)
  3008. {
  3009. struct b43_phy *phy = &dev->phy;
  3010. const u32 *table = NULL;
  3011. u32 rfpwr_offset;
  3012. u8 pga_gain;
  3013. int i;
  3014. table = b43_nphy_get_tx_gain_table(dev);
  3015. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128, table);
  3016. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128, table);
  3017. if (phy->rev >= 3) {
  3018. #if 0
  3019. nphy->gmval = (table[0] >> 16) & 0x7000;
  3020. #endif
  3021. for (i = 0; i < 128; i++) {
  3022. pga_gain = (table[i] >> 24) & 0xF;
  3023. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3024. rfpwr_offset =
  3025. b43_ntab_papd_pga_gain_delta_ipa_2g[pga_gain];
  3026. else
  3027. rfpwr_offset =
  3028. 0; /* FIXME */
  3029. b43_ntab_write(dev, B43_NTAB32(26, 576 + i),
  3030. rfpwr_offset);
  3031. b43_ntab_write(dev, B43_NTAB32(27, 576 + i),
  3032. rfpwr_offset);
  3033. }
  3034. }
  3035. }
  3036. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  3037. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  3038. {
  3039. struct b43_phy_n *nphy = dev->phy.n;
  3040. enum ieee80211_band band;
  3041. u16 tmp;
  3042. if (!enable) {
  3043. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  3044. B43_NPHY_RFCTL_INTC1);
  3045. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  3046. B43_NPHY_RFCTL_INTC2);
  3047. band = b43_current_band(dev->wl);
  3048. if (dev->phy.rev >= 3) {
  3049. if (band == IEEE80211_BAND_5GHZ)
  3050. tmp = 0x600;
  3051. else
  3052. tmp = 0x480;
  3053. } else {
  3054. if (band == IEEE80211_BAND_5GHZ)
  3055. tmp = 0x180;
  3056. else
  3057. tmp = 0x120;
  3058. }
  3059. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  3060. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  3061. } else {
  3062. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  3063. nphy->rfctrl_intc1_save);
  3064. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  3065. nphy->rfctrl_intc2_save);
  3066. }
  3067. }
  3068. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  3069. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  3070. {
  3071. u16 tmp;
  3072. if (dev->phy.rev >= 3) {
  3073. if (b43_nphy_ipa(dev)) {
  3074. tmp = 4;
  3075. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  3076. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  3077. }
  3078. tmp = 1;
  3079. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  3080. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  3081. }
  3082. }
  3083. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  3084. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  3085. u16 samps, u8 time, bool wait)
  3086. {
  3087. int i;
  3088. u16 tmp;
  3089. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  3090. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  3091. if (wait)
  3092. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  3093. else
  3094. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  3095. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  3096. for (i = 1000; i; i--) {
  3097. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  3098. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  3099. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  3100. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  3101. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  3102. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  3103. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  3104. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  3105. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  3106. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  3107. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  3108. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  3109. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  3110. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  3111. return;
  3112. }
  3113. udelay(10);
  3114. }
  3115. memset(est, 0, sizeof(*est));
  3116. }
  3117. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  3118. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  3119. struct b43_phy_n_iq_comp *pcomp)
  3120. {
  3121. if (write) {
  3122. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  3123. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  3124. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  3125. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  3126. } else {
  3127. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  3128. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  3129. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  3130. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  3131. }
  3132. }
  3133. #if 0
  3134. /* Ready but not used anywhere */
  3135. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  3136. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  3137. {
  3138. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3139. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  3140. if (core == 0) {
  3141. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  3142. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  3143. } else {
  3144. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  3145. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  3146. }
  3147. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  3148. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  3149. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  3150. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  3151. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  3152. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  3153. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  3154. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  3155. }
  3156. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  3157. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  3158. {
  3159. u8 rxval, txval;
  3160. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3161. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  3162. if (core == 0) {
  3163. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  3164. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  3165. } else {
  3166. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  3167. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3168. }
  3169. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  3170. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  3171. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  3172. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  3173. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  3174. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  3175. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  3176. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  3177. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  3178. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  3179. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  3180. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  3181. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  3182. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  3183. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  3184. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  3185. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  3186. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  3187. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  3188. if (core == 0) {
  3189. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  3190. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  3191. } else {
  3192. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  3193. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  3194. }
  3195. b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_PA, 0, 3);
  3196. b43_nphy_rf_ctl_override(dev, 8, 0, 3, false);
  3197. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  3198. if (core == 0) {
  3199. rxval = 1;
  3200. txval = 8;
  3201. } else {
  3202. rxval = 4;
  3203. txval = 2;
  3204. }
  3205. b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_TRSW, rxval,
  3206. core + 1);
  3207. b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_TRSW, txval,
  3208. 2 - core);
  3209. }
  3210. #endif
  3211. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  3212. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  3213. {
  3214. int i;
  3215. s32 iq;
  3216. u32 ii;
  3217. u32 qq;
  3218. int iq_nbits, qq_nbits;
  3219. int arsh, brsh;
  3220. u16 tmp, a, b;
  3221. struct nphy_iq_est est;
  3222. struct b43_phy_n_iq_comp old;
  3223. struct b43_phy_n_iq_comp new = { };
  3224. bool error = false;
  3225. if (mask == 0)
  3226. return;
  3227. b43_nphy_rx_iq_coeffs(dev, false, &old);
  3228. b43_nphy_rx_iq_coeffs(dev, true, &new);
  3229. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  3230. new = old;
  3231. for (i = 0; i < 2; i++) {
  3232. if (i == 0 && (mask & 1)) {
  3233. iq = est.iq0_prod;
  3234. ii = est.i0_pwr;
  3235. qq = est.q0_pwr;
  3236. } else if (i == 1 && (mask & 2)) {
  3237. iq = est.iq1_prod;
  3238. ii = est.i1_pwr;
  3239. qq = est.q1_pwr;
  3240. } else {
  3241. continue;
  3242. }
  3243. if (ii + qq < 2) {
  3244. error = true;
  3245. break;
  3246. }
  3247. iq_nbits = fls(abs(iq));
  3248. qq_nbits = fls(qq);
  3249. arsh = iq_nbits - 20;
  3250. if (arsh >= 0) {
  3251. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  3252. tmp = ii >> arsh;
  3253. } else {
  3254. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  3255. tmp = ii << -arsh;
  3256. }
  3257. if (tmp == 0) {
  3258. error = true;
  3259. break;
  3260. }
  3261. a /= tmp;
  3262. brsh = qq_nbits - 11;
  3263. if (brsh >= 0) {
  3264. b = (qq << (31 - qq_nbits));
  3265. tmp = ii >> brsh;
  3266. } else {
  3267. b = (qq << (31 - qq_nbits));
  3268. tmp = ii << -brsh;
  3269. }
  3270. if (tmp == 0) {
  3271. error = true;
  3272. break;
  3273. }
  3274. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  3275. if (i == 0 && (mask & 0x1)) {
  3276. if (dev->phy.rev >= 3) {
  3277. new.a0 = a & 0x3FF;
  3278. new.b0 = b & 0x3FF;
  3279. } else {
  3280. new.a0 = b & 0x3FF;
  3281. new.b0 = a & 0x3FF;
  3282. }
  3283. } else if (i == 1 && (mask & 0x2)) {
  3284. if (dev->phy.rev >= 3) {
  3285. new.a1 = a & 0x3FF;
  3286. new.b1 = b & 0x3FF;
  3287. } else {
  3288. new.a1 = b & 0x3FF;
  3289. new.b1 = a & 0x3FF;
  3290. }
  3291. }
  3292. }
  3293. if (error)
  3294. new = old;
  3295. b43_nphy_rx_iq_coeffs(dev, true, &new);
  3296. }
  3297. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  3298. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  3299. {
  3300. u16 array[4];
  3301. b43_ntab_read_bulk(dev, B43_NTAB16(0xF, 0x50), 4, array);
  3302. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  3303. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  3304. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  3305. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  3306. }
  3307. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  3308. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  3309. {
  3310. struct b43_phy_n *nphy = dev->phy.n;
  3311. u8 channel = dev->phy.channel;
  3312. int tone[2] = { 57, 58 };
  3313. u32 noise[2] = { 0x3FF, 0x3FF };
  3314. B43_WARN_ON(dev->phy.rev < 3);
  3315. if (nphy->hang_avoid)
  3316. b43_nphy_stay_in_carrier_search(dev, 1);
  3317. if (nphy->gband_spurwar_en) {
  3318. /* TODO: N PHY Adjust Analog Pfbw (7) */
  3319. if (channel == 11 && dev->phy.is_40mhz)
  3320. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  3321. else
  3322. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  3323. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  3324. }
  3325. if (nphy->aband_spurwar_en) {
  3326. if (channel == 54) {
  3327. tone[0] = 0x20;
  3328. noise[0] = 0x25F;
  3329. } else if (channel == 38 || channel == 102 || channel == 118) {
  3330. if (0 /* FIXME */) {
  3331. tone[0] = 0x20;
  3332. noise[0] = 0x21F;
  3333. } else {
  3334. tone[0] = 0;
  3335. noise[0] = 0;
  3336. }
  3337. } else if (channel == 134) {
  3338. tone[0] = 0x20;
  3339. noise[0] = 0x21F;
  3340. } else if (channel == 151) {
  3341. tone[0] = 0x10;
  3342. noise[0] = 0x23F;
  3343. } else if (channel == 153 || channel == 161) {
  3344. tone[0] = 0x30;
  3345. noise[0] = 0x23F;
  3346. } else {
  3347. tone[0] = 0;
  3348. noise[0] = 0;
  3349. }
  3350. if (!tone[0] && !noise[0])
  3351. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  3352. else
  3353. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  3354. }
  3355. if (nphy->hang_avoid)
  3356. b43_nphy_stay_in_carrier_search(dev, 0);
  3357. }
  3358. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  3359. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  3360. {
  3361. struct b43_phy_n *nphy = dev->phy.n;
  3362. int i, j;
  3363. u32 tmp;
  3364. u32 cur_real, cur_imag, real_part, imag_part;
  3365. u16 buffer[7];
  3366. if (nphy->hang_avoid)
  3367. b43_nphy_stay_in_carrier_search(dev, true);
  3368. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  3369. for (i = 0; i < 2; i++) {
  3370. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  3371. (buffer[i * 2 + 1] & 0x3FF);
  3372. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  3373. (((i + 26) << 10) | 320));
  3374. for (j = 0; j < 128; j++) {
  3375. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  3376. ((tmp >> 16) & 0xFFFF));
  3377. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  3378. (tmp & 0xFFFF));
  3379. }
  3380. }
  3381. for (i = 0; i < 2; i++) {
  3382. tmp = buffer[5 + i];
  3383. real_part = (tmp >> 8) & 0xFF;
  3384. imag_part = (tmp & 0xFF);
  3385. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  3386. (((i + 26) << 10) | 448));
  3387. if (dev->phy.rev >= 3) {
  3388. cur_real = real_part;
  3389. cur_imag = imag_part;
  3390. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  3391. }
  3392. for (j = 0; j < 128; j++) {
  3393. if (dev->phy.rev < 3) {
  3394. cur_real = (real_part * loscale[j] + 128) >> 8;
  3395. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  3396. tmp = ((cur_real & 0xFF) << 8) |
  3397. (cur_imag & 0xFF);
  3398. }
  3399. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  3400. ((tmp >> 16) & 0xFFFF));
  3401. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  3402. (tmp & 0xFFFF));
  3403. }
  3404. }
  3405. if (dev->phy.rev >= 3) {
  3406. b43_shm_write16(dev, B43_SHM_SHARED,
  3407. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  3408. b43_shm_write16(dev, B43_SHM_SHARED,
  3409. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  3410. }
  3411. if (nphy->hang_avoid)
  3412. b43_nphy_stay_in_carrier_search(dev, false);
  3413. }
  3414. /*
  3415. * Restore RSSI Calibration
  3416. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  3417. */
  3418. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  3419. {
  3420. struct b43_phy_n *nphy = dev->phy.n;
  3421. u16 *rssical_radio_regs = NULL;
  3422. u16 *rssical_phy_regs = NULL;
  3423. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3424. if (!nphy->rssical_chanspec_2G.center_freq)
  3425. return;
  3426. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  3427. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  3428. } else {
  3429. if (!nphy->rssical_chanspec_5G.center_freq)
  3430. return;
  3431. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  3432. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  3433. }
  3434. if (dev->phy.rev >= 7) {
  3435. } else {
  3436. b43_radio_maskset(dev, B2056_RX0 | B2056_RX_RSSI_MISC, 0xE3,
  3437. rssical_radio_regs[0]);
  3438. b43_radio_maskset(dev, B2056_RX1 | B2056_RX_RSSI_MISC, 0xE3,
  3439. rssical_radio_regs[1]);
  3440. }
  3441. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  3442. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  3443. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  3444. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  3445. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  3446. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  3447. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  3448. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  3449. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  3450. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  3451. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  3452. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  3453. }
  3454. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  3455. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  3456. {
  3457. struct b43_phy_n *nphy = dev->phy.n;
  3458. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  3459. u16 tmp;
  3460. u8 offset, i;
  3461. if (dev->phy.rev >= 3) {
  3462. for (i = 0; i < 2; i++) {
  3463. tmp = (i == 0) ? 0x2000 : 0x3000;
  3464. offset = i * 11;
  3465. save[offset + 0] = b43_radio_read(dev, B2055_CAL_RVARCTL);
  3466. save[offset + 1] = b43_radio_read(dev, B2055_CAL_LPOCTL);
  3467. save[offset + 2] = b43_radio_read(dev, B2055_CAL_TS);
  3468. save[offset + 3] = b43_radio_read(dev, B2055_CAL_RCCALRTS);
  3469. save[offset + 4] = b43_radio_read(dev, B2055_CAL_RCALRTS);
  3470. save[offset + 5] = b43_radio_read(dev, B2055_PADDRV);
  3471. save[offset + 6] = b43_radio_read(dev, B2055_XOCTL1);
  3472. save[offset + 7] = b43_radio_read(dev, B2055_XOCTL2);
  3473. save[offset + 8] = b43_radio_read(dev, B2055_XOREGUL);
  3474. save[offset + 9] = b43_radio_read(dev, B2055_XOMISC);
  3475. save[offset + 10] = b43_radio_read(dev, B2055_PLL_LFC1);
  3476. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  3477. b43_radio_write(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  3478. b43_radio_write(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  3479. b43_radio_write(dev, tmp | B2055_CAL_TS, 0x55);
  3480. b43_radio_write(dev, tmp | B2055_CAL_RCCALRTS, 0);
  3481. b43_radio_write(dev, tmp | B2055_CAL_RCALRTS, 0);
  3482. if (nphy->ipa5g_on) {
  3483. b43_radio_write(dev, tmp | B2055_PADDRV, 4);
  3484. b43_radio_write(dev, tmp | B2055_XOCTL1, 1);
  3485. } else {
  3486. b43_radio_write(dev, tmp | B2055_PADDRV, 0);
  3487. b43_radio_write(dev, tmp | B2055_XOCTL1, 0x2F);
  3488. }
  3489. b43_radio_write(dev, tmp | B2055_XOCTL2, 0);
  3490. } else {
  3491. b43_radio_write(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  3492. b43_radio_write(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  3493. b43_radio_write(dev, tmp | B2055_CAL_TS, 0x55);
  3494. b43_radio_write(dev, tmp | B2055_CAL_RCCALRTS, 0);
  3495. b43_radio_write(dev, tmp | B2055_CAL_RCALRTS, 0);
  3496. b43_radio_write(dev, tmp | B2055_XOCTL1, 0);
  3497. if (nphy->ipa2g_on) {
  3498. b43_radio_write(dev, tmp | B2055_PADDRV, 6);
  3499. b43_radio_write(dev, tmp | B2055_XOCTL2,
  3500. (dev->phy.rev < 5) ? 0x11 : 0x01);
  3501. } else {
  3502. b43_radio_write(dev, tmp | B2055_PADDRV, 0);
  3503. b43_radio_write(dev, tmp | B2055_XOCTL2, 0);
  3504. }
  3505. }
  3506. b43_radio_write(dev, tmp | B2055_XOREGUL, 0);
  3507. b43_radio_write(dev, tmp | B2055_XOMISC, 0);
  3508. b43_radio_write(dev, tmp | B2055_PLL_LFC1, 0);
  3509. }
  3510. } else {
  3511. save[0] = b43_radio_read(dev, B2055_C1_TX_RF_IQCAL1);
  3512. b43_radio_write(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  3513. save[1] = b43_radio_read(dev, B2055_C1_TX_RF_IQCAL2);
  3514. b43_radio_write(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  3515. save[2] = b43_radio_read(dev, B2055_C2_TX_RF_IQCAL1);
  3516. b43_radio_write(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  3517. save[3] = b43_radio_read(dev, B2055_C2_TX_RF_IQCAL2);
  3518. b43_radio_write(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  3519. save[3] = b43_radio_read(dev, B2055_C1_PWRDET_RXTX);
  3520. save[4] = b43_radio_read(dev, B2055_C2_PWRDET_RXTX);
  3521. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  3522. B43_NPHY_BANDCTL_5GHZ)) {
  3523. b43_radio_write(dev, B2055_C1_PWRDET_RXTX, 0x04);
  3524. b43_radio_write(dev, B2055_C2_PWRDET_RXTX, 0x04);
  3525. } else {
  3526. b43_radio_write(dev, B2055_C1_PWRDET_RXTX, 0x20);
  3527. b43_radio_write(dev, B2055_C2_PWRDET_RXTX, 0x20);
  3528. }
  3529. if (dev->phy.rev < 2) {
  3530. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  3531. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  3532. } else {
  3533. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  3534. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  3535. }
  3536. }
  3537. }
  3538. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  3539. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  3540. {
  3541. struct b43_phy_n *nphy = dev->phy.n;
  3542. int i;
  3543. u16 scale, entry;
  3544. u16 tmp = nphy->txcal_bbmult;
  3545. if (core == 0)
  3546. tmp >>= 8;
  3547. tmp &= 0xff;
  3548. for (i = 0; i < 18; i++) {
  3549. scale = (ladder_lo[i].percent * tmp) / 100;
  3550. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  3551. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  3552. scale = (ladder_iq[i].percent * tmp) / 100;
  3553. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  3554. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  3555. }
  3556. }
  3557. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  3558. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  3559. {
  3560. int i;
  3561. for (i = 0; i < 15; i++)
  3562. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  3563. tbl_tx_filter_coef_rev4[2][i]);
  3564. }
  3565. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  3566. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  3567. {
  3568. int i, j;
  3569. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  3570. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  3571. for (i = 0; i < 3; i++)
  3572. for (j = 0; j < 15; j++)
  3573. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  3574. tbl_tx_filter_coef_rev4[i][j]);
  3575. if (dev->phy.is_40mhz) {
  3576. for (j = 0; j < 15; j++)
  3577. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  3578. tbl_tx_filter_coef_rev4[3][j]);
  3579. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  3580. for (j = 0; j < 15; j++)
  3581. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  3582. tbl_tx_filter_coef_rev4[5][j]);
  3583. }
  3584. if (dev->phy.channel == 14)
  3585. for (j = 0; j < 15; j++)
  3586. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  3587. tbl_tx_filter_coef_rev4[6][j]);
  3588. }
  3589. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  3590. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  3591. {
  3592. struct b43_phy_n *nphy = dev->phy.n;
  3593. u16 curr_gain[2];
  3594. struct nphy_txgains target;
  3595. const u32 *table = NULL;
  3596. if (!nphy->txpwrctrl) {
  3597. int i;
  3598. if (nphy->hang_avoid)
  3599. b43_nphy_stay_in_carrier_search(dev, true);
  3600. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  3601. if (nphy->hang_avoid)
  3602. b43_nphy_stay_in_carrier_search(dev, false);
  3603. for (i = 0; i < 2; ++i) {
  3604. if (dev->phy.rev >= 3) {
  3605. target.ipa[i] = curr_gain[i] & 0x000F;
  3606. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  3607. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  3608. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  3609. } else {
  3610. target.ipa[i] = curr_gain[i] & 0x0003;
  3611. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  3612. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  3613. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  3614. }
  3615. }
  3616. } else {
  3617. int i;
  3618. u16 index[2];
  3619. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  3620. B43_NPHY_TXPCTL_STAT_BIDX) >>
  3621. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  3622. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  3623. B43_NPHY_TXPCTL_STAT_BIDX) >>
  3624. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  3625. for (i = 0; i < 2; ++i) {
  3626. table = b43_nphy_get_tx_gain_table(dev);
  3627. if (dev->phy.rev >= 3) {
  3628. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  3629. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  3630. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  3631. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  3632. } else {
  3633. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  3634. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  3635. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  3636. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  3637. }
  3638. }
  3639. }
  3640. return target;
  3641. }
  3642. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  3643. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  3644. {
  3645. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3646. if (dev->phy.rev >= 3) {
  3647. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  3648. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  3649. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  3650. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  3651. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  3652. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  3653. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  3654. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  3655. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  3656. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  3657. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  3658. b43_nphy_reset_cca(dev);
  3659. } else {
  3660. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  3661. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  3662. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  3663. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  3664. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  3665. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  3666. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  3667. }
  3668. }
  3669. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  3670. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  3671. {
  3672. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3673. u16 tmp;
  3674. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  3675. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  3676. if (dev->phy.rev >= 3) {
  3677. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  3678. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  3679. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  3680. regs[2] = tmp;
  3681. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  3682. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3683. regs[3] = tmp;
  3684. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  3685. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  3686. b43_phy_mask(dev, B43_NPHY_BBCFG,
  3687. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  3688. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  3689. regs[5] = tmp;
  3690. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  3691. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  3692. regs[6] = tmp;
  3693. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  3694. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  3695. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  3696. b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_PA, 1, 3);
  3697. b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_TRSW, 2, 1);
  3698. b43_nphy_rf_ctl_intc_override(dev, N_INTC_OVERRIDE_TRSW, 8, 2);
  3699. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  3700. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  3701. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  3702. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  3703. } else {
  3704. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  3705. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  3706. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3707. regs[2] = tmp;
  3708. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  3709. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  3710. regs[3] = tmp;
  3711. tmp |= 0x2000;
  3712. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  3713. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  3714. regs[4] = tmp;
  3715. tmp |= 0x2000;
  3716. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  3717. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  3718. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  3719. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  3720. tmp = 0x0180;
  3721. else
  3722. tmp = 0x0120;
  3723. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  3724. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  3725. }
  3726. }
  3727. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  3728. static void b43_nphy_save_cal(struct b43_wldev *dev)
  3729. {
  3730. struct b43_phy_n *nphy = dev->phy.n;
  3731. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  3732. u16 *txcal_radio_regs = NULL;
  3733. struct b43_chanspec *iqcal_chanspec;
  3734. u16 *table = NULL;
  3735. if (nphy->hang_avoid)
  3736. b43_nphy_stay_in_carrier_search(dev, 1);
  3737. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3738. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  3739. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  3740. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  3741. table = nphy->cal_cache.txcal_coeffs_2G;
  3742. } else {
  3743. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  3744. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  3745. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  3746. table = nphy->cal_cache.txcal_coeffs_5G;
  3747. }
  3748. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  3749. /* TODO use some definitions */
  3750. if (dev->phy.rev >= 3) {
  3751. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  3752. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  3753. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  3754. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  3755. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  3756. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  3757. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  3758. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  3759. } else {
  3760. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  3761. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  3762. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  3763. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  3764. }
  3765. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  3766. iqcal_chanspec->channel_type = dev->phy.channel_type;
  3767. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  3768. if (nphy->hang_avoid)
  3769. b43_nphy_stay_in_carrier_search(dev, 0);
  3770. }
  3771. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  3772. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  3773. {
  3774. struct b43_phy_n *nphy = dev->phy.n;
  3775. u16 coef[4];
  3776. u16 *loft = NULL;
  3777. u16 *table = NULL;
  3778. int i;
  3779. u16 *txcal_radio_regs = NULL;
  3780. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  3781. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3782. if (!nphy->iqcal_chanspec_2G.center_freq)
  3783. return;
  3784. table = nphy->cal_cache.txcal_coeffs_2G;
  3785. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  3786. } else {
  3787. if (!nphy->iqcal_chanspec_5G.center_freq)
  3788. return;
  3789. table = nphy->cal_cache.txcal_coeffs_5G;
  3790. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  3791. }
  3792. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  3793. for (i = 0; i < 4; i++) {
  3794. if (dev->phy.rev >= 3)
  3795. table[i] = coef[i];
  3796. else
  3797. coef[i] = 0;
  3798. }
  3799. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  3800. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  3801. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  3802. if (dev->phy.rev < 2)
  3803. b43_nphy_tx_iq_workaround(dev);
  3804. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3805. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  3806. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  3807. } else {
  3808. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  3809. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  3810. }
  3811. /* TODO use some definitions */
  3812. if (dev->phy.rev >= 3) {
  3813. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  3814. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  3815. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  3816. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  3817. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  3818. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  3819. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  3820. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  3821. } else {
  3822. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  3823. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  3824. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  3825. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  3826. }
  3827. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  3828. }
  3829. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  3830. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  3831. struct nphy_txgains target,
  3832. bool full, bool mphase)
  3833. {
  3834. struct b43_phy_n *nphy = dev->phy.n;
  3835. int i;
  3836. int error = 0;
  3837. int freq;
  3838. bool avoid = false;
  3839. u8 length;
  3840. u16 tmp, core, type, count, max, numb, last = 0, cmd;
  3841. const u16 *table;
  3842. bool phy6or5x;
  3843. u16 buffer[11];
  3844. u16 diq_start = 0;
  3845. u16 save[2];
  3846. u16 gain[2];
  3847. struct nphy_iqcal_params params[2];
  3848. bool updated[2] = { };
  3849. b43_nphy_stay_in_carrier_search(dev, true);
  3850. if (dev->phy.rev >= 4) {
  3851. avoid = nphy->hang_avoid;
  3852. nphy->hang_avoid = false;
  3853. }
  3854. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  3855. for (i = 0; i < 2; i++) {
  3856. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  3857. gain[i] = params[i].cal_gain;
  3858. }
  3859. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  3860. b43_nphy_tx_cal_radio_setup(dev);
  3861. b43_nphy_tx_cal_phy_setup(dev);
  3862. phy6or5x = dev->phy.rev >= 6 ||
  3863. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  3864. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  3865. if (phy6or5x) {
  3866. if (dev->phy.is_40mhz) {
  3867. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  3868. tbl_tx_iqlo_cal_loft_ladder_40);
  3869. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  3870. tbl_tx_iqlo_cal_iqimb_ladder_40);
  3871. } else {
  3872. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  3873. tbl_tx_iqlo_cal_loft_ladder_20);
  3874. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  3875. tbl_tx_iqlo_cal_iqimb_ladder_20);
  3876. }
  3877. }
  3878. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  3879. if (!dev->phy.is_40mhz)
  3880. freq = 2500;
  3881. else
  3882. freq = 5000;
  3883. if (nphy->mphase_cal_phase_id > 2)
  3884. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  3885. 0xFFFF, 0, true, false);
  3886. else
  3887. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  3888. if (error == 0) {
  3889. if (nphy->mphase_cal_phase_id > 2) {
  3890. table = nphy->mphase_txcal_bestcoeffs;
  3891. length = 11;
  3892. if (dev->phy.rev < 3)
  3893. length -= 2;
  3894. } else {
  3895. if (!full && nphy->txiqlocal_coeffsvalid) {
  3896. table = nphy->txiqlocal_bestc;
  3897. length = 11;
  3898. if (dev->phy.rev < 3)
  3899. length -= 2;
  3900. } else {
  3901. full = true;
  3902. if (dev->phy.rev >= 3) {
  3903. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  3904. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  3905. } else {
  3906. table = tbl_tx_iqlo_cal_startcoefs;
  3907. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  3908. }
  3909. }
  3910. }
  3911. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  3912. if (full) {
  3913. if (dev->phy.rev >= 3)
  3914. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  3915. else
  3916. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  3917. } else {
  3918. if (dev->phy.rev >= 3)
  3919. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  3920. else
  3921. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  3922. }
  3923. if (mphase) {
  3924. count = nphy->mphase_txcal_cmdidx;
  3925. numb = min(max,
  3926. (u16)(count + nphy->mphase_txcal_numcmds));
  3927. } else {
  3928. count = 0;
  3929. numb = max;
  3930. }
  3931. for (; count < numb; count++) {
  3932. if (full) {
  3933. if (dev->phy.rev >= 3)
  3934. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  3935. else
  3936. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  3937. } else {
  3938. if (dev->phy.rev >= 3)
  3939. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  3940. else
  3941. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  3942. }
  3943. core = (cmd & 0x3000) >> 12;
  3944. type = (cmd & 0x0F00) >> 8;
  3945. if (phy6or5x && updated[core] == 0) {
  3946. b43_nphy_update_tx_cal_ladder(dev, core);
  3947. updated[core] = true;
  3948. }
  3949. tmp = (params[core].ncorr[type] << 8) | 0x66;
  3950. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  3951. if (type == 1 || type == 3 || type == 4) {
  3952. buffer[0] = b43_ntab_read(dev,
  3953. B43_NTAB16(15, 69 + core));
  3954. diq_start = buffer[0];
  3955. buffer[0] = 0;
  3956. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  3957. 0);
  3958. }
  3959. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  3960. for (i = 0; i < 2000; i++) {
  3961. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  3962. if (tmp & 0xC000)
  3963. break;
  3964. udelay(10);
  3965. }
  3966. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3967. buffer);
  3968. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  3969. buffer);
  3970. if (type == 1 || type == 3 || type == 4)
  3971. buffer[0] = diq_start;
  3972. }
  3973. if (mphase)
  3974. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  3975. last = (dev->phy.rev < 3) ? 6 : 7;
  3976. if (!mphase || nphy->mphase_cal_phase_id == last) {
  3977. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  3978. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  3979. if (dev->phy.rev < 3) {
  3980. buffer[0] = 0;
  3981. buffer[1] = 0;
  3982. buffer[2] = 0;
  3983. buffer[3] = 0;
  3984. }
  3985. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3986. buffer);
  3987. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  3988. buffer);
  3989. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3990. buffer);
  3991. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3992. buffer);
  3993. length = 11;
  3994. if (dev->phy.rev < 3)
  3995. length -= 2;
  3996. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3997. nphy->txiqlocal_bestc);
  3998. nphy->txiqlocal_coeffsvalid = true;
  3999. nphy->txiqlocal_chanspec.center_freq =
  4000. dev->phy.channel_freq;
  4001. nphy->txiqlocal_chanspec.channel_type =
  4002. dev->phy.channel_type;
  4003. } else {
  4004. length = 11;
  4005. if (dev->phy.rev < 3)
  4006. length -= 2;
  4007. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  4008. nphy->mphase_txcal_bestcoeffs);
  4009. }
  4010. b43_nphy_stop_playback(dev);
  4011. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  4012. }
  4013. b43_nphy_tx_cal_phy_cleanup(dev);
  4014. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  4015. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  4016. b43_nphy_tx_iq_workaround(dev);
  4017. if (dev->phy.rev >= 4)
  4018. nphy->hang_avoid = avoid;
  4019. b43_nphy_stay_in_carrier_search(dev, false);
  4020. return error;
  4021. }
  4022. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  4023. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  4024. {
  4025. struct b43_phy_n *nphy = dev->phy.n;
  4026. u8 i;
  4027. u16 buffer[7];
  4028. bool equal = true;
  4029. if (!nphy->txiqlocal_coeffsvalid ||
  4030. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  4031. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  4032. return;
  4033. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  4034. for (i = 0; i < 4; i++) {
  4035. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  4036. equal = false;
  4037. break;
  4038. }
  4039. }
  4040. if (!equal) {
  4041. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  4042. nphy->txiqlocal_bestc);
  4043. for (i = 0; i < 4; i++)
  4044. buffer[i] = 0;
  4045. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  4046. buffer);
  4047. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  4048. &nphy->txiqlocal_bestc[5]);
  4049. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  4050. &nphy->txiqlocal_bestc[5]);
  4051. }
  4052. }
  4053. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  4054. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  4055. struct nphy_txgains target, u8 type, bool debug)
  4056. {
  4057. struct b43_phy_n *nphy = dev->phy.n;
  4058. int i, j, index;
  4059. u8 rfctl[2];
  4060. u8 afectl_core;
  4061. u16 tmp[6];
  4062. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  4063. u32 real, imag;
  4064. enum ieee80211_band band;
  4065. u8 use;
  4066. u16 cur_hpf;
  4067. u16 lna[3] = { 3, 3, 1 };
  4068. u16 hpf1[3] = { 7, 2, 0 };
  4069. u16 hpf2[3] = { 2, 0, 0 };
  4070. u32 power[3] = { };
  4071. u16 gain_save[2];
  4072. u16 cal_gain[2];
  4073. struct nphy_iqcal_params cal_params[2];
  4074. struct nphy_iq_est est;
  4075. int ret = 0;
  4076. bool playtone = true;
  4077. int desired = 13;
  4078. b43_nphy_stay_in_carrier_search(dev, 1);
  4079. if (dev->phy.rev < 2)
  4080. b43_nphy_reapply_tx_cal_coeffs(dev);
  4081. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  4082. for (i = 0; i < 2; i++) {
  4083. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  4084. cal_gain[i] = cal_params[i].cal_gain;
  4085. }
  4086. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  4087. for (i = 0; i < 2; i++) {
  4088. if (i == 0) {
  4089. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  4090. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  4091. afectl_core = B43_NPHY_AFECTL_C1;
  4092. } else {
  4093. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  4094. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  4095. afectl_core = B43_NPHY_AFECTL_C2;
  4096. }
  4097. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  4098. tmp[2] = b43_phy_read(dev, afectl_core);
  4099. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  4100. tmp[4] = b43_phy_read(dev, rfctl[0]);
  4101. tmp[5] = b43_phy_read(dev, rfctl[1]);
  4102. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  4103. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  4104. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  4105. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  4106. (1 - i));
  4107. b43_phy_set(dev, afectl_core, 0x0006);
  4108. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  4109. band = b43_current_band(dev->wl);
  4110. if (nphy->rxcalparams & 0xFF000000) {
  4111. if (band == IEEE80211_BAND_5GHZ)
  4112. b43_phy_write(dev, rfctl[0], 0x140);
  4113. else
  4114. b43_phy_write(dev, rfctl[0], 0x110);
  4115. } else {
  4116. if (band == IEEE80211_BAND_5GHZ)
  4117. b43_phy_write(dev, rfctl[0], 0x180);
  4118. else
  4119. b43_phy_write(dev, rfctl[0], 0x120);
  4120. }
  4121. if (band == IEEE80211_BAND_5GHZ)
  4122. b43_phy_write(dev, rfctl[1], 0x148);
  4123. else
  4124. b43_phy_write(dev, rfctl[1], 0x114);
  4125. if (nphy->rxcalparams & 0x10000) {
  4126. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  4127. (i + 1));
  4128. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  4129. (2 - i));
  4130. }
  4131. for (j = 0; j < 4; j++) {
  4132. if (j < 3) {
  4133. cur_lna = lna[j];
  4134. cur_hpf1 = hpf1[j];
  4135. cur_hpf2 = hpf2[j];
  4136. } else {
  4137. if (power[1] > 10000) {
  4138. use = 1;
  4139. cur_hpf = cur_hpf1;
  4140. index = 2;
  4141. } else {
  4142. if (power[0] > 10000) {
  4143. use = 1;
  4144. cur_hpf = cur_hpf1;
  4145. index = 1;
  4146. } else {
  4147. index = 0;
  4148. use = 2;
  4149. cur_hpf = cur_hpf2;
  4150. }
  4151. }
  4152. cur_lna = lna[index];
  4153. cur_hpf1 = hpf1[index];
  4154. cur_hpf2 = hpf2[index];
  4155. cur_hpf += desired - hweight32(power[index]);
  4156. cur_hpf = clamp_val(cur_hpf, 0, 10);
  4157. if (use == 1)
  4158. cur_hpf1 = cur_hpf;
  4159. else
  4160. cur_hpf2 = cur_hpf;
  4161. }
  4162. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  4163. (cur_lna << 2));
  4164. b43_nphy_rf_ctl_override(dev, 0x400, tmp[0], 3,
  4165. false);
  4166. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4167. b43_nphy_stop_playback(dev);
  4168. if (playtone) {
  4169. ret = b43_nphy_tx_tone(dev, 4000,
  4170. (nphy->rxcalparams & 0xFFFF),
  4171. false, false);
  4172. playtone = false;
  4173. } else {
  4174. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  4175. false, false);
  4176. }
  4177. if (ret == 0) {
  4178. if (j < 3) {
  4179. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  4180. false);
  4181. if (i == 0) {
  4182. real = est.i0_pwr;
  4183. imag = est.q0_pwr;
  4184. } else {
  4185. real = est.i1_pwr;
  4186. imag = est.q1_pwr;
  4187. }
  4188. power[i] = ((real + imag) / 1024) + 1;
  4189. } else {
  4190. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  4191. }
  4192. b43_nphy_stop_playback(dev);
  4193. }
  4194. if (ret != 0)
  4195. break;
  4196. }
  4197. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  4198. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  4199. b43_phy_write(dev, rfctl[1], tmp[5]);
  4200. b43_phy_write(dev, rfctl[0], tmp[4]);
  4201. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  4202. b43_phy_write(dev, afectl_core, tmp[2]);
  4203. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  4204. if (ret != 0)
  4205. break;
  4206. }
  4207. b43_nphy_rf_ctl_override(dev, 0x400, 0, 3, true);
  4208. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4209. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  4210. b43_nphy_stay_in_carrier_search(dev, 0);
  4211. return ret;
  4212. }
  4213. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  4214. struct nphy_txgains target, u8 type, bool debug)
  4215. {
  4216. return -1;
  4217. }
  4218. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  4219. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  4220. struct nphy_txgains target, u8 type, bool debug)
  4221. {
  4222. if (dev->phy.rev >= 3)
  4223. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  4224. else
  4225. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  4226. }
  4227. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  4228. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  4229. {
  4230. struct b43_phy *phy = &dev->phy;
  4231. struct b43_phy_n *nphy = phy->n;
  4232. /* u16 buf[16]; it's rev3+ */
  4233. nphy->phyrxchain = mask;
  4234. if (0 /* FIXME clk */)
  4235. return;
  4236. b43_mac_suspend(dev);
  4237. if (nphy->hang_avoid)
  4238. b43_nphy_stay_in_carrier_search(dev, true);
  4239. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  4240. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  4241. if ((mask & 0x3) != 0x3) {
  4242. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  4243. if (dev->phy.rev >= 3) {
  4244. /* TODO */
  4245. }
  4246. } else {
  4247. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  4248. if (dev->phy.rev >= 3) {
  4249. /* TODO */
  4250. }
  4251. }
  4252. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4253. if (nphy->hang_avoid)
  4254. b43_nphy_stay_in_carrier_search(dev, false);
  4255. b43_mac_enable(dev);
  4256. }
  4257. /**************************************************
  4258. * N-PHY init
  4259. **************************************************/
  4260. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  4261. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  4262. {
  4263. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  4264. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  4265. if (preamble == 1)
  4266. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  4267. else
  4268. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  4269. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  4270. }
  4271. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  4272. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  4273. {
  4274. unsigned int i;
  4275. u16 val;
  4276. val = 0x1E1F;
  4277. for (i = 0; i < 16; i++) {
  4278. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  4279. val -= 0x202;
  4280. }
  4281. val = 0x3E3F;
  4282. for (i = 0; i < 16; i++) {
  4283. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  4284. val -= 0x202;
  4285. }
  4286. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  4287. }
  4288. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  4289. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  4290. {
  4291. if (dev->phy.rev >= 3) {
  4292. if (!init)
  4293. return;
  4294. if (0 /* FIXME */) {
  4295. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  4296. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  4297. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  4298. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  4299. }
  4300. } else {
  4301. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  4302. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  4303. switch (dev->dev->bus_type) {
  4304. #ifdef CONFIG_B43_BCMA
  4305. case B43_BUS_BCMA:
  4306. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc,
  4307. 0xFC00, 0xFC00);
  4308. break;
  4309. #endif
  4310. #ifdef CONFIG_B43_SSB
  4311. case B43_BUS_SSB:
  4312. ssb_chipco_gpio_control(&dev->dev->sdev->bus->chipco,
  4313. 0xFC00, 0xFC00);
  4314. break;
  4315. #endif
  4316. }
  4317. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
  4318. b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xFC00);
  4319. b43_maskset16(dev, B43_MMIO_GPIO_CONTROL, (~0xFC00 & 0xFFFF),
  4320. 0);
  4321. if (init) {
  4322. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  4323. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  4324. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  4325. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  4326. }
  4327. }
  4328. }
  4329. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N */
  4330. static int b43_phy_initn(struct b43_wldev *dev)
  4331. {
  4332. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4333. struct b43_phy *phy = &dev->phy;
  4334. struct b43_phy_n *nphy = phy->n;
  4335. u8 tx_pwr_state;
  4336. struct nphy_txgains target;
  4337. u16 tmp;
  4338. enum ieee80211_band tmp2;
  4339. bool do_rssi_cal;
  4340. u16 clip[2];
  4341. bool do_cal = false;
  4342. if ((dev->phy.rev >= 3) &&
  4343. (sprom->boardflags_lo & B43_BFL_EXTLNA) &&
  4344. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  4345. switch (dev->dev->bus_type) {
  4346. #ifdef CONFIG_B43_BCMA
  4347. case B43_BUS_BCMA:
  4348. bcma_cc_set32(&dev->dev->bdev->bus->drv_cc,
  4349. BCMA_CC_CHIPCTL, 0x40);
  4350. break;
  4351. #endif
  4352. #ifdef CONFIG_B43_SSB
  4353. case B43_BUS_SSB:
  4354. chipco_set32(&dev->dev->sdev->bus->chipco,
  4355. SSB_CHIPCO_CHIPCTL, 0x40);
  4356. break;
  4357. #endif
  4358. }
  4359. }
  4360. nphy->deaf_count = 0;
  4361. b43_nphy_tables_init(dev);
  4362. nphy->crsminpwr_adjusted = false;
  4363. nphy->noisevars_adjusted = false;
  4364. /* Clear all overrides */
  4365. if (dev->phy.rev >= 3) {
  4366. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  4367. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  4368. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  4369. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  4370. } else {
  4371. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  4372. }
  4373. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  4374. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  4375. if (dev->phy.rev < 6) {
  4376. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  4377. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  4378. }
  4379. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  4380. ~(B43_NPHY_RFSEQMODE_CAOVER |
  4381. B43_NPHY_RFSEQMODE_TROVER));
  4382. if (dev->phy.rev >= 3)
  4383. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  4384. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  4385. if (dev->phy.rev <= 2) {
  4386. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  4387. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  4388. ~B43_NPHY_BPHY_CTL3_SCALE,
  4389. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  4390. }
  4391. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  4392. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  4393. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
  4394. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  4395. dev->dev->board_type == BCMA_BOARD_TYPE_BCM943224M93))
  4396. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  4397. else
  4398. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  4399. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  4400. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  4401. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  4402. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  4403. b43_nphy_update_txrx_chain(dev);
  4404. if (phy->rev < 2) {
  4405. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  4406. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  4407. }
  4408. tmp2 = b43_current_band(dev->wl);
  4409. if (b43_nphy_ipa(dev)) {
  4410. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  4411. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  4412. nphy->papd_epsilon_offset[0] << 7);
  4413. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  4414. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  4415. nphy->papd_epsilon_offset[1] << 7);
  4416. b43_nphy_int_pa_set_tx_dig_filters(dev);
  4417. } else if (phy->rev >= 5) {
  4418. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  4419. }
  4420. b43_nphy_workarounds(dev);
  4421. /* Reset CCA, in init code it differs a little from standard way */
  4422. b43_phy_force_clock(dev, 1);
  4423. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  4424. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  4425. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  4426. b43_phy_force_clock(dev, 0);
  4427. b43_mac_phy_clock_set(dev, true);
  4428. b43_nphy_pa_override(dev, false);
  4429. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  4430. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  4431. b43_nphy_pa_override(dev, true);
  4432. b43_nphy_classifier(dev, 0, 0);
  4433. b43_nphy_read_clip_detection(dev, clip);
  4434. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4435. b43_nphy_bphy_init(dev);
  4436. tx_pwr_state = nphy->txpwrctrl;
  4437. b43_nphy_tx_power_ctrl(dev, false);
  4438. b43_nphy_tx_power_fix(dev);
  4439. b43_nphy_tx_power_ctl_idle_tssi(dev);
  4440. b43_nphy_tx_power_ctl_setup(dev);
  4441. b43_nphy_tx_gain_table_upload(dev);
  4442. if (nphy->phyrxchain != 3)
  4443. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  4444. if (nphy->mphase_cal_phase_id > 0)
  4445. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  4446. do_rssi_cal = false;
  4447. if (phy->rev >= 3) {
  4448. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4449. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  4450. else
  4451. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  4452. if (do_rssi_cal)
  4453. b43_nphy_rssi_cal(dev);
  4454. else
  4455. b43_nphy_restore_rssi_cal(dev);
  4456. } else {
  4457. b43_nphy_rssi_cal(dev);
  4458. }
  4459. if (!((nphy->measure_hold & 0x6) != 0)) {
  4460. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4461. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  4462. else
  4463. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  4464. if (nphy->mute)
  4465. do_cal = false;
  4466. if (do_cal) {
  4467. target = b43_nphy_get_tx_gains(dev);
  4468. if (nphy->antsel_type == 2)
  4469. b43_nphy_superswitch_init(dev, true);
  4470. if (nphy->perical != 2) {
  4471. b43_nphy_rssi_cal(dev);
  4472. if (phy->rev >= 3) {
  4473. nphy->cal_orig_pwr_idx[0] =
  4474. nphy->txpwrindex[0].index_internal;
  4475. nphy->cal_orig_pwr_idx[1] =
  4476. nphy->txpwrindex[1].index_internal;
  4477. /* TODO N PHY Pre Calibrate TX Gain */
  4478. target = b43_nphy_get_tx_gains(dev);
  4479. }
  4480. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  4481. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  4482. b43_nphy_save_cal(dev);
  4483. } else if (nphy->mphase_cal_phase_id == 0)
  4484. ;/* N PHY Periodic Calibration with arg 3 */
  4485. } else {
  4486. b43_nphy_restore_cal(dev);
  4487. }
  4488. }
  4489. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  4490. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  4491. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  4492. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  4493. if (phy->rev >= 3 && phy->rev <= 6)
  4494. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  4495. b43_nphy_tx_lp_fbw(dev);
  4496. if (phy->rev >= 3)
  4497. b43_nphy_spur_workaround(dev);
  4498. return 0;
  4499. }
  4500. /**************************************************
  4501. * Channel switching ops.
  4502. **************************************************/
  4503. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  4504. const struct b43_phy_n_sfo_cfg *e)
  4505. {
  4506. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  4507. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  4508. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  4509. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  4510. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  4511. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  4512. }
  4513. /* http://bcm-v4.sipsolutions.net/802.11/PmuSpurAvoid */
  4514. static void b43_nphy_pmu_spur_avoid(struct b43_wldev *dev, bool avoid)
  4515. {
  4516. switch (dev->dev->bus_type) {
  4517. #ifdef CONFIG_B43_BCMA
  4518. case B43_BUS_BCMA:
  4519. bcma_pmu_spuravoid_pllupdate(&dev->dev->bdev->bus->drv_cc,
  4520. avoid);
  4521. break;
  4522. #endif
  4523. #ifdef CONFIG_B43_SSB
  4524. case B43_BUS_SSB:
  4525. ssb_pmu_spuravoid_pllupdate(&dev->dev->sdev->bus->chipco,
  4526. avoid);
  4527. break;
  4528. #endif
  4529. }
  4530. }
  4531. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  4532. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  4533. const struct b43_phy_n_sfo_cfg *e,
  4534. struct ieee80211_channel *new_channel)
  4535. {
  4536. struct b43_phy *phy = &dev->phy;
  4537. struct b43_phy_n *nphy = dev->phy.n;
  4538. int ch = new_channel->hw_value;
  4539. u16 old_band_5ghz;
  4540. u32 tmp32;
  4541. old_band_5ghz =
  4542. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  4543. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  4544. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  4545. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  4546. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  4547. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  4548. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  4549. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  4550. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  4551. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  4552. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  4553. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  4554. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  4555. }
  4556. b43_chantab_phy_upload(dev, e);
  4557. if (new_channel->hw_value == 14) {
  4558. b43_nphy_classifier(dev, 2, 0);
  4559. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  4560. } else {
  4561. b43_nphy_classifier(dev, 2, 2);
  4562. if (new_channel->band == IEEE80211_BAND_2GHZ)
  4563. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  4564. }
  4565. if (!nphy->txpwrctrl)
  4566. b43_nphy_tx_power_fix(dev);
  4567. if (dev->phy.rev < 3)
  4568. b43_nphy_adjust_lna_gain_table(dev);
  4569. b43_nphy_tx_lp_fbw(dev);
  4570. if (dev->phy.rev >= 3 &&
  4571. dev->phy.n->spur_avoid != B43_SPUR_AVOID_DISABLE) {
  4572. bool avoid = false;
  4573. if (dev->phy.n->spur_avoid == B43_SPUR_AVOID_FORCE) {
  4574. avoid = true;
  4575. } else if (!b43_channel_type_is_40mhz(phy->channel_type)) {
  4576. if ((ch >= 5 && ch <= 8) || ch == 13 || ch == 14)
  4577. avoid = true;
  4578. } else { /* 40MHz */
  4579. if (nphy->aband_spurwar_en &&
  4580. (ch == 38 || ch == 102 || ch == 118))
  4581. avoid = dev->dev->chip_id == 0x4716;
  4582. }
  4583. b43_nphy_pmu_spur_avoid(dev, avoid);
  4584. if (dev->dev->chip_id == 43222 || dev->dev->chip_id == 43224 ||
  4585. dev->dev->chip_id == 43225) {
  4586. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW,
  4587. avoid ? 0x5341 : 0x8889);
  4588. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  4589. }
  4590. if (dev->phy.rev == 3 || dev->phy.rev == 4)
  4591. ; /* TODO: reset PLL */
  4592. if (avoid)
  4593. b43_phy_set(dev, B43_NPHY_BBCFG, B43_NPHY_BBCFG_RSTRX);
  4594. else
  4595. b43_phy_mask(dev, B43_NPHY_BBCFG,
  4596. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  4597. b43_nphy_reset_cca(dev);
  4598. /* wl sets useless phy_isspuravoid here */
  4599. }
  4600. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  4601. if (phy->rev >= 3)
  4602. b43_nphy_spur_workaround(dev);
  4603. }
  4604. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  4605. static int b43_nphy_set_channel(struct b43_wldev *dev,
  4606. struct ieee80211_channel *channel,
  4607. enum nl80211_channel_type channel_type)
  4608. {
  4609. struct b43_phy *phy = &dev->phy;
  4610. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
  4611. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
  4612. u8 tmp;
  4613. if (dev->phy.rev >= 3) {
  4614. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  4615. channel->center_freq);
  4616. if (!tabent_r3)
  4617. return -ESRCH;
  4618. } else {
  4619. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  4620. channel->hw_value);
  4621. if (!tabent_r2)
  4622. return -ESRCH;
  4623. }
  4624. /* Channel is set later in common code, but we need to set it on our
  4625. own to let this function's subcalls work properly. */
  4626. phy->channel = channel->hw_value;
  4627. phy->channel_freq = channel->center_freq;
  4628. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  4629. b43_channel_type_is_40mhz(channel_type))
  4630. ; /* TODO: BMAC BW Set (channel_type) */
  4631. if (channel_type == NL80211_CHAN_HT40PLUS)
  4632. b43_phy_set(dev, B43_NPHY_RXCTL,
  4633. B43_NPHY_RXCTL_BSELU20);
  4634. else if (channel_type == NL80211_CHAN_HT40MINUS)
  4635. b43_phy_mask(dev, B43_NPHY_RXCTL,
  4636. ~B43_NPHY_RXCTL_BSELU20);
  4637. if (dev->phy.rev >= 3) {
  4638. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  4639. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  4640. b43_radio_2056_setup(dev, tabent_r3);
  4641. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  4642. } else {
  4643. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  4644. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  4645. b43_radio_2055_setup(dev, tabent_r2);
  4646. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  4647. }
  4648. return 0;
  4649. }
  4650. /**************************************************
  4651. * Basic PHY ops.
  4652. **************************************************/
  4653. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  4654. {
  4655. struct b43_phy_n *nphy;
  4656. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  4657. if (!nphy)
  4658. return -ENOMEM;
  4659. dev->phy.n = nphy;
  4660. return 0;
  4661. }
  4662. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  4663. {
  4664. struct b43_phy *phy = &dev->phy;
  4665. struct b43_phy_n *nphy = phy->n;
  4666. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4667. memset(nphy, 0, sizeof(*nphy));
  4668. nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
  4669. nphy->spur_avoid = (phy->rev >= 3) ?
  4670. B43_SPUR_AVOID_AUTO : B43_SPUR_AVOID_DISABLE;
  4671. nphy->init_por = true;
  4672. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  4673. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  4674. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  4675. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  4676. /* 128 can mean disabled-by-default state of TX pwr ctl. Max value is
  4677. * 0x7f == 127 and we check for 128 when restoring TX pwr ctl. */
  4678. nphy->tx_pwr_idx[0] = 128;
  4679. nphy->tx_pwr_idx[1] = 128;
  4680. /* Hardware TX power control and 5GHz power gain */
  4681. nphy->txpwrctrl = false;
  4682. nphy->pwg_gain_5ghz = false;
  4683. if (dev->phy.rev >= 3 ||
  4684. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  4685. (dev->dev->core_rev == 11 || dev->dev->core_rev == 12))) {
  4686. nphy->txpwrctrl = true;
  4687. nphy->pwg_gain_5ghz = true;
  4688. } else if (sprom->revision >= 4) {
  4689. if (dev->phy.rev >= 2 &&
  4690. (sprom->boardflags2_lo & B43_BFL2_TXPWRCTRL_EN)) {
  4691. nphy->txpwrctrl = true;
  4692. #ifdef CONFIG_B43_SSB
  4693. if (dev->dev->bus_type == B43_BUS_SSB &&
  4694. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI) {
  4695. struct pci_dev *pdev =
  4696. dev->dev->sdev->bus->host_pci;
  4697. if (pdev->device == 0x4328 ||
  4698. pdev->device == 0x432a)
  4699. nphy->pwg_gain_5ghz = true;
  4700. }
  4701. #endif
  4702. } else if (sprom->boardflags2_lo & B43_BFL2_5G_PWRGAIN) {
  4703. nphy->pwg_gain_5ghz = true;
  4704. }
  4705. }
  4706. if (dev->phy.rev >= 3) {
  4707. nphy->ipa2g_on = sprom->fem.ghz2.extpa_gain == 2;
  4708. nphy->ipa5g_on = sprom->fem.ghz5.extpa_gain == 2;
  4709. }
  4710. nphy->init_por = true;
  4711. }
  4712. static void b43_nphy_op_free(struct b43_wldev *dev)
  4713. {
  4714. struct b43_phy *phy = &dev->phy;
  4715. struct b43_phy_n *nphy = phy->n;
  4716. kfree(nphy);
  4717. phy->n = NULL;
  4718. }
  4719. static int b43_nphy_op_init(struct b43_wldev *dev)
  4720. {
  4721. return b43_phy_initn(dev);
  4722. }
  4723. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  4724. {
  4725. #if B43_DEBUG
  4726. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  4727. /* OFDM registers are onnly available on A/G-PHYs */
  4728. b43err(dev->wl, "Invalid OFDM PHY access at "
  4729. "0x%04X on N-PHY\n", offset);
  4730. dump_stack();
  4731. }
  4732. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  4733. /* Ext-G registers are only available on G-PHYs */
  4734. b43err(dev->wl, "Invalid EXT-G PHY access at "
  4735. "0x%04X on N-PHY\n", offset);
  4736. dump_stack();
  4737. }
  4738. #endif /* B43_DEBUG */
  4739. }
  4740. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  4741. {
  4742. check_phyreg(dev, reg);
  4743. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  4744. return b43_read16(dev, B43_MMIO_PHY_DATA);
  4745. }
  4746. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  4747. {
  4748. check_phyreg(dev, reg);
  4749. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  4750. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  4751. }
  4752. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  4753. u16 set)
  4754. {
  4755. check_phyreg(dev, reg);
  4756. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  4757. b43_maskset16(dev, B43_MMIO_PHY_DATA, mask, set);
  4758. }
  4759. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  4760. {
  4761. /* Register 1 is a 32-bit register. */
  4762. B43_WARN_ON(reg == 1);
  4763. /* N-PHY needs 0x100 for read access */
  4764. reg |= 0x100;
  4765. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  4766. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  4767. }
  4768. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  4769. {
  4770. /* Register 1 is a 32-bit register. */
  4771. B43_WARN_ON(reg == 1);
  4772. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  4773. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  4774. }
  4775. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  4776. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  4777. bool blocked)
  4778. {
  4779. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  4780. b43err(dev->wl, "MAC not suspended\n");
  4781. if (blocked) {
  4782. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  4783. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  4784. if (dev->phy.rev >= 7) {
  4785. /* TODO */
  4786. } else if (dev->phy.rev >= 3) {
  4787. b43_radio_mask(dev, 0x09, ~0x2);
  4788. b43_radio_write(dev, 0x204D, 0);
  4789. b43_radio_write(dev, 0x2053, 0);
  4790. b43_radio_write(dev, 0x2058, 0);
  4791. b43_radio_write(dev, 0x205E, 0);
  4792. b43_radio_mask(dev, 0x2062, ~0xF0);
  4793. b43_radio_write(dev, 0x2064, 0);
  4794. b43_radio_write(dev, 0x304D, 0);
  4795. b43_radio_write(dev, 0x3053, 0);
  4796. b43_radio_write(dev, 0x3058, 0);
  4797. b43_radio_write(dev, 0x305E, 0);
  4798. b43_radio_mask(dev, 0x3062, ~0xF0);
  4799. b43_radio_write(dev, 0x3064, 0);
  4800. }
  4801. } else {
  4802. if (dev->phy.rev >= 7) {
  4803. b43_radio_2057_init(dev);
  4804. b43_switch_channel(dev, dev->phy.channel);
  4805. } else if (dev->phy.rev >= 3) {
  4806. b43_radio_init2056(dev);
  4807. b43_switch_channel(dev, dev->phy.channel);
  4808. } else {
  4809. b43_radio_init2055(dev);
  4810. }
  4811. }
  4812. }
  4813. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
  4814. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  4815. {
  4816. u16 override = on ? 0x0 : 0x7FFF;
  4817. u16 core = on ? 0xD : 0x00FD;
  4818. if (dev->phy.rev >= 3) {
  4819. if (on) {
  4820. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  4821. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  4822. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  4823. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4824. } else {
  4825. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  4826. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  4827. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4828. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  4829. }
  4830. } else {
  4831. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4832. }
  4833. }
  4834. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  4835. unsigned int new_channel)
  4836. {
  4837. struct ieee80211_channel *channel = dev->wl->hw->conf.chandef.chan;
  4838. enum nl80211_channel_type channel_type =
  4839. cfg80211_get_chandef_type(&dev->wl->hw->conf.chandef);
  4840. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  4841. if ((new_channel < 1) || (new_channel > 14))
  4842. return -EINVAL;
  4843. } else {
  4844. if (new_channel > 200)
  4845. return -EINVAL;
  4846. }
  4847. return b43_nphy_set_channel(dev, channel, channel_type);
  4848. }
  4849. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  4850. {
  4851. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4852. return 1;
  4853. return 36;
  4854. }
  4855. const struct b43_phy_operations b43_phyops_n = {
  4856. .allocate = b43_nphy_op_allocate,
  4857. .free = b43_nphy_op_free,
  4858. .prepare_structs = b43_nphy_op_prepare_structs,
  4859. .init = b43_nphy_op_init,
  4860. .phy_read = b43_nphy_op_read,
  4861. .phy_write = b43_nphy_op_write,
  4862. .phy_maskset = b43_nphy_op_maskset,
  4863. .radio_read = b43_nphy_op_radio_read,
  4864. .radio_write = b43_nphy_op_radio_write,
  4865. .software_rfkill = b43_nphy_op_software_rfkill,
  4866. .switch_analog = b43_nphy_op_switch_analog,
  4867. .switch_channel = b43_nphy_op_switch_channel,
  4868. .get_default_chan = b43_nphy_op_get_default_chan,
  4869. .recalc_txpower = b43_nphy_op_recalc_txpower,
  4870. .adjust_txpower = b43_nphy_op_adjust_txpower,
  4871. };