interrupt.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510
  1. /*
  2. * Copyright (c) 2012 Qualcomm Atheros, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/interrupt.h>
  17. #include "wil6210.h"
  18. #include "trace.h"
  19. /**
  20. * Theory of operation:
  21. *
  22. * There is ISR pseudo-cause register,
  23. * dma_rgf->DMA_RGF.PSEUDO_CAUSE.PSEUDO_CAUSE
  24. * Its bits represents OR'ed bits from 3 real ISR registers:
  25. * TX, RX, and MISC.
  26. *
  27. * Registers may be configured to either "write 1 to clear" or
  28. * "clear on read" mode
  29. *
  30. * When handling interrupt, one have to mask/unmask interrupts for the
  31. * real ISR registers, or hardware may malfunction.
  32. *
  33. */
  34. #define WIL6210_IRQ_DISABLE (0xFFFFFFFFUL)
  35. #define WIL6210_IMC_RX BIT_DMA_EP_RX_ICR_RX_DONE
  36. #define WIL6210_IMC_TX (BIT_DMA_EP_TX_ICR_TX_DONE | \
  37. BIT_DMA_EP_TX_ICR_TX_DONE_N(0))
  38. #define WIL6210_IMC_MISC (ISR_MISC_FW_READY | \
  39. ISR_MISC_MBOX_EVT | \
  40. ISR_MISC_FW_ERROR)
  41. #define WIL6210_IRQ_PSEUDO_MASK (u32)(~(BIT_DMA_PSEUDO_CAUSE_RX | \
  42. BIT_DMA_PSEUDO_CAUSE_TX | \
  43. BIT_DMA_PSEUDO_CAUSE_MISC))
  44. #if defined(CONFIG_WIL6210_ISR_COR)
  45. /* configure to Clear-On-Read mode */
  46. #define WIL_ICR_ICC_VALUE (0xFFFFFFFFUL)
  47. static inline void wil_icr_clear(u32 x, void __iomem *addr)
  48. {
  49. }
  50. #else /* defined(CONFIG_WIL6210_ISR_COR) */
  51. /* configure to Write-1-to-Clear mode */
  52. #define WIL_ICR_ICC_VALUE (0UL)
  53. static inline void wil_icr_clear(u32 x, void __iomem *addr)
  54. {
  55. iowrite32(x, addr);
  56. }
  57. #endif /* defined(CONFIG_WIL6210_ISR_COR) */
  58. static inline u32 wil_ioread32_and_clear(void __iomem *addr)
  59. {
  60. u32 x = ioread32(addr);
  61. wil_icr_clear(x, addr);
  62. return x;
  63. }
  64. static void wil6210_mask_irq_tx(struct wil6210_priv *wil)
  65. {
  66. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  67. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  68. offsetof(struct RGF_ICR, IMS));
  69. }
  70. static void wil6210_mask_irq_rx(struct wil6210_priv *wil)
  71. {
  72. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  73. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  74. offsetof(struct RGF_ICR, IMS));
  75. }
  76. static void wil6210_mask_irq_misc(struct wil6210_priv *wil)
  77. {
  78. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  79. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  80. offsetof(struct RGF_ICR, IMS));
  81. }
  82. static void wil6210_mask_irq_pseudo(struct wil6210_priv *wil)
  83. {
  84. wil_dbg_irq(wil, "%s()\n", __func__);
  85. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  86. HOSTADDR(RGF_DMA_PSEUDO_CAUSE_MASK_SW));
  87. clear_bit(wil_status_irqen, &wil->status);
  88. }
  89. void wil6210_unmask_irq_tx(struct wil6210_priv *wil)
  90. {
  91. iowrite32(WIL6210_IMC_TX, wil->csr +
  92. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  93. offsetof(struct RGF_ICR, IMC));
  94. }
  95. void wil6210_unmask_irq_rx(struct wil6210_priv *wil)
  96. {
  97. iowrite32(WIL6210_IMC_RX, wil->csr +
  98. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  99. offsetof(struct RGF_ICR, IMC));
  100. }
  101. static void wil6210_unmask_irq_misc(struct wil6210_priv *wil)
  102. {
  103. iowrite32(WIL6210_IMC_MISC, wil->csr +
  104. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  105. offsetof(struct RGF_ICR, IMC));
  106. }
  107. static void wil6210_unmask_irq_pseudo(struct wil6210_priv *wil)
  108. {
  109. wil_dbg_irq(wil, "%s()\n", __func__);
  110. set_bit(wil_status_irqen, &wil->status);
  111. iowrite32(WIL6210_IRQ_PSEUDO_MASK, wil->csr +
  112. HOSTADDR(RGF_DMA_PSEUDO_CAUSE_MASK_SW));
  113. }
  114. void wil6210_disable_irq(struct wil6210_priv *wil)
  115. {
  116. wil_dbg_irq(wil, "%s()\n", __func__);
  117. wil6210_mask_irq_tx(wil);
  118. wil6210_mask_irq_rx(wil);
  119. wil6210_mask_irq_misc(wil);
  120. wil6210_mask_irq_pseudo(wil);
  121. }
  122. void wil6210_enable_irq(struct wil6210_priv *wil)
  123. {
  124. wil_dbg_irq(wil, "%s()\n", __func__);
  125. iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_RX_ICR) +
  126. offsetof(struct RGF_ICR, ICC));
  127. iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_TX_ICR) +
  128. offsetof(struct RGF_ICR, ICC));
  129. iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  130. offsetof(struct RGF_ICR, ICC));
  131. wil6210_unmask_irq_pseudo(wil);
  132. wil6210_unmask_irq_tx(wil);
  133. wil6210_unmask_irq_rx(wil);
  134. wil6210_unmask_irq_misc(wil);
  135. }
  136. static irqreturn_t wil6210_irq_rx(int irq, void *cookie)
  137. {
  138. struct wil6210_priv *wil = cookie;
  139. u32 isr = wil_ioread32_and_clear(wil->csr +
  140. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  141. offsetof(struct RGF_ICR, ICR));
  142. trace_wil6210_irq_rx(isr);
  143. wil_dbg_irq(wil, "ISR RX 0x%08x\n", isr);
  144. if (!isr) {
  145. wil_err(wil, "spurious IRQ: RX\n");
  146. return IRQ_NONE;
  147. }
  148. wil6210_mask_irq_rx(wil);
  149. if (isr & BIT_DMA_EP_RX_ICR_RX_DONE) {
  150. wil_dbg_irq(wil, "RX done\n");
  151. isr &= ~BIT_DMA_EP_RX_ICR_RX_DONE;
  152. wil_dbg_txrx(wil, "NAPI schedule\n");
  153. napi_schedule(&wil->napi_rx);
  154. }
  155. if (isr)
  156. wil_err(wil, "un-handled RX ISR bits 0x%08x\n", isr);
  157. /* Rx IRQ will be enabled when NAPI processing finished */
  158. return IRQ_HANDLED;
  159. }
  160. static irqreturn_t wil6210_irq_tx(int irq, void *cookie)
  161. {
  162. struct wil6210_priv *wil = cookie;
  163. u32 isr = wil_ioread32_and_clear(wil->csr +
  164. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  165. offsetof(struct RGF_ICR, ICR));
  166. trace_wil6210_irq_tx(isr);
  167. wil_dbg_irq(wil, "ISR TX 0x%08x\n", isr);
  168. if (!isr) {
  169. wil_err(wil, "spurious IRQ: TX\n");
  170. return IRQ_NONE;
  171. }
  172. wil6210_mask_irq_tx(wil);
  173. if (isr & BIT_DMA_EP_TX_ICR_TX_DONE) {
  174. wil_dbg_irq(wil, "TX done\n");
  175. napi_schedule(&wil->napi_tx);
  176. isr &= ~BIT_DMA_EP_TX_ICR_TX_DONE;
  177. /* clear also all VRING interrupts */
  178. isr &= ~(BIT(25) - 1UL);
  179. }
  180. if (isr)
  181. wil_err(wil, "un-handled TX ISR bits 0x%08x\n", isr);
  182. /* Tx IRQ will be enabled when NAPI processing finished */
  183. return IRQ_HANDLED;
  184. }
  185. static void wil_notify_fw_error(struct wil6210_priv *wil)
  186. {
  187. struct device *dev = &wil_to_ndev(wil)->dev;
  188. char *envp[3] = {
  189. [0] = "SOURCE=wil6210",
  190. [1] = "EVENT=FW_ERROR",
  191. [2] = NULL,
  192. };
  193. kobject_uevent_env(&dev->kobj, KOBJ_CHANGE, envp);
  194. }
  195. static void wil_cache_mbox_regs(struct wil6210_priv *wil)
  196. {
  197. /* make shadow copy of registers that should not change on run time */
  198. wil_memcpy_fromio_32(&wil->mbox_ctl, wil->csr + HOST_MBOX,
  199. sizeof(struct wil6210_mbox_ctl));
  200. wil_mbox_ring_le2cpus(&wil->mbox_ctl.rx);
  201. wil_mbox_ring_le2cpus(&wil->mbox_ctl.tx);
  202. }
  203. static irqreturn_t wil6210_irq_misc(int irq, void *cookie)
  204. {
  205. struct wil6210_priv *wil = cookie;
  206. u32 isr = wil_ioread32_and_clear(wil->csr +
  207. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  208. offsetof(struct RGF_ICR, ICR));
  209. trace_wil6210_irq_misc(isr);
  210. wil_dbg_irq(wil, "ISR MISC 0x%08x\n", isr);
  211. if (!isr) {
  212. wil_err(wil, "spurious IRQ: MISC\n");
  213. return IRQ_NONE;
  214. }
  215. wil6210_mask_irq_misc(wil);
  216. if (isr & ISR_MISC_FW_ERROR) {
  217. wil_err(wil, "Firmware error detected\n");
  218. clear_bit(wil_status_fwready, &wil->status);
  219. /*
  220. * do not clear @isr here - we do 2-nd part in thread
  221. * there, user space get notified, and it should be done
  222. * in non-atomic context
  223. */
  224. }
  225. if (isr & ISR_MISC_FW_READY) {
  226. wil_dbg_irq(wil, "IRQ: FW ready\n");
  227. wil_cache_mbox_regs(wil);
  228. set_bit(wil_status_reset_done, &wil->status);
  229. /**
  230. * Actual FW ready indicated by the
  231. * WMI_FW_READY_EVENTID
  232. */
  233. isr &= ~ISR_MISC_FW_READY;
  234. }
  235. wil->isr_misc = isr;
  236. if (isr) {
  237. return IRQ_WAKE_THREAD;
  238. } else {
  239. wil6210_unmask_irq_misc(wil);
  240. return IRQ_HANDLED;
  241. }
  242. }
  243. static irqreturn_t wil6210_irq_misc_thread(int irq, void *cookie)
  244. {
  245. struct wil6210_priv *wil = cookie;
  246. u32 isr = wil->isr_misc;
  247. trace_wil6210_irq_misc_thread(isr);
  248. wil_dbg_irq(wil, "Thread ISR MISC 0x%08x\n", isr);
  249. if (isr & ISR_MISC_FW_ERROR) {
  250. wil_notify_fw_error(wil);
  251. isr &= ~ISR_MISC_FW_ERROR;
  252. }
  253. if (isr & ISR_MISC_MBOX_EVT) {
  254. wil_dbg_irq(wil, "MBOX event\n");
  255. wmi_recv_cmd(wil);
  256. isr &= ~ISR_MISC_MBOX_EVT;
  257. }
  258. if (isr)
  259. wil_err(wil, "un-handled MISC ISR bits 0x%08x\n", isr);
  260. wil->isr_misc = 0;
  261. wil6210_unmask_irq_misc(wil);
  262. return IRQ_HANDLED;
  263. }
  264. /**
  265. * thread IRQ handler
  266. */
  267. static irqreturn_t wil6210_thread_irq(int irq, void *cookie)
  268. {
  269. struct wil6210_priv *wil = cookie;
  270. wil_dbg_irq(wil, "Thread IRQ\n");
  271. /* Discover real IRQ cause */
  272. if (wil->isr_misc)
  273. wil6210_irq_misc_thread(irq, cookie);
  274. wil6210_unmask_irq_pseudo(wil);
  275. return IRQ_HANDLED;
  276. }
  277. /* DEBUG
  278. * There is subtle bug in hardware that causes IRQ to raise when it should be
  279. * masked. It is quite rare and hard to debug.
  280. *
  281. * Catch irq issue if it happens and print all I can.
  282. */
  283. static int wil6210_debug_irq_mask(struct wil6210_priv *wil, u32 pseudo_cause)
  284. {
  285. if (!test_bit(wil_status_irqen, &wil->status)) {
  286. u32 icm_rx = wil_ioread32_and_clear(wil->csr +
  287. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  288. offsetof(struct RGF_ICR, ICM));
  289. u32 icr_rx = wil_ioread32_and_clear(wil->csr +
  290. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  291. offsetof(struct RGF_ICR, ICR));
  292. u32 imv_rx = ioread32(wil->csr +
  293. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  294. offsetof(struct RGF_ICR, IMV));
  295. u32 icm_tx = wil_ioread32_and_clear(wil->csr +
  296. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  297. offsetof(struct RGF_ICR, ICM));
  298. u32 icr_tx = wil_ioread32_and_clear(wil->csr +
  299. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  300. offsetof(struct RGF_ICR, ICR));
  301. u32 imv_tx = ioread32(wil->csr +
  302. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  303. offsetof(struct RGF_ICR, IMV));
  304. u32 icm_misc = wil_ioread32_and_clear(wil->csr +
  305. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  306. offsetof(struct RGF_ICR, ICM));
  307. u32 icr_misc = wil_ioread32_and_clear(wil->csr +
  308. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  309. offsetof(struct RGF_ICR, ICR));
  310. u32 imv_misc = ioread32(wil->csr +
  311. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  312. offsetof(struct RGF_ICR, IMV));
  313. wil_err(wil, "IRQ when it should be masked: pseudo 0x%08x\n"
  314. "Rx icm:icr:imv 0x%08x 0x%08x 0x%08x\n"
  315. "Tx icm:icr:imv 0x%08x 0x%08x 0x%08x\n"
  316. "Misc icm:icr:imv 0x%08x 0x%08x 0x%08x\n",
  317. pseudo_cause,
  318. icm_rx, icr_rx, imv_rx,
  319. icm_tx, icr_tx, imv_tx,
  320. icm_misc, icr_misc, imv_misc);
  321. return -EINVAL;
  322. }
  323. return 0;
  324. }
  325. static irqreturn_t wil6210_hardirq(int irq, void *cookie)
  326. {
  327. irqreturn_t rc = IRQ_HANDLED;
  328. struct wil6210_priv *wil = cookie;
  329. u32 pseudo_cause = ioread32(wil->csr + HOSTADDR(RGF_DMA_PSEUDO_CAUSE));
  330. /**
  331. * pseudo_cause is Clear-On-Read, no need to ACK
  332. */
  333. if ((pseudo_cause == 0) || ((pseudo_cause & 0xff) == 0xff))
  334. return IRQ_NONE;
  335. /* FIXME: IRQ mask debug */
  336. if (wil6210_debug_irq_mask(wil, pseudo_cause))
  337. return IRQ_NONE;
  338. trace_wil6210_irq_pseudo(pseudo_cause);
  339. wil_dbg_irq(wil, "Pseudo IRQ 0x%08x\n", pseudo_cause);
  340. wil6210_mask_irq_pseudo(wil);
  341. /* Discover real IRQ cause
  342. * There are 2 possible phases for every IRQ:
  343. * - hard IRQ handler called right here
  344. * - threaded handler called later
  345. *
  346. * Hard IRQ handler reads and clears ISR.
  347. *
  348. * If threaded handler requested, hard IRQ handler
  349. * returns IRQ_WAKE_THREAD and saves ISR register value
  350. * for the threaded handler use.
  351. *
  352. * voting for wake thread - need at least 1 vote
  353. */
  354. if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_RX) &&
  355. (wil6210_irq_rx(irq, cookie) == IRQ_WAKE_THREAD))
  356. rc = IRQ_WAKE_THREAD;
  357. if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_TX) &&
  358. (wil6210_irq_tx(irq, cookie) == IRQ_WAKE_THREAD))
  359. rc = IRQ_WAKE_THREAD;
  360. if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_MISC) &&
  361. (wil6210_irq_misc(irq, cookie) == IRQ_WAKE_THREAD))
  362. rc = IRQ_WAKE_THREAD;
  363. /* if thread is requested, it will unmask IRQ */
  364. if (rc != IRQ_WAKE_THREAD)
  365. wil6210_unmask_irq_pseudo(wil);
  366. return rc;
  367. }
  368. static int wil6210_request_3msi(struct wil6210_priv *wil, int irq)
  369. {
  370. int rc;
  371. /*
  372. * IRQ's are in the following order:
  373. * - Tx
  374. * - Rx
  375. * - Misc
  376. */
  377. rc = request_irq(irq, wil6210_irq_tx, IRQF_SHARED,
  378. WIL_NAME"_tx", wil);
  379. if (rc)
  380. return rc;
  381. rc = request_irq(irq + 1, wil6210_irq_rx, IRQF_SHARED,
  382. WIL_NAME"_rx", wil);
  383. if (rc)
  384. goto free0;
  385. rc = request_threaded_irq(irq + 2, wil6210_irq_misc,
  386. wil6210_irq_misc_thread,
  387. IRQF_SHARED, WIL_NAME"_misc", wil);
  388. if (rc)
  389. goto free1;
  390. return 0;
  391. /* error branch */
  392. free1:
  393. free_irq(irq + 1, wil);
  394. free0:
  395. free_irq(irq, wil);
  396. return rc;
  397. }
  398. int wil6210_init_irq(struct wil6210_priv *wil, int irq)
  399. {
  400. int rc;
  401. if (wil->n_msi == 3)
  402. rc = wil6210_request_3msi(wil, irq);
  403. else
  404. rc = request_threaded_irq(irq, wil6210_hardirq,
  405. wil6210_thread_irq,
  406. wil->n_msi ? 0 : IRQF_SHARED,
  407. WIL_NAME, wil);
  408. if (rc)
  409. return rc;
  410. wil6210_enable_irq(wil);
  411. return 0;
  412. }
  413. void wil6210_fini_irq(struct wil6210_priv *wil, int irq)
  414. {
  415. wil6210_disable_irq(wil);
  416. free_irq(irq, wil);
  417. if (wil->n_msi == 3) {
  418. free_irq(irq + 1, wil);
  419. free_irq(irq + 2, wil);
  420. }
  421. }