pci.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/nl80211.h>
  18. #include <linux/pci.h>
  19. #include <linux/pci-aspm.h>
  20. #include <linux/ath9k_platform.h>
  21. #include <linux/module.h>
  22. #include "ath9k.h"
  23. static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
  24. { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
  25. { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
  26. { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
  27. { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
  28. { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
  29. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  30. 0x002A,
  31. PCI_VENDOR_ID_AZWAVE,
  32. 0x1C71),
  33. .driver_data = ATH9K_PCI_D3_L1_WAR },
  34. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  35. 0x002A,
  36. PCI_VENDOR_ID_FOXCONN,
  37. 0xE01F),
  38. .driver_data = ATH9K_PCI_D3_L1_WAR },
  39. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  40. 0x002A,
  41. 0x11AD, /* LITEON */
  42. 0x6632),
  43. .driver_data = ATH9K_PCI_D3_L1_WAR },
  44. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  45. 0x002A,
  46. 0x11AD, /* LITEON */
  47. 0x6642),
  48. .driver_data = ATH9K_PCI_D3_L1_WAR },
  49. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  50. 0x002A,
  51. PCI_VENDOR_ID_QMI,
  52. 0x0306),
  53. .driver_data = ATH9K_PCI_D3_L1_WAR },
  54. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  55. 0x002A,
  56. 0x185F, /* WNC */
  57. 0x309D),
  58. .driver_data = ATH9K_PCI_D3_L1_WAR },
  59. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  60. 0x002A,
  61. 0x10CF, /* Fujitsu */
  62. 0x147C),
  63. .driver_data = ATH9K_PCI_D3_L1_WAR },
  64. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  65. 0x002A,
  66. 0x10CF, /* Fujitsu */
  67. 0x147D),
  68. .driver_data = ATH9K_PCI_D3_L1_WAR },
  69. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  70. 0x002A,
  71. 0x10CF, /* Fujitsu */
  72. 0x1536),
  73. .driver_data = ATH9K_PCI_D3_L1_WAR },
  74. /* AR9285 card for Asus */
  75. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  76. 0x002B,
  77. PCI_VENDOR_ID_AZWAVE,
  78. 0x2C37),
  79. .driver_data = ATH9K_PCI_BT_ANT_DIV },
  80. { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
  81. { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
  82. { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
  83. { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
  84. { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
  85. /* PCI-E CUS198 */
  86. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  87. 0x0032,
  88. PCI_VENDOR_ID_AZWAVE,
  89. 0x2086),
  90. .driver_data = ATH9K_PCI_CUS198 | ATH9K_PCI_BT_ANT_DIV },
  91. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  92. 0x0032,
  93. PCI_VENDOR_ID_AZWAVE,
  94. 0x1237),
  95. .driver_data = ATH9K_PCI_CUS198 | ATH9K_PCI_BT_ANT_DIV },
  96. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  97. 0x0032,
  98. PCI_VENDOR_ID_AZWAVE,
  99. 0x2126),
  100. .driver_data = ATH9K_PCI_CUS198 | ATH9K_PCI_BT_ANT_DIV },
  101. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  102. 0x0032,
  103. PCI_VENDOR_ID_AZWAVE,
  104. 0x126A),
  105. .driver_data = ATH9K_PCI_CUS198 | ATH9K_PCI_BT_ANT_DIV },
  106. /* PCI-E CUS230 */
  107. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  108. 0x0032,
  109. PCI_VENDOR_ID_AZWAVE,
  110. 0x2152),
  111. .driver_data = ATH9K_PCI_CUS230 | ATH9K_PCI_BT_ANT_DIV },
  112. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  113. 0x0032,
  114. PCI_VENDOR_ID_FOXCONN,
  115. 0xE075),
  116. .driver_data = ATH9K_PCI_CUS230 | ATH9K_PCI_BT_ANT_DIV },
  117. /* WB225 */
  118. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  119. 0x0032,
  120. PCI_VENDOR_ID_ATHEROS,
  121. 0x3119),
  122. .driver_data = ATH9K_PCI_BT_ANT_DIV },
  123. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  124. 0x0032,
  125. PCI_VENDOR_ID_ATHEROS,
  126. 0x3122),
  127. .driver_data = ATH9K_PCI_BT_ANT_DIV },
  128. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  129. 0x0032,
  130. 0x185F, /* WNC */
  131. 0x3119),
  132. .driver_data = ATH9K_PCI_BT_ANT_DIV },
  133. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  134. 0x0032,
  135. 0x185F, /* WNC */
  136. 0x3027),
  137. .driver_data = ATH9K_PCI_BT_ANT_DIV },
  138. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  139. 0x0032,
  140. PCI_VENDOR_ID_SAMSUNG,
  141. 0x4105),
  142. .driver_data = ATH9K_PCI_BT_ANT_DIV },
  143. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  144. 0x0032,
  145. PCI_VENDOR_ID_SAMSUNG,
  146. 0x4106),
  147. .driver_data = ATH9K_PCI_BT_ANT_DIV },
  148. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  149. 0x0032,
  150. PCI_VENDOR_ID_SAMSUNG,
  151. 0x410D),
  152. .driver_data = ATH9K_PCI_BT_ANT_DIV },
  153. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  154. 0x0032,
  155. PCI_VENDOR_ID_SAMSUNG,
  156. 0x410E),
  157. .driver_data = ATH9K_PCI_BT_ANT_DIV },
  158. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  159. 0x0032,
  160. PCI_VENDOR_ID_SAMSUNG,
  161. 0x410F),
  162. .driver_data = ATH9K_PCI_BT_ANT_DIV },
  163. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  164. 0x0032,
  165. PCI_VENDOR_ID_SAMSUNG,
  166. 0xC706),
  167. .driver_data = ATH9K_PCI_BT_ANT_DIV },
  168. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  169. 0x0032,
  170. PCI_VENDOR_ID_SAMSUNG,
  171. 0xC680),
  172. .driver_data = ATH9K_PCI_BT_ANT_DIV },
  173. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  174. 0x0032,
  175. PCI_VENDOR_ID_SAMSUNG,
  176. 0xC708),
  177. .driver_data = ATH9K_PCI_BT_ANT_DIV },
  178. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  179. 0x0032,
  180. PCI_VENDOR_ID_LENOVO,
  181. 0x3218),
  182. .driver_data = ATH9K_PCI_BT_ANT_DIV },
  183. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  184. 0x0032,
  185. PCI_VENDOR_ID_LENOVO,
  186. 0x3219),
  187. .driver_data = ATH9K_PCI_BT_ANT_DIV },
  188. { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
  189. { PCI_VDEVICE(ATHEROS, 0x0033) }, /* PCI-E AR9580 */
  190. /* PCI-E CUS217 */
  191. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  192. 0x0034,
  193. PCI_VENDOR_ID_AZWAVE,
  194. 0x2116),
  195. .driver_data = ATH9K_PCI_CUS217 },
  196. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  197. 0x0034,
  198. 0x11AD, /* LITEON */
  199. 0x6661),
  200. .driver_data = ATH9K_PCI_CUS217 },
  201. /* AR9462 with WoW support */
  202. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  203. 0x0034,
  204. PCI_VENDOR_ID_ATHEROS,
  205. 0x3117),
  206. .driver_data = ATH9K_PCI_WOW },
  207. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  208. 0x0034,
  209. PCI_VENDOR_ID_LENOVO,
  210. 0x3214),
  211. .driver_data = ATH9K_PCI_WOW },
  212. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  213. 0x0034,
  214. PCI_VENDOR_ID_ATTANSIC,
  215. 0x0091),
  216. .driver_data = ATH9K_PCI_WOW },
  217. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  218. 0x0034,
  219. PCI_VENDOR_ID_AZWAVE,
  220. 0x2110),
  221. .driver_data = ATH9K_PCI_WOW },
  222. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  223. 0x0034,
  224. PCI_VENDOR_ID_ASUSTEK,
  225. 0x850E),
  226. .driver_data = ATH9K_PCI_WOW },
  227. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  228. 0x0034,
  229. 0x11AD, /* LITEON */
  230. 0x6631),
  231. .driver_data = ATH9K_PCI_WOW },
  232. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  233. 0x0034,
  234. 0x11AD, /* LITEON */
  235. 0x6641),
  236. .driver_data = ATH9K_PCI_WOW },
  237. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  238. 0x0034,
  239. PCI_VENDOR_ID_HP,
  240. 0x1864),
  241. .driver_data = ATH9K_PCI_WOW },
  242. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  243. 0x0034,
  244. 0x14CD, /* USI */
  245. 0x0063),
  246. .driver_data = ATH9K_PCI_WOW },
  247. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  248. 0x0034,
  249. 0x14CD, /* USI */
  250. 0x0064),
  251. .driver_data = ATH9K_PCI_WOW },
  252. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ATHEROS,
  253. 0x0034,
  254. 0x10CF, /* Fujitsu */
  255. 0x1783),
  256. .driver_data = ATH9K_PCI_WOW },
  257. { PCI_VDEVICE(ATHEROS, 0x0034) }, /* PCI-E AR9462 */
  258. { PCI_VDEVICE(ATHEROS, 0x0037) }, /* PCI-E AR1111/AR9485 */
  259. { PCI_VDEVICE(ATHEROS, 0x0036) }, /* PCI-E AR9565 */
  260. { 0 }
  261. };
  262. /* return bus cachesize in 4B word units */
  263. static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
  264. {
  265. struct ath_softc *sc = (struct ath_softc *) common->priv;
  266. u8 u8tmp;
  267. pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
  268. *csz = (int)u8tmp;
  269. /*
  270. * This check was put in to avoid "unpleasant" consequences if
  271. * the bootrom has not fully initialized all PCI devices.
  272. * Sometimes the cache line size register is not set
  273. */
  274. if (*csz == 0)
  275. *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
  276. }
  277. static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
  278. {
  279. struct ath_softc *sc = (struct ath_softc *) common->priv;
  280. struct ath9k_platform_data *pdata = sc->dev->platform_data;
  281. if (pdata) {
  282. if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
  283. ath_err(common,
  284. "%s: eeprom read failed, offset %08x is out of range\n",
  285. __func__, off);
  286. }
  287. *data = pdata->eeprom_data[off];
  288. } else {
  289. struct ath_hw *ah = (struct ath_hw *) common->ah;
  290. common->ops->read(ah, AR5416_EEPROM_OFFSET +
  291. (off << AR5416_EEPROM_S));
  292. if (!ath9k_hw_wait(ah,
  293. AR_EEPROM_STATUS_DATA,
  294. AR_EEPROM_STATUS_DATA_BUSY |
  295. AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
  296. AH_WAIT_TIMEOUT)) {
  297. return false;
  298. }
  299. *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
  300. AR_EEPROM_STATUS_DATA_VAL);
  301. }
  302. return true;
  303. }
  304. /* Need to be called after we discover btcoex capabilities */
  305. static void ath_pci_aspm_init(struct ath_common *common)
  306. {
  307. struct ath_softc *sc = (struct ath_softc *) common->priv;
  308. struct ath_hw *ah = sc->sc_ah;
  309. struct pci_dev *pdev = to_pci_dev(sc->dev);
  310. struct pci_dev *parent;
  311. u16 aspm;
  312. if (!ah->is_pciexpress)
  313. return;
  314. parent = pdev->bus->self;
  315. if (!parent)
  316. return;
  317. if ((ath9k_hw_get_btcoex_scheme(ah) != ATH_BTCOEX_CFG_NONE) &&
  318. (AR_SREV_9285(ah))) {
  319. /* Bluetooth coexistence requires disabling ASPM. */
  320. pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL,
  321. PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1);
  322. /*
  323. * Both upstream and downstream PCIe components should
  324. * have the same ASPM settings.
  325. */
  326. pcie_capability_clear_word(parent, PCI_EXP_LNKCTL,
  327. PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1);
  328. ath_info(common, "Disabling ASPM since BTCOEX is enabled\n");
  329. return;
  330. }
  331. /*
  332. * 0x70c - Ack Frequency Register.
  333. *
  334. * Bits 27:29 - DEFAULT_L1_ENTRANCE_LATENCY.
  335. *
  336. * 000 : 1 us
  337. * 001 : 2 us
  338. * 010 : 4 us
  339. * 011 : 8 us
  340. * 100 : 16 us
  341. * 101 : 32 us
  342. * 110/111 : 64 us
  343. */
  344. if (AR_SREV_9462(ah))
  345. pci_read_config_dword(pdev, 0x70c, &ah->config.aspm_l1_fix);
  346. pcie_capability_read_word(parent, PCI_EXP_LNKCTL, &aspm);
  347. if (aspm & (PCI_EXP_LNKCTL_ASPM_L0S | PCI_EXP_LNKCTL_ASPM_L1)) {
  348. ah->aspm_enabled = true;
  349. /* Initialize PCIe PM and SERDES registers. */
  350. ath9k_hw_configpcipowersave(ah, false);
  351. ath_info(common, "ASPM enabled: 0x%x\n", aspm);
  352. }
  353. }
  354. static const struct ath_bus_ops ath_pci_bus_ops = {
  355. .ath_bus_type = ATH_PCI,
  356. .read_cachesize = ath_pci_read_cachesize,
  357. .eeprom_read = ath_pci_eeprom_read,
  358. .aspm_init = ath_pci_aspm_init,
  359. };
  360. static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  361. {
  362. struct ath_softc *sc;
  363. struct ieee80211_hw *hw;
  364. u8 csz;
  365. u32 val;
  366. int ret = 0;
  367. char hw_name[64];
  368. if (pcim_enable_device(pdev))
  369. return -EIO;
  370. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  371. if (ret) {
  372. pr_err("32-bit DMA not available\n");
  373. return ret;
  374. }
  375. ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  376. if (ret) {
  377. pr_err("32-bit DMA consistent DMA enable failed\n");
  378. return ret;
  379. }
  380. /*
  381. * Cache line size is used to size and align various
  382. * structures used to communicate with the hardware.
  383. */
  384. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  385. if (csz == 0) {
  386. /*
  387. * Linux 2.4.18 (at least) writes the cache line size
  388. * register as a 16-bit wide register which is wrong.
  389. * We must have this setup properly for rx buffer
  390. * DMA to work so force a reasonable value here if it
  391. * comes up zero.
  392. */
  393. csz = L1_CACHE_BYTES / sizeof(u32);
  394. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  395. }
  396. /*
  397. * The default setting of latency timer yields poor results,
  398. * set it to the value used by other systems. It may be worth
  399. * tweaking this setting more.
  400. */
  401. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  402. pci_set_master(pdev);
  403. /*
  404. * Disable the RETRY_TIMEOUT register (0x41) to keep
  405. * PCI Tx retries from interfering with C3 CPU state.
  406. */
  407. pci_read_config_dword(pdev, 0x40, &val);
  408. if ((val & 0x0000ff00) != 0)
  409. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  410. ret = pcim_iomap_regions(pdev, BIT(0), "ath9k");
  411. if (ret) {
  412. dev_err(&pdev->dev, "PCI memory region reserve error\n");
  413. return -ENODEV;
  414. }
  415. hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
  416. if (!hw) {
  417. dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
  418. return -ENOMEM;
  419. }
  420. SET_IEEE80211_DEV(hw, &pdev->dev);
  421. pci_set_drvdata(pdev, hw);
  422. sc = hw->priv;
  423. sc->hw = hw;
  424. sc->dev = &pdev->dev;
  425. sc->mem = pcim_iomap_table(pdev)[0];
  426. sc->driver_data = id->driver_data;
  427. /* Will be cleared in ath9k_start() */
  428. set_bit(SC_OP_INVALID, &sc->sc_flags);
  429. ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
  430. if (ret) {
  431. dev_err(&pdev->dev, "request_irq failed\n");
  432. goto err_irq;
  433. }
  434. sc->irq = pdev->irq;
  435. ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
  436. if (ret) {
  437. dev_err(&pdev->dev, "Failed to initialize device\n");
  438. goto err_init;
  439. }
  440. ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
  441. wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
  442. hw_name, (unsigned long)sc->mem, pdev->irq);
  443. return 0;
  444. err_init:
  445. free_irq(sc->irq, sc);
  446. err_irq:
  447. ieee80211_free_hw(hw);
  448. return ret;
  449. }
  450. static void ath_pci_remove(struct pci_dev *pdev)
  451. {
  452. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  453. struct ath_softc *sc = hw->priv;
  454. if (!is_ath9k_unloaded)
  455. sc->sc_ah->ah_flags |= AH_UNPLUGGED;
  456. ath9k_deinit_device(sc);
  457. free_irq(sc->irq, sc);
  458. ieee80211_free_hw(sc->hw);
  459. }
  460. #ifdef CONFIG_PM_SLEEP
  461. static int ath_pci_suspend(struct device *device)
  462. {
  463. struct pci_dev *pdev = to_pci_dev(device);
  464. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  465. struct ath_softc *sc = hw->priv;
  466. if (sc->wow_enabled)
  467. return 0;
  468. /* The device has to be moved to FULLSLEEP forcibly.
  469. * Otherwise the chip never moved to full sleep,
  470. * when no interface is up.
  471. */
  472. ath9k_stop_btcoex(sc);
  473. ath9k_hw_disable(sc->sc_ah);
  474. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
  475. return 0;
  476. }
  477. static int ath_pci_resume(struct device *device)
  478. {
  479. struct pci_dev *pdev = to_pci_dev(device);
  480. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  481. struct ath_softc *sc = hw->priv;
  482. struct ath_hw *ah = sc->sc_ah;
  483. struct ath_common *common = ath9k_hw_common(ah);
  484. u32 val;
  485. /*
  486. * Suspend/Resume resets the PCI configuration space, so we have to
  487. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  488. * PCI Tx retries from interfering with C3 CPU state
  489. */
  490. pci_read_config_dword(pdev, 0x40, &val);
  491. if ((val & 0x0000ff00) != 0)
  492. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  493. ath_pci_aspm_init(common);
  494. ah->reset_power_on = false;
  495. return 0;
  496. }
  497. static SIMPLE_DEV_PM_OPS(ath9k_pm_ops, ath_pci_suspend, ath_pci_resume);
  498. #define ATH9K_PM_OPS (&ath9k_pm_ops)
  499. #else /* !CONFIG_PM_SLEEP */
  500. #define ATH9K_PM_OPS NULL
  501. #endif /* !CONFIG_PM_SLEEP */
  502. MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
  503. static struct pci_driver ath_pci_driver = {
  504. .name = "ath9k",
  505. .id_table = ath_pci_id_table,
  506. .probe = ath_pci_probe,
  507. .remove = ath_pci_remove,
  508. .driver.pm = ATH9K_PM_OPS,
  509. };
  510. int ath_pci_init(void)
  511. {
  512. return pci_register_driver(&ath_pci_driver);
  513. }
  514. void ath_pci_exit(void)
  515. {
  516. pci_unregister_driver(&ath_pci_driver);
  517. }