hw.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /*
  2. * Copyright (c) 2005-2011 Atheros Communications Inc.
  3. * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _HW_H_
  18. #define _HW_H_
  19. #include "targaddrs.h"
  20. /* Supported FW version */
  21. #define SUPPORTED_FW_MAJOR 1
  22. #define SUPPORTED_FW_MINOR 0
  23. #define SUPPORTED_FW_RELEASE 0
  24. #define SUPPORTED_FW_BUILD 629
  25. /* QCA988X 1.0 definitions */
  26. #define QCA988X_HW_1_0_VERSION 0x4000002c
  27. #define QCA988X_HW_1_0_FW_DIR "ath10k/QCA988X/hw1.0"
  28. #define QCA988X_HW_1_0_FW_FILE "firmware.bin"
  29. #define QCA988X_HW_1_0_OTP_FILE "otp.bin"
  30. #define QCA988X_HW_1_0_BOARD_DATA_FILE "board.bin"
  31. #define QCA988X_HW_1_0_PATCH_LOAD_ADDR 0x1234
  32. /* QCA988X 2.0 definitions */
  33. #define QCA988X_HW_2_0_VERSION 0x4100016c
  34. #define QCA988X_HW_2_0_FW_DIR "ath10k/QCA988X/hw2.0"
  35. #define QCA988X_HW_2_0_FW_FILE "firmware.bin"
  36. #define QCA988X_HW_2_0_OTP_FILE "otp.bin"
  37. #define QCA988X_HW_2_0_BOARD_DATA_FILE "board.bin"
  38. #define QCA988X_HW_2_0_PATCH_LOAD_ADDR 0x1234
  39. /* Known pecularities:
  40. * - current FW doesn't support raw rx mode (last tested v599)
  41. * - current FW dumps upon raw tx mode (last tested v599)
  42. * - raw appears in nwifi decap, raw and nwifi appear in ethernet decap
  43. * - raw have FCS, nwifi doesn't
  44. * - ethernet frames have 802.11 header decapped and parts (base hdr, cipher
  45. * param, llc/snap) are aligned to 4byte boundaries each */
  46. enum ath10k_hw_txrx_mode {
  47. ATH10K_HW_TXRX_RAW = 0,
  48. ATH10K_HW_TXRX_NATIVE_WIFI = 1,
  49. ATH10K_HW_TXRX_ETHERNET = 2,
  50. };
  51. enum ath10k_mcast2ucast_mode {
  52. ATH10K_MCAST2UCAST_DISABLED = 0,
  53. ATH10K_MCAST2UCAST_ENABLED = 1,
  54. };
  55. #define TARGET_NUM_VDEVS 8
  56. #define TARGET_NUM_PEER_AST 2
  57. #define TARGET_NUM_WDS_ENTRIES 32
  58. #define TARGET_DMA_BURST_SIZE 0
  59. #define TARGET_MAC_AGGR_DELIM 0
  60. #define TARGET_AST_SKID_LIMIT 16
  61. #define TARGET_NUM_PEERS 16
  62. #define TARGET_NUM_OFFLOAD_PEERS 0
  63. #define TARGET_NUM_OFFLOAD_REORDER_BUFS 0
  64. #define TARGET_NUM_PEER_KEYS 2
  65. #define TARGET_NUM_TIDS (2 * ((TARGET_NUM_PEERS) + (TARGET_NUM_VDEVS)))
  66. #define TARGET_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
  67. #define TARGET_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
  68. #define TARGET_RX_TIMEOUT_LO_PRI 100
  69. #define TARGET_RX_TIMEOUT_HI_PRI 40
  70. #define TARGET_RX_DECAP_MODE ATH10K_HW_TXRX_ETHERNET
  71. #define TARGET_SCAN_MAX_PENDING_REQS 4
  72. #define TARGET_BMISS_OFFLOAD_MAX_VDEV 3
  73. #define TARGET_ROAM_OFFLOAD_MAX_VDEV 3
  74. #define TARGET_ROAM_OFFLOAD_MAX_AP_PROFILES 8
  75. #define TARGET_GTK_OFFLOAD_MAX_VDEV 3
  76. #define TARGET_NUM_MCAST_GROUPS 0
  77. #define TARGET_NUM_MCAST_TABLE_ELEMS 0
  78. #define TARGET_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
  79. #define TARGET_TX_DBG_LOG_SIZE 1024
  80. #define TARGET_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 0
  81. #define TARGET_VOW_CONFIG 0
  82. #define TARGET_NUM_MSDU_DESC (1024 + 400)
  83. #define TARGET_MAX_FRAG_ENTRIES 0
  84. /* Number of Copy Engines supported */
  85. #define CE_COUNT 8
  86. /*
  87. * Total number of PCIe MSI interrupts requested for all interrupt sources.
  88. * PCIe standard forces this to be a power of 2.
  89. * Some Host OS's limit MSI requests that can be granted to 8
  90. * so for now we abide by this limit and avoid requesting more
  91. * than that.
  92. */
  93. #define MSI_NUM_REQUEST_LOG2 3
  94. #define MSI_NUM_REQUEST (1<<MSI_NUM_REQUEST_LOG2)
  95. /*
  96. * Granted MSIs are assigned as follows:
  97. * Firmware uses the first
  98. * Remaining MSIs, if any, are used by Copy Engines
  99. * This mapping is known to both Target firmware and Host software.
  100. * It may be changed as long as Host and Target are kept in sync.
  101. */
  102. /* MSI for firmware (errors, etc.) */
  103. #define MSI_ASSIGN_FW 0
  104. /* MSIs for Copy Engines */
  105. #define MSI_ASSIGN_CE_INITIAL 1
  106. #define MSI_ASSIGN_CE_MAX 7
  107. /* as of IP3.7.1 */
  108. #define RTC_STATE_V_ON 3
  109. #define RTC_STATE_COLD_RESET_MASK 0x00000400
  110. #define RTC_STATE_V_LSB 0
  111. #define RTC_STATE_V_MASK 0x00000007
  112. #define RTC_STATE_ADDRESS 0x0000
  113. #define PCIE_SOC_WAKE_V_MASK 0x00000001
  114. #define PCIE_SOC_WAKE_ADDRESS 0x0004
  115. #define PCIE_SOC_WAKE_RESET 0x00000000
  116. #define SOC_GLOBAL_RESET_ADDRESS 0x0008
  117. #define RTC_SOC_BASE_ADDRESS 0x00004000
  118. #define RTC_WMAC_BASE_ADDRESS 0x00005000
  119. #define MAC_COEX_BASE_ADDRESS 0x00006000
  120. #define BT_COEX_BASE_ADDRESS 0x00007000
  121. #define SOC_PCIE_BASE_ADDRESS 0x00008000
  122. #define SOC_CORE_BASE_ADDRESS 0x00009000
  123. #define WLAN_UART_BASE_ADDRESS 0x0000c000
  124. #define WLAN_SI_BASE_ADDRESS 0x00010000
  125. #define WLAN_GPIO_BASE_ADDRESS 0x00014000
  126. #define WLAN_ANALOG_INTF_BASE_ADDRESS 0x0001c000
  127. #define WLAN_MAC_BASE_ADDRESS 0x00020000
  128. #define EFUSE_BASE_ADDRESS 0x00030000
  129. #define FPGA_REG_BASE_ADDRESS 0x00039000
  130. #define WLAN_UART2_BASE_ADDRESS 0x00054c00
  131. #define CE_WRAPPER_BASE_ADDRESS 0x00057000
  132. #define CE0_BASE_ADDRESS 0x00057400
  133. #define CE1_BASE_ADDRESS 0x00057800
  134. #define CE2_BASE_ADDRESS 0x00057c00
  135. #define CE3_BASE_ADDRESS 0x00058000
  136. #define CE4_BASE_ADDRESS 0x00058400
  137. #define CE5_BASE_ADDRESS 0x00058800
  138. #define CE6_BASE_ADDRESS 0x00058c00
  139. #define CE7_BASE_ADDRESS 0x00059000
  140. #define DBI_BASE_ADDRESS 0x00060000
  141. #define WLAN_ANALOG_INTF_PCIE_BASE_ADDRESS 0x0006c000
  142. #define PCIE_LOCAL_BASE_ADDRESS 0x00080000
  143. #define SOC_RESET_CONTROL_OFFSET 0x00000000
  144. #define SOC_RESET_CONTROL_SI0_RST_MASK 0x00000001
  145. #define SOC_CPU_CLOCK_OFFSET 0x00000020
  146. #define SOC_CPU_CLOCK_STANDARD_LSB 0
  147. #define SOC_CPU_CLOCK_STANDARD_MASK 0x00000003
  148. #define SOC_CLOCK_CONTROL_OFFSET 0x00000028
  149. #define SOC_CLOCK_CONTROL_SI0_CLK_MASK 0x00000001
  150. #define SOC_SYSTEM_SLEEP_OFFSET 0x000000c4
  151. #define SOC_LPO_CAL_OFFSET 0x000000e0
  152. #define SOC_LPO_CAL_ENABLE_LSB 20
  153. #define SOC_LPO_CAL_ENABLE_MASK 0x00100000
  154. #define WLAN_RESET_CONTROL_COLD_RST_MASK 0x00000008
  155. #define WLAN_RESET_CONTROL_WARM_RST_MASK 0x00000004
  156. #define WLAN_SYSTEM_SLEEP_DISABLE_LSB 0
  157. #define WLAN_SYSTEM_SLEEP_DISABLE_MASK 0x00000001
  158. #define WLAN_GPIO_PIN0_ADDRESS 0x00000028
  159. #define WLAN_GPIO_PIN0_CONFIG_MASK 0x00007800
  160. #define WLAN_GPIO_PIN1_ADDRESS 0x0000002c
  161. #define WLAN_GPIO_PIN1_CONFIG_MASK 0x00007800
  162. #define WLAN_GPIO_PIN10_ADDRESS 0x00000050
  163. #define WLAN_GPIO_PIN11_ADDRESS 0x00000054
  164. #define WLAN_GPIO_PIN12_ADDRESS 0x00000058
  165. #define WLAN_GPIO_PIN13_ADDRESS 0x0000005c
  166. #define CLOCK_GPIO_OFFSET 0xffffffff
  167. #define CLOCK_GPIO_BT_CLK_OUT_EN_LSB 0
  168. #define CLOCK_GPIO_BT_CLK_OUT_EN_MASK 0
  169. #define SI_CONFIG_OFFSET 0x00000000
  170. #define SI_CONFIG_BIDIR_OD_DATA_LSB 18
  171. #define SI_CONFIG_BIDIR_OD_DATA_MASK 0x00040000
  172. #define SI_CONFIG_I2C_LSB 16
  173. #define SI_CONFIG_I2C_MASK 0x00010000
  174. #define SI_CONFIG_POS_SAMPLE_LSB 7
  175. #define SI_CONFIG_POS_SAMPLE_MASK 0x00000080
  176. #define SI_CONFIG_INACTIVE_DATA_LSB 5
  177. #define SI_CONFIG_INACTIVE_DATA_MASK 0x00000020
  178. #define SI_CONFIG_INACTIVE_CLK_LSB 4
  179. #define SI_CONFIG_INACTIVE_CLK_MASK 0x00000010
  180. #define SI_CONFIG_DIVIDER_LSB 0
  181. #define SI_CONFIG_DIVIDER_MASK 0x0000000f
  182. #define SI_CS_OFFSET 0x00000004
  183. #define SI_CS_DONE_ERR_MASK 0x00000400
  184. #define SI_CS_DONE_INT_MASK 0x00000200
  185. #define SI_CS_START_LSB 8
  186. #define SI_CS_START_MASK 0x00000100
  187. #define SI_CS_RX_CNT_LSB 4
  188. #define SI_CS_RX_CNT_MASK 0x000000f0
  189. #define SI_CS_TX_CNT_LSB 0
  190. #define SI_CS_TX_CNT_MASK 0x0000000f
  191. #define SI_TX_DATA0_OFFSET 0x00000008
  192. #define SI_TX_DATA1_OFFSET 0x0000000c
  193. #define SI_RX_DATA0_OFFSET 0x00000010
  194. #define SI_RX_DATA1_OFFSET 0x00000014
  195. #define CORE_CTRL_CPU_INTR_MASK 0x00002000
  196. #define CORE_CTRL_ADDRESS 0x0000
  197. #define PCIE_INTR_ENABLE_ADDRESS 0x0008
  198. #define PCIE_INTR_CLR_ADDRESS 0x0014
  199. #define SCRATCH_3_ADDRESS 0x0030
  200. /* Firmware indications to the Host via SCRATCH_3 register. */
  201. #define FW_INDICATOR_ADDRESS (SOC_CORE_BASE_ADDRESS + SCRATCH_3_ADDRESS)
  202. #define FW_IND_EVENT_PENDING 1
  203. #define FW_IND_INITIALIZED 2
  204. /* HOST_REG interrupt from firmware */
  205. #define PCIE_INTR_FIRMWARE_MASK 0x00000400
  206. #define PCIE_INTR_CE_MASK_ALL 0x0007f800
  207. #define DRAM_BASE_ADDRESS 0x00400000
  208. #define MISSING 0
  209. #define SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
  210. #define WLAN_SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
  211. #define WLAN_RESET_CONTROL_OFFSET SOC_RESET_CONTROL_OFFSET
  212. #define CLOCK_CONTROL_OFFSET SOC_CLOCK_CONTROL_OFFSET
  213. #define CLOCK_CONTROL_SI0_CLK_MASK SOC_CLOCK_CONTROL_SI0_CLK_MASK
  214. #define RESET_CONTROL_MBOX_RST_MASK MISSING
  215. #define RESET_CONTROL_SI0_RST_MASK SOC_RESET_CONTROL_SI0_RST_MASK
  216. #define GPIO_BASE_ADDRESS WLAN_GPIO_BASE_ADDRESS
  217. #define GPIO_PIN0_OFFSET WLAN_GPIO_PIN0_ADDRESS
  218. #define GPIO_PIN1_OFFSET WLAN_GPIO_PIN1_ADDRESS
  219. #define GPIO_PIN0_CONFIG_MASK WLAN_GPIO_PIN0_CONFIG_MASK
  220. #define GPIO_PIN1_CONFIG_MASK WLAN_GPIO_PIN1_CONFIG_MASK
  221. #define SI_BASE_ADDRESS WLAN_SI_BASE_ADDRESS
  222. #define SCRATCH_BASE_ADDRESS SOC_CORE_BASE_ADDRESS
  223. #define LOCAL_SCRATCH_OFFSET 0x18
  224. #define CPU_CLOCK_OFFSET SOC_CPU_CLOCK_OFFSET
  225. #define LPO_CAL_OFFSET SOC_LPO_CAL_OFFSET
  226. #define GPIO_PIN10_OFFSET WLAN_GPIO_PIN10_ADDRESS
  227. #define GPIO_PIN11_OFFSET WLAN_GPIO_PIN11_ADDRESS
  228. #define GPIO_PIN12_OFFSET WLAN_GPIO_PIN12_ADDRESS
  229. #define GPIO_PIN13_OFFSET WLAN_GPIO_PIN13_ADDRESS
  230. #define CPU_CLOCK_STANDARD_LSB SOC_CPU_CLOCK_STANDARD_LSB
  231. #define CPU_CLOCK_STANDARD_MASK SOC_CPU_CLOCK_STANDARD_MASK
  232. #define LPO_CAL_ENABLE_LSB SOC_LPO_CAL_ENABLE_LSB
  233. #define LPO_CAL_ENABLE_MASK SOC_LPO_CAL_ENABLE_MASK
  234. #define ANALOG_INTF_BASE_ADDRESS WLAN_ANALOG_INTF_BASE_ADDRESS
  235. #define MBOX_BASE_ADDRESS MISSING
  236. #define INT_STATUS_ENABLE_ERROR_LSB MISSING
  237. #define INT_STATUS_ENABLE_ERROR_MASK MISSING
  238. #define INT_STATUS_ENABLE_CPU_LSB MISSING
  239. #define INT_STATUS_ENABLE_CPU_MASK MISSING
  240. #define INT_STATUS_ENABLE_COUNTER_LSB MISSING
  241. #define INT_STATUS_ENABLE_COUNTER_MASK MISSING
  242. #define INT_STATUS_ENABLE_MBOX_DATA_LSB MISSING
  243. #define INT_STATUS_ENABLE_MBOX_DATA_MASK MISSING
  244. #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB MISSING
  245. #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK MISSING
  246. #define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB MISSING
  247. #define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK MISSING
  248. #define COUNTER_INT_STATUS_ENABLE_BIT_LSB MISSING
  249. #define COUNTER_INT_STATUS_ENABLE_BIT_MASK MISSING
  250. #define INT_STATUS_ENABLE_ADDRESS MISSING
  251. #define CPU_INT_STATUS_ENABLE_BIT_LSB MISSING
  252. #define CPU_INT_STATUS_ENABLE_BIT_MASK MISSING
  253. #define HOST_INT_STATUS_ADDRESS MISSING
  254. #define CPU_INT_STATUS_ADDRESS MISSING
  255. #define ERROR_INT_STATUS_ADDRESS MISSING
  256. #define ERROR_INT_STATUS_WAKEUP_MASK MISSING
  257. #define ERROR_INT_STATUS_WAKEUP_LSB MISSING
  258. #define ERROR_INT_STATUS_RX_UNDERFLOW_MASK MISSING
  259. #define ERROR_INT_STATUS_RX_UNDERFLOW_LSB MISSING
  260. #define ERROR_INT_STATUS_TX_OVERFLOW_MASK MISSING
  261. #define ERROR_INT_STATUS_TX_OVERFLOW_LSB MISSING
  262. #define COUNT_DEC_ADDRESS MISSING
  263. #define HOST_INT_STATUS_CPU_MASK MISSING
  264. #define HOST_INT_STATUS_CPU_LSB MISSING
  265. #define HOST_INT_STATUS_ERROR_MASK MISSING
  266. #define HOST_INT_STATUS_ERROR_LSB MISSING
  267. #define HOST_INT_STATUS_COUNTER_MASK MISSING
  268. #define HOST_INT_STATUS_COUNTER_LSB MISSING
  269. #define RX_LOOKAHEAD_VALID_ADDRESS MISSING
  270. #define WINDOW_DATA_ADDRESS MISSING
  271. #define WINDOW_READ_ADDR_ADDRESS MISSING
  272. #define WINDOW_WRITE_ADDR_ADDRESS MISSING
  273. #define RTC_STATE_V_GET(x) (((x) & RTC_STATE_V_MASK) >> RTC_STATE_V_LSB)
  274. #endif /* _HW_H_ */