vmxnet3_drv.c 88 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2009, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: Shreyas Bhatewara <pv-drivers@vmware.com>
  24. *
  25. */
  26. #include <linux/module.h>
  27. #include <net/ip6_checksum.h>
  28. #include "vmxnet3_int.h"
  29. char vmxnet3_driver_name[] = "vmxnet3";
  30. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  31. /*
  32. * PCI Device ID Table
  33. * Last entry must be all 0s
  34. */
  35. static DEFINE_PCI_DEVICE_TABLE(vmxnet3_pciid_table) = {
  36. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  37. {0}
  38. };
  39. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  40. static int enable_mq = 1;
  41. static void
  42. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac);
  43. /*
  44. * Enable/Disable the given intr
  45. */
  46. static void
  47. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  48. {
  49. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  50. }
  51. static void
  52. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  53. {
  54. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  55. }
  56. /*
  57. * Enable/Disable all intrs used by the device
  58. */
  59. static void
  60. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  61. {
  62. int i;
  63. for (i = 0; i < adapter->intr.num_intrs; i++)
  64. vmxnet3_enable_intr(adapter, i);
  65. adapter->shared->devRead.intrConf.intrCtrl &=
  66. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  67. }
  68. static void
  69. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  70. {
  71. int i;
  72. adapter->shared->devRead.intrConf.intrCtrl |=
  73. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  74. for (i = 0; i < adapter->intr.num_intrs; i++)
  75. vmxnet3_disable_intr(adapter, i);
  76. }
  77. static void
  78. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  79. {
  80. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  81. }
  82. static bool
  83. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  84. {
  85. return tq->stopped;
  86. }
  87. static void
  88. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  89. {
  90. tq->stopped = false;
  91. netif_start_subqueue(adapter->netdev, tq - adapter->tx_queue);
  92. }
  93. static void
  94. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  95. {
  96. tq->stopped = false;
  97. netif_wake_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  98. }
  99. static void
  100. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  101. {
  102. tq->stopped = true;
  103. tq->num_stop++;
  104. netif_stop_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  105. }
  106. /*
  107. * Check the link state. This may start or stop the tx queue.
  108. */
  109. static void
  110. vmxnet3_check_link(struct vmxnet3_adapter *adapter, bool affectTxQueue)
  111. {
  112. u32 ret;
  113. int i;
  114. unsigned long flags;
  115. spin_lock_irqsave(&adapter->cmd_lock, flags);
  116. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  117. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  118. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  119. adapter->link_speed = ret >> 16;
  120. if (ret & 1) { /* Link is up. */
  121. netdev_info(adapter->netdev, "NIC Link is Up %d Mbps\n",
  122. adapter->link_speed);
  123. netif_carrier_on(adapter->netdev);
  124. if (affectTxQueue) {
  125. for (i = 0; i < adapter->num_tx_queues; i++)
  126. vmxnet3_tq_start(&adapter->tx_queue[i],
  127. adapter);
  128. }
  129. } else {
  130. netdev_info(adapter->netdev, "NIC Link is Down\n");
  131. netif_carrier_off(adapter->netdev);
  132. if (affectTxQueue) {
  133. for (i = 0; i < adapter->num_tx_queues; i++)
  134. vmxnet3_tq_stop(&adapter->tx_queue[i], adapter);
  135. }
  136. }
  137. }
  138. static void
  139. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  140. {
  141. int i;
  142. unsigned long flags;
  143. u32 events = le32_to_cpu(adapter->shared->ecr);
  144. if (!events)
  145. return;
  146. vmxnet3_ack_events(adapter, events);
  147. /* Check if link state has changed */
  148. if (events & VMXNET3_ECR_LINK)
  149. vmxnet3_check_link(adapter, true);
  150. /* Check if there is an error on xmit/recv queues */
  151. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  152. spin_lock_irqsave(&adapter->cmd_lock, flags);
  153. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  154. VMXNET3_CMD_GET_QUEUE_STATUS);
  155. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  156. for (i = 0; i < adapter->num_tx_queues; i++)
  157. if (adapter->tqd_start[i].status.stopped)
  158. dev_err(&adapter->netdev->dev,
  159. "%s: tq[%d] error 0x%x\n",
  160. adapter->netdev->name, i, le32_to_cpu(
  161. adapter->tqd_start[i].status.error));
  162. for (i = 0; i < adapter->num_rx_queues; i++)
  163. if (adapter->rqd_start[i].status.stopped)
  164. dev_err(&adapter->netdev->dev,
  165. "%s: rq[%d] error 0x%x\n",
  166. adapter->netdev->name, i,
  167. adapter->rqd_start[i].status.error);
  168. schedule_work(&adapter->work);
  169. }
  170. }
  171. #ifdef __BIG_ENDIAN_BITFIELD
  172. /*
  173. * The device expects the bitfields in shared structures to be written in
  174. * little endian. When CPU is big endian, the following routines are used to
  175. * correctly read and write into ABI.
  176. * The general technique used here is : double word bitfields are defined in
  177. * opposite order for big endian architecture. Then before reading them in
  178. * driver the complete double word is translated using le32_to_cpu. Similarly
  179. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  180. * double words into required format.
  181. * In order to avoid touching bits in shared structure more than once, temporary
  182. * descriptors are used. These are passed as srcDesc to following functions.
  183. */
  184. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  185. struct Vmxnet3_RxDesc *dstDesc)
  186. {
  187. u32 *src = (u32 *)srcDesc + 2;
  188. u32 *dst = (u32 *)dstDesc + 2;
  189. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  190. *dst = le32_to_cpu(*src);
  191. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  192. }
  193. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  194. struct Vmxnet3_TxDesc *dstDesc)
  195. {
  196. int i;
  197. u32 *src = (u32 *)(srcDesc + 1);
  198. u32 *dst = (u32 *)(dstDesc + 1);
  199. /* Working backwards so that the gen bit is set at the end. */
  200. for (i = 2; i > 0; i--) {
  201. src--;
  202. dst--;
  203. *dst = cpu_to_le32(*src);
  204. }
  205. }
  206. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  207. struct Vmxnet3_RxCompDesc *dstDesc)
  208. {
  209. int i = 0;
  210. u32 *src = (u32 *)srcDesc;
  211. u32 *dst = (u32 *)dstDesc;
  212. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  213. *dst = le32_to_cpu(*src);
  214. src++;
  215. dst++;
  216. }
  217. }
  218. /* Used to read bitfield values from double words. */
  219. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  220. {
  221. u32 temp = le32_to_cpu(*bitfield);
  222. u32 mask = ((1 << size) - 1) << pos;
  223. temp &= mask;
  224. temp >>= pos;
  225. return temp;
  226. }
  227. #endif /* __BIG_ENDIAN_BITFIELD */
  228. #ifdef __BIG_ENDIAN_BITFIELD
  229. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  230. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  231. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  232. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  233. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  234. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  235. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  236. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  237. VMXNET3_TCD_GEN_SIZE)
  238. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  239. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  240. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  241. (dstrcd) = (tmp); \
  242. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  243. } while (0)
  244. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  245. (dstrxd) = (tmp); \
  246. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  247. } while (0)
  248. #else
  249. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  250. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  251. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  252. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  253. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  254. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  255. #endif /* __BIG_ENDIAN_BITFIELD */
  256. static void
  257. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  258. struct pci_dev *pdev)
  259. {
  260. if (tbi->map_type == VMXNET3_MAP_SINGLE)
  261. dma_unmap_single(&pdev->dev, tbi->dma_addr, tbi->len,
  262. PCI_DMA_TODEVICE);
  263. else if (tbi->map_type == VMXNET3_MAP_PAGE)
  264. dma_unmap_page(&pdev->dev, tbi->dma_addr, tbi->len,
  265. PCI_DMA_TODEVICE);
  266. else
  267. BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
  268. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  269. }
  270. static int
  271. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  272. struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
  273. {
  274. struct sk_buff *skb;
  275. int entries = 0;
  276. /* no out of order completion */
  277. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  278. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  279. skb = tq->buf_info[eop_idx].skb;
  280. BUG_ON(skb == NULL);
  281. tq->buf_info[eop_idx].skb = NULL;
  282. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  283. while (tq->tx_ring.next2comp != eop_idx) {
  284. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  285. pdev);
  286. /* update next2comp w/o tx_lock. Since we are marking more,
  287. * instead of less, tx ring entries avail, the worst case is
  288. * that the tx routine incorrectly re-queues a pkt due to
  289. * insufficient tx ring entries.
  290. */
  291. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  292. entries++;
  293. }
  294. dev_kfree_skb_any(skb);
  295. return entries;
  296. }
  297. static int
  298. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  299. struct vmxnet3_adapter *adapter)
  300. {
  301. int completed = 0;
  302. union Vmxnet3_GenericDesc *gdesc;
  303. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  304. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  305. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  306. &gdesc->tcd), tq, adapter->pdev,
  307. adapter);
  308. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  309. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  310. }
  311. if (completed) {
  312. spin_lock(&tq->tx_lock);
  313. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  314. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  315. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  316. netif_carrier_ok(adapter->netdev))) {
  317. vmxnet3_tq_wake(tq, adapter);
  318. }
  319. spin_unlock(&tq->tx_lock);
  320. }
  321. return completed;
  322. }
  323. static void
  324. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  325. struct vmxnet3_adapter *adapter)
  326. {
  327. int i;
  328. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  329. struct vmxnet3_tx_buf_info *tbi;
  330. tbi = tq->buf_info + tq->tx_ring.next2comp;
  331. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  332. if (tbi->skb) {
  333. dev_kfree_skb_any(tbi->skb);
  334. tbi->skb = NULL;
  335. }
  336. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  337. }
  338. /* sanity check, verify all buffers are indeed unmapped and freed */
  339. for (i = 0; i < tq->tx_ring.size; i++) {
  340. BUG_ON(tq->buf_info[i].skb != NULL ||
  341. tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  342. }
  343. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  344. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  345. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  346. tq->comp_ring.next2proc = 0;
  347. }
  348. static void
  349. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  350. struct vmxnet3_adapter *adapter)
  351. {
  352. if (tq->tx_ring.base) {
  353. dma_free_coherent(&adapter->pdev->dev, tq->tx_ring.size *
  354. sizeof(struct Vmxnet3_TxDesc),
  355. tq->tx_ring.base, tq->tx_ring.basePA);
  356. tq->tx_ring.base = NULL;
  357. }
  358. if (tq->data_ring.base) {
  359. dma_free_coherent(&adapter->pdev->dev, tq->data_ring.size *
  360. sizeof(struct Vmxnet3_TxDataDesc),
  361. tq->data_ring.base, tq->data_ring.basePA);
  362. tq->data_ring.base = NULL;
  363. }
  364. if (tq->comp_ring.base) {
  365. dma_free_coherent(&adapter->pdev->dev, tq->comp_ring.size *
  366. sizeof(struct Vmxnet3_TxCompDesc),
  367. tq->comp_ring.base, tq->comp_ring.basePA);
  368. tq->comp_ring.base = NULL;
  369. }
  370. if (tq->buf_info) {
  371. dma_free_coherent(&adapter->pdev->dev,
  372. tq->tx_ring.size * sizeof(tq->buf_info[0]),
  373. tq->buf_info, tq->buf_info_pa);
  374. tq->buf_info = NULL;
  375. }
  376. }
  377. /* Destroy all tx queues */
  378. void
  379. vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter)
  380. {
  381. int i;
  382. for (i = 0; i < adapter->num_tx_queues; i++)
  383. vmxnet3_tq_destroy(&adapter->tx_queue[i], adapter);
  384. }
  385. static void
  386. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  387. struct vmxnet3_adapter *adapter)
  388. {
  389. int i;
  390. /* reset the tx ring contents to 0 and reset the tx ring states */
  391. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  392. sizeof(struct Vmxnet3_TxDesc));
  393. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  394. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  395. memset(tq->data_ring.base, 0, tq->data_ring.size *
  396. sizeof(struct Vmxnet3_TxDataDesc));
  397. /* reset the tx comp ring contents to 0 and reset comp ring states */
  398. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  399. sizeof(struct Vmxnet3_TxCompDesc));
  400. tq->comp_ring.next2proc = 0;
  401. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  402. /* reset the bookkeeping data */
  403. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  404. for (i = 0; i < tq->tx_ring.size; i++)
  405. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  406. /* stats are not reset */
  407. }
  408. static int
  409. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  410. struct vmxnet3_adapter *adapter)
  411. {
  412. size_t sz;
  413. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  414. tq->comp_ring.base || tq->buf_info);
  415. tq->tx_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  416. tq->tx_ring.size * sizeof(struct Vmxnet3_TxDesc),
  417. &tq->tx_ring.basePA, GFP_KERNEL);
  418. if (!tq->tx_ring.base) {
  419. netdev_err(adapter->netdev, "failed to allocate tx ring\n");
  420. goto err;
  421. }
  422. tq->data_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  423. tq->data_ring.size * sizeof(struct Vmxnet3_TxDataDesc),
  424. &tq->data_ring.basePA, GFP_KERNEL);
  425. if (!tq->data_ring.base) {
  426. netdev_err(adapter->netdev, "failed to allocate data ring\n");
  427. goto err;
  428. }
  429. tq->comp_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  430. tq->comp_ring.size * sizeof(struct Vmxnet3_TxCompDesc),
  431. &tq->comp_ring.basePA, GFP_KERNEL);
  432. if (!tq->comp_ring.base) {
  433. netdev_err(adapter->netdev, "failed to allocate tx comp ring\n");
  434. goto err;
  435. }
  436. sz = tq->tx_ring.size * sizeof(tq->buf_info[0]);
  437. tq->buf_info = dma_zalloc_coherent(&adapter->pdev->dev, sz,
  438. &tq->buf_info_pa, GFP_KERNEL);
  439. if (!tq->buf_info)
  440. goto err;
  441. return 0;
  442. err:
  443. vmxnet3_tq_destroy(tq, adapter);
  444. return -ENOMEM;
  445. }
  446. static void
  447. vmxnet3_tq_cleanup_all(struct vmxnet3_adapter *adapter)
  448. {
  449. int i;
  450. for (i = 0; i < adapter->num_tx_queues; i++)
  451. vmxnet3_tq_cleanup(&adapter->tx_queue[i], adapter);
  452. }
  453. /*
  454. * starting from ring->next2fill, allocate rx buffers for the given ring
  455. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  456. * are allocated or allocation fails
  457. */
  458. static int
  459. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  460. int num_to_alloc, struct vmxnet3_adapter *adapter)
  461. {
  462. int num_allocated = 0;
  463. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  464. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  465. u32 val;
  466. while (num_allocated <= num_to_alloc) {
  467. struct vmxnet3_rx_buf_info *rbi;
  468. union Vmxnet3_GenericDesc *gd;
  469. rbi = rbi_base + ring->next2fill;
  470. gd = ring->base + ring->next2fill;
  471. if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  472. if (rbi->skb == NULL) {
  473. rbi->skb = __netdev_alloc_skb_ip_align(adapter->netdev,
  474. rbi->len,
  475. GFP_KERNEL);
  476. if (unlikely(rbi->skb == NULL)) {
  477. rq->stats.rx_buf_alloc_failure++;
  478. break;
  479. }
  480. rbi->dma_addr = dma_map_single(
  481. &adapter->pdev->dev,
  482. rbi->skb->data, rbi->len,
  483. PCI_DMA_FROMDEVICE);
  484. } else {
  485. /* rx buffer skipped by the device */
  486. }
  487. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  488. } else {
  489. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  490. rbi->len != PAGE_SIZE);
  491. if (rbi->page == NULL) {
  492. rbi->page = alloc_page(GFP_ATOMIC);
  493. if (unlikely(rbi->page == NULL)) {
  494. rq->stats.rx_buf_alloc_failure++;
  495. break;
  496. }
  497. rbi->dma_addr = dma_map_page(
  498. &adapter->pdev->dev,
  499. rbi->page, 0, PAGE_SIZE,
  500. PCI_DMA_FROMDEVICE);
  501. } else {
  502. /* rx buffers skipped by the device */
  503. }
  504. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  505. }
  506. BUG_ON(rbi->dma_addr == 0);
  507. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  508. gd->dword[2] = cpu_to_le32((!ring->gen << VMXNET3_RXD_GEN_SHIFT)
  509. | val | rbi->len);
  510. /* Fill the last buffer but dont mark it ready, or else the
  511. * device will think that the queue is full */
  512. if (num_allocated == num_to_alloc)
  513. break;
  514. gd->dword[2] |= cpu_to_le32(ring->gen << VMXNET3_RXD_GEN_SHIFT);
  515. num_allocated++;
  516. vmxnet3_cmd_ring_adv_next2fill(ring);
  517. }
  518. netdev_dbg(adapter->netdev,
  519. "alloc_rx_buf: %d allocated, next2fill %u, next2comp %u\n",
  520. num_allocated, ring->next2fill, ring->next2comp);
  521. /* so that the device can distinguish a full ring and an empty ring */
  522. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  523. return num_allocated;
  524. }
  525. static void
  526. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  527. struct vmxnet3_rx_buf_info *rbi)
  528. {
  529. struct skb_frag_struct *frag = skb_shinfo(skb)->frags +
  530. skb_shinfo(skb)->nr_frags;
  531. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  532. __skb_frag_set_page(frag, rbi->page);
  533. frag->page_offset = 0;
  534. skb_frag_size_set(frag, rcd->len);
  535. skb->data_len += rcd->len;
  536. skb->truesize += PAGE_SIZE;
  537. skb_shinfo(skb)->nr_frags++;
  538. }
  539. static void
  540. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  541. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  542. struct vmxnet3_adapter *adapter)
  543. {
  544. u32 dw2, len;
  545. unsigned long buf_offset;
  546. int i;
  547. union Vmxnet3_GenericDesc *gdesc;
  548. struct vmxnet3_tx_buf_info *tbi = NULL;
  549. BUG_ON(ctx->copy_size > skb_headlen(skb));
  550. /* use the previous gen bit for the SOP desc */
  551. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  552. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  553. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  554. /* no need to map the buffer if headers are copied */
  555. if (ctx->copy_size) {
  556. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  557. tq->tx_ring.next2fill *
  558. sizeof(struct Vmxnet3_TxDataDesc));
  559. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  560. ctx->sop_txd->dword[3] = 0;
  561. tbi = tq->buf_info + tq->tx_ring.next2fill;
  562. tbi->map_type = VMXNET3_MAP_NONE;
  563. netdev_dbg(adapter->netdev,
  564. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  565. tq->tx_ring.next2fill,
  566. le64_to_cpu(ctx->sop_txd->txd.addr),
  567. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  568. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  569. /* use the right gen for non-SOP desc */
  570. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  571. }
  572. /* linear part can use multiple tx desc if it's big */
  573. len = skb_headlen(skb) - ctx->copy_size;
  574. buf_offset = ctx->copy_size;
  575. while (len) {
  576. u32 buf_size;
  577. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  578. buf_size = len;
  579. dw2 |= len;
  580. } else {
  581. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  582. /* spec says that for TxDesc.len, 0 == 2^14 */
  583. }
  584. tbi = tq->buf_info + tq->tx_ring.next2fill;
  585. tbi->map_type = VMXNET3_MAP_SINGLE;
  586. tbi->dma_addr = dma_map_single(&adapter->pdev->dev,
  587. skb->data + buf_offset, buf_size,
  588. PCI_DMA_TODEVICE);
  589. tbi->len = buf_size;
  590. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  591. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  592. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  593. gdesc->dword[2] = cpu_to_le32(dw2);
  594. gdesc->dword[3] = 0;
  595. netdev_dbg(adapter->netdev,
  596. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  597. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  598. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  599. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  600. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  601. len -= buf_size;
  602. buf_offset += buf_size;
  603. }
  604. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  605. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  606. u32 buf_size;
  607. buf_offset = 0;
  608. len = skb_frag_size(frag);
  609. while (len) {
  610. tbi = tq->buf_info + tq->tx_ring.next2fill;
  611. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  612. buf_size = len;
  613. dw2 |= len;
  614. } else {
  615. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  616. /* spec says that for TxDesc.len, 0 == 2^14 */
  617. }
  618. tbi->map_type = VMXNET3_MAP_PAGE;
  619. tbi->dma_addr = skb_frag_dma_map(&adapter->pdev->dev, frag,
  620. buf_offset, buf_size,
  621. DMA_TO_DEVICE);
  622. tbi->len = buf_size;
  623. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  624. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  625. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  626. gdesc->dword[2] = cpu_to_le32(dw2);
  627. gdesc->dword[3] = 0;
  628. netdev_dbg(adapter->netdev,
  629. "txd[%u]: 0x%llu %u %u\n",
  630. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  631. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  632. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  633. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  634. len -= buf_size;
  635. buf_offset += buf_size;
  636. }
  637. }
  638. ctx->eop_txd = gdesc;
  639. /* set the last buf_info for the pkt */
  640. tbi->skb = skb;
  641. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  642. }
  643. /* Init all tx queues */
  644. static void
  645. vmxnet3_tq_init_all(struct vmxnet3_adapter *adapter)
  646. {
  647. int i;
  648. for (i = 0; i < adapter->num_tx_queues; i++)
  649. vmxnet3_tq_init(&adapter->tx_queue[i], adapter);
  650. }
  651. /*
  652. * parse and copy relevant protocol headers:
  653. * For a tso pkt, relevant headers are L2/3/4 including options
  654. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  655. * if it's a TCP/UDP pkt
  656. *
  657. * Returns:
  658. * -1: error happens during parsing
  659. * 0: protocol headers parsed, but too big to be copied
  660. * 1: protocol headers parsed and copied
  661. *
  662. * Other effects:
  663. * 1. related *ctx fields are updated.
  664. * 2. ctx->copy_size is # of bytes copied
  665. * 3. the portion copied is guaranteed to be in the linear part
  666. *
  667. */
  668. static int
  669. vmxnet3_parse_and_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  670. struct vmxnet3_tx_ctx *ctx,
  671. struct vmxnet3_adapter *adapter)
  672. {
  673. struct Vmxnet3_TxDataDesc *tdd;
  674. if (ctx->mss) { /* TSO */
  675. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  676. ctx->l4_hdr_size = tcp_hdrlen(skb);
  677. ctx->copy_size = ctx->eth_ip_hdr_size + ctx->l4_hdr_size;
  678. } else {
  679. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  680. ctx->eth_ip_hdr_size = skb_checksum_start_offset(skb);
  681. if (ctx->ipv4) {
  682. const struct iphdr *iph = ip_hdr(skb);
  683. if (iph->protocol == IPPROTO_TCP)
  684. ctx->l4_hdr_size = tcp_hdrlen(skb);
  685. else if (iph->protocol == IPPROTO_UDP)
  686. ctx->l4_hdr_size = sizeof(struct udphdr);
  687. else
  688. ctx->l4_hdr_size = 0;
  689. } else {
  690. /* for simplicity, don't copy L4 headers */
  691. ctx->l4_hdr_size = 0;
  692. }
  693. ctx->copy_size = min(ctx->eth_ip_hdr_size +
  694. ctx->l4_hdr_size, skb->len);
  695. } else {
  696. ctx->eth_ip_hdr_size = 0;
  697. ctx->l4_hdr_size = 0;
  698. /* copy as much as allowed */
  699. ctx->copy_size = min((unsigned int)VMXNET3_HDR_COPY_SIZE
  700. , skb_headlen(skb));
  701. }
  702. /* make sure headers are accessible directly */
  703. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  704. goto err;
  705. }
  706. if (unlikely(ctx->copy_size > VMXNET3_HDR_COPY_SIZE)) {
  707. tq->stats.oversized_hdr++;
  708. ctx->copy_size = 0;
  709. return 0;
  710. }
  711. tdd = tq->data_ring.base + tq->tx_ring.next2fill;
  712. memcpy(tdd->data, skb->data, ctx->copy_size);
  713. netdev_dbg(adapter->netdev,
  714. "copy %u bytes to dataRing[%u]\n",
  715. ctx->copy_size, tq->tx_ring.next2fill);
  716. return 1;
  717. err:
  718. return -1;
  719. }
  720. static void
  721. vmxnet3_prepare_tso(struct sk_buff *skb,
  722. struct vmxnet3_tx_ctx *ctx)
  723. {
  724. struct tcphdr *tcph = tcp_hdr(skb);
  725. if (ctx->ipv4) {
  726. struct iphdr *iph = ip_hdr(skb);
  727. iph->check = 0;
  728. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  729. IPPROTO_TCP, 0);
  730. } else {
  731. struct ipv6hdr *iph = ipv6_hdr(skb);
  732. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  733. IPPROTO_TCP, 0);
  734. }
  735. }
  736. static int txd_estimate(const struct sk_buff *skb)
  737. {
  738. int count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  739. int i;
  740. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  741. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  742. count += VMXNET3_TXD_NEEDED(skb_frag_size(frag));
  743. }
  744. return count;
  745. }
  746. /*
  747. * Transmits a pkt thru a given tq
  748. * Returns:
  749. * NETDEV_TX_OK: descriptors are setup successfully
  750. * NETDEV_TX_OK: error occurred, the pkt is dropped
  751. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  752. *
  753. * Side-effects:
  754. * 1. tx ring may be changed
  755. * 2. tq stats may be updated accordingly
  756. * 3. shared->txNumDeferred may be updated
  757. */
  758. static int
  759. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  760. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  761. {
  762. int ret;
  763. u32 count;
  764. unsigned long flags;
  765. struct vmxnet3_tx_ctx ctx;
  766. union Vmxnet3_GenericDesc *gdesc;
  767. #ifdef __BIG_ENDIAN_BITFIELD
  768. /* Use temporary descriptor to avoid touching bits multiple times */
  769. union Vmxnet3_GenericDesc tempTxDesc;
  770. #endif
  771. count = txd_estimate(skb);
  772. ctx.ipv4 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IP));
  773. ctx.mss = skb_shinfo(skb)->gso_size;
  774. if (ctx.mss) {
  775. if (skb_header_cloned(skb)) {
  776. if (unlikely(pskb_expand_head(skb, 0, 0,
  777. GFP_ATOMIC) != 0)) {
  778. tq->stats.drop_tso++;
  779. goto drop_pkt;
  780. }
  781. tq->stats.copy_skb_header++;
  782. }
  783. vmxnet3_prepare_tso(skb, &ctx);
  784. } else {
  785. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  786. /* non-tso pkts must not use more than
  787. * VMXNET3_MAX_TXD_PER_PKT entries
  788. */
  789. if (skb_linearize(skb) != 0) {
  790. tq->stats.drop_too_many_frags++;
  791. goto drop_pkt;
  792. }
  793. tq->stats.linearized++;
  794. /* recalculate the # of descriptors to use */
  795. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  796. }
  797. }
  798. spin_lock_irqsave(&tq->tx_lock, flags);
  799. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  800. tq->stats.tx_ring_full++;
  801. netdev_dbg(adapter->netdev,
  802. "tx queue stopped on %s, next2comp %u"
  803. " next2fill %u\n", adapter->netdev->name,
  804. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  805. vmxnet3_tq_stop(tq, adapter);
  806. spin_unlock_irqrestore(&tq->tx_lock, flags);
  807. return NETDEV_TX_BUSY;
  808. }
  809. ret = vmxnet3_parse_and_copy_hdr(skb, tq, &ctx, adapter);
  810. if (ret >= 0) {
  811. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  812. /* hdrs parsed, check against other limits */
  813. if (ctx.mss) {
  814. if (unlikely(ctx.eth_ip_hdr_size + ctx.l4_hdr_size >
  815. VMXNET3_MAX_TX_BUF_SIZE)) {
  816. goto hdr_too_big;
  817. }
  818. } else {
  819. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  820. if (unlikely(ctx.eth_ip_hdr_size +
  821. skb->csum_offset >
  822. VMXNET3_MAX_CSUM_OFFSET)) {
  823. goto hdr_too_big;
  824. }
  825. }
  826. }
  827. } else {
  828. tq->stats.drop_hdr_inspect_err++;
  829. goto unlock_drop_pkt;
  830. }
  831. /* fill tx descs related to addr & len */
  832. vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter);
  833. /* setup the EOP desc */
  834. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  835. /* setup the SOP desc */
  836. #ifdef __BIG_ENDIAN_BITFIELD
  837. gdesc = &tempTxDesc;
  838. gdesc->dword[2] = ctx.sop_txd->dword[2];
  839. gdesc->dword[3] = ctx.sop_txd->dword[3];
  840. #else
  841. gdesc = ctx.sop_txd;
  842. #endif
  843. if (ctx.mss) {
  844. gdesc->txd.hlen = ctx.eth_ip_hdr_size + ctx.l4_hdr_size;
  845. gdesc->txd.om = VMXNET3_OM_TSO;
  846. gdesc->txd.msscof = ctx.mss;
  847. le32_add_cpu(&tq->shared->txNumDeferred, (skb->len -
  848. gdesc->txd.hlen + ctx.mss - 1) / ctx.mss);
  849. } else {
  850. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  851. gdesc->txd.hlen = ctx.eth_ip_hdr_size;
  852. gdesc->txd.om = VMXNET3_OM_CSUM;
  853. gdesc->txd.msscof = ctx.eth_ip_hdr_size +
  854. skb->csum_offset;
  855. } else {
  856. gdesc->txd.om = 0;
  857. gdesc->txd.msscof = 0;
  858. }
  859. le32_add_cpu(&tq->shared->txNumDeferred, 1);
  860. }
  861. if (vlan_tx_tag_present(skb)) {
  862. gdesc->txd.ti = 1;
  863. gdesc->txd.tci = vlan_tx_tag_get(skb);
  864. }
  865. /* finally flips the GEN bit of the SOP desc. */
  866. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  867. VMXNET3_TXD_GEN);
  868. #ifdef __BIG_ENDIAN_BITFIELD
  869. /* Finished updating in bitfields of Tx Desc, so write them in original
  870. * place.
  871. */
  872. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  873. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  874. gdesc = ctx.sop_txd;
  875. #endif
  876. netdev_dbg(adapter->netdev,
  877. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  878. (u32)(ctx.sop_txd -
  879. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  880. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  881. spin_unlock_irqrestore(&tq->tx_lock, flags);
  882. if (le32_to_cpu(tq->shared->txNumDeferred) >=
  883. le32_to_cpu(tq->shared->txThreshold)) {
  884. tq->shared->txNumDeferred = 0;
  885. VMXNET3_WRITE_BAR0_REG(adapter,
  886. VMXNET3_REG_TXPROD + tq->qid * 8,
  887. tq->tx_ring.next2fill);
  888. }
  889. return NETDEV_TX_OK;
  890. hdr_too_big:
  891. tq->stats.drop_oversized_hdr++;
  892. unlock_drop_pkt:
  893. spin_unlock_irqrestore(&tq->tx_lock, flags);
  894. drop_pkt:
  895. tq->stats.drop_total++;
  896. dev_kfree_skb(skb);
  897. return NETDEV_TX_OK;
  898. }
  899. static netdev_tx_t
  900. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  901. {
  902. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  903. BUG_ON(skb->queue_mapping > adapter->num_tx_queues);
  904. return vmxnet3_tq_xmit(skb,
  905. &adapter->tx_queue[skb->queue_mapping],
  906. adapter, netdev);
  907. }
  908. static void
  909. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  910. struct sk_buff *skb,
  911. union Vmxnet3_GenericDesc *gdesc)
  912. {
  913. if (!gdesc->rcd.cnc && adapter->netdev->features & NETIF_F_RXCSUM) {
  914. /* typical case: TCP/UDP over IP and both csums are correct */
  915. if ((le32_to_cpu(gdesc->dword[3]) & VMXNET3_RCD_CSUM_OK) ==
  916. VMXNET3_RCD_CSUM_OK) {
  917. skb->ip_summed = CHECKSUM_UNNECESSARY;
  918. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  919. BUG_ON(!(gdesc->rcd.v4 || gdesc->rcd.v6));
  920. BUG_ON(gdesc->rcd.frg);
  921. } else {
  922. if (gdesc->rcd.csum) {
  923. skb->csum = htons(gdesc->rcd.csum);
  924. skb->ip_summed = CHECKSUM_PARTIAL;
  925. } else {
  926. skb_checksum_none_assert(skb);
  927. }
  928. }
  929. } else {
  930. skb_checksum_none_assert(skb);
  931. }
  932. }
  933. static void
  934. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  935. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  936. {
  937. rq->stats.drop_err++;
  938. if (!rcd->fcs)
  939. rq->stats.drop_fcs++;
  940. rq->stats.drop_total++;
  941. /*
  942. * We do not unmap and chain the rx buffer to the skb.
  943. * We basically pretend this buffer is not used and will be recycled
  944. * by vmxnet3_rq_alloc_rx_buf()
  945. */
  946. /*
  947. * ctx->skb may be NULL if this is the first and the only one
  948. * desc for the pkt
  949. */
  950. if (ctx->skb)
  951. dev_kfree_skb_irq(ctx->skb);
  952. ctx->skb = NULL;
  953. }
  954. static int
  955. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  956. struct vmxnet3_adapter *adapter, int quota)
  957. {
  958. static const u32 rxprod_reg[2] = {
  959. VMXNET3_REG_RXPROD, VMXNET3_REG_RXPROD2
  960. };
  961. u32 num_rxd = 0;
  962. bool skip_page_frags = false;
  963. struct Vmxnet3_RxCompDesc *rcd;
  964. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  965. #ifdef __BIG_ENDIAN_BITFIELD
  966. struct Vmxnet3_RxDesc rxCmdDesc;
  967. struct Vmxnet3_RxCompDesc rxComp;
  968. #endif
  969. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  970. &rxComp);
  971. while (rcd->gen == rq->comp_ring.gen) {
  972. struct vmxnet3_rx_buf_info *rbi;
  973. struct sk_buff *skb, *new_skb = NULL;
  974. struct page *new_page = NULL;
  975. int num_to_alloc;
  976. struct Vmxnet3_RxDesc *rxd;
  977. u32 idx, ring_idx;
  978. struct vmxnet3_cmd_ring *ring = NULL;
  979. if (num_rxd >= quota) {
  980. /* we may stop even before we see the EOP desc of
  981. * the current pkt
  982. */
  983. break;
  984. }
  985. num_rxd++;
  986. BUG_ON(rcd->rqID != rq->qid && rcd->rqID != rq->qid2);
  987. idx = rcd->rxdIdx;
  988. ring_idx = rcd->rqID < adapter->num_rx_queues ? 0 : 1;
  989. ring = rq->rx_ring + ring_idx;
  990. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  991. &rxCmdDesc);
  992. rbi = rq->buf_info[ring_idx] + idx;
  993. BUG_ON(rxd->addr != rbi->dma_addr ||
  994. rxd->len != rbi->len);
  995. if (unlikely(rcd->eop && rcd->err)) {
  996. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  997. goto rcd_done;
  998. }
  999. if (rcd->sop) { /* first buf of the pkt */
  1000. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  1001. rcd->rqID != rq->qid);
  1002. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
  1003. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  1004. if (unlikely(rcd->len == 0)) {
  1005. /* Pretend the rx buffer is skipped. */
  1006. BUG_ON(!(rcd->sop && rcd->eop));
  1007. netdev_dbg(adapter->netdev,
  1008. "rxRing[%u][%u] 0 length\n",
  1009. ring_idx, idx);
  1010. goto rcd_done;
  1011. }
  1012. skip_page_frags = false;
  1013. ctx->skb = rbi->skb;
  1014. new_skb = netdev_alloc_skb_ip_align(adapter->netdev,
  1015. rbi->len);
  1016. if (new_skb == NULL) {
  1017. /* Skb allocation failed, do not handover this
  1018. * skb to stack. Reuse it. Drop the existing pkt
  1019. */
  1020. rq->stats.rx_buf_alloc_failure++;
  1021. ctx->skb = NULL;
  1022. rq->stats.drop_total++;
  1023. skip_page_frags = true;
  1024. goto rcd_done;
  1025. }
  1026. dma_unmap_single(&adapter->pdev->dev, rbi->dma_addr,
  1027. rbi->len,
  1028. PCI_DMA_FROMDEVICE);
  1029. #ifdef VMXNET3_RSS
  1030. if (rcd->rssType != VMXNET3_RCD_RSS_TYPE_NONE &&
  1031. (adapter->netdev->features & NETIF_F_RXHASH))
  1032. ctx->skb->rxhash = le32_to_cpu(rcd->rssHash);
  1033. #endif
  1034. skb_put(ctx->skb, rcd->len);
  1035. /* Immediate refill */
  1036. rbi->skb = new_skb;
  1037. rbi->dma_addr = dma_map_single(&adapter->pdev->dev,
  1038. rbi->skb->data, rbi->len,
  1039. PCI_DMA_FROMDEVICE);
  1040. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1041. rxd->len = rbi->len;
  1042. } else {
  1043. BUG_ON(ctx->skb == NULL && !skip_page_frags);
  1044. /* non SOP buffer must be type 1 in most cases */
  1045. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE);
  1046. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  1047. /* If an sop buffer was dropped, skip all
  1048. * following non-sop fragments. They will be reused.
  1049. */
  1050. if (skip_page_frags)
  1051. goto rcd_done;
  1052. new_page = alloc_page(GFP_ATOMIC);
  1053. if (unlikely(new_page == NULL)) {
  1054. /* Replacement page frag could not be allocated.
  1055. * Reuse this page. Drop the pkt and free the
  1056. * skb which contained this page as a frag. Skip
  1057. * processing all the following non-sop frags.
  1058. */
  1059. rq->stats.rx_buf_alloc_failure++;
  1060. dev_kfree_skb(ctx->skb);
  1061. ctx->skb = NULL;
  1062. skip_page_frags = true;
  1063. goto rcd_done;
  1064. }
  1065. if (rcd->len) {
  1066. dma_unmap_page(&adapter->pdev->dev,
  1067. rbi->dma_addr, rbi->len,
  1068. PCI_DMA_FROMDEVICE);
  1069. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  1070. }
  1071. /* Immediate refill */
  1072. rbi->page = new_page;
  1073. rbi->dma_addr = dma_map_page(&adapter->pdev->dev,
  1074. rbi->page,
  1075. 0, PAGE_SIZE,
  1076. PCI_DMA_FROMDEVICE);
  1077. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1078. rxd->len = rbi->len;
  1079. }
  1080. skb = ctx->skb;
  1081. if (rcd->eop) {
  1082. skb->len += skb->data_len;
  1083. vmxnet3_rx_csum(adapter, skb,
  1084. (union Vmxnet3_GenericDesc *)rcd);
  1085. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1086. if (unlikely(rcd->ts))
  1087. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), rcd->tci);
  1088. if (adapter->netdev->features & NETIF_F_LRO)
  1089. netif_receive_skb(skb);
  1090. else
  1091. napi_gro_receive(&rq->napi, skb);
  1092. ctx->skb = NULL;
  1093. }
  1094. rcd_done:
  1095. /* device may have skipped some rx descs */
  1096. ring->next2comp = idx;
  1097. num_to_alloc = vmxnet3_cmd_ring_desc_avail(ring);
  1098. ring = rq->rx_ring + ring_idx;
  1099. while (num_to_alloc) {
  1100. vmxnet3_getRxDesc(rxd, &ring->base[ring->next2fill].rxd,
  1101. &rxCmdDesc);
  1102. BUG_ON(!rxd->addr);
  1103. /* Recv desc is ready to be used by the device */
  1104. rxd->gen = ring->gen;
  1105. vmxnet3_cmd_ring_adv_next2fill(ring);
  1106. num_to_alloc--;
  1107. }
  1108. /* if needed, update the register */
  1109. if (unlikely(rq->shared->updateRxProd)) {
  1110. VMXNET3_WRITE_BAR0_REG(adapter,
  1111. rxprod_reg[ring_idx] + rq->qid * 8,
  1112. ring->next2fill);
  1113. }
  1114. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1115. vmxnet3_getRxComp(rcd,
  1116. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1117. }
  1118. return num_rxd;
  1119. }
  1120. static void
  1121. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1122. struct vmxnet3_adapter *adapter)
  1123. {
  1124. u32 i, ring_idx;
  1125. struct Vmxnet3_RxDesc *rxd;
  1126. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1127. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1128. #ifdef __BIG_ENDIAN_BITFIELD
  1129. struct Vmxnet3_RxDesc rxDesc;
  1130. #endif
  1131. vmxnet3_getRxDesc(rxd,
  1132. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1133. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1134. rq->buf_info[ring_idx][i].skb) {
  1135. dma_unmap_single(&adapter->pdev->dev, rxd->addr,
  1136. rxd->len, PCI_DMA_FROMDEVICE);
  1137. dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
  1138. rq->buf_info[ring_idx][i].skb = NULL;
  1139. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1140. rq->buf_info[ring_idx][i].page) {
  1141. dma_unmap_page(&adapter->pdev->dev, rxd->addr,
  1142. rxd->len, PCI_DMA_FROMDEVICE);
  1143. put_page(rq->buf_info[ring_idx][i].page);
  1144. rq->buf_info[ring_idx][i].page = NULL;
  1145. }
  1146. }
  1147. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1148. rq->rx_ring[ring_idx].next2fill =
  1149. rq->rx_ring[ring_idx].next2comp = 0;
  1150. }
  1151. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1152. rq->comp_ring.next2proc = 0;
  1153. }
  1154. static void
  1155. vmxnet3_rq_cleanup_all(struct vmxnet3_adapter *adapter)
  1156. {
  1157. int i;
  1158. for (i = 0; i < adapter->num_rx_queues; i++)
  1159. vmxnet3_rq_cleanup(&adapter->rx_queue[i], adapter);
  1160. }
  1161. static void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1162. struct vmxnet3_adapter *adapter)
  1163. {
  1164. int i;
  1165. int j;
  1166. /* all rx buffers must have already been freed */
  1167. for (i = 0; i < 2; i++) {
  1168. if (rq->buf_info[i]) {
  1169. for (j = 0; j < rq->rx_ring[i].size; j++)
  1170. BUG_ON(rq->buf_info[i][j].page != NULL);
  1171. }
  1172. }
  1173. for (i = 0; i < 2; i++) {
  1174. if (rq->rx_ring[i].base) {
  1175. dma_free_coherent(&adapter->pdev->dev,
  1176. rq->rx_ring[i].size
  1177. * sizeof(struct Vmxnet3_RxDesc),
  1178. rq->rx_ring[i].base,
  1179. rq->rx_ring[i].basePA);
  1180. rq->rx_ring[i].base = NULL;
  1181. }
  1182. rq->buf_info[i] = NULL;
  1183. }
  1184. if (rq->comp_ring.base) {
  1185. dma_free_coherent(&adapter->pdev->dev, rq->comp_ring.size
  1186. * sizeof(struct Vmxnet3_RxCompDesc),
  1187. rq->comp_ring.base, rq->comp_ring.basePA);
  1188. rq->comp_ring.base = NULL;
  1189. }
  1190. if (rq->buf_info[0]) {
  1191. size_t sz = sizeof(struct vmxnet3_rx_buf_info) *
  1192. (rq->rx_ring[0].size + rq->rx_ring[1].size);
  1193. dma_free_coherent(&adapter->pdev->dev, sz, rq->buf_info[0],
  1194. rq->buf_info_pa);
  1195. }
  1196. }
  1197. static int
  1198. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1199. struct vmxnet3_adapter *adapter)
  1200. {
  1201. int i;
  1202. /* initialize buf_info */
  1203. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1204. /* 1st buf for a pkt is skbuff */
  1205. if (i % adapter->rx_buf_per_pkt == 0) {
  1206. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
  1207. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1208. } else { /* subsequent bufs for a pkt is frag */
  1209. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1210. rq->buf_info[0][i].len = PAGE_SIZE;
  1211. }
  1212. }
  1213. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1214. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1215. rq->buf_info[1][i].len = PAGE_SIZE;
  1216. }
  1217. /* reset internal state and allocate buffers for both rings */
  1218. for (i = 0; i < 2; i++) {
  1219. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1220. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1221. sizeof(struct Vmxnet3_RxDesc));
  1222. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1223. }
  1224. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1225. adapter) == 0) {
  1226. /* at least has 1 rx buffer for the 1st ring */
  1227. return -ENOMEM;
  1228. }
  1229. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1230. /* reset the comp ring */
  1231. rq->comp_ring.next2proc = 0;
  1232. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1233. sizeof(struct Vmxnet3_RxCompDesc));
  1234. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1235. /* reset rxctx */
  1236. rq->rx_ctx.skb = NULL;
  1237. /* stats are not reset */
  1238. return 0;
  1239. }
  1240. static int
  1241. vmxnet3_rq_init_all(struct vmxnet3_adapter *adapter)
  1242. {
  1243. int i, err = 0;
  1244. for (i = 0; i < adapter->num_rx_queues; i++) {
  1245. err = vmxnet3_rq_init(&adapter->rx_queue[i], adapter);
  1246. if (unlikely(err)) {
  1247. dev_err(&adapter->netdev->dev, "%s: failed to "
  1248. "initialize rx queue%i\n",
  1249. adapter->netdev->name, i);
  1250. break;
  1251. }
  1252. }
  1253. return err;
  1254. }
  1255. static int
  1256. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1257. {
  1258. int i;
  1259. size_t sz;
  1260. struct vmxnet3_rx_buf_info *bi;
  1261. for (i = 0; i < 2; i++) {
  1262. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1263. rq->rx_ring[i].base = dma_alloc_coherent(
  1264. &adapter->pdev->dev, sz,
  1265. &rq->rx_ring[i].basePA,
  1266. GFP_KERNEL);
  1267. if (!rq->rx_ring[i].base) {
  1268. netdev_err(adapter->netdev,
  1269. "failed to allocate rx ring %d\n", i);
  1270. goto err;
  1271. }
  1272. }
  1273. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1274. rq->comp_ring.base = dma_alloc_coherent(&adapter->pdev->dev, sz,
  1275. &rq->comp_ring.basePA,
  1276. GFP_KERNEL);
  1277. if (!rq->comp_ring.base) {
  1278. netdev_err(adapter->netdev, "failed to allocate rx comp ring\n");
  1279. goto err;
  1280. }
  1281. sz = sizeof(struct vmxnet3_rx_buf_info) * (rq->rx_ring[0].size +
  1282. rq->rx_ring[1].size);
  1283. bi = dma_zalloc_coherent(&adapter->pdev->dev, sz, &rq->buf_info_pa,
  1284. GFP_KERNEL);
  1285. if (!bi)
  1286. goto err;
  1287. rq->buf_info[0] = bi;
  1288. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1289. return 0;
  1290. err:
  1291. vmxnet3_rq_destroy(rq, adapter);
  1292. return -ENOMEM;
  1293. }
  1294. static int
  1295. vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter)
  1296. {
  1297. int i, err = 0;
  1298. for (i = 0; i < adapter->num_rx_queues; i++) {
  1299. err = vmxnet3_rq_create(&adapter->rx_queue[i], adapter);
  1300. if (unlikely(err)) {
  1301. dev_err(&adapter->netdev->dev,
  1302. "%s: failed to create rx queue%i\n",
  1303. adapter->netdev->name, i);
  1304. goto err_out;
  1305. }
  1306. }
  1307. return err;
  1308. err_out:
  1309. vmxnet3_rq_destroy_all(adapter);
  1310. return err;
  1311. }
  1312. /* Multiple queue aware polling function for tx and rx */
  1313. static int
  1314. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1315. {
  1316. int rcd_done = 0, i;
  1317. if (unlikely(adapter->shared->ecr))
  1318. vmxnet3_process_events(adapter);
  1319. for (i = 0; i < adapter->num_tx_queues; i++)
  1320. vmxnet3_tq_tx_complete(&adapter->tx_queue[i], adapter);
  1321. for (i = 0; i < adapter->num_rx_queues; i++)
  1322. rcd_done += vmxnet3_rq_rx_complete(&adapter->rx_queue[i],
  1323. adapter, budget);
  1324. return rcd_done;
  1325. }
  1326. static int
  1327. vmxnet3_poll(struct napi_struct *napi, int budget)
  1328. {
  1329. struct vmxnet3_rx_queue *rx_queue = container_of(napi,
  1330. struct vmxnet3_rx_queue, napi);
  1331. int rxd_done;
  1332. rxd_done = vmxnet3_do_poll(rx_queue->adapter, budget);
  1333. if (rxd_done < budget) {
  1334. napi_complete(napi);
  1335. vmxnet3_enable_all_intrs(rx_queue->adapter);
  1336. }
  1337. return rxd_done;
  1338. }
  1339. /*
  1340. * NAPI polling function for MSI-X mode with multiple Rx queues
  1341. * Returns the # of the NAPI credit consumed (# of rx descriptors processed)
  1342. */
  1343. static int
  1344. vmxnet3_poll_rx_only(struct napi_struct *napi, int budget)
  1345. {
  1346. struct vmxnet3_rx_queue *rq = container_of(napi,
  1347. struct vmxnet3_rx_queue, napi);
  1348. struct vmxnet3_adapter *adapter = rq->adapter;
  1349. int rxd_done;
  1350. /* When sharing interrupt with corresponding tx queue, process
  1351. * tx completions in that queue as well
  1352. */
  1353. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE) {
  1354. struct vmxnet3_tx_queue *tq =
  1355. &adapter->tx_queue[rq - adapter->rx_queue];
  1356. vmxnet3_tq_tx_complete(tq, adapter);
  1357. }
  1358. rxd_done = vmxnet3_rq_rx_complete(rq, adapter, budget);
  1359. if (rxd_done < budget) {
  1360. napi_complete(napi);
  1361. vmxnet3_enable_intr(adapter, rq->comp_ring.intr_idx);
  1362. }
  1363. return rxd_done;
  1364. }
  1365. #ifdef CONFIG_PCI_MSI
  1366. /*
  1367. * Handle completion interrupts on tx queues
  1368. * Returns whether or not the intr is handled
  1369. */
  1370. static irqreturn_t
  1371. vmxnet3_msix_tx(int irq, void *data)
  1372. {
  1373. struct vmxnet3_tx_queue *tq = data;
  1374. struct vmxnet3_adapter *adapter = tq->adapter;
  1375. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1376. vmxnet3_disable_intr(adapter, tq->comp_ring.intr_idx);
  1377. /* Handle the case where only one irq is allocate for all tx queues */
  1378. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1379. int i;
  1380. for (i = 0; i < adapter->num_tx_queues; i++) {
  1381. struct vmxnet3_tx_queue *txq = &adapter->tx_queue[i];
  1382. vmxnet3_tq_tx_complete(txq, adapter);
  1383. }
  1384. } else {
  1385. vmxnet3_tq_tx_complete(tq, adapter);
  1386. }
  1387. vmxnet3_enable_intr(adapter, tq->comp_ring.intr_idx);
  1388. return IRQ_HANDLED;
  1389. }
  1390. /*
  1391. * Handle completion interrupts on rx queues. Returns whether or not the
  1392. * intr is handled
  1393. */
  1394. static irqreturn_t
  1395. vmxnet3_msix_rx(int irq, void *data)
  1396. {
  1397. struct vmxnet3_rx_queue *rq = data;
  1398. struct vmxnet3_adapter *adapter = rq->adapter;
  1399. /* disable intr if needed */
  1400. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1401. vmxnet3_disable_intr(adapter, rq->comp_ring.intr_idx);
  1402. napi_schedule(&rq->napi);
  1403. return IRQ_HANDLED;
  1404. }
  1405. /*
  1406. *----------------------------------------------------------------------------
  1407. *
  1408. * vmxnet3_msix_event --
  1409. *
  1410. * vmxnet3 msix event intr handler
  1411. *
  1412. * Result:
  1413. * whether or not the intr is handled
  1414. *
  1415. *----------------------------------------------------------------------------
  1416. */
  1417. static irqreturn_t
  1418. vmxnet3_msix_event(int irq, void *data)
  1419. {
  1420. struct net_device *dev = data;
  1421. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1422. /* disable intr if needed */
  1423. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1424. vmxnet3_disable_intr(adapter, adapter->intr.event_intr_idx);
  1425. if (adapter->shared->ecr)
  1426. vmxnet3_process_events(adapter);
  1427. vmxnet3_enable_intr(adapter, adapter->intr.event_intr_idx);
  1428. return IRQ_HANDLED;
  1429. }
  1430. #endif /* CONFIG_PCI_MSI */
  1431. /* Interrupt handler for vmxnet3 */
  1432. static irqreturn_t
  1433. vmxnet3_intr(int irq, void *dev_id)
  1434. {
  1435. struct net_device *dev = dev_id;
  1436. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1437. if (adapter->intr.type == VMXNET3_IT_INTX) {
  1438. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  1439. if (unlikely(icr == 0))
  1440. /* not ours */
  1441. return IRQ_NONE;
  1442. }
  1443. /* disable intr if needed */
  1444. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1445. vmxnet3_disable_all_intrs(adapter);
  1446. napi_schedule(&adapter->rx_queue[0].napi);
  1447. return IRQ_HANDLED;
  1448. }
  1449. #ifdef CONFIG_NET_POLL_CONTROLLER
  1450. /* netpoll callback. */
  1451. static void
  1452. vmxnet3_netpoll(struct net_device *netdev)
  1453. {
  1454. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1455. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1456. vmxnet3_disable_all_intrs(adapter);
  1457. vmxnet3_do_poll(adapter, adapter->rx_queue[0].rx_ring[0].size);
  1458. vmxnet3_enable_all_intrs(adapter);
  1459. }
  1460. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1461. static int
  1462. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  1463. {
  1464. struct vmxnet3_intr *intr = &adapter->intr;
  1465. int err = 0, i;
  1466. int vector = 0;
  1467. #ifdef CONFIG_PCI_MSI
  1468. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  1469. for (i = 0; i < adapter->num_tx_queues; i++) {
  1470. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1471. sprintf(adapter->tx_queue[i].name, "%s-tx-%d",
  1472. adapter->netdev->name, vector);
  1473. err = request_irq(
  1474. intr->msix_entries[vector].vector,
  1475. vmxnet3_msix_tx, 0,
  1476. adapter->tx_queue[i].name,
  1477. &adapter->tx_queue[i]);
  1478. } else {
  1479. sprintf(adapter->tx_queue[i].name, "%s-rxtx-%d",
  1480. adapter->netdev->name, vector);
  1481. }
  1482. if (err) {
  1483. dev_err(&adapter->netdev->dev,
  1484. "Failed to request irq for MSIX, %s, "
  1485. "error %d\n",
  1486. adapter->tx_queue[i].name, err);
  1487. return err;
  1488. }
  1489. /* Handle the case where only 1 MSIx was allocated for
  1490. * all tx queues */
  1491. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1492. for (; i < adapter->num_tx_queues; i++)
  1493. adapter->tx_queue[i].comp_ring.intr_idx
  1494. = vector;
  1495. vector++;
  1496. break;
  1497. } else {
  1498. adapter->tx_queue[i].comp_ring.intr_idx
  1499. = vector++;
  1500. }
  1501. }
  1502. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE)
  1503. vector = 0;
  1504. for (i = 0; i < adapter->num_rx_queues; i++) {
  1505. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE)
  1506. sprintf(adapter->rx_queue[i].name, "%s-rx-%d",
  1507. adapter->netdev->name, vector);
  1508. else
  1509. sprintf(adapter->rx_queue[i].name, "%s-rxtx-%d",
  1510. adapter->netdev->name, vector);
  1511. err = request_irq(intr->msix_entries[vector].vector,
  1512. vmxnet3_msix_rx, 0,
  1513. adapter->rx_queue[i].name,
  1514. &(adapter->rx_queue[i]));
  1515. if (err) {
  1516. netdev_err(adapter->netdev,
  1517. "Failed to request irq for MSIX, "
  1518. "%s, error %d\n",
  1519. adapter->rx_queue[i].name, err);
  1520. return err;
  1521. }
  1522. adapter->rx_queue[i].comp_ring.intr_idx = vector++;
  1523. }
  1524. sprintf(intr->event_msi_vector_name, "%s-event-%d",
  1525. adapter->netdev->name, vector);
  1526. err = request_irq(intr->msix_entries[vector].vector,
  1527. vmxnet3_msix_event, 0,
  1528. intr->event_msi_vector_name, adapter->netdev);
  1529. intr->event_intr_idx = vector;
  1530. } else if (intr->type == VMXNET3_IT_MSI) {
  1531. adapter->num_rx_queues = 1;
  1532. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  1533. adapter->netdev->name, adapter->netdev);
  1534. } else {
  1535. #endif
  1536. adapter->num_rx_queues = 1;
  1537. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  1538. IRQF_SHARED, adapter->netdev->name,
  1539. adapter->netdev);
  1540. #ifdef CONFIG_PCI_MSI
  1541. }
  1542. #endif
  1543. intr->num_intrs = vector + 1;
  1544. if (err) {
  1545. netdev_err(adapter->netdev,
  1546. "Failed to request irq (intr type:%d), error %d\n",
  1547. intr->type, err);
  1548. } else {
  1549. /* Number of rx queues will not change after this */
  1550. for (i = 0; i < adapter->num_rx_queues; i++) {
  1551. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1552. rq->qid = i;
  1553. rq->qid2 = i + adapter->num_rx_queues;
  1554. }
  1555. /* init our intr settings */
  1556. for (i = 0; i < intr->num_intrs; i++)
  1557. intr->mod_levels[i] = UPT1_IML_ADAPTIVE;
  1558. if (adapter->intr.type != VMXNET3_IT_MSIX) {
  1559. adapter->intr.event_intr_idx = 0;
  1560. for (i = 0; i < adapter->num_tx_queues; i++)
  1561. adapter->tx_queue[i].comp_ring.intr_idx = 0;
  1562. adapter->rx_queue[0].comp_ring.intr_idx = 0;
  1563. }
  1564. netdev_info(adapter->netdev,
  1565. "intr type %u, mode %u, %u vectors allocated\n",
  1566. intr->type, intr->mask_mode, intr->num_intrs);
  1567. }
  1568. return err;
  1569. }
  1570. static void
  1571. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  1572. {
  1573. struct vmxnet3_intr *intr = &adapter->intr;
  1574. BUG_ON(intr->type == VMXNET3_IT_AUTO || intr->num_intrs <= 0);
  1575. switch (intr->type) {
  1576. #ifdef CONFIG_PCI_MSI
  1577. case VMXNET3_IT_MSIX:
  1578. {
  1579. int i, vector = 0;
  1580. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1581. for (i = 0; i < adapter->num_tx_queues; i++) {
  1582. free_irq(intr->msix_entries[vector++].vector,
  1583. &(adapter->tx_queue[i]));
  1584. if (adapter->share_intr == VMXNET3_INTR_TXSHARE)
  1585. break;
  1586. }
  1587. }
  1588. for (i = 0; i < adapter->num_rx_queues; i++) {
  1589. free_irq(intr->msix_entries[vector++].vector,
  1590. &(adapter->rx_queue[i]));
  1591. }
  1592. free_irq(intr->msix_entries[vector].vector,
  1593. adapter->netdev);
  1594. BUG_ON(vector >= intr->num_intrs);
  1595. break;
  1596. }
  1597. #endif
  1598. case VMXNET3_IT_MSI:
  1599. free_irq(adapter->pdev->irq, adapter->netdev);
  1600. break;
  1601. case VMXNET3_IT_INTX:
  1602. free_irq(adapter->pdev->irq, adapter->netdev);
  1603. break;
  1604. default:
  1605. BUG();
  1606. }
  1607. }
  1608. static void
  1609. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  1610. {
  1611. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1612. u16 vid;
  1613. /* allow untagged pkts */
  1614. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1615. for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
  1616. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1617. }
  1618. static int
  1619. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, __be16 proto, u16 vid)
  1620. {
  1621. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1622. if (!(netdev->flags & IFF_PROMISC)) {
  1623. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1624. unsigned long flags;
  1625. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1626. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1627. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1628. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1629. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1630. }
  1631. set_bit(vid, adapter->active_vlans);
  1632. return 0;
  1633. }
  1634. static int
  1635. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, __be16 proto, u16 vid)
  1636. {
  1637. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1638. if (!(netdev->flags & IFF_PROMISC)) {
  1639. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1640. unsigned long flags;
  1641. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  1642. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1643. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1644. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1645. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1646. }
  1647. clear_bit(vid, adapter->active_vlans);
  1648. return 0;
  1649. }
  1650. static u8 *
  1651. vmxnet3_copy_mc(struct net_device *netdev)
  1652. {
  1653. u8 *buf = NULL;
  1654. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  1655. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  1656. if (sz <= 0xffff) {
  1657. /* We may be called with BH disabled */
  1658. buf = kmalloc(sz, GFP_ATOMIC);
  1659. if (buf) {
  1660. struct netdev_hw_addr *ha;
  1661. int i = 0;
  1662. netdev_for_each_mc_addr(ha, netdev)
  1663. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  1664. ETH_ALEN);
  1665. }
  1666. }
  1667. return buf;
  1668. }
  1669. static void
  1670. vmxnet3_set_mc(struct net_device *netdev)
  1671. {
  1672. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1673. unsigned long flags;
  1674. struct Vmxnet3_RxFilterConf *rxConf =
  1675. &adapter->shared->devRead.rxFilterConf;
  1676. u8 *new_table = NULL;
  1677. dma_addr_t new_table_pa = 0;
  1678. u32 new_mode = VMXNET3_RXM_UCAST;
  1679. if (netdev->flags & IFF_PROMISC) {
  1680. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1681. memset(vfTable, 0, VMXNET3_VFT_SIZE * sizeof(*vfTable));
  1682. new_mode |= VMXNET3_RXM_PROMISC;
  1683. } else {
  1684. vmxnet3_restore_vlan(adapter);
  1685. }
  1686. if (netdev->flags & IFF_BROADCAST)
  1687. new_mode |= VMXNET3_RXM_BCAST;
  1688. if (netdev->flags & IFF_ALLMULTI)
  1689. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1690. else
  1691. if (!netdev_mc_empty(netdev)) {
  1692. new_table = vmxnet3_copy_mc(netdev);
  1693. if (new_table) {
  1694. new_mode |= VMXNET3_RXM_MCAST;
  1695. rxConf->mfTableLen = cpu_to_le16(
  1696. netdev_mc_count(netdev) * ETH_ALEN);
  1697. new_table_pa = dma_map_single(
  1698. &adapter->pdev->dev,
  1699. new_table,
  1700. rxConf->mfTableLen,
  1701. PCI_DMA_TODEVICE);
  1702. rxConf->mfTablePA = cpu_to_le64(new_table_pa);
  1703. } else {
  1704. netdev_info(netdev, "failed to copy mcast list"
  1705. ", setting ALL_MULTI\n");
  1706. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1707. }
  1708. }
  1709. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  1710. rxConf->mfTableLen = 0;
  1711. rxConf->mfTablePA = 0;
  1712. }
  1713. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1714. if (new_mode != rxConf->rxMode) {
  1715. rxConf->rxMode = cpu_to_le32(new_mode);
  1716. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1717. VMXNET3_CMD_UPDATE_RX_MODE);
  1718. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1719. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1720. }
  1721. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1722. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  1723. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1724. if (new_table) {
  1725. dma_unmap_single(&adapter->pdev->dev, new_table_pa,
  1726. rxConf->mfTableLen, PCI_DMA_TODEVICE);
  1727. kfree(new_table);
  1728. }
  1729. }
  1730. void
  1731. vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter)
  1732. {
  1733. int i;
  1734. for (i = 0; i < adapter->num_rx_queues; i++)
  1735. vmxnet3_rq_destroy(&adapter->rx_queue[i], adapter);
  1736. }
  1737. /*
  1738. * Set up driver_shared based on settings in adapter.
  1739. */
  1740. static void
  1741. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  1742. {
  1743. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1744. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1745. struct Vmxnet3_TxQueueConf *tqc;
  1746. struct Vmxnet3_RxQueueConf *rqc;
  1747. int i;
  1748. memset(shared, 0, sizeof(*shared));
  1749. /* driver settings */
  1750. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  1751. devRead->misc.driverInfo.version = cpu_to_le32(
  1752. VMXNET3_DRIVER_VERSION_NUM);
  1753. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  1754. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  1755. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  1756. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  1757. *((u32 *)&devRead->misc.driverInfo.gos));
  1758. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  1759. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  1760. devRead->misc.ddPA = cpu_to_le64(adapter->adapter_pa);
  1761. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  1762. /* set up feature flags */
  1763. if (adapter->netdev->features & NETIF_F_RXCSUM)
  1764. devRead->misc.uptFeatures |= UPT1_F_RXCSUM;
  1765. if (adapter->netdev->features & NETIF_F_LRO) {
  1766. devRead->misc.uptFeatures |= UPT1_F_LRO;
  1767. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  1768. }
  1769. if (adapter->netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
  1770. devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
  1771. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  1772. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  1773. devRead->misc.queueDescLen = cpu_to_le32(
  1774. adapter->num_tx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
  1775. adapter->num_rx_queues * sizeof(struct Vmxnet3_RxQueueDesc));
  1776. /* tx queue settings */
  1777. devRead->misc.numTxQueues = adapter->num_tx_queues;
  1778. for (i = 0; i < adapter->num_tx_queues; i++) {
  1779. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  1780. BUG_ON(adapter->tx_queue[i].tx_ring.base == NULL);
  1781. tqc = &adapter->tqd_start[i].conf;
  1782. tqc->txRingBasePA = cpu_to_le64(tq->tx_ring.basePA);
  1783. tqc->dataRingBasePA = cpu_to_le64(tq->data_ring.basePA);
  1784. tqc->compRingBasePA = cpu_to_le64(tq->comp_ring.basePA);
  1785. tqc->ddPA = cpu_to_le64(tq->buf_info_pa);
  1786. tqc->txRingSize = cpu_to_le32(tq->tx_ring.size);
  1787. tqc->dataRingSize = cpu_to_le32(tq->data_ring.size);
  1788. tqc->compRingSize = cpu_to_le32(tq->comp_ring.size);
  1789. tqc->ddLen = cpu_to_le32(
  1790. sizeof(struct vmxnet3_tx_buf_info) *
  1791. tqc->txRingSize);
  1792. tqc->intrIdx = tq->comp_ring.intr_idx;
  1793. }
  1794. /* rx queue settings */
  1795. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1796. for (i = 0; i < adapter->num_rx_queues; i++) {
  1797. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1798. rqc = &adapter->rqd_start[i].conf;
  1799. rqc->rxRingBasePA[0] = cpu_to_le64(rq->rx_ring[0].basePA);
  1800. rqc->rxRingBasePA[1] = cpu_to_le64(rq->rx_ring[1].basePA);
  1801. rqc->compRingBasePA = cpu_to_le64(rq->comp_ring.basePA);
  1802. rqc->ddPA = cpu_to_le64(rq->buf_info_pa);
  1803. rqc->rxRingSize[0] = cpu_to_le32(rq->rx_ring[0].size);
  1804. rqc->rxRingSize[1] = cpu_to_le32(rq->rx_ring[1].size);
  1805. rqc->compRingSize = cpu_to_le32(rq->comp_ring.size);
  1806. rqc->ddLen = cpu_to_le32(
  1807. sizeof(struct vmxnet3_rx_buf_info) *
  1808. (rqc->rxRingSize[0] +
  1809. rqc->rxRingSize[1]));
  1810. rqc->intrIdx = rq->comp_ring.intr_idx;
  1811. }
  1812. #ifdef VMXNET3_RSS
  1813. memset(adapter->rss_conf, 0, sizeof(*adapter->rss_conf));
  1814. if (adapter->rss) {
  1815. struct UPT1_RSSConf *rssConf = adapter->rss_conf;
  1816. static const uint8_t rss_key[UPT1_RSS_MAX_KEY_SIZE] = {
  1817. 0x3b, 0x56, 0xd1, 0x56, 0x13, 0x4a, 0xe7, 0xac,
  1818. 0xe8, 0x79, 0x09, 0x75, 0xe8, 0x65, 0x79, 0x28,
  1819. 0x35, 0x12, 0xb9, 0x56, 0x7c, 0x76, 0x4b, 0x70,
  1820. 0xd8, 0x56, 0xa3, 0x18, 0x9b, 0x0a, 0xee, 0xf3,
  1821. 0x96, 0xa6, 0x9f, 0x8f, 0x9e, 0x8c, 0x90, 0xc9,
  1822. };
  1823. devRead->misc.uptFeatures |= UPT1_F_RSS;
  1824. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1825. rssConf->hashType = UPT1_RSS_HASH_TYPE_TCP_IPV4 |
  1826. UPT1_RSS_HASH_TYPE_IPV4 |
  1827. UPT1_RSS_HASH_TYPE_TCP_IPV6 |
  1828. UPT1_RSS_HASH_TYPE_IPV6;
  1829. rssConf->hashFunc = UPT1_RSS_HASH_FUNC_TOEPLITZ;
  1830. rssConf->hashKeySize = UPT1_RSS_MAX_KEY_SIZE;
  1831. rssConf->indTableSize = VMXNET3_RSS_IND_TABLE_SIZE;
  1832. memcpy(rssConf->hashKey, rss_key, sizeof(rss_key));
  1833. for (i = 0; i < rssConf->indTableSize; i++)
  1834. rssConf->indTable[i] = ethtool_rxfh_indir_default(
  1835. i, adapter->num_rx_queues);
  1836. devRead->rssConfDesc.confVer = 1;
  1837. devRead->rssConfDesc.confLen = cpu_to_le32(sizeof(*rssConf));
  1838. devRead->rssConfDesc.confPA =
  1839. cpu_to_le64(adapter->rss_conf_pa);
  1840. }
  1841. #endif /* VMXNET3_RSS */
  1842. /* intr settings */
  1843. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  1844. VMXNET3_IMM_AUTO;
  1845. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  1846. for (i = 0; i < adapter->intr.num_intrs; i++)
  1847. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  1848. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  1849. devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  1850. /* rx filter settings */
  1851. devRead->rxFilterConf.rxMode = 0;
  1852. vmxnet3_restore_vlan(adapter);
  1853. vmxnet3_write_mac_addr(adapter, adapter->netdev->dev_addr);
  1854. /* the rest are already zeroed */
  1855. }
  1856. int
  1857. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  1858. {
  1859. int err, i;
  1860. u32 ret;
  1861. unsigned long flags;
  1862. netdev_dbg(adapter->netdev, "%s: skb_buf_size %d, rx_buf_per_pkt %d,"
  1863. " ring sizes %u %u %u\n", adapter->netdev->name,
  1864. adapter->skb_buf_size, adapter->rx_buf_per_pkt,
  1865. adapter->tx_queue[0].tx_ring.size,
  1866. adapter->rx_queue[0].rx_ring[0].size,
  1867. adapter->rx_queue[0].rx_ring[1].size);
  1868. vmxnet3_tq_init_all(adapter);
  1869. err = vmxnet3_rq_init_all(adapter);
  1870. if (err) {
  1871. netdev_err(adapter->netdev,
  1872. "Failed to init rx queue error %d\n", err);
  1873. goto rq_err;
  1874. }
  1875. err = vmxnet3_request_irqs(adapter);
  1876. if (err) {
  1877. netdev_err(adapter->netdev,
  1878. "Failed to setup irq for error %d\n", err);
  1879. goto irq_err;
  1880. }
  1881. vmxnet3_setup_driver_shared(adapter);
  1882. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  1883. adapter->shared_pa));
  1884. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  1885. adapter->shared_pa));
  1886. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1887. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1888. VMXNET3_CMD_ACTIVATE_DEV);
  1889. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  1890. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1891. if (ret != 0) {
  1892. netdev_err(adapter->netdev,
  1893. "Failed to activate dev: error %u\n", ret);
  1894. err = -EINVAL;
  1895. goto activate_err;
  1896. }
  1897. for (i = 0; i < adapter->num_rx_queues; i++) {
  1898. VMXNET3_WRITE_BAR0_REG(adapter,
  1899. VMXNET3_REG_RXPROD + i * VMXNET3_REG_ALIGN,
  1900. adapter->rx_queue[i].rx_ring[0].next2fill);
  1901. VMXNET3_WRITE_BAR0_REG(adapter, (VMXNET3_REG_RXPROD2 +
  1902. (i * VMXNET3_REG_ALIGN)),
  1903. adapter->rx_queue[i].rx_ring[1].next2fill);
  1904. }
  1905. /* Apply the rx filter settins last. */
  1906. vmxnet3_set_mc(adapter->netdev);
  1907. /*
  1908. * Check link state when first activating device. It will start the
  1909. * tx queue if the link is up.
  1910. */
  1911. vmxnet3_check_link(adapter, true);
  1912. for (i = 0; i < adapter->num_rx_queues; i++)
  1913. napi_enable(&adapter->rx_queue[i].napi);
  1914. vmxnet3_enable_all_intrs(adapter);
  1915. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  1916. return 0;
  1917. activate_err:
  1918. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  1919. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  1920. vmxnet3_free_irqs(adapter);
  1921. irq_err:
  1922. rq_err:
  1923. /* free up buffers we allocated */
  1924. vmxnet3_rq_cleanup_all(adapter);
  1925. return err;
  1926. }
  1927. void
  1928. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  1929. {
  1930. unsigned long flags;
  1931. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1932. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  1933. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1934. }
  1935. int
  1936. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  1937. {
  1938. int i;
  1939. unsigned long flags;
  1940. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  1941. return 0;
  1942. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1943. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1944. VMXNET3_CMD_QUIESCE_DEV);
  1945. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1946. vmxnet3_disable_all_intrs(adapter);
  1947. for (i = 0; i < adapter->num_rx_queues; i++)
  1948. napi_disable(&adapter->rx_queue[i].napi);
  1949. netif_tx_disable(adapter->netdev);
  1950. adapter->link_speed = 0;
  1951. netif_carrier_off(adapter->netdev);
  1952. vmxnet3_tq_cleanup_all(adapter);
  1953. vmxnet3_rq_cleanup_all(adapter);
  1954. vmxnet3_free_irqs(adapter);
  1955. return 0;
  1956. }
  1957. static void
  1958. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  1959. {
  1960. u32 tmp;
  1961. tmp = *(u32 *)mac;
  1962. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  1963. tmp = (mac[5] << 8) | mac[4];
  1964. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  1965. }
  1966. static int
  1967. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  1968. {
  1969. struct sockaddr *addr = p;
  1970. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1971. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1972. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  1973. return 0;
  1974. }
  1975. /* ==================== initialization and cleanup routines ============ */
  1976. static int
  1977. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter, bool *dma64)
  1978. {
  1979. int err;
  1980. unsigned long mmio_start, mmio_len;
  1981. struct pci_dev *pdev = adapter->pdev;
  1982. err = pci_enable_device(pdev);
  1983. if (err) {
  1984. dev_err(&pdev->dev, "Failed to enable adapter: error %d\n", err);
  1985. return err;
  1986. }
  1987. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
  1988. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
  1989. dev_err(&pdev->dev,
  1990. "pci_set_consistent_dma_mask failed\n");
  1991. err = -EIO;
  1992. goto err_set_mask;
  1993. }
  1994. *dma64 = true;
  1995. } else {
  1996. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
  1997. dev_err(&pdev->dev,
  1998. "pci_set_dma_mask failed\n");
  1999. err = -EIO;
  2000. goto err_set_mask;
  2001. }
  2002. *dma64 = false;
  2003. }
  2004. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  2005. vmxnet3_driver_name);
  2006. if (err) {
  2007. dev_err(&pdev->dev,
  2008. "Failed to request region for adapter: error %d\n", err);
  2009. goto err_set_mask;
  2010. }
  2011. pci_set_master(pdev);
  2012. mmio_start = pci_resource_start(pdev, 0);
  2013. mmio_len = pci_resource_len(pdev, 0);
  2014. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  2015. if (!adapter->hw_addr0) {
  2016. dev_err(&pdev->dev, "Failed to map bar0\n");
  2017. err = -EIO;
  2018. goto err_ioremap;
  2019. }
  2020. mmio_start = pci_resource_start(pdev, 1);
  2021. mmio_len = pci_resource_len(pdev, 1);
  2022. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  2023. if (!adapter->hw_addr1) {
  2024. dev_err(&pdev->dev, "Failed to map bar1\n");
  2025. err = -EIO;
  2026. goto err_bar1;
  2027. }
  2028. return 0;
  2029. err_bar1:
  2030. iounmap(adapter->hw_addr0);
  2031. err_ioremap:
  2032. pci_release_selected_regions(pdev, (1 << 2) - 1);
  2033. err_set_mask:
  2034. pci_disable_device(pdev);
  2035. return err;
  2036. }
  2037. static void
  2038. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  2039. {
  2040. BUG_ON(!adapter->pdev);
  2041. iounmap(adapter->hw_addr0);
  2042. iounmap(adapter->hw_addr1);
  2043. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  2044. pci_disable_device(adapter->pdev);
  2045. }
  2046. static void
  2047. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  2048. {
  2049. size_t sz, i, ring0_size, ring1_size, comp_size;
  2050. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[0];
  2051. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  2052. VMXNET3_MAX_ETH_HDR_SIZE) {
  2053. adapter->skb_buf_size = adapter->netdev->mtu +
  2054. VMXNET3_MAX_ETH_HDR_SIZE;
  2055. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  2056. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  2057. adapter->rx_buf_per_pkt = 1;
  2058. } else {
  2059. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  2060. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  2061. VMXNET3_MAX_ETH_HDR_SIZE;
  2062. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  2063. }
  2064. /*
  2065. * for simplicity, force the ring0 size to be a multiple of
  2066. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  2067. */
  2068. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  2069. ring0_size = adapter->rx_queue[0].rx_ring[0].size;
  2070. ring0_size = (ring0_size + sz - 1) / sz * sz;
  2071. ring0_size = min_t(u32, ring0_size, VMXNET3_RX_RING_MAX_SIZE /
  2072. sz * sz);
  2073. ring1_size = adapter->rx_queue[0].rx_ring[1].size;
  2074. comp_size = ring0_size + ring1_size;
  2075. for (i = 0; i < adapter->num_rx_queues; i++) {
  2076. rq = &adapter->rx_queue[i];
  2077. rq->rx_ring[0].size = ring0_size;
  2078. rq->rx_ring[1].size = ring1_size;
  2079. rq->comp_ring.size = comp_size;
  2080. }
  2081. }
  2082. int
  2083. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  2084. u32 rx_ring_size, u32 rx_ring2_size)
  2085. {
  2086. int err = 0, i;
  2087. for (i = 0; i < adapter->num_tx_queues; i++) {
  2088. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2089. tq->tx_ring.size = tx_ring_size;
  2090. tq->data_ring.size = tx_ring_size;
  2091. tq->comp_ring.size = tx_ring_size;
  2092. tq->shared = &adapter->tqd_start[i].ctrl;
  2093. tq->stopped = true;
  2094. tq->adapter = adapter;
  2095. tq->qid = i;
  2096. err = vmxnet3_tq_create(tq, adapter);
  2097. /*
  2098. * Too late to change num_tx_queues. We cannot do away with
  2099. * lesser number of queues than what we asked for
  2100. */
  2101. if (err)
  2102. goto queue_err;
  2103. }
  2104. adapter->rx_queue[0].rx_ring[0].size = rx_ring_size;
  2105. adapter->rx_queue[0].rx_ring[1].size = rx_ring2_size;
  2106. vmxnet3_adjust_rx_ring_size(adapter);
  2107. for (i = 0; i < adapter->num_rx_queues; i++) {
  2108. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2109. /* qid and qid2 for rx queues will be assigned later when num
  2110. * of rx queues is finalized after allocating intrs */
  2111. rq->shared = &adapter->rqd_start[i].ctrl;
  2112. rq->adapter = adapter;
  2113. err = vmxnet3_rq_create(rq, adapter);
  2114. if (err) {
  2115. if (i == 0) {
  2116. netdev_err(adapter->netdev,
  2117. "Could not allocate any rx queues. "
  2118. "Aborting.\n");
  2119. goto queue_err;
  2120. } else {
  2121. netdev_info(adapter->netdev,
  2122. "Number of rx queues changed "
  2123. "to : %d.\n", i);
  2124. adapter->num_rx_queues = i;
  2125. err = 0;
  2126. break;
  2127. }
  2128. }
  2129. }
  2130. return err;
  2131. queue_err:
  2132. vmxnet3_tq_destroy_all(adapter);
  2133. return err;
  2134. }
  2135. static int
  2136. vmxnet3_open(struct net_device *netdev)
  2137. {
  2138. struct vmxnet3_adapter *adapter;
  2139. int err, i;
  2140. adapter = netdev_priv(netdev);
  2141. for (i = 0; i < adapter->num_tx_queues; i++)
  2142. spin_lock_init(&adapter->tx_queue[i].tx_lock);
  2143. err = vmxnet3_create_queues(adapter, VMXNET3_DEF_TX_RING_SIZE,
  2144. VMXNET3_DEF_RX_RING_SIZE,
  2145. VMXNET3_DEF_RX_RING_SIZE);
  2146. if (err)
  2147. goto queue_err;
  2148. err = vmxnet3_activate_dev(adapter);
  2149. if (err)
  2150. goto activate_err;
  2151. return 0;
  2152. activate_err:
  2153. vmxnet3_rq_destroy_all(adapter);
  2154. vmxnet3_tq_destroy_all(adapter);
  2155. queue_err:
  2156. return err;
  2157. }
  2158. static int
  2159. vmxnet3_close(struct net_device *netdev)
  2160. {
  2161. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2162. /*
  2163. * Reset_work may be in the middle of resetting the device, wait for its
  2164. * completion.
  2165. */
  2166. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2167. msleep(1);
  2168. vmxnet3_quiesce_dev(adapter);
  2169. vmxnet3_rq_destroy_all(adapter);
  2170. vmxnet3_tq_destroy_all(adapter);
  2171. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2172. return 0;
  2173. }
  2174. void
  2175. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  2176. {
  2177. int i;
  2178. /*
  2179. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  2180. * vmxnet3_close() will deadlock.
  2181. */
  2182. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  2183. /* we need to enable NAPI, otherwise dev_close will deadlock */
  2184. for (i = 0; i < adapter->num_rx_queues; i++)
  2185. napi_enable(&adapter->rx_queue[i].napi);
  2186. dev_close(adapter->netdev);
  2187. }
  2188. static int
  2189. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  2190. {
  2191. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2192. int err = 0;
  2193. if (new_mtu < VMXNET3_MIN_MTU || new_mtu > VMXNET3_MAX_MTU)
  2194. return -EINVAL;
  2195. netdev->mtu = new_mtu;
  2196. /*
  2197. * Reset_work may be in the middle of resetting the device, wait for its
  2198. * completion.
  2199. */
  2200. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2201. msleep(1);
  2202. if (netif_running(netdev)) {
  2203. vmxnet3_quiesce_dev(adapter);
  2204. vmxnet3_reset_dev(adapter);
  2205. /* we need to re-create the rx queue based on the new mtu */
  2206. vmxnet3_rq_destroy_all(adapter);
  2207. vmxnet3_adjust_rx_ring_size(adapter);
  2208. err = vmxnet3_rq_create_all(adapter);
  2209. if (err) {
  2210. netdev_err(netdev,
  2211. "failed to re-create rx queues, "
  2212. " error %d. Closing it.\n", err);
  2213. goto out;
  2214. }
  2215. err = vmxnet3_activate_dev(adapter);
  2216. if (err) {
  2217. netdev_err(netdev,
  2218. "failed to re-activate, error %d. "
  2219. "Closing it\n", err);
  2220. goto out;
  2221. }
  2222. }
  2223. out:
  2224. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2225. if (err)
  2226. vmxnet3_force_close(adapter);
  2227. return err;
  2228. }
  2229. static void
  2230. vmxnet3_declare_features(struct vmxnet3_adapter *adapter, bool dma64)
  2231. {
  2232. struct net_device *netdev = adapter->netdev;
  2233. netdev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
  2234. NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_CTAG_TX |
  2235. NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_TSO | NETIF_F_TSO6 |
  2236. NETIF_F_LRO;
  2237. if (dma64)
  2238. netdev->hw_features |= NETIF_F_HIGHDMA;
  2239. netdev->vlan_features = netdev->hw_features &
  2240. ~(NETIF_F_HW_VLAN_CTAG_TX |
  2241. NETIF_F_HW_VLAN_CTAG_RX);
  2242. netdev->features = netdev->hw_features | NETIF_F_HW_VLAN_CTAG_FILTER;
  2243. }
  2244. static void
  2245. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2246. {
  2247. u32 tmp;
  2248. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  2249. *(u32 *)mac = tmp;
  2250. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  2251. mac[4] = tmp & 0xff;
  2252. mac[5] = (tmp >> 8) & 0xff;
  2253. }
  2254. #ifdef CONFIG_PCI_MSI
  2255. /*
  2256. * Enable MSIx vectors.
  2257. * Returns :
  2258. * 0 on successful enabling of required vectors,
  2259. * VMXNET3_LINUX_MIN_MSIX_VECT when only minimum number of vectors required
  2260. * could be enabled.
  2261. * number of vectors which can be enabled otherwise (this number is smaller
  2262. * than VMXNET3_LINUX_MIN_MSIX_VECT)
  2263. */
  2264. static int
  2265. vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter *adapter,
  2266. int vectors)
  2267. {
  2268. int err = 0, vector_threshold;
  2269. vector_threshold = VMXNET3_LINUX_MIN_MSIX_VECT;
  2270. while (vectors >= vector_threshold) {
  2271. err = pci_enable_msix(adapter->pdev, adapter->intr.msix_entries,
  2272. vectors);
  2273. if (!err) {
  2274. adapter->intr.num_intrs = vectors;
  2275. return 0;
  2276. } else if (err < 0) {
  2277. dev_err(&adapter->netdev->dev,
  2278. "Failed to enable MSI-X, error: %d\n", err);
  2279. vectors = 0;
  2280. } else if (err < vector_threshold) {
  2281. break;
  2282. } else {
  2283. /* If fails to enable required number of MSI-x vectors
  2284. * try enabling minimum number of vectors required.
  2285. */
  2286. dev_err(&adapter->netdev->dev,
  2287. "Failed to enable %d MSI-X, trying %d instead\n",
  2288. vectors, vector_threshold);
  2289. vectors = vector_threshold;
  2290. }
  2291. }
  2292. dev_info(&adapter->pdev->dev,
  2293. "Number of MSI-X interrupts which can be allocated "
  2294. "is lower than min threshold required.\n");
  2295. return err;
  2296. }
  2297. #endif /* CONFIG_PCI_MSI */
  2298. static void
  2299. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  2300. {
  2301. u32 cfg;
  2302. unsigned long flags;
  2303. /* intr settings */
  2304. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2305. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2306. VMXNET3_CMD_GET_CONF_INTR);
  2307. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2308. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2309. adapter->intr.type = cfg & 0x3;
  2310. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  2311. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  2312. adapter->intr.type = VMXNET3_IT_MSIX;
  2313. }
  2314. #ifdef CONFIG_PCI_MSI
  2315. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2316. int vector, err = 0;
  2317. adapter->intr.num_intrs = (adapter->share_intr ==
  2318. VMXNET3_INTR_TXSHARE) ? 1 :
  2319. adapter->num_tx_queues;
  2320. adapter->intr.num_intrs += (adapter->share_intr ==
  2321. VMXNET3_INTR_BUDDYSHARE) ? 0 :
  2322. adapter->num_rx_queues;
  2323. adapter->intr.num_intrs += 1; /* for link event */
  2324. adapter->intr.num_intrs = (adapter->intr.num_intrs >
  2325. VMXNET3_LINUX_MIN_MSIX_VECT
  2326. ? adapter->intr.num_intrs :
  2327. VMXNET3_LINUX_MIN_MSIX_VECT);
  2328. for (vector = 0; vector < adapter->intr.num_intrs; vector++)
  2329. adapter->intr.msix_entries[vector].entry = vector;
  2330. err = vmxnet3_acquire_msix_vectors(adapter,
  2331. adapter->intr.num_intrs);
  2332. /* If we cannot allocate one MSIx vector per queue
  2333. * then limit the number of rx queues to 1
  2334. */
  2335. if (err == VMXNET3_LINUX_MIN_MSIX_VECT) {
  2336. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE
  2337. || adapter->num_rx_queues != 1) {
  2338. adapter->share_intr = VMXNET3_INTR_TXSHARE;
  2339. netdev_err(adapter->netdev,
  2340. "Number of rx queues : 1\n");
  2341. adapter->num_rx_queues = 1;
  2342. adapter->intr.num_intrs =
  2343. VMXNET3_LINUX_MIN_MSIX_VECT;
  2344. }
  2345. return;
  2346. }
  2347. if (!err)
  2348. return;
  2349. /* If we cannot allocate MSIx vectors use only one rx queue */
  2350. dev_info(&adapter->pdev->dev,
  2351. "Failed to enable MSI-X, error %d. "
  2352. "Limiting #rx queues to 1, try MSI.\n", err);
  2353. adapter->intr.type = VMXNET3_IT_MSI;
  2354. }
  2355. if (adapter->intr.type == VMXNET3_IT_MSI) {
  2356. int err;
  2357. err = pci_enable_msi(adapter->pdev);
  2358. if (!err) {
  2359. adapter->num_rx_queues = 1;
  2360. adapter->intr.num_intrs = 1;
  2361. return;
  2362. }
  2363. }
  2364. #endif /* CONFIG_PCI_MSI */
  2365. adapter->num_rx_queues = 1;
  2366. dev_info(&adapter->netdev->dev,
  2367. "Using INTx interrupt, #Rx queues: 1.\n");
  2368. adapter->intr.type = VMXNET3_IT_INTX;
  2369. /* INT-X related setting */
  2370. adapter->intr.num_intrs = 1;
  2371. }
  2372. static void
  2373. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  2374. {
  2375. if (adapter->intr.type == VMXNET3_IT_MSIX)
  2376. pci_disable_msix(adapter->pdev);
  2377. else if (adapter->intr.type == VMXNET3_IT_MSI)
  2378. pci_disable_msi(adapter->pdev);
  2379. else
  2380. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  2381. }
  2382. static void
  2383. vmxnet3_tx_timeout(struct net_device *netdev)
  2384. {
  2385. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2386. adapter->tx_timeout_count++;
  2387. netdev_err(adapter->netdev, "tx hang\n");
  2388. schedule_work(&adapter->work);
  2389. netif_wake_queue(adapter->netdev);
  2390. }
  2391. static void
  2392. vmxnet3_reset_work(struct work_struct *data)
  2393. {
  2394. struct vmxnet3_adapter *adapter;
  2395. adapter = container_of(data, struct vmxnet3_adapter, work);
  2396. /* if another thread is resetting the device, no need to proceed */
  2397. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2398. return;
  2399. /* if the device is closed, we must leave it alone */
  2400. rtnl_lock();
  2401. if (netif_running(adapter->netdev)) {
  2402. netdev_notice(adapter->netdev, "resetting\n");
  2403. vmxnet3_quiesce_dev(adapter);
  2404. vmxnet3_reset_dev(adapter);
  2405. vmxnet3_activate_dev(adapter);
  2406. } else {
  2407. netdev_info(adapter->netdev, "already closed\n");
  2408. }
  2409. rtnl_unlock();
  2410. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2411. }
  2412. static int
  2413. vmxnet3_probe_device(struct pci_dev *pdev,
  2414. const struct pci_device_id *id)
  2415. {
  2416. static const struct net_device_ops vmxnet3_netdev_ops = {
  2417. .ndo_open = vmxnet3_open,
  2418. .ndo_stop = vmxnet3_close,
  2419. .ndo_start_xmit = vmxnet3_xmit_frame,
  2420. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  2421. .ndo_change_mtu = vmxnet3_change_mtu,
  2422. .ndo_set_features = vmxnet3_set_features,
  2423. .ndo_get_stats64 = vmxnet3_get_stats64,
  2424. .ndo_tx_timeout = vmxnet3_tx_timeout,
  2425. .ndo_set_rx_mode = vmxnet3_set_mc,
  2426. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  2427. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  2428. #ifdef CONFIG_NET_POLL_CONTROLLER
  2429. .ndo_poll_controller = vmxnet3_netpoll,
  2430. #endif
  2431. };
  2432. int err;
  2433. bool dma64 = false; /* stupid gcc */
  2434. u32 ver;
  2435. struct net_device *netdev;
  2436. struct vmxnet3_adapter *adapter;
  2437. u8 mac[ETH_ALEN];
  2438. int size;
  2439. int num_tx_queues;
  2440. int num_rx_queues;
  2441. if (!pci_msi_enabled())
  2442. enable_mq = 0;
  2443. #ifdef VMXNET3_RSS
  2444. if (enable_mq)
  2445. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2446. (int)num_online_cpus());
  2447. else
  2448. #endif
  2449. num_rx_queues = 1;
  2450. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2451. if (enable_mq)
  2452. num_tx_queues = min(VMXNET3_DEVICE_MAX_TX_QUEUES,
  2453. (int)num_online_cpus());
  2454. else
  2455. num_tx_queues = 1;
  2456. num_tx_queues = rounddown_pow_of_two(num_tx_queues);
  2457. netdev = alloc_etherdev_mq(sizeof(struct vmxnet3_adapter),
  2458. max(num_tx_queues, num_rx_queues));
  2459. dev_info(&pdev->dev,
  2460. "# of Tx queues : %d, # of Rx queues : %d\n",
  2461. num_tx_queues, num_rx_queues);
  2462. if (!netdev)
  2463. return -ENOMEM;
  2464. pci_set_drvdata(pdev, netdev);
  2465. adapter = netdev_priv(netdev);
  2466. adapter->netdev = netdev;
  2467. adapter->pdev = pdev;
  2468. spin_lock_init(&adapter->cmd_lock);
  2469. adapter->adapter_pa = dma_map_single(&adapter->pdev->dev, adapter,
  2470. sizeof(struct vmxnet3_adapter),
  2471. PCI_DMA_TODEVICE);
  2472. adapter->shared = dma_alloc_coherent(
  2473. &adapter->pdev->dev,
  2474. sizeof(struct Vmxnet3_DriverShared),
  2475. &adapter->shared_pa, GFP_KERNEL);
  2476. if (!adapter->shared) {
  2477. dev_err(&pdev->dev, "Failed to allocate memory\n");
  2478. err = -ENOMEM;
  2479. goto err_alloc_shared;
  2480. }
  2481. adapter->num_rx_queues = num_rx_queues;
  2482. adapter->num_tx_queues = num_tx_queues;
  2483. adapter->rx_buf_per_pkt = 1;
  2484. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2485. size += sizeof(struct Vmxnet3_RxQueueDesc) * adapter->num_rx_queues;
  2486. adapter->tqd_start = dma_alloc_coherent(&adapter->pdev->dev, size,
  2487. &adapter->queue_desc_pa,
  2488. GFP_KERNEL);
  2489. if (!adapter->tqd_start) {
  2490. dev_err(&pdev->dev, "Failed to allocate memory\n");
  2491. err = -ENOMEM;
  2492. goto err_alloc_queue_desc;
  2493. }
  2494. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start +
  2495. adapter->num_tx_queues);
  2496. adapter->pm_conf = dma_alloc_coherent(&adapter->pdev->dev,
  2497. sizeof(struct Vmxnet3_PMConf),
  2498. &adapter->pm_conf_pa,
  2499. GFP_KERNEL);
  2500. if (adapter->pm_conf == NULL) {
  2501. err = -ENOMEM;
  2502. goto err_alloc_pm;
  2503. }
  2504. #ifdef VMXNET3_RSS
  2505. adapter->rss_conf = dma_alloc_coherent(&adapter->pdev->dev,
  2506. sizeof(struct UPT1_RSSConf),
  2507. &adapter->rss_conf_pa,
  2508. GFP_KERNEL);
  2509. if (adapter->rss_conf == NULL) {
  2510. err = -ENOMEM;
  2511. goto err_alloc_rss;
  2512. }
  2513. #endif /* VMXNET3_RSS */
  2514. err = vmxnet3_alloc_pci_resources(adapter, &dma64);
  2515. if (err < 0)
  2516. goto err_alloc_pci;
  2517. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  2518. if (ver & 1) {
  2519. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_VRRS, 1);
  2520. } else {
  2521. dev_err(&pdev->dev,
  2522. "Incompatible h/w version (0x%x) for adapter\n", ver);
  2523. err = -EBUSY;
  2524. goto err_ver;
  2525. }
  2526. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  2527. if (ver & 1) {
  2528. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  2529. } else {
  2530. dev_err(&pdev->dev,
  2531. "Incompatible upt version (0x%x) for adapter\n", ver);
  2532. err = -EBUSY;
  2533. goto err_ver;
  2534. }
  2535. SET_NETDEV_DEV(netdev, &pdev->dev);
  2536. vmxnet3_declare_features(adapter, dma64);
  2537. if (adapter->num_tx_queues == adapter->num_rx_queues)
  2538. adapter->share_intr = VMXNET3_INTR_BUDDYSHARE;
  2539. else
  2540. adapter->share_intr = VMXNET3_INTR_DONTSHARE;
  2541. vmxnet3_alloc_intr_resources(adapter);
  2542. #ifdef VMXNET3_RSS
  2543. if (adapter->num_rx_queues > 1 &&
  2544. adapter->intr.type == VMXNET3_IT_MSIX) {
  2545. adapter->rss = true;
  2546. netdev->hw_features |= NETIF_F_RXHASH;
  2547. netdev->features |= NETIF_F_RXHASH;
  2548. dev_dbg(&pdev->dev, "RSS is enabled.\n");
  2549. } else {
  2550. adapter->rss = false;
  2551. }
  2552. #endif
  2553. vmxnet3_read_mac_addr(adapter, mac);
  2554. memcpy(netdev->dev_addr, mac, netdev->addr_len);
  2555. netdev->netdev_ops = &vmxnet3_netdev_ops;
  2556. vmxnet3_set_ethtool_ops(netdev);
  2557. netdev->watchdog_timeo = 5 * HZ;
  2558. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  2559. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2560. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2561. int i;
  2562. for (i = 0; i < adapter->num_rx_queues; i++) {
  2563. netif_napi_add(adapter->netdev,
  2564. &adapter->rx_queue[i].napi,
  2565. vmxnet3_poll_rx_only, 64);
  2566. }
  2567. } else {
  2568. netif_napi_add(adapter->netdev, &adapter->rx_queue[0].napi,
  2569. vmxnet3_poll, 64);
  2570. }
  2571. netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
  2572. netif_set_real_num_rx_queues(adapter->netdev, adapter->num_rx_queues);
  2573. netif_carrier_off(netdev);
  2574. err = register_netdev(netdev);
  2575. if (err) {
  2576. dev_err(&pdev->dev, "Failed to register adapter\n");
  2577. goto err_register;
  2578. }
  2579. vmxnet3_check_link(adapter, false);
  2580. return 0;
  2581. err_register:
  2582. vmxnet3_free_intr_resources(adapter);
  2583. err_ver:
  2584. vmxnet3_free_pci_resources(adapter);
  2585. err_alloc_pci:
  2586. #ifdef VMXNET3_RSS
  2587. dma_free_coherent(&adapter->pdev->dev, sizeof(struct UPT1_RSSConf),
  2588. adapter->rss_conf, adapter->rss_conf_pa);
  2589. err_alloc_rss:
  2590. #endif
  2591. dma_free_coherent(&adapter->pdev->dev, sizeof(struct Vmxnet3_PMConf),
  2592. adapter->pm_conf, adapter->pm_conf_pa);
  2593. err_alloc_pm:
  2594. dma_free_coherent(&adapter->pdev->dev, size, adapter->tqd_start,
  2595. adapter->queue_desc_pa);
  2596. err_alloc_queue_desc:
  2597. dma_free_coherent(&adapter->pdev->dev,
  2598. sizeof(struct Vmxnet3_DriverShared),
  2599. adapter->shared, adapter->shared_pa);
  2600. err_alloc_shared:
  2601. dma_unmap_single(&adapter->pdev->dev, adapter->adapter_pa,
  2602. sizeof(struct vmxnet3_adapter), PCI_DMA_TODEVICE);
  2603. pci_set_drvdata(pdev, NULL);
  2604. free_netdev(netdev);
  2605. return err;
  2606. }
  2607. static void
  2608. vmxnet3_remove_device(struct pci_dev *pdev)
  2609. {
  2610. struct net_device *netdev = pci_get_drvdata(pdev);
  2611. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2612. int size = 0;
  2613. int num_rx_queues;
  2614. #ifdef VMXNET3_RSS
  2615. if (enable_mq)
  2616. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2617. (int)num_online_cpus());
  2618. else
  2619. #endif
  2620. num_rx_queues = 1;
  2621. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2622. cancel_work_sync(&adapter->work);
  2623. unregister_netdev(netdev);
  2624. vmxnet3_free_intr_resources(adapter);
  2625. vmxnet3_free_pci_resources(adapter);
  2626. #ifdef VMXNET3_RSS
  2627. dma_free_coherent(&adapter->pdev->dev, sizeof(struct UPT1_RSSConf),
  2628. adapter->rss_conf, adapter->rss_conf_pa);
  2629. #endif
  2630. dma_free_coherent(&adapter->pdev->dev, sizeof(struct Vmxnet3_PMConf),
  2631. adapter->pm_conf, adapter->pm_conf_pa);
  2632. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2633. size += sizeof(struct Vmxnet3_RxQueueDesc) * num_rx_queues;
  2634. dma_free_coherent(&adapter->pdev->dev, size, adapter->tqd_start,
  2635. adapter->queue_desc_pa);
  2636. dma_free_coherent(&adapter->pdev->dev,
  2637. sizeof(struct Vmxnet3_DriverShared),
  2638. adapter->shared, adapter->shared_pa);
  2639. dma_unmap_single(&adapter->pdev->dev, adapter->adapter_pa,
  2640. sizeof(struct vmxnet3_adapter), PCI_DMA_TODEVICE);
  2641. free_netdev(netdev);
  2642. }
  2643. #ifdef CONFIG_PM
  2644. static int
  2645. vmxnet3_suspend(struct device *device)
  2646. {
  2647. struct pci_dev *pdev = to_pci_dev(device);
  2648. struct net_device *netdev = pci_get_drvdata(pdev);
  2649. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2650. struct Vmxnet3_PMConf *pmConf;
  2651. struct ethhdr *ehdr;
  2652. struct arphdr *ahdr;
  2653. u8 *arpreq;
  2654. struct in_device *in_dev;
  2655. struct in_ifaddr *ifa;
  2656. unsigned long flags;
  2657. int i = 0;
  2658. if (!netif_running(netdev))
  2659. return 0;
  2660. for (i = 0; i < adapter->num_rx_queues; i++)
  2661. napi_disable(&adapter->rx_queue[i].napi);
  2662. vmxnet3_disable_all_intrs(adapter);
  2663. vmxnet3_free_irqs(adapter);
  2664. vmxnet3_free_intr_resources(adapter);
  2665. netif_device_detach(netdev);
  2666. netif_tx_stop_all_queues(netdev);
  2667. /* Create wake-up filters. */
  2668. pmConf = adapter->pm_conf;
  2669. memset(pmConf, 0, sizeof(*pmConf));
  2670. if (adapter->wol & WAKE_UCAST) {
  2671. pmConf->filters[i].patternSize = ETH_ALEN;
  2672. pmConf->filters[i].maskSize = 1;
  2673. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  2674. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  2675. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2676. i++;
  2677. }
  2678. if (adapter->wol & WAKE_ARP) {
  2679. in_dev = in_dev_get(netdev);
  2680. if (!in_dev)
  2681. goto skip_arp;
  2682. ifa = (struct in_ifaddr *)in_dev->ifa_list;
  2683. if (!ifa)
  2684. goto skip_arp;
  2685. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  2686. sizeof(struct arphdr) + /* ARP header */
  2687. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  2688. 2 * sizeof(u32); /*2 IPv4 addresses */
  2689. pmConf->filters[i].maskSize =
  2690. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  2691. /* ETH_P_ARP in Ethernet header. */
  2692. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  2693. ehdr->h_proto = htons(ETH_P_ARP);
  2694. /* ARPOP_REQUEST in ARP header. */
  2695. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  2696. ahdr->ar_op = htons(ARPOP_REQUEST);
  2697. arpreq = (u8 *)(ahdr + 1);
  2698. /* The Unicast IPv4 address in 'tip' field. */
  2699. arpreq += 2 * ETH_ALEN + sizeof(u32);
  2700. *(u32 *)arpreq = ifa->ifa_address;
  2701. /* The mask for the relevant bits. */
  2702. pmConf->filters[i].mask[0] = 0x00;
  2703. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  2704. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  2705. pmConf->filters[i].mask[3] = 0x00;
  2706. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  2707. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  2708. in_dev_put(in_dev);
  2709. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2710. i++;
  2711. }
  2712. skip_arp:
  2713. if (adapter->wol & WAKE_MAGIC)
  2714. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_MAGIC;
  2715. pmConf->numFilters = i;
  2716. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2717. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2718. *pmConf));
  2719. adapter->shared->devRead.pmConfDesc.confPA =
  2720. cpu_to_le64(adapter->pm_conf_pa);
  2721. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2722. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2723. VMXNET3_CMD_UPDATE_PMCFG);
  2724. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2725. pci_save_state(pdev);
  2726. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  2727. adapter->wol);
  2728. pci_disable_device(pdev);
  2729. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  2730. return 0;
  2731. }
  2732. static int
  2733. vmxnet3_resume(struct device *device)
  2734. {
  2735. int err, i = 0;
  2736. unsigned long flags;
  2737. struct pci_dev *pdev = to_pci_dev(device);
  2738. struct net_device *netdev = pci_get_drvdata(pdev);
  2739. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2740. struct Vmxnet3_PMConf *pmConf;
  2741. if (!netif_running(netdev))
  2742. return 0;
  2743. /* Destroy wake-up filters. */
  2744. pmConf = adapter->pm_conf;
  2745. memset(pmConf, 0, sizeof(*pmConf));
  2746. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2747. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2748. *pmConf));
  2749. adapter->shared->devRead.pmConfDesc.confPA =
  2750. cpu_to_le64(adapter->pm_conf_pa);
  2751. netif_device_attach(netdev);
  2752. pci_set_power_state(pdev, PCI_D0);
  2753. pci_restore_state(pdev);
  2754. err = pci_enable_device_mem(pdev);
  2755. if (err != 0)
  2756. return err;
  2757. pci_enable_wake(pdev, PCI_D0, 0);
  2758. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2759. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2760. VMXNET3_CMD_UPDATE_PMCFG);
  2761. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2762. vmxnet3_alloc_intr_resources(adapter);
  2763. vmxnet3_request_irqs(adapter);
  2764. for (i = 0; i < adapter->num_rx_queues; i++)
  2765. napi_enable(&adapter->rx_queue[i].napi);
  2766. vmxnet3_enable_all_intrs(adapter);
  2767. return 0;
  2768. }
  2769. static const struct dev_pm_ops vmxnet3_pm_ops = {
  2770. .suspend = vmxnet3_suspend,
  2771. .resume = vmxnet3_resume,
  2772. };
  2773. #endif
  2774. static struct pci_driver vmxnet3_driver = {
  2775. .name = vmxnet3_driver_name,
  2776. .id_table = vmxnet3_pciid_table,
  2777. .probe = vmxnet3_probe_device,
  2778. .remove = vmxnet3_remove_device,
  2779. #ifdef CONFIG_PM
  2780. .driver.pm = &vmxnet3_pm_ops,
  2781. #endif
  2782. };
  2783. static int __init
  2784. vmxnet3_init_module(void)
  2785. {
  2786. pr_info("%s - version %s\n", VMXNET3_DRIVER_DESC,
  2787. VMXNET3_DRIVER_VERSION_REPORT);
  2788. return pci_register_driver(&vmxnet3_driver);
  2789. }
  2790. module_init(vmxnet3_init_module);
  2791. static void
  2792. vmxnet3_exit_module(void)
  2793. {
  2794. pci_unregister_driver(&vmxnet3_driver);
  2795. }
  2796. module_exit(vmxnet3_exit_module);
  2797. MODULE_AUTHOR("VMware, Inc.");
  2798. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  2799. MODULE_LICENSE("GPL v2");
  2800. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);