mdio-octeon.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2009-2012 Cavium, Inc.
  7. */
  8. #include <linux/platform_device.h>
  9. #include <linux/of_mdio.h>
  10. #include <linux/delay.h>
  11. #include <linux/module.h>
  12. #include <linux/init.h>
  13. #include <linux/gfp.h>
  14. #include <linux/phy.h>
  15. #include <linux/io.h>
  16. #include <asm/octeon/octeon.h>
  17. #include <asm/octeon/cvmx-smix-defs.h>
  18. #define DRV_VERSION "1.0"
  19. #define DRV_DESCRIPTION "Cavium Networks Octeon SMI/MDIO driver"
  20. #define SMI_CMD 0x0
  21. #define SMI_WR_DAT 0x8
  22. #define SMI_RD_DAT 0x10
  23. #define SMI_CLK 0x18
  24. #define SMI_EN 0x20
  25. enum octeon_mdiobus_mode {
  26. UNINIT = 0,
  27. C22,
  28. C45
  29. };
  30. struct octeon_mdiobus {
  31. struct mii_bus *mii_bus;
  32. u64 register_base;
  33. resource_size_t mdio_phys;
  34. resource_size_t regsize;
  35. enum octeon_mdiobus_mode mode;
  36. int phy_irq[PHY_MAX_ADDR];
  37. };
  38. static void octeon_mdiobus_set_mode(struct octeon_mdiobus *p,
  39. enum octeon_mdiobus_mode m)
  40. {
  41. union cvmx_smix_clk smi_clk;
  42. if (m == p->mode)
  43. return;
  44. smi_clk.u64 = cvmx_read_csr(p->register_base + SMI_CLK);
  45. smi_clk.s.mode = (m == C45) ? 1 : 0;
  46. smi_clk.s.preamble = 1;
  47. cvmx_write_csr(p->register_base + SMI_CLK, smi_clk.u64);
  48. p->mode = m;
  49. }
  50. static int octeon_mdiobus_c45_addr(struct octeon_mdiobus *p,
  51. int phy_id, int regnum)
  52. {
  53. union cvmx_smix_cmd smi_cmd;
  54. union cvmx_smix_wr_dat smi_wr;
  55. int timeout = 1000;
  56. octeon_mdiobus_set_mode(p, C45);
  57. smi_wr.u64 = 0;
  58. smi_wr.s.dat = regnum & 0xffff;
  59. cvmx_write_csr(p->register_base + SMI_WR_DAT, smi_wr.u64);
  60. regnum = (regnum >> 16) & 0x1f;
  61. smi_cmd.u64 = 0;
  62. smi_cmd.s.phy_op = 0; /* MDIO_CLAUSE_45_ADDRESS */
  63. smi_cmd.s.phy_adr = phy_id;
  64. smi_cmd.s.reg_adr = regnum;
  65. cvmx_write_csr(p->register_base + SMI_CMD, smi_cmd.u64);
  66. do {
  67. /* Wait 1000 clocks so we don't saturate the RSL bus
  68. * doing reads.
  69. */
  70. __delay(1000);
  71. smi_wr.u64 = cvmx_read_csr(p->register_base + SMI_WR_DAT);
  72. } while (smi_wr.s.pending && --timeout);
  73. if (timeout <= 0)
  74. return -EIO;
  75. return 0;
  76. }
  77. static int octeon_mdiobus_read(struct mii_bus *bus, int phy_id, int regnum)
  78. {
  79. struct octeon_mdiobus *p = bus->priv;
  80. union cvmx_smix_cmd smi_cmd;
  81. union cvmx_smix_rd_dat smi_rd;
  82. unsigned int op = 1; /* MDIO_CLAUSE_22_READ */
  83. int timeout = 1000;
  84. if (regnum & MII_ADDR_C45) {
  85. int r = octeon_mdiobus_c45_addr(p, phy_id, regnum);
  86. if (r < 0)
  87. return r;
  88. regnum = (regnum >> 16) & 0x1f;
  89. op = 3; /* MDIO_CLAUSE_45_READ */
  90. } else {
  91. octeon_mdiobus_set_mode(p, C22);
  92. }
  93. smi_cmd.u64 = 0;
  94. smi_cmd.s.phy_op = op;
  95. smi_cmd.s.phy_adr = phy_id;
  96. smi_cmd.s.reg_adr = regnum;
  97. cvmx_write_csr(p->register_base + SMI_CMD, smi_cmd.u64);
  98. do {
  99. /* Wait 1000 clocks so we don't saturate the RSL bus
  100. * doing reads.
  101. */
  102. __delay(1000);
  103. smi_rd.u64 = cvmx_read_csr(p->register_base + SMI_RD_DAT);
  104. } while (smi_rd.s.pending && --timeout);
  105. if (smi_rd.s.val)
  106. return smi_rd.s.dat;
  107. else
  108. return -EIO;
  109. }
  110. static int octeon_mdiobus_write(struct mii_bus *bus, int phy_id,
  111. int regnum, u16 val)
  112. {
  113. struct octeon_mdiobus *p = bus->priv;
  114. union cvmx_smix_cmd smi_cmd;
  115. union cvmx_smix_wr_dat smi_wr;
  116. unsigned int op = 0; /* MDIO_CLAUSE_22_WRITE */
  117. int timeout = 1000;
  118. if (regnum & MII_ADDR_C45) {
  119. int r = octeon_mdiobus_c45_addr(p, phy_id, regnum);
  120. if (r < 0)
  121. return r;
  122. regnum = (regnum >> 16) & 0x1f;
  123. op = 1; /* MDIO_CLAUSE_45_WRITE */
  124. } else {
  125. octeon_mdiobus_set_mode(p, C22);
  126. }
  127. smi_wr.u64 = 0;
  128. smi_wr.s.dat = val;
  129. cvmx_write_csr(p->register_base + SMI_WR_DAT, smi_wr.u64);
  130. smi_cmd.u64 = 0;
  131. smi_cmd.s.phy_op = op;
  132. smi_cmd.s.phy_adr = phy_id;
  133. smi_cmd.s.reg_adr = regnum;
  134. cvmx_write_csr(p->register_base + SMI_CMD, smi_cmd.u64);
  135. do {
  136. /* Wait 1000 clocks so we don't saturate the RSL bus
  137. * doing reads.
  138. */
  139. __delay(1000);
  140. smi_wr.u64 = cvmx_read_csr(p->register_base + SMI_WR_DAT);
  141. } while (smi_wr.s.pending && --timeout);
  142. if (timeout <= 0)
  143. return -EIO;
  144. return 0;
  145. }
  146. static int octeon_mdiobus_probe(struct platform_device *pdev)
  147. {
  148. struct octeon_mdiobus *bus;
  149. struct resource *res_mem;
  150. union cvmx_smix_en smi_en;
  151. int err = -ENOENT;
  152. bus = devm_kzalloc(&pdev->dev, sizeof(*bus), GFP_KERNEL);
  153. if (!bus)
  154. return -ENOMEM;
  155. res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  156. if (res_mem == NULL) {
  157. dev_err(&pdev->dev, "found no memory resource\n");
  158. err = -ENXIO;
  159. goto fail;
  160. }
  161. bus->mdio_phys = res_mem->start;
  162. bus->regsize = resource_size(res_mem);
  163. if (!devm_request_mem_region(&pdev->dev, bus->mdio_phys, bus->regsize,
  164. res_mem->name)) {
  165. dev_err(&pdev->dev, "request_mem_region failed\n");
  166. goto fail;
  167. }
  168. bus->register_base =
  169. (u64)devm_ioremap(&pdev->dev, bus->mdio_phys, bus->regsize);
  170. bus->mii_bus = mdiobus_alloc();
  171. if (!bus->mii_bus)
  172. goto fail;
  173. smi_en.u64 = 0;
  174. smi_en.s.en = 1;
  175. cvmx_write_csr(bus->register_base + SMI_EN, smi_en.u64);
  176. bus->mii_bus->priv = bus;
  177. bus->mii_bus->irq = bus->phy_irq;
  178. bus->mii_bus->name = "mdio-octeon";
  179. snprintf(bus->mii_bus->id, MII_BUS_ID_SIZE, "%llx", bus->register_base);
  180. bus->mii_bus->parent = &pdev->dev;
  181. bus->mii_bus->read = octeon_mdiobus_read;
  182. bus->mii_bus->write = octeon_mdiobus_write;
  183. platform_set_drvdata(pdev, bus);
  184. err = of_mdiobus_register(bus->mii_bus, pdev->dev.of_node);
  185. if (err)
  186. goto fail_register;
  187. dev_info(&pdev->dev, "Version " DRV_VERSION "\n");
  188. return 0;
  189. fail_register:
  190. mdiobus_free(bus->mii_bus);
  191. fail:
  192. smi_en.u64 = 0;
  193. cvmx_write_csr(bus->register_base + SMI_EN, smi_en.u64);
  194. return err;
  195. }
  196. static int octeon_mdiobus_remove(struct platform_device *pdev)
  197. {
  198. struct octeon_mdiobus *bus;
  199. union cvmx_smix_en smi_en;
  200. bus = platform_get_drvdata(pdev);
  201. mdiobus_unregister(bus->mii_bus);
  202. mdiobus_free(bus->mii_bus);
  203. smi_en.u64 = 0;
  204. cvmx_write_csr(bus->register_base + SMI_EN, smi_en.u64);
  205. return 0;
  206. }
  207. static struct of_device_id octeon_mdiobus_match[] = {
  208. {
  209. .compatible = "cavium,octeon-3860-mdio",
  210. },
  211. {},
  212. };
  213. MODULE_DEVICE_TABLE(of, octeon_mdiobus_match);
  214. static struct platform_driver octeon_mdiobus_driver = {
  215. .driver = {
  216. .name = "mdio-octeon",
  217. .owner = THIS_MODULE,
  218. .of_match_table = octeon_mdiobus_match,
  219. },
  220. .probe = octeon_mdiobus_probe,
  221. .remove = octeon_mdiobus_remove,
  222. };
  223. void octeon_mdiobus_force_mod_depencency(void)
  224. {
  225. /* Let ethernet drivers force us to be loaded. */
  226. }
  227. EXPORT_SYMBOL(octeon_mdiobus_force_mod_depencency);
  228. module_platform_driver(octeon_mdiobus_driver);
  229. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  230. MODULE_VERSION(DRV_VERSION);
  231. MODULE_AUTHOR("David Daney");
  232. MODULE_LICENSE("GPL");