marvell.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063
  1. /*
  2. * drivers/net/phy/marvell.c
  3. *
  4. * Driver for Marvell PHYs
  5. *
  6. * Author: Andy Fleming
  7. *
  8. * Copyright (c) 2004 Freescale Semiconductor, Inc.
  9. *
  10. * Copyright (c) 2013 Michael Stapelberg <michael@stapelberg.de>
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/string.h>
  20. #include <linux/errno.h>
  21. #include <linux/unistd.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/init.h>
  24. #include <linux/delay.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/spinlock.h>
  29. #include <linux/mm.h>
  30. #include <linux/module.h>
  31. #include <linux/mii.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/phy.h>
  34. #include <linux/marvell_phy.h>
  35. #include <linux/of.h>
  36. #include <asm/io.h>
  37. #include <asm/irq.h>
  38. #include <asm/uaccess.h>
  39. #define MII_MARVELL_PHY_PAGE 22
  40. #define MII_M1011_IEVENT 0x13
  41. #define MII_M1011_IEVENT_CLEAR 0x0000
  42. #define MII_M1011_IMASK 0x12
  43. #define MII_M1011_IMASK_INIT 0x6400
  44. #define MII_M1011_IMASK_CLEAR 0x0000
  45. #define MII_M1011_PHY_SCR 0x10
  46. #define MII_M1011_PHY_SCR_AUTO_CROSS 0x0060
  47. #define MII_M1145_PHY_EXT_CR 0x14
  48. #define MII_M1145_RGMII_RX_DELAY 0x0080
  49. #define MII_M1145_RGMII_TX_DELAY 0x0002
  50. #define MII_M1111_PHY_LED_CONTROL 0x18
  51. #define MII_M1111_PHY_LED_DIRECT 0x4100
  52. #define MII_M1111_PHY_LED_COMBINE 0x411c
  53. #define MII_M1111_PHY_EXT_CR 0x14
  54. #define MII_M1111_RX_DELAY 0x80
  55. #define MII_M1111_TX_DELAY 0x2
  56. #define MII_M1111_PHY_EXT_SR 0x1b
  57. #define MII_M1111_HWCFG_MODE_MASK 0xf
  58. #define MII_M1111_HWCFG_MODE_COPPER_RGMII 0xb
  59. #define MII_M1111_HWCFG_MODE_FIBER_RGMII 0x3
  60. #define MII_M1111_HWCFG_MODE_SGMII_NO_CLK 0x4
  61. #define MII_M1111_HWCFG_MODE_COPPER_RTBI 0x9
  62. #define MII_M1111_HWCFG_FIBER_COPPER_AUTO 0x8000
  63. #define MII_M1111_HWCFG_FIBER_COPPER_RES 0x2000
  64. #define MII_M1111_COPPER 0
  65. #define MII_M1111_FIBER 1
  66. #define MII_88E1121_PHY_MSCR_PAGE 2
  67. #define MII_88E1121_PHY_MSCR_REG 21
  68. #define MII_88E1121_PHY_MSCR_RX_DELAY BIT(5)
  69. #define MII_88E1121_PHY_MSCR_TX_DELAY BIT(4)
  70. #define MII_88E1121_PHY_MSCR_DELAY_MASK (~(0x3 << 4))
  71. #define MII_88E1318S_PHY_MSCR1_REG 16
  72. #define MII_88E1318S_PHY_MSCR1_PAD_ODD BIT(6)
  73. /* Copper Specific Interrupt Enable Register */
  74. #define MII_88E1318S_PHY_CSIER 0x12
  75. /* WOL Event Interrupt Enable */
  76. #define MII_88E1318S_PHY_CSIER_WOL_EIE BIT(7)
  77. /* LED Timer Control Register */
  78. #define MII_88E1318S_PHY_LED_PAGE 0x03
  79. #define MII_88E1318S_PHY_LED_TCR 0x12
  80. #define MII_88E1318S_PHY_LED_TCR_FORCE_INT BIT(15)
  81. #define MII_88E1318S_PHY_LED_TCR_INTn_ENABLE BIT(7)
  82. #define MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW BIT(11)
  83. /* Magic Packet MAC address registers */
  84. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD2 0x17
  85. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD1 0x18
  86. #define MII_88E1318S_PHY_MAGIC_PACKET_WORD0 0x19
  87. #define MII_88E1318S_PHY_WOL_PAGE 0x11
  88. #define MII_88E1318S_PHY_WOL_CTRL 0x10
  89. #define MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS BIT(12)
  90. #define MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE BIT(14)
  91. #define MII_88E1121_PHY_LED_CTRL 16
  92. #define MII_88E1121_PHY_LED_PAGE 3
  93. #define MII_88E1121_PHY_LED_DEF 0x0030
  94. #define MII_M1011_PHY_STATUS 0x11
  95. #define MII_M1011_PHY_STATUS_1000 0x8000
  96. #define MII_M1011_PHY_STATUS_100 0x4000
  97. #define MII_M1011_PHY_STATUS_SPD_MASK 0xc000
  98. #define MII_M1011_PHY_STATUS_FULLDUPLEX 0x2000
  99. #define MII_M1011_PHY_STATUS_RESOLVED 0x0800
  100. #define MII_M1011_PHY_STATUS_LINK 0x0400
  101. #define MII_M1116R_CONTROL_REG_MAC 21
  102. MODULE_DESCRIPTION("Marvell PHY driver");
  103. MODULE_AUTHOR("Andy Fleming");
  104. MODULE_LICENSE("GPL");
  105. static int marvell_ack_interrupt(struct phy_device *phydev)
  106. {
  107. int err;
  108. /* Clear the interrupts by reading the reg */
  109. err = phy_read(phydev, MII_M1011_IEVENT);
  110. if (err < 0)
  111. return err;
  112. return 0;
  113. }
  114. static int marvell_config_intr(struct phy_device *phydev)
  115. {
  116. int err;
  117. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  118. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_INIT);
  119. else
  120. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_CLEAR);
  121. return err;
  122. }
  123. static int marvell_config_aneg(struct phy_device *phydev)
  124. {
  125. int err;
  126. /* The Marvell PHY has an errata which requires
  127. * that certain registers get written in order
  128. * to restart autonegotiation */
  129. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  130. if (err < 0)
  131. return err;
  132. err = phy_write(phydev, 0x1d, 0x1f);
  133. if (err < 0)
  134. return err;
  135. err = phy_write(phydev, 0x1e, 0x200c);
  136. if (err < 0)
  137. return err;
  138. err = phy_write(phydev, 0x1d, 0x5);
  139. if (err < 0)
  140. return err;
  141. err = phy_write(phydev, 0x1e, 0);
  142. if (err < 0)
  143. return err;
  144. err = phy_write(phydev, 0x1e, 0x100);
  145. if (err < 0)
  146. return err;
  147. err = phy_write(phydev, MII_M1011_PHY_SCR,
  148. MII_M1011_PHY_SCR_AUTO_CROSS);
  149. if (err < 0)
  150. return err;
  151. err = phy_write(phydev, MII_M1111_PHY_LED_CONTROL,
  152. MII_M1111_PHY_LED_DIRECT);
  153. if (err < 0)
  154. return err;
  155. err = genphy_config_aneg(phydev);
  156. if (err < 0)
  157. return err;
  158. if (phydev->autoneg != AUTONEG_ENABLE) {
  159. int bmcr;
  160. /*
  161. * A write to speed/duplex bits (that is performed by
  162. * genphy_config_aneg() call above) must be followed by
  163. * a software reset. Otherwise, the write has no effect.
  164. */
  165. bmcr = phy_read(phydev, MII_BMCR);
  166. if (bmcr < 0)
  167. return bmcr;
  168. err = phy_write(phydev, MII_BMCR, bmcr | BMCR_RESET);
  169. if (err < 0)
  170. return err;
  171. }
  172. return 0;
  173. }
  174. #ifdef CONFIG_OF_MDIO
  175. /*
  176. * Set and/or override some configuration registers based on the
  177. * marvell,reg-init property stored in the of_node for the phydev.
  178. *
  179. * marvell,reg-init = <reg-page reg mask value>,...;
  180. *
  181. * There may be one or more sets of <reg-page reg mask value>:
  182. *
  183. * reg-page: which register bank to use.
  184. * reg: the register.
  185. * mask: if non-zero, ANDed with existing register value.
  186. * value: ORed with the masked value and written to the regiser.
  187. *
  188. */
  189. static int marvell_of_reg_init(struct phy_device *phydev)
  190. {
  191. const __be32 *paddr;
  192. int len, i, saved_page, current_page, page_changed, ret;
  193. if (!phydev->dev.of_node)
  194. return 0;
  195. paddr = of_get_property(phydev->dev.of_node, "marvell,reg-init", &len);
  196. if (!paddr || len < (4 * sizeof(*paddr)))
  197. return 0;
  198. saved_page = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  199. if (saved_page < 0)
  200. return saved_page;
  201. page_changed = 0;
  202. current_page = saved_page;
  203. ret = 0;
  204. len /= sizeof(*paddr);
  205. for (i = 0; i < len - 3; i += 4) {
  206. u16 reg_page = be32_to_cpup(paddr + i);
  207. u16 reg = be32_to_cpup(paddr + i + 1);
  208. u16 mask = be32_to_cpup(paddr + i + 2);
  209. u16 val_bits = be32_to_cpup(paddr + i + 3);
  210. int val;
  211. if (reg_page != current_page) {
  212. current_page = reg_page;
  213. page_changed = 1;
  214. ret = phy_write(phydev, MII_MARVELL_PHY_PAGE, reg_page);
  215. if (ret < 0)
  216. goto err;
  217. }
  218. val = 0;
  219. if (mask) {
  220. val = phy_read(phydev, reg);
  221. if (val < 0) {
  222. ret = val;
  223. goto err;
  224. }
  225. val &= mask;
  226. }
  227. val |= val_bits;
  228. ret = phy_write(phydev, reg, val);
  229. if (ret < 0)
  230. goto err;
  231. }
  232. err:
  233. if (page_changed) {
  234. i = phy_write(phydev, MII_MARVELL_PHY_PAGE, saved_page);
  235. if (ret == 0)
  236. ret = i;
  237. }
  238. return ret;
  239. }
  240. #else
  241. static int marvell_of_reg_init(struct phy_device *phydev)
  242. {
  243. return 0;
  244. }
  245. #endif /* CONFIG_OF_MDIO */
  246. static int m88e1121_config_aneg(struct phy_device *phydev)
  247. {
  248. int err, oldpage, mscr;
  249. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  250. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  251. MII_88E1121_PHY_MSCR_PAGE);
  252. if (err < 0)
  253. return err;
  254. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  255. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
  256. (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
  257. (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
  258. mscr = phy_read(phydev, MII_88E1121_PHY_MSCR_REG) &
  259. MII_88E1121_PHY_MSCR_DELAY_MASK;
  260. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  261. mscr |= (MII_88E1121_PHY_MSCR_RX_DELAY |
  262. MII_88E1121_PHY_MSCR_TX_DELAY);
  263. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
  264. mscr |= MII_88E1121_PHY_MSCR_RX_DELAY;
  265. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  266. mscr |= MII_88E1121_PHY_MSCR_TX_DELAY;
  267. err = phy_write(phydev, MII_88E1121_PHY_MSCR_REG, mscr);
  268. if (err < 0)
  269. return err;
  270. }
  271. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  272. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  273. if (err < 0)
  274. return err;
  275. err = phy_write(phydev, MII_M1011_PHY_SCR,
  276. MII_M1011_PHY_SCR_AUTO_CROSS);
  277. if (err < 0)
  278. return err;
  279. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  280. phy_write(phydev, MII_MARVELL_PHY_PAGE, MII_88E1121_PHY_LED_PAGE);
  281. phy_write(phydev, MII_88E1121_PHY_LED_CTRL, MII_88E1121_PHY_LED_DEF);
  282. phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  283. err = genphy_config_aneg(phydev);
  284. return err;
  285. }
  286. static int m88e1318_config_aneg(struct phy_device *phydev)
  287. {
  288. int err, oldpage, mscr;
  289. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  290. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  291. MII_88E1121_PHY_MSCR_PAGE);
  292. if (err < 0)
  293. return err;
  294. mscr = phy_read(phydev, MII_88E1318S_PHY_MSCR1_REG);
  295. mscr |= MII_88E1318S_PHY_MSCR1_PAD_ODD;
  296. err = phy_write(phydev, MII_88E1318S_PHY_MSCR1_REG, mscr);
  297. if (err < 0)
  298. return err;
  299. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  300. if (err < 0)
  301. return err;
  302. return m88e1121_config_aneg(phydev);
  303. }
  304. static int m88e1510_config_aneg(struct phy_device *phydev)
  305. {
  306. int err;
  307. err = m88e1318_config_aneg(phydev);
  308. if (err < 0)
  309. return err;
  310. return marvell_of_reg_init(phydev);
  311. }
  312. static int m88e1116r_config_init(struct phy_device *phydev)
  313. {
  314. int temp;
  315. int err;
  316. temp = phy_read(phydev, MII_BMCR);
  317. temp |= BMCR_RESET;
  318. err = phy_write(phydev, MII_BMCR, temp);
  319. if (err < 0)
  320. return err;
  321. mdelay(500);
  322. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  323. if (err < 0)
  324. return err;
  325. temp = phy_read(phydev, MII_M1011_PHY_SCR);
  326. temp |= (7 << 12); /* max number of gigabit attempts */
  327. temp |= (1 << 11); /* enable downshift */
  328. temp |= MII_M1011_PHY_SCR_AUTO_CROSS;
  329. err = phy_write(phydev, MII_M1011_PHY_SCR, temp);
  330. if (err < 0)
  331. return err;
  332. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 2);
  333. if (err < 0)
  334. return err;
  335. temp = phy_read(phydev, MII_M1116R_CONTROL_REG_MAC);
  336. temp |= (1 << 5);
  337. temp |= (1 << 4);
  338. err = phy_write(phydev, MII_M1116R_CONTROL_REG_MAC, temp);
  339. if (err < 0)
  340. return err;
  341. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0);
  342. if (err < 0)
  343. return err;
  344. temp = phy_read(phydev, MII_BMCR);
  345. temp |= BMCR_RESET;
  346. err = phy_write(phydev, MII_BMCR, temp);
  347. if (err < 0)
  348. return err;
  349. mdelay(500);
  350. return 0;
  351. }
  352. static int m88e1111_config_init(struct phy_device *phydev)
  353. {
  354. int err;
  355. int temp;
  356. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  357. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
  358. (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
  359. (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
  360. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  361. if (temp < 0)
  362. return temp;
  363. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  364. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  365. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  366. temp &= ~MII_M1111_TX_DELAY;
  367. temp |= MII_M1111_RX_DELAY;
  368. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  369. temp &= ~MII_M1111_RX_DELAY;
  370. temp |= MII_M1111_TX_DELAY;
  371. }
  372. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  373. if (err < 0)
  374. return err;
  375. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  376. if (temp < 0)
  377. return temp;
  378. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  379. if (temp & MII_M1111_HWCFG_FIBER_COPPER_RES)
  380. temp |= MII_M1111_HWCFG_MODE_FIBER_RGMII;
  381. else
  382. temp |= MII_M1111_HWCFG_MODE_COPPER_RGMII;
  383. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  384. if (err < 0)
  385. return err;
  386. }
  387. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  388. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  389. if (temp < 0)
  390. return temp;
  391. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  392. temp |= MII_M1111_HWCFG_MODE_SGMII_NO_CLK;
  393. temp |= MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  394. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  395. if (err < 0)
  396. return err;
  397. }
  398. if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
  399. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  400. if (temp < 0)
  401. return temp;
  402. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  403. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  404. if (err < 0)
  405. return err;
  406. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  407. if (temp < 0)
  408. return temp;
  409. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  410. temp |= 0x7 | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  411. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  412. if (err < 0)
  413. return err;
  414. /* soft reset */
  415. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  416. if (err < 0)
  417. return err;
  418. do
  419. temp = phy_read(phydev, MII_BMCR);
  420. while (temp & BMCR_RESET);
  421. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  422. if (temp < 0)
  423. return temp;
  424. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  425. temp |= MII_M1111_HWCFG_MODE_COPPER_RTBI | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  426. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  427. if (err < 0)
  428. return err;
  429. }
  430. err = marvell_of_reg_init(phydev);
  431. if (err < 0)
  432. return err;
  433. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  434. }
  435. static int m88e1118_config_aneg(struct phy_device *phydev)
  436. {
  437. int err;
  438. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  439. if (err < 0)
  440. return err;
  441. err = phy_write(phydev, MII_M1011_PHY_SCR,
  442. MII_M1011_PHY_SCR_AUTO_CROSS);
  443. if (err < 0)
  444. return err;
  445. err = genphy_config_aneg(phydev);
  446. return 0;
  447. }
  448. static int m88e1118_config_init(struct phy_device *phydev)
  449. {
  450. int err;
  451. /* Change address */
  452. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  453. if (err < 0)
  454. return err;
  455. /* Enable 1000 Mbit */
  456. err = phy_write(phydev, 0x15, 0x1070);
  457. if (err < 0)
  458. return err;
  459. /* Change address */
  460. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0003);
  461. if (err < 0)
  462. return err;
  463. /* Adjust LED Control */
  464. if (phydev->dev_flags & MARVELL_PHY_M1118_DNS323_LEDS)
  465. err = phy_write(phydev, 0x10, 0x1100);
  466. else
  467. err = phy_write(phydev, 0x10, 0x021e);
  468. if (err < 0)
  469. return err;
  470. err = marvell_of_reg_init(phydev);
  471. if (err < 0)
  472. return err;
  473. /* Reset address */
  474. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  475. if (err < 0)
  476. return err;
  477. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  478. }
  479. static int m88e1149_config_init(struct phy_device *phydev)
  480. {
  481. int err;
  482. /* Change address */
  483. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0002);
  484. if (err < 0)
  485. return err;
  486. /* Enable 1000 Mbit */
  487. err = phy_write(phydev, 0x15, 0x1048);
  488. if (err < 0)
  489. return err;
  490. err = marvell_of_reg_init(phydev);
  491. if (err < 0)
  492. return err;
  493. /* Reset address */
  494. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x0);
  495. if (err < 0)
  496. return err;
  497. return phy_write(phydev, MII_BMCR, BMCR_RESET);
  498. }
  499. static int m88e1145_config_init(struct phy_device *phydev)
  500. {
  501. int err;
  502. /* Take care of errata E0 & E1 */
  503. err = phy_write(phydev, 0x1d, 0x001b);
  504. if (err < 0)
  505. return err;
  506. err = phy_write(phydev, 0x1e, 0x418f);
  507. if (err < 0)
  508. return err;
  509. err = phy_write(phydev, 0x1d, 0x0016);
  510. if (err < 0)
  511. return err;
  512. err = phy_write(phydev, 0x1e, 0xa2da);
  513. if (err < 0)
  514. return err;
  515. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  516. int temp = phy_read(phydev, MII_M1145_PHY_EXT_CR);
  517. if (temp < 0)
  518. return temp;
  519. temp |= (MII_M1145_RGMII_RX_DELAY | MII_M1145_RGMII_TX_DELAY);
  520. err = phy_write(phydev, MII_M1145_PHY_EXT_CR, temp);
  521. if (err < 0)
  522. return err;
  523. if (phydev->dev_flags & MARVELL_PHY_M1145_FLAGS_RESISTANCE) {
  524. err = phy_write(phydev, 0x1d, 0x0012);
  525. if (err < 0)
  526. return err;
  527. temp = phy_read(phydev, 0x1e);
  528. if (temp < 0)
  529. return temp;
  530. temp &= 0xf03f;
  531. temp |= 2 << 9; /* 36 ohm */
  532. temp |= 2 << 6; /* 39 ohm */
  533. err = phy_write(phydev, 0x1e, temp);
  534. if (err < 0)
  535. return err;
  536. err = phy_write(phydev, 0x1d, 0x3);
  537. if (err < 0)
  538. return err;
  539. err = phy_write(phydev, 0x1e, 0x8000);
  540. if (err < 0)
  541. return err;
  542. }
  543. }
  544. err = marvell_of_reg_init(phydev);
  545. if (err < 0)
  546. return err;
  547. return 0;
  548. }
  549. /* marvell_read_status
  550. *
  551. * Generic status code does not detect Fiber correctly!
  552. * Description:
  553. * Check the link, then figure out the current state
  554. * by comparing what we advertise with what the link partner
  555. * advertises. Start by checking the gigabit possibilities,
  556. * then move on to 10/100.
  557. */
  558. static int marvell_read_status(struct phy_device *phydev)
  559. {
  560. int adv;
  561. int err;
  562. int lpa;
  563. int status = 0;
  564. /* Update the link, but return if there
  565. * was an error */
  566. err = genphy_update_link(phydev);
  567. if (err)
  568. return err;
  569. if (AUTONEG_ENABLE == phydev->autoneg) {
  570. status = phy_read(phydev, MII_M1011_PHY_STATUS);
  571. if (status < 0)
  572. return status;
  573. lpa = phy_read(phydev, MII_LPA);
  574. if (lpa < 0)
  575. return lpa;
  576. adv = phy_read(phydev, MII_ADVERTISE);
  577. if (adv < 0)
  578. return adv;
  579. lpa &= adv;
  580. if (status & MII_M1011_PHY_STATUS_FULLDUPLEX)
  581. phydev->duplex = DUPLEX_FULL;
  582. else
  583. phydev->duplex = DUPLEX_HALF;
  584. status = status & MII_M1011_PHY_STATUS_SPD_MASK;
  585. phydev->pause = phydev->asym_pause = 0;
  586. switch (status) {
  587. case MII_M1011_PHY_STATUS_1000:
  588. phydev->speed = SPEED_1000;
  589. break;
  590. case MII_M1011_PHY_STATUS_100:
  591. phydev->speed = SPEED_100;
  592. break;
  593. default:
  594. phydev->speed = SPEED_10;
  595. break;
  596. }
  597. if (phydev->duplex == DUPLEX_FULL) {
  598. phydev->pause = lpa & LPA_PAUSE_CAP ? 1 : 0;
  599. phydev->asym_pause = lpa & LPA_PAUSE_ASYM ? 1 : 0;
  600. }
  601. } else {
  602. int bmcr = phy_read(phydev, MII_BMCR);
  603. if (bmcr < 0)
  604. return bmcr;
  605. if (bmcr & BMCR_FULLDPLX)
  606. phydev->duplex = DUPLEX_FULL;
  607. else
  608. phydev->duplex = DUPLEX_HALF;
  609. if (bmcr & BMCR_SPEED1000)
  610. phydev->speed = SPEED_1000;
  611. else if (bmcr & BMCR_SPEED100)
  612. phydev->speed = SPEED_100;
  613. else
  614. phydev->speed = SPEED_10;
  615. phydev->pause = phydev->asym_pause = 0;
  616. }
  617. return 0;
  618. }
  619. static int m88e1121_did_interrupt(struct phy_device *phydev)
  620. {
  621. int imask;
  622. imask = phy_read(phydev, MII_M1011_IEVENT);
  623. if (imask & MII_M1011_IMASK_INIT)
  624. return 1;
  625. return 0;
  626. }
  627. static void m88e1318_get_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  628. {
  629. wol->supported = WAKE_MAGIC;
  630. wol->wolopts = 0;
  631. if (phy_write(phydev, MII_MARVELL_PHY_PAGE,
  632. MII_88E1318S_PHY_WOL_PAGE) < 0)
  633. return;
  634. if (phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL) &
  635. MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE)
  636. wol->wolopts |= WAKE_MAGIC;
  637. if (phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00) < 0)
  638. return;
  639. }
  640. static int m88e1318_set_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
  641. {
  642. int err, oldpage, temp;
  643. oldpage = phy_read(phydev, MII_MARVELL_PHY_PAGE);
  644. if (wol->wolopts & WAKE_MAGIC) {
  645. /* Explicitly switch to page 0x00, just to be sure */
  646. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, 0x00);
  647. if (err < 0)
  648. return err;
  649. /* Enable the WOL interrupt */
  650. temp = phy_read(phydev, MII_88E1318S_PHY_CSIER);
  651. temp |= MII_88E1318S_PHY_CSIER_WOL_EIE;
  652. err = phy_write(phydev, MII_88E1318S_PHY_CSIER, temp);
  653. if (err < 0)
  654. return err;
  655. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  656. MII_88E1318S_PHY_LED_PAGE);
  657. if (err < 0)
  658. return err;
  659. /* Setup LED[2] as interrupt pin (active low) */
  660. temp = phy_read(phydev, MII_88E1318S_PHY_LED_TCR);
  661. temp &= ~MII_88E1318S_PHY_LED_TCR_FORCE_INT;
  662. temp |= MII_88E1318S_PHY_LED_TCR_INTn_ENABLE;
  663. temp |= MII_88E1318S_PHY_LED_TCR_INT_ACTIVE_LOW;
  664. err = phy_write(phydev, MII_88E1318S_PHY_LED_TCR, temp);
  665. if (err < 0)
  666. return err;
  667. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  668. MII_88E1318S_PHY_WOL_PAGE);
  669. if (err < 0)
  670. return err;
  671. /* Store the device address for the magic packet */
  672. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD2,
  673. ((phydev->attached_dev->dev_addr[5] << 8) |
  674. phydev->attached_dev->dev_addr[4]));
  675. if (err < 0)
  676. return err;
  677. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD1,
  678. ((phydev->attached_dev->dev_addr[3] << 8) |
  679. phydev->attached_dev->dev_addr[2]));
  680. if (err < 0)
  681. return err;
  682. err = phy_write(phydev, MII_88E1318S_PHY_MAGIC_PACKET_WORD0,
  683. ((phydev->attached_dev->dev_addr[1] << 8) |
  684. phydev->attached_dev->dev_addr[0]));
  685. if (err < 0)
  686. return err;
  687. /* Clear WOL status and enable magic packet matching */
  688. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  689. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  690. temp |= MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  691. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  692. if (err < 0)
  693. return err;
  694. } else {
  695. err = phy_write(phydev, MII_MARVELL_PHY_PAGE,
  696. MII_88E1318S_PHY_WOL_PAGE);
  697. if (err < 0)
  698. return err;
  699. /* Clear WOL status and disable magic packet matching */
  700. temp = phy_read(phydev, MII_88E1318S_PHY_WOL_CTRL);
  701. temp |= MII_88E1318S_PHY_WOL_CTRL_CLEAR_WOL_STATUS;
  702. temp &= ~MII_88E1318S_PHY_WOL_CTRL_MAGIC_PACKET_MATCH_ENABLE;
  703. err = phy_write(phydev, MII_88E1318S_PHY_WOL_CTRL, temp);
  704. if (err < 0)
  705. return err;
  706. }
  707. err = phy_write(phydev, MII_MARVELL_PHY_PAGE, oldpage);
  708. if (err < 0)
  709. return err;
  710. return 0;
  711. }
  712. static struct phy_driver marvell_drivers[] = {
  713. {
  714. .phy_id = MARVELL_PHY_ID_88E1101,
  715. .phy_id_mask = MARVELL_PHY_ID_MASK,
  716. .name = "Marvell 88E1101",
  717. .features = PHY_GBIT_FEATURES,
  718. .flags = PHY_HAS_INTERRUPT,
  719. .config_aneg = &marvell_config_aneg,
  720. .read_status = &genphy_read_status,
  721. .ack_interrupt = &marvell_ack_interrupt,
  722. .config_intr = &marvell_config_intr,
  723. .driver = { .owner = THIS_MODULE },
  724. },
  725. {
  726. .phy_id = MARVELL_PHY_ID_88E1112,
  727. .phy_id_mask = MARVELL_PHY_ID_MASK,
  728. .name = "Marvell 88E1112",
  729. .features = PHY_GBIT_FEATURES,
  730. .flags = PHY_HAS_INTERRUPT,
  731. .config_init = &m88e1111_config_init,
  732. .config_aneg = &marvell_config_aneg,
  733. .read_status = &genphy_read_status,
  734. .ack_interrupt = &marvell_ack_interrupt,
  735. .config_intr = &marvell_config_intr,
  736. .driver = { .owner = THIS_MODULE },
  737. },
  738. {
  739. .phy_id = MARVELL_PHY_ID_88E1111,
  740. .phy_id_mask = MARVELL_PHY_ID_MASK,
  741. .name = "Marvell 88E1111",
  742. .features = PHY_GBIT_FEATURES,
  743. .flags = PHY_HAS_INTERRUPT,
  744. .config_init = &m88e1111_config_init,
  745. .config_aneg = &marvell_config_aneg,
  746. .read_status = &marvell_read_status,
  747. .ack_interrupt = &marvell_ack_interrupt,
  748. .config_intr = &marvell_config_intr,
  749. .driver = { .owner = THIS_MODULE },
  750. },
  751. {
  752. .phy_id = MARVELL_PHY_ID_88E1118,
  753. .phy_id_mask = MARVELL_PHY_ID_MASK,
  754. .name = "Marvell 88E1118",
  755. .features = PHY_GBIT_FEATURES,
  756. .flags = PHY_HAS_INTERRUPT,
  757. .config_init = &m88e1118_config_init,
  758. .config_aneg = &m88e1118_config_aneg,
  759. .read_status = &genphy_read_status,
  760. .ack_interrupt = &marvell_ack_interrupt,
  761. .config_intr = &marvell_config_intr,
  762. .driver = {.owner = THIS_MODULE,},
  763. },
  764. {
  765. .phy_id = MARVELL_PHY_ID_88E1121R,
  766. .phy_id_mask = MARVELL_PHY_ID_MASK,
  767. .name = "Marvell 88E1121R",
  768. .features = PHY_GBIT_FEATURES,
  769. .flags = PHY_HAS_INTERRUPT,
  770. .config_aneg = &m88e1121_config_aneg,
  771. .read_status = &marvell_read_status,
  772. .ack_interrupt = &marvell_ack_interrupt,
  773. .config_intr = &marvell_config_intr,
  774. .did_interrupt = &m88e1121_did_interrupt,
  775. .driver = { .owner = THIS_MODULE },
  776. },
  777. {
  778. .phy_id = MARVELL_PHY_ID_88E1318S,
  779. .phy_id_mask = MARVELL_PHY_ID_MASK,
  780. .name = "Marvell 88E1318S",
  781. .features = PHY_GBIT_FEATURES,
  782. .flags = PHY_HAS_INTERRUPT,
  783. .config_aneg = &m88e1318_config_aneg,
  784. .read_status = &marvell_read_status,
  785. .ack_interrupt = &marvell_ack_interrupt,
  786. .config_intr = &marvell_config_intr,
  787. .did_interrupt = &m88e1121_did_interrupt,
  788. .get_wol = &m88e1318_get_wol,
  789. .set_wol = &m88e1318_set_wol,
  790. .driver = { .owner = THIS_MODULE },
  791. },
  792. {
  793. .phy_id = MARVELL_PHY_ID_88E1145,
  794. .phy_id_mask = MARVELL_PHY_ID_MASK,
  795. .name = "Marvell 88E1145",
  796. .features = PHY_GBIT_FEATURES,
  797. .flags = PHY_HAS_INTERRUPT,
  798. .config_init = &m88e1145_config_init,
  799. .config_aneg = &marvell_config_aneg,
  800. .read_status = &genphy_read_status,
  801. .ack_interrupt = &marvell_ack_interrupt,
  802. .config_intr = &marvell_config_intr,
  803. .driver = { .owner = THIS_MODULE },
  804. },
  805. {
  806. .phy_id = MARVELL_PHY_ID_88E1149R,
  807. .phy_id_mask = MARVELL_PHY_ID_MASK,
  808. .name = "Marvell 88E1149R",
  809. .features = PHY_GBIT_FEATURES,
  810. .flags = PHY_HAS_INTERRUPT,
  811. .config_init = &m88e1149_config_init,
  812. .config_aneg = &m88e1118_config_aneg,
  813. .read_status = &genphy_read_status,
  814. .ack_interrupt = &marvell_ack_interrupt,
  815. .config_intr = &marvell_config_intr,
  816. .driver = { .owner = THIS_MODULE },
  817. },
  818. {
  819. .phy_id = MARVELL_PHY_ID_88E1240,
  820. .phy_id_mask = MARVELL_PHY_ID_MASK,
  821. .name = "Marvell 88E1240",
  822. .features = PHY_GBIT_FEATURES,
  823. .flags = PHY_HAS_INTERRUPT,
  824. .config_init = &m88e1111_config_init,
  825. .config_aneg = &marvell_config_aneg,
  826. .read_status = &genphy_read_status,
  827. .ack_interrupt = &marvell_ack_interrupt,
  828. .config_intr = &marvell_config_intr,
  829. .driver = { .owner = THIS_MODULE },
  830. },
  831. {
  832. .phy_id = MARVELL_PHY_ID_88E1116R,
  833. .phy_id_mask = MARVELL_PHY_ID_MASK,
  834. .name = "Marvell 88E1116R",
  835. .features = PHY_GBIT_FEATURES,
  836. .flags = PHY_HAS_INTERRUPT,
  837. .config_init = &m88e1116r_config_init,
  838. .config_aneg = &genphy_config_aneg,
  839. .read_status = &genphy_read_status,
  840. .ack_interrupt = &marvell_ack_interrupt,
  841. .config_intr = &marvell_config_intr,
  842. .driver = { .owner = THIS_MODULE },
  843. },
  844. {
  845. .phy_id = MARVELL_PHY_ID_88E1510,
  846. .phy_id_mask = MARVELL_PHY_ID_MASK,
  847. .name = "Marvell 88E1510",
  848. .features = PHY_GBIT_FEATURES,
  849. .flags = PHY_HAS_INTERRUPT,
  850. .config_aneg = &m88e1510_config_aneg,
  851. .read_status = &marvell_read_status,
  852. .ack_interrupt = &marvell_ack_interrupt,
  853. .config_intr = &marvell_config_intr,
  854. .did_interrupt = &m88e1121_did_interrupt,
  855. .driver = { .owner = THIS_MODULE },
  856. },
  857. };
  858. static int __init marvell_init(void)
  859. {
  860. return phy_drivers_register(marvell_drivers,
  861. ARRAY_SIZE(marvell_drivers));
  862. }
  863. static void __exit marvell_exit(void)
  864. {
  865. phy_drivers_unregister(marvell_drivers,
  866. ARRAY_SIZE(marvell_drivers));
  867. }
  868. module_init(marvell_init);
  869. module_exit(marvell_exit);
  870. static struct mdio_device_id __maybe_unused marvell_tbl[] = {
  871. { MARVELL_PHY_ID_88E1101, MARVELL_PHY_ID_MASK },
  872. { MARVELL_PHY_ID_88E1112, MARVELL_PHY_ID_MASK },
  873. { MARVELL_PHY_ID_88E1111, MARVELL_PHY_ID_MASK },
  874. { MARVELL_PHY_ID_88E1118, MARVELL_PHY_ID_MASK },
  875. { MARVELL_PHY_ID_88E1121R, MARVELL_PHY_ID_MASK },
  876. { MARVELL_PHY_ID_88E1145, MARVELL_PHY_ID_MASK },
  877. { MARVELL_PHY_ID_88E1149R, MARVELL_PHY_ID_MASK },
  878. { MARVELL_PHY_ID_88E1240, MARVELL_PHY_ID_MASK },
  879. { MARVELL_PHY_ID_88E1318S, MARVELL_PHY_ID_MASK },
  880. { MARVELL_PHY_ID_88E1116R, MARVELL_PHY_ID_MASK },
  881. { MARVELL_PHY_ID_88E1510, MARVELL_PHY_ID_MASK },
  882. { }
  883. };
  884. MODULE_DEVICE_TABLE(mdio, marvell_tbl);