via-ircc.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620
  1. /********************************************************************
  2. Filename: via-ircc.c
  3. Version: 1.0
  4. Description: Driver for the VIA VT8231/VT8233 IrDA chipsets
  5. Author: VIA Technologies,inc
  6. Date : 08/06/2003
  7. Copyright (c) 1998-2003 VIA Technologies, Inc.
  8. This program is free software; you can redistribute it and/or modify it under
  9. the terms of the GNU General Public License as published by the Free Software
  10. Foundation; either version 2, or (at your option) any later version.
  11. This program is distributed in the hope that it will be useful, but WITHOUT
  12. ANY WARRANTIES OR REPRESENTATIONS; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  14. See the GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License along with
  16. this program; if not, write to the Free Software Foundation, Inc.,
  17. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. F01 Oct/02/02: Modify code for V0.11(move out back to back transfer)
  19. F02 Oct/28/02: Add SB device ID for 3147 and 3177.
  20. Comment :
  21. jul/09/2002 : only implement two kind of dongle currently.
  22. Oct/02/2002 : work on VT8231 and VT8233 .
  23. Aug/06/2003 : change driver format to pci driver .
  24. 2004-02-16: <sda@bdit.de>
  25. - Removed unneeded 'legacy' pci stuff.
  26. - Make sure SIR mode is set (hw_init()) before calling mode-dependent stuff.
  27. - On speed change from core, don't send SIR frame with new speed.
  28. Use current speed and change speeds later.
  29. - Make module-param dongle_id actually work.
  30. - New dongle_id 17 (0x11): TDFS4500. Single-ended SIR only.
  31. Tested with home-grown PCB on EPIA boards.
  32. - Code cleanup.
  33. ********************************************************************/
  34. #include <linux/module.h>
  35. #include <linux/kernel.h>
  36. #include <linux/types.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/ioport.h>
  40. #include <linux/delay.h>
  41. #include <linux/init.h>
  42. #include <linux/interrupt.h>
  43. #include <linux/rtnetlink.h>
  44. #include <linux/pci.h>
  45. #include <linux/dma-mapping.h>
  46. #include <linux/gfp.h>
  47. #include <asm/io.h>
  48. #include <asm/dma.h>
  49. #include <asm/byteorder.h>
  50. #include <linux/pm.h>
  51. #include <net/irda/wrapper.h>
  52. #include <net/irda/irda.h>
  53. #include <net/irda/irda_device.h>
  54. #include "via-ircc.h"
  55. #define VIA_MODULE_NAME "via-ircc"
  56. #define CHIP_IO_EXTENT 0x40
  57. static char *driver_name = VIA_MODULE_NAME;
  58. /* Module parameters */
  59. static int qos_mtt_bits = 0x07; /* 1 ms or more */
  60. static int dongle_id = 0; /* default: probe */
  61. /* We can't guess the type of connected dongle, user *must* supply it. */
  62. module_param(dongle_id, int, 0);
  63. /* Some prototypes */
  64. static int via_ircc_open(struct pci_dev *pdev, chipio_t *info,
  65. unsigned int id);
  66. static int via_ircc_dma_receive(struct via_ircc_cb *self);
  67. static int via_ircc_dma_receive_complete(struct via_ircc_cb *self,
  68. int iobase);
  69. static netdev_tx_t via_ircc_hard_xmit_sir(struct sk_buff *skb,
  70. struct net_device *dev);
  71. static netdev_tx_t via_ircc_hard_xmit_fir(struct sk_buff *skb,
  72. struct net_device *dev);
  73. static void via_hw_init(struct via_ircc_cb *self);
  74. static void via_ircc_change_speed(struct via_ircc_cb *self, __u32 baud);
  75. static irqreturn_t via_ircc_interrupt(int irq, void *dev_id);
  76. static int via_ircc_is_receiving(struct via_ircc_cb *self);
  77. static int via_ircc_read_dongle_id(int iobase);
  78. static int via_ircc_net_open(struct net_device *dev);
  79. static int via_ircc_net_close(struct net_device *dev);
  80. static int via_ircc_net_ioctl(struct net_device *dev, struct ifreq *rq,
  81. int cmd);
  82. static void via_ircc_change_dongle_speed(int iobase, int speed,
  83. int dongle_id);
  84. static int RxTimerHandler(struct via_ircc_cb *self, int iobase);
  85. static void hwreset(struct via_ircc_cb *self);
  86. static int via_ircc_dma_xmit(struct via_ircc_cb *self, u16 iobase);
  87. static int upload_rxdata(struct via_ircc_cb *self, int iobase);
  88. static int via_init_one(struct pci_dev *pcidev, const struct pci_device_id *id);
  89. static void via_remove_one(struct pci_dev *pdev);
  90. /* FIXME : Should use udelay() instead, even if we are x86 only - Jean II */
  91. static void iodelay(int udelay)
  92. {
  93. u8 data;
  94. int i;
  95. for (i = 0; i < udelay; i++) {
  96. data = inb(0x80);
  97. }
  98. }
  99. static DEFINE_PCI_DEVICE_TABLE(via_pci_tbl) = {
  100. { PCI_VENDOR_ID_VIA, 0x8231, PCI_ANY_ID, PCI_ANY_ID,0,0,0 },
  101. { PCI_VENDOR_ID_VIA, 0x3109, PCI_ANY_ID, PCI_ANY_ID,0,0,1 },
  102. { PCI_VENDOR_ID_VIA, 0x3074, PCI_ANY_ID, PCI_ANY_ID,0,0,2 },
  103. { PCI_VENDOR_ID_VIA, 0x3147, PCI_ANY_ID, PCI_ANY_ID,0,0,3 },
  104. { PCI_VENDOR_ID_VIA, 0x3177, PCI_ANY_ID, PCI_ANY_ID,0,0,4 },
  105. { 0, }
  106. };
  107. MODULE_DEVICE_TABLE(pci,via_pci_tbl);
  108. static struct pci_driver via_driver = {
  109. .name = VIA_MODULE_NAME,
  110. .id_table = via_pci_tbl,
  111. .probe = via_init_one,
  112. .remove = via_remove_one,
  113. };
  114. /*
  115. * Function via_ircc_init ()
  116. *
  117. * Initialize chip. Just find out chip type and resource.
  118. */
  119. static int __init via_ircc_init(void)
  120. {
  121. int rc;
  122. IRDA_DEBUG(3, "%s()\n", __func__);
  123. rc = pci_register_driver(&via_driver);
  124. if (rc < 0) {
  125. IRDA_DEBUG(0, "%s(): error rc = %d, returning -ENODEV...\n",
  126. __func__, rc);
  127. return -ENODEV;
  128. }
  129. return 0;
  130. }
  131. static int via_init_one(struct pci_dev *pcidev, const struct pci_device_id *id)
  132. {
  133. int rc;
  134. u8 temp,oldPCI_40,oldPCI_44,bTmp,bTmp1;
  135. u16 Chipset,FirDRQ1,FirDRQ0,FirIRQ,FirIOBase;
  136. chipio_t info;
  137. IRDA_DEBUG(2, "%s(): Device ID=(0X%X)\n", __func__, id->device);
  138. rc = pci_enable_device (pcidev);
  139. if (rc) {
  140. IRDA_DEBUG(0, "%s(): error rc = %d\n", __func__, rc);
  141. return -ENODEV;
  142. }
  143. // South Bridge exist
  144. if ( ReadLPCReg(0x20) != 0x3C )
  145. Chipset=0x3096;
  146. else
  147. Chipset=0x3076;
  148. if (Chipset==0x3076) {
  149. IRDA_DEBUG(2, "%s(): Chipset = 3076\n", __func__);
  150. WriteLPCReg(7,0x0c );
  151. temp=ReadLPCReg(0x30);//check if BIOS Enable Fir
  152. if((temp&0x01)==1) { // BIOS close or no FIR
  153. WriteLPCReg(0x1d, 0x82 );
  154. WriteLPCReg(0x23,0x18);
  155. temp=ReadLPCReg(0xF0);
  156. if((temp&0x01)==0) {
  157. temp=(ReadLPCReg(0x74)&0x03); //DMA
  158. FirDRQ0=temp + 4;
  159. temp=(ReadLPCReg(0x74)&0x0C) >> 2;
  160. FirDRQ1=temp + 4;
  161. } else {
  162. temp=(ReadLPCReg(0x74)&0x0C) >> 2; //DMA
  163. FirDRQ0=temp + 4;
  164. FirDRQ1=FirDRQ0;
  165. }
  166. FirIRQ=(ReadLPCReg(0x70)&0x0f); //IRQ
  167. FirIOBase=ReadLPCReg(0x60 ) << 8; //IO Space :high byte
  168. FirIOBase=FirIOBase| ReadLPCReg(0x61) ; //low byte
  169. FirIOBase=FirIOBase ;
  170. info.fir_base=FirIOBase;
  171. info.irq=FirIRQ;
  172. info.dma=FirDRQ1;
  173. info.dma2=FirDRQ0;
  174. pci_read_config_byte(pcidev,0x40,&bTmp);
  175. pci_write_config_byte(pcidev,0x40,((bTmp | 0x08) & 0xfe));
  176. pci_read_config_byte(pcidev,0x42,&bTmp);
  177. pci_write_config_byte(pcidev,0x42,(bTmp | 0xf0));
  178. pci_write_config_byte(pcidev,0x5a,0xc0);
  179. WriteLPCReg(0x28, 0x70 );
  180. rc = via_ircc_open(pcidev, &info, 0x3076);
  181. } else
  182. rc = -ENODEV; //IR not turn on
  183. } else { //Not VT1211
  184. IRDA_DEBUG(2, "%s(): Chipset = 3096\n", __func__);
  185. pci_read_config_byte(pcidev,0x67,&bTmp);//check if BIOS Enable Fir
  186. if((bTmp&0x01)==1) { // BIOS enable FIR
  187. //Enable Double DMA clock
  188. pci_read_config_byte(pcidev,0x42,&oldPCI_40);
  189. pci_write_config_byte(pcidev,0x42,oldPCI_40 | 0x80);
  190. pci_read_config_byte(pcidev,0x40,&oldPCI_40);
  191. pci_write_config_byte(pcidev,0x40,oldPCI_40 & 0xf7);
  192. pci_read_config_byte(pcidev,0x44,&oldPCI_44);
  193. pci_write_config_byte(pcidev,0x44,0x4e);
  194. //---------- read configuration from Function0 of south bridge
  195. if((bTmp&0x02)==0) {
  196. pci_read_config_byte(pcidev,0x44,&bTmp1); //DMA
  197. FirDRQ0 = (bTmp1 & 0x30) >> 4;
  198. pci_read_config_byte(pcidev,0x44,&bTmp1);
  199. FirDRQ1 = (bTmp1 & 0xc0) >> 6;
  200. } else {
  201. pci_read_config_byte(pcidev,0x44,&bTmp1); //DMA
  202. FirDRQ0 = (bTmp1 & 0x30) >> 4 ;
  203. FirDRQ1=0;
  204. }
  205. pci_read_config_byte(pcidev,0x47,&bTmp1); //IRQ
  206. FirIRQ = bTmp1 & 0x0f;
  207. pci_read_config_byte(pcidev,0x69,&bTmp);
  208. FirIOBase = bTmp << 8;//hight byte
  209. pci_read_config_byte(pcidev,0x68,&bTmp);
  210. FirIOBase = (FirIOBase | bTmp ) & 0xfff0;
  211. //-------------------------
  212. info.fir_base=FirIOBase;
  213. info.irq=FirIRQ;
  214. info.dma=FirDRQ1;
  215. info.dma2=FirDRQ0;
  216. rc = via_ircc_open(pcidev, &info, 0x3096);
  217. } else
  218. rc = -ENODEV; //IR not turn on !!!!!
  219. }//Not VT1211
  220. IRDA_DEBUG(2, "%s(): End - rc = %d\n", __func__, rc);
  221. return rc;
  222. }
  223. static void __exit via_ircc_cleanup(void)
  224. {
  225. IRDA_DEBUG(3, "%s()\n", __func__);
  226. /* Cleanup all instances of the driver */
  227. pci_unregister_driver (&via_driver);
  228. }
  229. static const struct net_device_ops via_ircc_sir_ops = {
  230. .ndo_start_xmit = via_ircc_hard_xmit_sir,
  231. .ndo_open = via_ircc_net_open,
  232. .ndo_stop = via_ircc_net_close,
  233. .ndo_do_ioctl = via_ircc_net_ioctl,
  234. };
  235. static const struct net_device_ops via_ircc_fir_ops = {
  236. .ndo_start_xmit = via_ircc_hard_xmit_fir,
  237. .ndo_open = via_ircc_net_open,
  238. .ndo_stop = via_ircc_net_close,
  239. .ndo_do_ioctl = via_ircc_net_ioctl,
  240. };
  241. /*
  242. * Function via_ircc_open(pdev, iobase, irq)
  243. *
  244. * Open driver instance
  245. *
  246. */
  247. static int via_ircc_open(struct pci_dev *pdev, chipio_t *info, unsigned int id)
  248. {
  249. struct net_device *dev;
  250. struct via_ircc_cb *self;
  251. int err;
  252. IRDA_DEBUG(3, "%s()\n", __func__);
  253. /* Allocate new instance of the driver */
  254. dev = alloc_irdadev(sizeof(struct via_ircc_cb));
  255. if (dev == NULL)
  256. return -ENOMEM;
  257. self = netdev_priv(dev);
  258. self->netdev = dev;
  259. spin_lock_init(&self->lock);
  260. pci_set_drvdata(pdev, self);
  261. /* Initialize Resource */
  262. self->io.cfg_base = info->cfg_base;
  263. self->io.fir_base = info->fir_base;
  264. self->io.irq = info->irq;
  265. self->io.fir_ext = CHIP_IO_EXTENT;
  266. self->io.dma = info->dma;
  267. self->io.dma2 = info->dma2;
  268. self->io.fifo_size = 32;
  269. self->chip_id = id;
  270. self->st_fifo.len = 0;
  271. self->RxDataReady = 0;
  272. /* Reserve the ioports that we need */
  273. if (!request_region(self->io.fir_base, self->io.fir_ext, driver_name)) {
  274. IRDA_DEBUG(0, "%s(), can't get iobase of 0x%03x\n",
  275. __func__, self->io.fir_base);
  276. err = -ENODEV;
  277. goto err_out1;
  278. }
  279. /* Initialize QoS for this device */
  280. irda_init_max_qos_capabilies(&self->qos);
  281. /* Check if user has supplied the dongle id or not */
  282. if (!dongle_id)
  283. dongle_id = via_ircc_read_dongle_id(self->io.fir_base);
  284. self->io.dongle_id = dongle_id;
  285. /* The only value we must override it the baudrate */
  286. /* Maximum speeds and capabilities are dongle-dependent. */
  287. switch( self->io.dongle_id ){
  288. case 0x0d:
  289. self->qos.baud_rate.bits =
  290. IR_9600 | IR_19200 | IR_38400 | IR_57600 | IR_115200 |
  291. IR_576000 | IR_1152000 | (IR_4000000 << 8);
  292. break;
  293. default:
  294. self->qos.baud_rate.bits =
  295. IR_9600 | IR_19200 | IR_38400 | IR_57600 | IR_115200;
  296. break;
  297. }
  298. /* Following was used for testing:
  299. *
  300. * self->qos.baud_rate.bits = IR_9600;
  301. *
  302. * Is is no good, as it prohibits (error-prone) speed-changes.
  303. */
  304. self->qos.min_turn_time.bits = qos_mtt_bits;
  305. irda_qos_bits_to_value(&self->qos);
  306. /* Max DMA buffer size needed = (data_size + 6) * (window_size) + 6; */
  307. self->rx_buff.truesize = 14384 + 2048;
  308. self->tx_buff.truesize = 14384 + 2048;
  309. /* Allocate memory if needed */
  310. self->rx_buff.head =
  311. dma_zalloc_coherent(&pdev->dev, self->rx_buff.truesize,
  312. &self->rx_buff_dma, GFP_KERNEL);
  313. if (self->rx_buff.head == NULL) {
  314. err = -ENOMEM;
  315. goto err_out2;
  316. }
  317. self->tx_buff.head =
  318. dma_zalloc_coherent(&pdev->dev, self->tx_buff.truesize,
  319. &self->tx_buff_dma, GFP_KERNEL);
  320. if (self->tx_buff.head == NULL) {
  321. err = -ENOMEM;
  322. goto err_out3;
  323. }
  324. self->rx_buff.in_frame = FALSE;
  325. self->rx_buff.state = OUTSIDE_FRAME;
  326. self->tx_buff.data = self->tx_buff.head;
  327. self->rx_buff.data = self->rx_buff.head;
  328. /* Reset Tx queue info */
  329. self->tx_fifo.len = self->tx_fifo.ptr = self->tx_fifo.free = 0;
  330. self->tx_fifo.tail = self->tx_buff.head;
  331. /* Override the network functions we need to use */
  332. dev->netdev_ops = &via_ircc_sir_ops;
  333. err = register_netdev(dev);
  334. if (err)
  335. goto err_out4;
  336. IRDA_MESSAGE("IrDA: Registered device %s (via-ircc)\n", dev->name);
  337. /* Initialise the hardware..
  338. */
  339. self->io.speed = 9600;
  340. via_hw_init(self);
  341. return 0;
  342. err_out4:
  343. dma_free_coherent(&pdev->dev, self->tx_buff.truesize,
  344. self->tx_buff.head, self->tx_buff_dma);
  345. err_out3:
  346. dma_free_coherent(&pdev->dev, self->rx_buff.truesize,
  347. self->rx_buff.head, self->rx_buff_dma);
  348. err_out2:
  349. release_region(self->io.fir_base, self->io.fir_ext);
  350. err_out1:
  351. pci_set_drvdata(pdev, NULL);
  352. free_netdev(dev);
  353. return err;
  354. }
  355. /*
  356. * Function via_remove_one(pdev)
  357. *
  358. * Close driver instance
  359. *
  360. */
  361. static void via_remove_one(struct pci_dev *pdev)
  362. {
  363. struct via_ircc_cb *self = pci_get_drvdata(pdev);
  364. int iobase;
  365. IRDA_DEBUG(3, "%s()\n", __func__);
  366. iobase = self->io.fir_base;
  367. ResetChip(iobase, 5); //hardware reset.
  368. /* Remove netdevice */
  369. unregister_netdev(self->netdev);
  370. /* Release the PORT that this driver is using */
  371. IRDA_DEBUG(2, "%s(), Releasing Region %03x\n",
  372. __func__, self->io.fir_base);
  373. release_region(self->io.fir_base, self->io.fir_ext);
  374. if (self->tx_buff.head)
  375. dma_free_coherent(&pdev->dev, self->tx_buff.truesize,
  376. self->tx_buff.head, self->tx_buff_dma);
  377. if (self->rx_buff.head)
  378. dma_free_coherent(&pdev->dev, self->rx_buff.truesize,
  379. self->rx_buff.head, self->rx_buff_dma);
  380. pci_set_drvdata(pdev, NULL);
  381. free_netdev(self->netdev);
  382. pci_disable_device(pdev);
  383. }
  384. /*
  385. * Function via_hw_init(self)
  386. *
  387. * Returns non-negative on success.
  388. *
  389. * Formerly via_ircc_setup
  390. */
  391. static void via_hw_init(struct via_ircc_cb *self)
  392. {
  393. int iobase = self->io.fir_base;
  394. IRDA_DEBUG(3, "%s()\n", __func__);
  395. SetMaxRxPacketSize(iobase, 0x0fff); //set to max:4095
  396. // FIFO Init
  397. EnRXFIFOReadyInt(iobase, OFF);
  398. EnRXFIFOHalfLevelInt(iobase, OFF);
  399. EnTXFIFOHalfLevelInt(iobase, OFF);
  400. EnTXFIFOUnderrunEOMInt(iobase, ON);
  401. EnTXFIFOReadyInt(iobase, OFF);
  402. InvertTX(iobase, OFF);
  403. InvertRX(iobase, OFF);
  404. if (ReadLPCReg(0x20) == 0x3c)
  405. WriteLPCReg(0xF0, 0); // for VT1211
  406. /* Int Init */
  407. EnRXSpecInt(iobase, ON);
  408. /* The following is basically hwreset */
  409. /* If this is the case, why not just call hwreset() ? Jean II */
  410. ResetChip(iobase, 5);
  411. EnableDMA(iobase, OFF);
  412. EnableTX(iobase, OFF);
  413. EnableRX(iobase, OFF);
  414. EnRXDMA(iobase, OFF);
  415. EnTXDMA(iobase, OFF);
  416. RXStart(iobase, OFF);
  417. TXStart(iobase, OFF);
  418. InitCard(iobase);
  419. CommonInit(iobase);
  420. SIRFilter(iobase, ON);
  421. SetSIR(iobase, ON);
  422. CRC16(iobase, ON);
  423. EnTXCRC(iobase, 0);
  424. WriteReg(iobase, I_ST_CT_0, 0x00);
  425. SetBaudRate(iobase, 9600);
  426. SetPulseWidth(iobase, 12);
  427. SetSendPreambleCount(iobase, 0);
  428. self->io.speed = 9600;
  429. self->st_fifo.len = 0;
  430. via_ircc_change_dongle_speed(iobase, self->io.speed,
  431. self->io.dongle_id);
  432. WriteReg(iobase, I_ST_CT_0, 0x80);
  433. }
  434. /*
  435. * Function via_ircc_read_dongle_id (void)
  436. *
  437. */
  438. static int via_ircc_read_dongle_id(int iobase)
  439. {
  440. int dongle_id = 9; /* Default to IBM */
  441. IRDA_ERROR("via-ircc: dongle probing not supported, please specify dongle_id module parameter.\n");
  442. return dongle_id;
  443. }
  444. /*
  445. * Function via_ircc_change_dongle_speed (iobase, speed, dongle_id)
  446. * Change speed of the attach dongle
  447. * only implement two type of dongle currently.
  448. */
  449. static void via_ircc_change_dongle_speed(int iobase, int speed,
  450. int dongle_id)
  451. {
  452. u8 mode = 0;
  453. /* speed is unused, as we use IsSIROn()/IsMIROn() */
  454. speed = speed;
  455. IRDA_DEBUG(1, "%s(): change_dongle_speed to %d for 0x%x, %d\n",
  456. __func__, speed, iobase, dongle_id);
  457. switch (dongle_id) {
  458. /* Note: The dongle_id's listed here are derived from
  459. * nsc-ircc.c */
  460. case 0x08: /* HP HSDL-2300, HP HSDL-3600/HSDL-3610 */
  461. UseOneRX(iobase, ON); // use one RX pin RX1,RX2
  462. InvertTX(iobase, OFF);
  463. InvertRX(iobase, OFF);
  464. EnRX2(iobase, ON); //sir to rx2
  465. EnGPIOtoRX2(iobase, OFF);
  466. if (IsSIROn(iobase)) { //sir
  467. // Mode select Off
  468. SlowIRRXLowActive(iobase, ON);
  469. udelay(1000);
  470. SlowIRRXLowActive(iobase, OFF);
  471. } else {
  472. if (IsMIROn(iobase)) { //mir
  473. // Mode select On
  474. SlowIRRXLowActive(iobase, OFF);
  475. udelay(20);
  476. } else { // fir
  477. if (IsFIROn(iobase)) { //fir
  478. // Mode select On
  479. SlowIRRXLowActive(iobase, OFF);
  480. udelay(20);
  481. }
  482. }
  483. }
  484. break;
  485. case 0x09: /* IBM31T1100 or Temic TFDS6000/TFDS6500 */
  486. UseOneRX(iobase, ON); //use ONE RX....RX1
  487. InvertTX(iobase, OFF);
  488. InvertRX(iobase, OFF); // invert RX pin
  489. EnRX2(iobase, ON);
  490. EnGPIOtoRX2(iobase, OFF);
  491. if (IsSIROn(iobase)) { //sir
  492. // Mode select On
  493. SlowIRRXLowActive(iobase, ON);
  494. udelay(20);
  495. // Mode select Off
  496. SlowIRRXLowActive(iobase, OFF);
  497. }
  498. if (IsMIROn(iobase)) { //mir
  499. // Mode select On
  500. SlowIRRXLowActive(iobase, OFF);
  501. udelay(20);
  502. // Mode select Off
  503. SlowIRRXLowActive(iobase, ON);
  504. } else { // fir
  505. if (IsFIROn(iobase)) { //fir
  506. // Mode select On
  507. SlowIRRXLowActive(iobase, OFF);
  508. // TX On
  509. WriteTX(iobase, ON);
  510. udelay(20);
  511. // Mode select OFF
  512. SlowIRRXLowActive(iobase, ON);
  513. udelay(20);
  514. // TX Off
  515. WriteTX(iobase, OFF);
  516. }
  517. }
  518. break;
  519. case 0x0d:
  520. UseOneRX(iobase, OFF); // use two RX pin RX1,RX2
  521. InvertTX(iobase, OFF);
  522. InvertRX(iobase, OFF);
  523. SlowIRRXLowActive(iobase, OFF);
  524. if (IsSIROn(iobase)) { //sir
  525. EnGPIOtoRX2(iobase, OFF);
  526. WriteGIO(iobase, OFF);
  527. EnRX2(iobase, OFF); //sir to rx2
  528. } else { // fir mir
  529. EnGPIOtoRX2(iobase, OFF);
  530. WriteGIO(iobase, OFF);
  531. EnRX2(iobase, OFF); //fir to rx
  532. }
  533. break;
  534. case 0x11: /* Temic TFDS4500 */
  535. IRDA_DEBUG(2, "%s: Temic TFDS4500: One RX pin, TX normal, RX inverted.\n", __func__);
  536. UseOneRX(iobase, ON); //use ONE RX....RX1
  537. InvertTX(iobase, OFF);
  538. InvertRX(iobase, ON); // invert RX pin
  539. EnRX2(iobase, ON); //sir to rx2
  540. EnGPIOtoRX2(iobase, OFF);
  541. if( IsSIROn(iobase) ){ //sir
  542. // Mode select On
  543. SlowIRRXLowActive(iobase, ON);
  544. udelay(20);
  545. // Mode select Off
  546. SlowIRRXLowActive(iobase, OFF);
  547. } else{
  548. IRDA_DEBUG(0, "%s: Warning: TFDS4500 not running in SIR mode !\n", __func__);
  549. }
  550. break;
  551. case 0x0ff: /* Vishay */
  552. if (IsSIROn(iobase))
  553. mode = 0;
  554. else if (IsMIROn(iobase))
  555. mode = 1;
  556. else if (IsFIROn(iobase))
  557. mode = 2;
  558. else if (IsVFIROn(iobase))
  559. mode = 5; //VFIR-16
  560. SI_SetMode(iobase, mode);
  561. break;
  562. default:
  563. IRDA_ERROR("%s: Error: dongle_id %d unsupported !\n",
  564. __func__, dongle_id);
  565. }
  566. }
  567. /*
  568. * Function via_ircc_change_speed (self, baud)
  569. *
  570. * Change the speed of the device
  571. *
  572. */
  573. static void via_ircc_change_speed(struct via_ircc_cb *self, __u32 speed)
  574. {
  575. struct net_device *dev = self->netdev;
  576. u16 iobase;
  577. u8 value = 0, bTmp;
  578. iobase = self->io.fir_base;
  579. /* Update accounting for new speed */
  580. self->io.speed = speed;
  581. IRDA_DEBUG(1, "%s: change_speed to %d bps.\n", __func__, speed);
  582. WriteReg(iobase, I_ST_CT_0, 0x0);
  583. /* Controller mode sellection */
  584. switch (speed) {
  585. case 2400:
  586. case 9600:
  587. case 19200:
  588. case 38400:
  589. case 57600:
  590. case 115200:
  591. value = (115200/speed)-1;
  592. SetSIR(iobase, ON);
  593. CRC16(iobase, ON);
  594. break;
  595. case 576000:
  596. /* FIXME: this can't be right, as it's the same as 115200,
  597. * and 576000 is MIR, not SIR. */
  598. value = 0;
  599. SetSIR(iobase, ON);
  600. CRC16(iobase, ON);
  601. break;
  602. case 1152000:
  603. value = 0;
  604. SetMIR(iobase, ON);
  605. /* FIXME: CRC ??? */
  606. break;
  607. case 4000000:
  608. value = 0;
  609. SetFIR(iobase, ON);
  610. SetPulseWidth(iobase, 0);
  611. SetSendPreambleCount(iobase, 14);
  612. CRC16(iobase, OFF);
  613. EnTXCRC(iobase, ON);
  614. break;
  615. case 16000000:
  616. value = 0;
  617. SetVFIR(iobase, ON);
  618. /* FIXME: CRC ??? */
  619. break;
  620. default:
  621. value = 0;
  622. break;
  623. }
  624. /* Set baudrate to 0x19[2..7] */
  625. bTmp = (ReadReg(iobase, I_CF_H_1) & 0x03);
  626. bTmp |= value << 2;
  627. WriteReg(iobase, I_CF_H_1, bTmp);
  628. /* Some dongles may need to be informed about speed changes. */
  629. via_ircc_change_dongle_speed(iobase, speed, self->io.dongle_id);
  630. /* Set FIFO size to 64 */
  631. SetFIFO(iobase, 64);
  632. /* Enable IR */
  633. WriteReg(iobase, I_ST_CT_0, 0x80);
  634. // EnTXFIFOHalfLevelInt(iobase,ON);
  635. /* Enable some interrupts so we can receive frames */
  636. //EnAllInt(iobase,ON);
  637. if (IsSIROn(iobase)) {
  638. SIRFilter(iobase, ON);
  639. SIRRecvAny(iobase, ON);
  640. } else {
  641. SIRFilter(iobase, OFF);
  642. SIRRecvAny(iobase, OFF);
  643. }
  644. if (speed > 115200) {
  645. /* Install FIR xmit handler */
  646. dev->netdev_ops = &via_ircc_fir_ops;
  647. via_ircc_dma_receive(self);
  648. } else {
  649. /* Install SIR xmit handler */
  650. dev->netdev_ops = &via_ircc_sir_ops;
  651. }
  652. netif_wake_queue(dev);
  653. }
  654. /*
  655. * Function via_ircc_hard_xmit (skb, dev)
  656. *
  657. * Transmit the frame!
  658. *
  659. */
  660. static netdev_tx_t via_ircc_hard_xmit_sir(struct sk_buff *skb,
  661. struct net_device *dev)
  662. {
  663. struct via_ircc_cb *self;
  664. unsigned long flags;
  665. u16 iobase;
  666. __u32 speed;
  667. self = netdev_priv(dev);
  668. IRDA_ASSERT(self != NULL, return NETDEV_TX_OK;);
  669. iobase = self->io.fir_base;
  670. netif_stop_queue(dev);
  671. /* Check if we need to change the speed */
  672. speed = irda_get_next_speed(skb);
  673. if ((speed != self->io.speed) && (speed != -1)) {
  674. /* Check for empty frame */
  675. if (!skb->len) {
  676. via_ircc_change_speed(self, speed);
  677. dev->trans_start = jiffies;
  678. dev_kfree_skb(skb);
  679. return NETDEV_TX_OK;
  680. } else
  681. self->new_speed = speed;
  682. }
  683. InitCard(iobase);
  684. CommonInit(iobase);
  685. SIRFilter(iobase, ON);
  686. SetSIR(iobase, ON);
  687. CRC16(iobase, ON);
  688. EnTXCRC(iobase, 0);
  689. WriteReg(iobase, I_ST_CT_0, 0x00);
  690. spin_lock_irqsave(&self->lock, flags);
  691. self->tx_buff.data = self->tx_buff.head;
  692. self->tx_buff.len =
  693. async_wrap_skb(skb, self->tx_buff.data,
  694. self->tx_buff.truesize);
  695. dev->stats.tx_bytes += self->tx_buff.len;
  696. /* Send this frame with old speed */
  697. SetBaudRate(iobase, self->io.speed);
  698. SetPulseWidth(iobase, 12);
  699. SetSendPreambleCount(iobase, 0);
  700. WriteReg(iobase, I_ST_CT_0, 0x80);
  701. EnableTX(iobase, ON);
  702. EnableRX(iobase, OFF);
  703. ResetChip(iobase, 0);
  704. ResetChip(iobase, 1);
  705. ResetChip(iobase, 2);
  706. ResetChip(iobase, 3);
  707. ResetChip(iobase, 4);
  708. EnAllInt(iobase, ON);
  709. EnTXDMA(iobase, ON);
  710. EnRXDMA(iobase, OFF);
  711. irda_setup_dma(self->io.dma, self->tx_buff_dma, self->tx_buff.len,
  712. DMA_TX_MODE);
  713. SetSendByte(iobase, self->tx_buff.len);
  714. RXStart(iobase, OFF);
  715. TXStart(iobase, ON);
  716. dev->trans_start = jiffies;
  717. spin_unlock_irqrestore(&self->lock, flags);
  718. dev_kfree_skb(skb);
  719. return NETDEV_TX_OK;
  720. }
  721. static netdev_tx_t via_ircc_hard_xmit_fir(struct sk_buff *skb,
  722. struct net_device *dev)
  723. {
  724. struct via_ircc_cb *self;
  725. u16 iobase;
  726. __u32 speed;
  727. unsigned long flags;
  728. self = netdev_priv(dev);
  729. iobase = self->io.fir_base;
  730. if (self->st_fifo.len)
  731. return NETDEV_TX_OK;
  732. if (self->chip_id == 0x3076)
  733. iodelay(1500);
  734. else
  735. udelay(1500);
  736. netif_stop_queue(dev);
  737. speed = irda_get_next_speed(skb);
  738. if ((speed != self->io.speed) && (speed != -1)) {
  739. if (!skb->len) {
  740. via_ircc_change_speed(self, speed);
  741. dev->trans_start = jiffies;
  742. dev_kfree_skb(skb);
  743. return NETDEV_TX_OK;
  744. } else
  745. self->new_speed = speed;
  746. }
  747. spin_lock_irqsave(&self->lock, flags);
  748. self->tx_fifo.queue[self->tx_fifo.free].start = self->tx_fifo.tail;
  749. self->tx_fifo.queue[self->tx_fifo.free].len = skb->len;
  750. self->tx_fifo.tail += skb->len;
  751. dev->stats.tx_bytes += skb->len;
  752. skb_copy_from_linear_data(skb,
  753. self->tx_fifo.queue[self->tx_fifo.free].start, skb->len);
  754. self->tx_fifo.len++;
  755. self->tx_fifo.free++;
  756. //F01 if (self->tx_fifo.len == 1) {
  757. via_ircc_dma_xmit(self, iobase);
  758. //F01 }
  759. //F01 if (self->tx_fifo.free < (MAX_TX_WINDOW -1 )) netif_wake_queue(self->netdev);
  760. dev->trans_start = jiffies;
  761. dev_kfree_skb(skb);
  762. spin_unlock_irqrestore(&self->lock, flags);
  763. return NETDEV_TX_OK;
  764. }
  765. static int via_ircc_dma_xmit(struct via_ircc_cb *self, u16 iobase)
  766. {
  767. EnTXDMA(iobase, OFF);
  768. self->io.direction = IO_XMIT;
  769. EnPhys(iobase, ON);
  770. EnableTX(iobase, ON);
  771. EnableRX(iobase, OFF);
  772. ResetChip(iobase, 0);
  773. ResetChip(iobase, 1);
  774. ResetChip(iobase, 2);
  775. ResetChip(iobase, 3);
  776. ResetChip(iobase, 4);
  777. EnAllInt(iobase, ON);
  778. EnTXDMA(iobase, ON);
  779. EnRXDMA(iobase, OFF);
  780. irda_setup_dma(self->io.dma,
  781. ((u8 *)self->tx_fifo.queue[self->tx_fifo.ptr].start -
  782. self->tx_buff.head) + self->tx_buff_dma,
  783. self->tx_fifo.queue[self->tx_fifo.ptr].len, DMA_TX_MODE);
  784. IRDA_DEBUG(1, "%s: tx_fifo.ptr=%x,len=%x,tx_fifo.len=%x..\n",
  785. __func__, self->tx_fifo.ptr,
  786. self->tx_fifo.queue[self->tx_fifo.ptr].len,
  787. self->tx_fifo.len);
  788. SetSendByte(iobase, self->tx_fifo.queue[self->tx_fifo.ptr].len);
  789. RXStart(iobase, OFF);
  790. TXStart(iobase, ON);
  791. return 0;
  792. }
  793. /*
  794. * Function via_ircc_dma_xmit_complete (self)
  795. *
  796. * The transfer of a frame in finished. This function will only be called
  797. * by the interrupt handler
  798. *
  799. */
  800. static int via_ircc_dma_xmit_complete(struct via_ircc_cb *self)
  801. {
  802. int iobase;
  803. int ret = TRUE;
  804. u8 Tx_status;
  805. IRDA_DEBUG(3, "%s()\n", __func__);
  806. iobase = self->io.fir_base;
  807. /* Disable DMA */
  808. // DisableDmaChannel(self->io.dma);
  809. /* Check for underrun! */
  810. /* Clear bit, by writing 1 into it */
  811. Tx_status = GetTXStatus(iobase);
  812. if (Tx_status & 0x08) {
  813. self->netdev->stats.tx_errors++;
  814. self->netdev->stats.tx_fifo_errors++;
  815. hwreset(self);
  816. /* how to clear underrun? */
  817. } else {
  818. self->netdev->stats.tx_packets++;
  819. ResetChip(iobase, 3);
  820. ResetChip(iobase, 4);
  821. }
  822. /* Check if we need to change the speed */
  823. if (self->new_speed) {
  824. via_ircc_change_speed(self, self->new_speed);
  825. self->new_speed = 0;
  826. }
  827. /* Finished with this frame, so prepare for next */
  828. if (IsFIROn(iobase)) {
  829. if (self->tx_fifo.len) {
  830. self->tx_fifo.len--;
  831. self->tx_fifo.ptr++;
  832. }
  833. }
  834. IRDA_DEBUG(1,
  835. "%s: tx_fifo.len=%x ,tx_fifo.ptr=%x,tx_fifo.free=%x...\n",
  836. __func__,
  837. self->tx_fifo.len, self->tx_fifo.ptr, self->tx_fifo.free);
  838. /* F01_S
  839. // Any frames to be sent back-to-back?
  840. if (self->tx_fifo.len) {
  841. // Not finished yet!
  842. via_ircc_dma_xmit(self, iobase);
  843. ret = FALSE;
  844. } else {
  845. F01_E*/
  846. // Reset Tx FIFO info
  847. self->tx_fifo.len = self->tx_fifo.ptr = self->tx_fifo.free = 0;
  848. self->tx_fifo.tail = self->tx_buff.head;
  849. //F01 }
  850. // Make sure we have room for more frames
  851. //F01 if (self->tx_fifo.free < (MAX_TX_WINDOW -1 )) {
  852. // Not busy transmitting anymore
  853. // Tell the network layer, that we can accept more frames
  854. netif_wake_queue(self->netdev);
  855. //F01 }
  856. return ret;
  857. }
  858. /*
  859. * Function via_ircc_dma_receive (self)
  860. *
  861. * Set configuration for receive a frame.
  862. *
  863. */
  864. static int via_ircc_dma_receive(struct via_ircc_cb *self)
  865. {
  866. int iobase;
  867. iobase = self->io.fir_base;
  868. IRDA_DEBUG(3, "%s()\n", __func__);
  869. self->tx_fifo.len = self->tx_fifo.ptr = self->tx_fifo.free = 0;
  870. self->tx_fifo.tail = self->tx_buff.head;
  871. self->RxDataReady = 0;
  872. self->io.direction = IO_RECV;
  873. self->rx_buff.data = self->rx_buff.head;
  874. self->st_fifo.len = self->st_fifo.pending_bytes = 0;
  875. self->st_fifo.tail = self->st_fifo.head = 0;
  876. EnPhys(iobase, ON);
  877. EnableTX(iobase, OFF);
  878. EnableRX(iobase, ON);
  879. ResetChip(iobase, 0);
  880. ResetChip(iobase, 1);
  881. ResetChip(iobase, 2);
  882. ResetChip(iobase, 3);
  883. ResetChip(iobase, 4);
  884. EnAllInt(iobase, ON);
  885. EnTXDMA(iobase, OFF);
  886. EnRXDMA(iobase, ON);
  887. irda_setup_dma(self->io.dma2, self->rx_buff_dma,
  888. self->rx_buff.truesize, DMA_RX_MODE);
  889. TXStart(iobase, OFF);
  890. RXStart(iobase, ON);
  891. return 0;
  892. }
  893. /*
  894. * Function via_ircc_dma_receive_complete (self)
  895. *
  896. * Controller Finished with receiving frames,
  897. * and this routine is call by ISR
  898. *
  899. */
  900. static int via_ircc_dma_receive_complete(struct via_ircc_cb *self,
  901. int iobase)
  902. {
  903. struct st_fifo *st_fifo;
  904. struct sk_buff *skb;
  905. int len, i;
  906. u8 status = 0;
  907. iobase = self->io.fir_base;
  908. st_fifo = &self->st_fifo;
  909. if (self->io.speed < 4000000) { //Speed below FIR
  910. len = GetRecvByte(iobase, self);
  911. skb = dev_alloc_skb(len + 1);
  912. if (skb == NULL)
  913. return FALSE;
  914. // Make sure IP header gets aligned
  915. skb_reserve(skb, 1);
  916. skb_put(skb, len - 2);
  917. if (self->chip_id == 0x3076) {
  918. for (i = 0; i < len - 2; i++)
  919. skb->data[i] = self->rx_buff.data[i * 2];
  920. } else {
  921. if (self->chip_id == 0x3096) {
  922. for (i = 0; i < len - 2; i++)
  923. skb->data[i] =
  924. self->rx_buff.data[i];
  925. }
  926. }
  927. // Move to next frame
  928. self->rx_buff.data += len;
  929. self->netdev->stats.rx_bytes += len;
  930. self->netdev->stats.rx_packets++;
  931. skb->dev = self->netdev;
  932. skb_reset_mac_header(skb);
  933. skb->protocol = htons(ETH_P_IRDA);
  934. netif_rx(skb);
  935. return TRUE;
  936. }
  937. else { //FIR mode
  938. len = GetRecvByte(iobase, self);
  939. if (len == 0)
  940. return TRUE; //interrupt only, data maybe move by RxT
  941. if (((len - 4) < 2) || ((len - 4) > 2048)) {
  942. IRDA_DEBUG(1, "%s(): Trouble:len=%x,CurCount=%x,LastCount=%x..\n",
  943. __func__, len, RxCurCount(iobase, self),
  944. self->RxLastCount);
  945. hwreset(self);
  946. return FALSE;
  947. }
  948. IRDA_DEBUG(2, "%s(): fifo.len=%x,len=%x,CurCount=%x..\n",
  949. __func__,
  950. st_fifo->len, len - 4, RxCurCount(iobase, self));
  951. st_fifo->entries[st_fifo->tail].status = status;
  952. st_fifo->entries[st_fifo->tail].len = len;
  953. st_fifo->pending_bytes += len;
  954. st_fifo->tail++;
  955. st_fifo->len++;
  956. if (st_fifo->tail > MAX_RX_WINDOW)
  957. st_fifo->tail = 0;
  958. self->RxDataReady = 0;
  959. // It maybe have MAX_RX_WINDOW package receive by
  960. // receive_complete before Timer IRQ
  961. /* F01_S
  962. if (st_fifo->len < (MAX_RX_WINDOW+2 )) {
  963. RXStart(iobase,ON);
  964. SetTimer(iobase,4);
  965. }
  966. else {
  967. F01_E */
  968. EnableRX(iobase, OFF);
  969. EnRXDMA(iobase, OFF);
  970. RXStart(iobase, OFF);
  971. //F01_S
  972. // Put this entry back in fifo
  973. if (st_fifo->head > MAX_RX_WINDOW)
  974. st_fifo->head = 0;
  975. status = st_fifo->entries[st_fifo->head].status;
  976. len = st_fifo->entries[st_fifo->head].len;
  977. st_fifo->head++;
  978. st_fifo->len--;
  979. skb = dev_alloc_skb(len + 1 - 4);
  980. /*
  981. * if frame size, data ptr, or skb ptr are wrong, then get next
  982. * entry.
  983. */
  984. if ((skb == NULL) || (skb->data == NULL) ||
  985. (self->rx_buff.data == NULL) || (len < 6)) {
  986. self->netdev->stats.rx_dropped++;
  987. kfree_skb(skb);
  988. return TRUE;
  989. }
  990. skb_reserve(skb, 1);
  991. skb_put(skb, len - 4);
  992. skb_copy_to_linear_data(skb, self->rx_buff.data, len - 4);
  993. IRDA_DEBUG(2, "%s(): len=%x.rx_buff=%p\n", __func__,
  994. len - 4, self->rx_buff.data);
  995. // Move to next frame
  996. self->rx_buff.data += len;
  997. self->netdev->stats.rx_bytes += len;
  998. self->netdev->stats.rx_packets++;
  999. skb->dev = self->netdev;
  1000. skb_reset_mac_header(skb);
  1001. skb->protocol = htons(ETH_P_IRDA);
  1002. netif_rx(skb);
  1003. //F01_E
  1004. } //FIR
  1005. return TRUE;
  1006. }
  1007. /*
  1008. * if frame is received , but no INT ,then use this routine to upload frame.
  1009. */
  1010. static int upload_rxdata(struct via_ircc_cb *self, int iobase)
  1011. {
  1012. struct sk_buff *skb;
  1013. int len;
  1014. struct st_fifo *st_fifo;
  1015. st_fifo = &self->st_fifo;
  1016. len = GetRecvByte(iobase, self);
  1017. IRDA_DEBUG(2, "%s(): len=%x\n", __func__, len);
  1018. if ((len - 4) < 2) {
  1019. self->netdev->stats.rx_dropped++;
  1020. return FALSE;
  1021. }
  1022. skb = dev_alloc_skb(len + 1);
  1023. if (skb == NULL) {
  1024. self->netdev->stats.rx_dropped++;
  1025. return FALSE;
  1026. }
  1027. skb_reserve(skb, 1);
  1028. skb_put(skb, len - 4 + 1);
  1029. skb_copy_to_linear_data(skb, self->rx_buff.data, len - 4 + 1);
  1030. st_fifo->tail++;
  1031. st_fifo->len++;
  1032. if (st_fifo->tail > MAX_RX_WINDOW)
  1033. st_fifo->tail = 0;
  1034. // Move to next frame
  1035. self->rx_buff.data += len;
  1036. self->netdev->stats.rx_bytes += len;
  1037. self->netdev->stats.rx_packets++;
  1038. skb->dev = self->netdev;
  1039. skb_reset_mac_header(skb);
  1040. skb->protocol = htons(ETH_P_IRDA);
  1041. netif_rx(skb);
  1042. if (st_fifo->len < (MAX_RX_WINDOW + 2)) {
  1043. RXStart(iobase, ON);
  1044. } else {
  1045. EnableRX(iobase, OFF);
  1046. EnRXDMA(iobase, OFF);
  1047. RXStart(iobase, OFF);
  1048. }
  1049. return TRUE;
  1050. }
  1051. /*
  1052. * Implement back to back receive , use this routine to upload data.
  1053. */
  1054. static int RxTimerHandler(struct via_ircc_cb *self, int iobase)
  1055. {
  1056. struct st_fifo *st_fifo;
  1057. struct sk_buff *skb;
  1058. int len;
  1059. u8 status;
  1060. st_fifo = &self->st_fifo;
  1061. if (CkRxRecv(iobase, self)) {
  1062. // if still receiving ,then return ,don't upload frame
  1063. self->RetryCount = 0;
  1064. SetTimer(iobase, 20);
  1065. self->RxDataReady++;
  1066. return FALSE;
  1067. } else
  1068. self->RetryCount++;
  1069. if ((self->RetryCount >= 1) ||
  1070. ((st_fifo->pending_bytes + 2048) > self->rx_buff.truesize) ||
  1071. (st_fifo->len >= (MAX_RX_WINDOW))) {
  1072. while (st_fifo->len > 0) { //upload frame
  1073. // Put this entry back in fifo
  1074. if (st_fifo->head > MAX_RX_WINDOW)
  1075. st_fifo->head = 0;
  1076. status = st_fifo->entries[st_fifo->head].status;
  1077. len = st_fifo->entries[st_fifo->head].len;
  1078. st_fifo->head++;
  1079. st_fifo->len--;
  1080. skb = dev_alloc_skb(len + 1 - 4);
  1081. /*
  1082. * if frame size, data ptr, or skb ptr are wrong,
  1083. * then get next entry.
  1084. */
  1085. if ((skb == NULL) || (skb->data == NULL) ||
  1086. (self->rx_buff.data == NULL) || (len < 6)) {
  1087. self->netdev->stats.rx_dropped++;
  1088. continue;
  1089. }
  1090. skb_reserve(skb, 1);
  1091. skb_put(skb, len - 4);
  1092. skb_copy_to_linear_data(skb, self->rx_buff.data, len - 4);
  1093. IRDA_DEBUG(2, "%s(): len=%x.head=%x\n", __func__,
  1094. len - 4, st_fifo->head);
  1095. // Move to next frame
  1096. self->rx_buff.data += len;
  1097. self->netdev->stats.rx_bytes += len;
  1098. self->netdev->stats.rx_packets++;
  1099. skb->dev = self->netdev;
  1100. skb_reset_mac_header(skb);
  1101. skb->protocol = htons(ETH_P_IRDA);
  1102. netif_rx(skb);
  1103. } //while
  1104. self->RetryCount = 0;
  1105. IRDA_DEBUG(2,
  1106. "%s(): End of upload HostStatus=%x,RxStatus=%x\n",
  1107. __func__,
  1108. GetHostStatus(iobase), GetRXStatus(iobase));
  1109. /*
  1110. * if frame is receive complete at this routine ,then upload
  1111. * frame.
  1112. */
  1113. if ((GetRXStatus(iobase) & 0x10) &&
  1114. (RxCurCount(iobase, self) != self->RxLastCount)) {
  1115. upload_rxdata(self, iobase);
  1116. if (irda_device_txqueue_empty(self->netdev))
  1117. via_ircc_dma_receive(self);
  1118. }
  1119. } // timer detect complete
  1120. else
  1121. SetTimer(iobase, 4);
  1122. return TRUE;
  1123. }
  1124. /*
  1125. * Function via_ircc_interrupt (irq, dev_id)
  1126. *
  1127. * An interrupt from the chip has arrived. Time to do some work
  1128. *
  1129. */
  1130. static irqreturn_t via_ircc_interrupt(int dummy, void *dev_id)
  1131. {
  1132. struct net_device *dev = dev_id;
  1133. struct via_ircc_cb *self = netdev_priv(dev);
  1134. int iobase;
  1135. u8 iHostIntType, iRxIntType, iTxIntType;
  1136. iobase = self->io.fir_base;
  1137. spin_lock(&self->lock);
  1138. iHostIntType = GetHostStatus(iobase);
  1139. IRDA_DEBUG(4, "%s(): iHostIntType %02x: %s %s %s %02x\n",
  1140. __func__, iHostIntType,
  1141. (iHostIntType & 0x40) ? "Timer" : "",
  1142. (iHostIntType & 0x20) ? "Tx" : "",
  1143. (iHostIntType & 0x10) ? "Rx" : "",
  1144. (iHostIntType & 0x0e) >> 1);
  1145. if ((iHostIntType & 0x40) != 0) { //Timer Event
  1146. self->EventFlag.TimeOut++;
  1147. ClearTimerInt(iobase, 1);
  1148. if (self->io.direction == IO_XMIT) {
  1149. via_ircc_dma_xmit(self, iobase);
  1150. }
  1151. if (self->io.direction == IO_RECV) {
  1152. /*
  1153. * frame ready hold too long, must reset.
  1154. */
  1155. if (self->RxDataReady > 30) {
  1156. hwreset(self);
  1157. if (irda_device_txqueue_empty(self->netdev)) {
  1158. via_ircc_dma_receive(self);
  1159. }
  1160. } else { // call this to upload frame.
  1161. RxTimerHandler(self, iobase);
  1162. }
  1163. } //RECV
  1164. } //Timer Event
  1165. if ((iHostIntType & 0x20) != 0) { //Tx Event
  1166. iTxIntType = GetTXStatus(iobase);
  1167. IRDA_DEBUG(4, "%s(): iTxIntType %02x: %s %s %s %s\n",
  1168. __func__, iTxIntType,
  1169. (iTxIntType & 0x08) ? "FIFO underr." : "",
  1170. (iTxIntType & 0x04) ? "EOM" : "",
  1171. (iTxIntType & 0x02) ? "FIFO ready" : "",
  1172. (iTxIntType & 0x01) ? "Early EOM" : "");
  1173. if (iTxIntType & 0x4) {
  1174. self->EventFlag.EOMessage++; // read and will auto clean
  1175. if (via_ircc_dma_xmit_complete(self)) {
  1176. if (irda_device_txqueue_empty
  1177. (self->netdev)) {
  1178. via_ircc_dma_receive(self);
  1179. }
  1180. } else {
  1181. self->EventFlag.Unknown++;
  1182. }
  1183. } //EOP
  1184. } //Tx Event
  1185. //----------------------------------------
  1186. if ((iHostIntType & 0x10) != 0) { //Rx Event
  1187. /* Check if DMA has finished */
  1188. iRxIntType = GetRXStatus(iobase);
  1189. IRDA_DEBUG(4, "%s(): iRxIntType %02x: %s %s %s %s %s %s %s\n",
  1190. __func__, iRxIntType,
  1191. (iRxIntType & 0x80) ? "PHY err." : "",
  1192. (iRxIntType & 0x40) ? "CRC err" : "",
  1193. (iRxIntType & 0x20) ? "FIFO overr." : "",
  1194. (iRxIntType & 0x10) ? "EOF" : "",
  1195. (iRxIntType & 0x08) ? "RxData" : "",
  1196. (iRxIntType & 0x02) ? "RxMaxLen" : "",
  1197. (iRxIntType & 0x01) ? "SIR bad" : "");
  1198. if (!iRxIntType)
  1199. IRDA_DEBUG(3, "%s(): RxIRQ =0\n", __func__);
  1200. if (iRxIntType & 0x10) {
  1201. if (via_ircc_dma_receive_complete(self, iobase)) {
  1202. //F01 if(!(IsFIROn(iobase))) via_ircc_dma_receive(self);
  1203. via_ircc_dma_receive(self);
  1204. }
  1205. } // No ERR
  1206. else { //ERR
  1207. IRDA_DEBUG(4, "%s(): RxIRQ ERR:iRxIntType=%x,HostIntType=%x,CurCount=%x,RxLastCount=%x_____\n",
  1208. __func__, iRxIntType, iHostIntType,
  1209. RxCurCount(iobase, self),
  1210. self->RxLastCount);
  1211. if (iRxIntType & 0x20) { //FIFO OverRun ERR
  1212. ResetChip(iobase, 0);
  1213. ResetChip(iobase, 1);
  1214. } else { //PHY,CRC ERR
  1215. if (iRxIntType != 0x08)
  1216. hwreset(self); //F01
  1217. }
  1218. via_ircc_dma_receive(self);
  1219. } //ERR
  1220. } //Rx Event
  1221. spin_unlock(&self->lock);
  1222. return IRQ_RETVAL(iHostIntType);
  1223. }
  1224. static void hwreset(struct via_ircc_cb *self)
  1225. {
  1226. int iobase;
  1227. iobase = self->io.fir_base;
  1228. IRDA_DEBUG(3, "%s()\n", __func__);
  1229. ResetChip(iobase, 5);
  1230. EnableDMA(iobase, OFF);
  1231. EnableTX(iobase, OFF);
  1232. EnableRX(iobase, OFF);
  1233. EnRXDMA(iobase, OFF);
  1234. EnTXDMA(iobase, OFF);
  1235. RXStart(iobase, OFF);
  1236. TXStart(iobase, OFF);
  1237. InitCard(iobase);
  1238. CommonInit(iobase);
  1239. SIRFilter(iobase, ON);
  1240. SetSIR(iobase, ON);
  1241. CRC16(iobase, ON);
  1242. EnTXCRC(iobase, 0);
  1243. WriteReg(iobase, I_ST_CT_0, 0x00);
  1244. SetBaudRate(iobase, 9600);
  1245. SetPulseWidth(iobase, 12);
  1246. SetSendPreambleCount(iobase, 0);
  1247. WriteReg(iobase, I_ST_CT_0, 0x80);
  1248. /* Restore speed. */
  1249. via_ircc_change_speed(self, self->io.speed);
  1250. self->st_fifo.len = 0;
  1251. }
  1252. /*
  1253. * Function via_ircc_is_receiving (self)
  1254. *
  1255. * Return TRUE is we are currently receiving a frame
  1256. *
  1257. */
  1258. static int via_ircc_is_receiving(struct via_ircc_cb *self)
  1259. {
  1260. int status = FALSE;
  1261. int iobase;
  1262. IRDA_ASSERT(self != NULL, return FALSE;);
  1263. iobase = self->io.fir_base;
  1264. if (CkRxRecv(iobase, self))
  1265. status = TRUE;
  1266. IRDA_DEBUG(2, "%s(): status=%x....\n", __func__, status);
  1267. return status;
  1268. }
  1269. /*
  1270. * Function via_ircc_net_open (dev)
  1271. *
  1272. * Start the device
  1273. *
  1274. */
  1275. static int via_ircc_net_open(struct net_device *dev)
  1276. {
  1277. struct via_ircc_cb *self;
  1278. int iobase;
  1279. char hwname[32];
  1280. IRDA_DEBUG(3, "%s()\n", __func__);
  1281. IRDA_ASSERT(dev != NULL, return -1;);
  1282. self = netdev_priv(dev);
  1283. dev->stats.rx_packets = 0;
  1284. IRDA_ASSERT(self != NULL, return 0;);
  1285. iobase = self->io.fir_base;
  1286. if (request_irq(self->io.irq, via_ircc_interrupt, 0, dev->name, dev)) {
  1287. IRDA_WARNING("%s, unable to allocate irq=%d\n", driver_name,
  1288. self->io.irq);
  1289. return -EAGAIN;
  1290. }
  1291. /*
  1292. * Always allocate the DMA channel after the IRQ, and clean up on
  1293. * failure.
  1294. */
  1295. if (request_dma(self->io.dma, dev->name)) {
  1296. IRDA_WARNING("%s, unable to allocate dma=%d\n", driver_name,
  1297. self->io.dma);
  1298. free_irq(self->io.irq, dev);
  1299. return -EAGAIN;
  1300. }
  1301. if (self->io.dma2 != self->io.dma) {
  1302. if (request_dma(self->io.dma2, dev->name)) {
  1303. IRDA_WARNING("%s, unable to allocate dma2=%d\n",
  1304. driver_name, self->io.dma2);
  1305. free_irq(self->io.irq, dev);
  1306. free_dma(self->io.dma);
  1307. return -EAGAIN;
  1308. }
  1309. }
  1310. /* turn on interrupts */
  1311. EnAllInt(iobase, ON);
  1312. EnInternalLoop(iobase, OFF);
  1313. EnExternalLoop(iobase, OFF);
  1314. /* */
  1315. via_ircc_dma_receive(self);
  1316. /* Ready to play! */
  1317. netif_start_queue(dev);
  1318. /*
  1319. * Open new IrLAP layer instance, now that everything should be
  1320. * initialized properly
  1321. */
  1322. sprintf(hwname, "VIA @ 0x%x", iobase);
  1323. self->irlap = irlap_open(dev, &self->qos, hwname);
  1324. self->RxLastCount = 0;
  1325. return 0;
  1326. }
  1327. /*
  1328. * Function via_ircc_net_close (dev)
  1329. *
  1330. * Stop the device
  1331. *
  1332. */
  1333. static int via_ircc_net_close(struct net_device *dev)
  1334. {
  1335. struct via_ircc_cb *self;
  1336. int iobase;
  1337. IRDA_DEBUG(3, "%s()\n", __func__);
  1338. IRDA_ASSERT(dev != NULL, return -1;);
  1339. self = netdev_priv(dev);
  1340. IRDA_ASSERT(self != NULL, return 0;);
  1341. /* Stop device */
  1342. netif_stop_queue(dev);
  1343. /* Stop and remove instance of IrLAP */
  1344. if (self->irlap)
  1345. irlap_close(self->irlap);
  1346. self->irlap = NULL;
  1347. iobase = self->io.fir_base;
  1348. EnTXDMA(iobase, OFF);
  1349. EnRXDMA(iobase, OFF);
  1350. DisableDmaChannel(self->io.dma);
  1351. /* Disable interrupts */
  1352. EnAllInt(iobase, OFF);
  1353. free_irq(self->io.irq, dev);
  1354. free_dma(self->io.dma);
  1355. if (self->io.dma2 != self->io.dma)
  1356. free_dma(self->io.dma2);
  1357. return 0;
  1358. }
  1359. /*
  1360. * Function via_ircc_net_ioctl (dev, rq, cmd)
  1361. *
  1362. * Process IOCTL commands for this device
  1363. *
  1364. */
  1365. static int via_ircc_net_ioctl(struct net_device *dev, struct ifreq *rq,
  1366. int cmd)
  1367. {
  1368. struct if_irda_req *irq = (struct if_irda_req *) rq;
  1369. struct via_ircc_cb *self;
  1370. unsigned long flags;
  1371. int ret = 0;
  1372. IRDA_ASSERT(dev != NULL, return -1;);
  1373. self = netdev_priv(dev);
  1374. IRDA_ASSERT(self != NULL, return -1;);
  1375. IRDA_DEBUG(1, "%s(), %s, (cmd=0x%X)\n", __func__, dev->name,
  1376. cmd);
  1377. /* Disable interrupts & save flags */
  1378. spin_lock_irqsave(&self->lock, flags);
  1379. switch (cmd) {
  1380. case SIOCSBANDWIDTH: /* Set bandwidth */
  1381. if (!capable(CAP_NET_ADMIN)) {
  1382. ret = -EPERM;
  1383. goto out;
  1384. }
  1385. via_ircc_change_speed(self, irq->ifr_baudrate);
  1386. break;
  1387. case SIOCSMEDIABUSY: /* Set media busy */
  1388. if (!capable(CAP_NET_ADMIN)) {
  1389. ret = -EPERM;
  1390. goto out;
  1391. }
  1392. irda_device_set_media_busy(self->netdev, TRUE);
  1393. break;
  1394. case SIOCGRECEIVING: /* Check if we are receiving right now */
  1395. irq->ifr_receiving = via_ircc_is_receiving(self);
  1396. break;
  1397. default:
  1398. ret = -EOPNOTSUPP;
  1399. }
  1400. out:
  1401. spin_unlock_irqrestore(&self->lock, flags);
  1402. return ret;
  1403. }
  1404. MODULE_AUTHOR("VIA Technologies,inc");
  1405. MODULE_DESCRIPTION("VIA IrDA Device Driver");
  1406. MODULE_LICENSE("GPL");
  1407. module_init(via_ircc_init);
  1408. module_exit(via_ircc_cleanup);