pxaficp_ir.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980
  1. /*
  2. * linux/drivers/net/irda/pxaficp_ir.c
  3. *
  4. * Based on sa1100_ir.c by Russell King
  5. *
  6. * Changes copyright (C) 2003-2005 MontaVista Software, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Infra-red driver (SIR/FIR) for the PXA2xx embedded microprocessor
  13. *
  14. */
  15. #include <linux/dma-mapping.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/module.h>
  18. #include <linux/netdevice.h>
  19. #include <linux/etherdevice.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/clk.h>
  22. #include <linux/gpio.h>
  23. #include <linux/slab.h>
  24. #include <net/irda/irda.h>
  25. #include <net/irda/irmod.h>
  26. #include <net/irda/wrapper.h>
  27. #include <net/irda/irda_device.h>
  28. #include <mach/dma.h>
  29. #include <linux/platform_data/irda-pxaficp.h>
  30. #include <mach/regs-ost.h>
  31. #include <mach/regs-uart.h>
  32. #define FICP __REG(0x40800000) /* Start of FICP area */
  33. #define ICCR0 __REG(0x40800000) /* ICP Control Register 0 */
  34. #define ICCR1 __REG(0x40800004) /* ICP Control Register 1 */
  35. #define ICCR2 __REG(0x40800008) /* ICP Control Register 2 */
  36. #define ICDR __REG(0x4080000c) /* ICP Data Register */
  37. #define ICSR0 __REG(0x40800014) /* ICP Status Register 0 */
  38. #define ICSR1 __REG(0x40800018) /* ICP Status Register 1 */
  39. #define ICCR0_AME (1 << 7) /* Address match enable */
  40. #define ICCR0_TIE (1 << 6) /* Transmit FIFO interrupt enable */
  41. #define ICCR0_RIE (1 << 5) /* Receive FIFO interrupt enable */
  42. #define ICCR0_RXE (1 << 4) /* Receive enable */
  43. #define ICCR0_TXE (1 << 3) /* Transmit enable */
  44. #define ICCR0_TUS (1 << 2) /* Transmit FIFO underrun select */
  45. #define ICCR0_LBM (1 << 1) /* Loopback mode */
  46. #define ICCR0_ITR (1 << 0) /* IrDA transmission */
  47. #define ICCR2_RXP (1 << 3) /* Receive Pin Polarity select */
  48. #define ICCR2_TXP (1 << 2) /* Transmit Pin Polarity select */
  49. #define ICCR2_TRIG (3 << 0) /* Receive FIFO Trigger threshold */
  50. #define ICCR2_TRIG_8 (0 << 0) /* >= 8 bytes */
  51. #define ICCR2_TRIG_16 (1 << 0) /* >= 16 bytes */
  52. #define ICCR2_TRIG_32 (2 << 0) /* >= 32 bytes */
  53. #ifdef CONFIG_PXA27x
  54. #define ICSR0_EOC (1 << 6) /* DMA End of Descriptor Chain */
  55. #endif
  56. #define ICSR0_FRE (1 << 5) /* Framing error */
  57. #define ICSR0_RFS (1 << 4) /* Receive FIFO service request */
  58. #define ICSR0_TFS (1 << 3) /* Transnit FIFO service request */
  59. #define ICSR0_RAB (1 << 2) /* Receiver abort */
  60. #define ICSR0_TUR (1 << 1) /* Trunsmit FIFO underun */
  61. #define ICSR0_EIF (1 << 0) /* End/Error in FIFO */
  62. #define ICSR1_ROR (1 << 6) /* Receiver FIFO underrun */
  63. #define ICSR1_CRE (1 << 5) /* CRC error */
  64. #define ICSR1_EOF (1 << 4) /* End of frame */
  65. #define ICSR1_TNF (1 << 3) /* Transmit FIFO not full */
  66. #define ICSR1_RNE (1 << 2) /* Receive FIFO not empty */
  67. #define ICSR1_TBY (1 << 1) /* Tramsmiter busy flag */
  68. #define ICSR1_RSY (1 << 0) /* Recevier synchronized flag */
  69. #define IrSR_RXPL_NEG_IS_ZERO (1<<4)
  70. #define IrSR_RXPL_POS_IS_ZERO 0x0
  71. #define IrSR_TXPL_NEG_IS_ZERO (1<<3)
  72. #define IrSR_TXPL_POS_IS_ZERO 0x0
  73. #define IrSR_XMODE_PULSE_1_6 (1<<2)
  74. #define IrSR_XMODE_PULSE_3_16 0x0
  75. #define IrSR_RCVEIR_IR_MODE (1<<1)
  76. #define IrSR_RCVEIR_UART_MODE 0x0
  77. #define IrSR_XMITIR_IR_MODE (1<<0)
  78. #define IrSR_XMITIR_UART_MODE 0x0
  79. #define IrSR_IR_RECEIVE_ON (\
  80. IrSR_RXPL_NEG_IS_ZERO | \
  81. IrSR_TXPL_POS_IS_ZERO | \
  82. IrSR_XMODE_PULSE_3_16 | \
  83. IrSR_RCVEIR_IR_MODE | \
  84. IrSR_XMITIR_UART_MODE)
  85. #define IrSR_IR_TRANSMIT_ON (\
  86. IrSR_RXPL_NEG_IS_ZERO | \
  87. IrSR_TXPL_POS_IS_ZERO | \
  88. IrSR_XMODE_PULSE_3_16 | \
  89. IrSR_RCVEIR_UART_MODE | \
  90. IrSR_XMITIR_IR_MODE)
  91. struct pxa_irda {
  92. int speed;
  93. int newspeed;
  94. unsigned long last_oscr;
  95. unsigned char *dma_rx_buff;
  96. unsigned char *dma_tx_buff;
  97. dma_addr_t dma_rx_buff_phy;
  98. dma_addr_t dma_tx_buff_phy;
  99. unsigned int dma_tx_buff_len;
  100. int txdma;
  101. int rxdma;
  102. int uart_irq;
  103. int icp_irq;
  104. struct irlap_cb *irlap;
  105. struct qos_info qos;
  106. iobuff_t tx_buff;
  107. iobuff_t rx_buff;
  108. struct device *dev;
  109. struct pxaficp_platform_data *pdata;
  110. struct clk *fir_clk;
  111. struct clk *sir_clk;
  112. struct clk *cur_clk;
  113. };
  114. static inline void pxa_irda_disable_clk(struct pxa_irda *si)
  115. {
  116. if (si->cur_clk)
  117. clk_disable_unprepare(si->cur_clk);
  118. si->cur_clk = NULL;
  119. }
  120. static inline void pxa_irda_enable_firclk(struct pxa_irda *si)
  121. {
  122. si->cur_clk = si->fir_clk;
  123. clk_prepare_enable(si->fir_clk);
  124. }
  125. static inline void pxa_irda_enable_sirclk(struct pxa_irda *si)
  126. {
  127. si->cur_clk = si->sir_clk;
  128. clk_prepare_enable(si->sir_clk);
  129. }
  130. #define IS_FIR(si) ((si)->speed >= 4000000)
  131. #define IRDA_FRAME_SIZE_LIMIT 2047
  132. inline static void pxa_irda_fir_dma_rx_start(struct pxa_irda *si)
  133. {
  134. DCSR(si->rxdma) = DCSR_NODESC;
  135. DSADR(si->rxdma) = __PREG(ICDR);
  136. DTADR(si->rxdma) = si->dma_rx_buff_phy;
  137. DCMD(si->rxdma) = DCMD_INCTRGADDR | DCMD_FLOWSRC | DCMD_WIDTH1 | DCMD_BURST32 | IRDA_FRAME_SIZE_LIMIT;
  138. DCSR(si->rxdma) |= DCSR_RUN;
  139. }
  140. inline static void pxa_irda_fir_dma_tx_start(struct pxa_irda *si)
  141. {
  142. DCSR(si->txdma) = DCSR_NODESC;
  143. DSADR(si->txdma) = si->dma_tx_buff_phy;
  144. DTADR(si->txdma) = __PREG(ICDR);
  145. DCMD(si->txdma) = DCMD_INCSRCADDR | DCMD_FLOWTRG | DCMD_ENDIRQEN | DCMD_WIDTH1 | DCMD_BURST32 | si->dma_tx_buff_len;
  146. DCSR(si->txdma) |= DCSR_RUN;
  147. }
  148. /*
  149. * Set the IrDA communications mode.
  150. */
  151. static void pxa_irda_set_mode(struct pxa_irda *si, int mode)
  152. {
  153. if (si->pdata->transceiver_mode)
  154. si->pdata->transceiver_mode(si->dev, mode);
  155. else {
  156. if (gpio_is_valid(si->pdata->gpio_pwdown))
  157. gpio_set_value(si->pdata->gpio_pwdown,
  158. !(mode & IR_OFF) ^
  159. !si->pdata->gpio_pwdown_inverted);
  160. pxa2xx_transceiver_mode(si->dev, mode);
  161. }
  162. }
  163. /*
  164. * Set the IrDA communications speed.
  165. */
  166. static int pxa_irda_set_speed(struct pxa_irda *si, int speed)
  167. {
  168. unsigned long flags;
  169. unsigned int divisor;
  170. switch (speed) {
  171. case 9600: case 19200: case 38400:
  172. case 57600: case 115200:
  173. /* refer to PXA250/210 Developer's Manual 10-7 */
  174. /* BaudRate = 14.7456 MHz / (16*Divisor) */
  175. divisor = 14745600 / (16 * speed);
  176. local_irq_save(flags);
  177. if (IS_FIR(si)) {
  178. /* stop RX DMA */
  179. DCSR(si->rxdma) &= ~DCSR_RUN;
  180. /* disable FICP */
  181. ICCR0 = 0;
  182. pxa_irda_disable_clk(si);
  183. /* set board transceiver to SIR mode */
  184. pxa_irda_set_mode(si, IR_SIRMODE);
  185. /* enable the STUART clock */
  186. pxa_irda_enable_sirclk(si);
  187. }
  188. /* disable STUART first */
  189. STIER = 0;
  190. /* access DLL & DLH */
  191. STLCR |= LCR_DLAB;
  192. STDLL = divisor & 0xff;
  193. STDLH = divisor >> 8;
  194. STLCR &= ~LCR_DLAB;
  195. si->speed = speed;
  196. STISR = IrSR_IR_RECEIVE_ON | IrSR_XMODE_PULSE_1_6;
  197. STIER = IER_UUE | IER_RLSE | IER_RAVIE | IER_RTIOE;
  198. local_irq_restore(flags);
  199. break;
  200. case 4000000:
  201. local_irq_save(flags);
  202. /* disable STUART */
  203. STIER = 0;
  204. STISR = 0;
  205. pxa_irda_disable_clk(si);
  206. /* disable FICP first */
  207. ICCR0 = 0;
  208. /* set board transceiver to FIR mode */
  209. pxa_irda_set_mode(si, IR_FIRMODE);
  210. /* enable the FICP clock */
  211. pxa_irda_enable_firclk(si);
  212. si->speed = speed;
  213. pxa_irda_fir_dma_rx_start(si);
  214. ICCR0 = ICCR0_ITR | ICCR0_RXE;
  215. local_irq_restore(flags);
  216. break;
  217. default:
  218. return -EINVAL;
  219. }
  220. return 0;
  221. }
  222. /* SIR interrupt service routine. */
  223. static irqreturn_t pxa_irda_sir_irq(int irq, void *dev_id)
  224. {
  225. struct net_device *dev = dev_id;
  226. struct pxa_irda *si = netdev_priv(dev);
  227. int iir, lsr, data;
  228. iir = STIIR;
  229. switch (iir & 0x0F) {
  230. case 0x06: /* Receiver Line Status */
  231. lsr = STLSR;
  232. while (lsr & LSR_FIFOE) {
  233. data = STRBR;
  234. if (lsr & (LSR_OE | LSR_PE | LSR_FE | LSR_BI)) {
  235. printk(KERN_DEBUG "pxa_ir: sir receiving error\n");
  236. dev->stats.rx_errors++;
  237. if (lsr & LSR_FE)
  238. dev->stats.rx_frame_errors++;
  239. if (lsr & LSR_OE)
  240. dev->stats.rx_fifo_errors++;
  241. } else {
  242. dev->stats.rx_bytes++;
  243. async_unwrap_char(dev, &dev->stats,
  244. &si->rx_buff, data);
  245. }
  246. lsr = STLSR;
  247. }
  248. si->last_oscr = readl_relaxed(OSCR);
  249. break;
  250. case 0x04: /* Received Data Available */
  251. /* forth through */
  252. case 0x0C: /* Character Timeout Indication */
  253. do {
  254. dev->stats.rx_bytes++;
  255. async_unwrap_char(dev, &dev->stats, &si->rx_buff, STRBR);
  256. } while (STLSR & LSR_DR);
  257. si->last_oscr = readl_relaxed(OSCR);
  258. break;
  259. case 0x02: /* Transmit FIFO Data Request */
  260. while ((si->tx_buff.len) && (STLSR & LSR_TDRQ)) {
  261. STTHR = *si->tx_buff.data++;
  262. si->tx_buff.len -= 1;
  263. }
  264. if (si->tx_buff.len == 0) {
  265. dev->stats.tx_packets++;
  266. dev->stats.tx_bytes += si->tx_buff.data - si->tx_buff.head;
  267. /* We need to ensure that the transmitter has finished. */
  268. while ((STLSR & LSR_TEMT) == 0)
  269. cpu_relax();
  270. si->last_oscr = readl_relaxed(OSCR);
  271. /*
  272. * Ok, we've finished transmitting. Now enable
  273. * the receiver. Sometimes we get a receive IRQ
  274. * immediately after a transmit...
  275. */
  276. if (si->newspeed) {
  277. pxa_irda_set_speed(si, si->newspeed);
  278. si->newspeed = 0;
  279. } else {
  280. /* enable IR Receiver, disable IR Transmitter */
  281. STISR = IrSR_IR_RECEIVE_ON | IrSR_XMODE_PULSE_1_6;
  282. /* enable STUART and receive interrupts */
  283. STIER = IER_UUE | IER_RLSE | IER_RAVIE | IER_RTIOE;
  284. }
  285. /* I'm hungry! */
  286. netif_wake_queue(dev);
  287. }
  288. break;
  289. }
  290. return IRQ_HANDLED;
  291. }
  292. /* FIR Receive DMA interrupt handler */
  293. static void pxa_irda_fir_dma_rx_irq(int channel, void *data)
  294. {
  295. int dcsr = DCSR(channel);
  296. DCSR(channel) = dcsr & ~DCSR_RUN;
  297. printk(KERN_DEBUG "pxa_ir: fir rx dma bus error %#x\n", dcsr);
  298. }
  299. /* FIR Transmit DMA interrupt handler */
  300. static void pxa_irda_fir_dma_tx_irq(int channel, void *data)
  301. {
  302. struct net_device *dev = data;
  303. struct pxa_irda *si = netdev_priv(dev);
  304. int dcsr;
  305. dcsr = DCSR(channel);
  306. DCSR(channel) = dcsr & ~DCSR_RUN;
  307. if (dcsr & DCSR_ENDINTR) {
  308. dev->stats.tx_packets++;
  309. dev->stats.tx_bytes += si->dma_tx_buff_len;
  310. } else {
  311. dev->stats.tx_errors++;
  312. }
  313. while (ICSR1 & ICSR1_TBY)
  314. cpu_relax();
  315. si->last_oscr = readl_relaxed(OSCR);
  316. /*
  317. * HACK: It looks like the TBY bit is dropped too soon.
  318. * Without this delay things break.
  319. */
  320. udelay(120);
  321. if (si->newspeed) {
  322. pxa_irda_set_speed(si, si->newspeed);
  323. si->newspeed = 0;
  324. } else {
  325. int i = 64;
  326. ICCR0 = 0;
  327. pxa_irda_fir_dma_rx_start(si);
  328. while ((ICSR1 & ICSR1_RNE) && i--)
  329. (void)ICDR;
  330. ICCR0 = ICCR0_ITR | ICCR0_RXE;
  331. if (i < 0)
  332. printk(KERN_ERR "pxa_ir: cannot clear Rx FIFO!\n");
  333. }
  334. netif_wake_queue(dev);
  335. }
  336. /* EIF(Error in FIFO/End in Frame) handler for FIR */
  337. static void pxa_irda_fir_irq_eif(struct pxa_irda *si, struct net_device *dev, int icsr0)
  338. {
  339. unsigned int len, stat, data;
  340. /* Get the current data position. */
  341. len = DTADR(si->rxdma) - si->dma_rx_buff_phy;
  342. do {
  343. /* Read Status, and then Data. */
  344. stat = ICSR1;
  345. rmb();
  346. data = ICDR;
  347. if (stat & (ICSR1_CRE | ICSR1_ROR)) {
  348. dev->stats.rx_errors++;
  349. if (stat & ICSR1_CRE) {
  350. printk(KERN_DEBUG "pxa_ir: fir receive CRC error\n");
  351. dev->stats.rx_crc_errors++;
  352. }
  353. if (stat & ICSR1_ROR) {
  354. printk(KERN_DEBUG "pxa_ir: fir receive overrun\n");
  355. dev->stats.rx_over_errors++;
  356. }
  357. } else {
  358. si->dma_rx_buff[len++] = data;
  359. }
  360. /* If we hit the end of frame, there's no point in continuing. */
  361. if (stat & ICSR1_EOF)
  362. break;
  363. } while (ICSR0 & ICSR0_EIF);
  364. if (stat & ICSR1_EOF) {
  365. /* end of frame. */
  366. struct sk_buff *skb;
  367. if (icsr0 & ICSR0_FRE) {
  368. printk(KERN_ERR "pxa_ir: dropping erroneous frame\n");
  369. dev->stats.rx_dropped++;
  370. return;
  371. }
  372. skb = alloc_skb(len+1,GFP_ATOMIC);
  373. if (!skb) {
  374. printk(KERN_ERR "pxa_ir: fir out of memory for receive skb\n");
  375. dev->stats.rx_dropped++;
  376. return;
  377. }
  378. /* Align IP header to 20 bytes */
  379. skb_reserve(skb, 1);
  380. skb_copy_to_linear_data(skb, si->dma_rx_buff, len);
  381. skb_put(skb, len);
  382. /* Feed it to IrLAP */
  383. skb->dev = dev;
  384. skb_reset_mac_header(skb);
  385. skb->protocol = htons(ETH_P_IRDA);
  386. netif_rx(skb);
  387. dev->stats.rx_packets++;
  388. dev->stats.rx_bytes += len;
  389. }
  390. }
  391. /* FIR interrupt handler */
  392. static irqreturn_t pxa_irda_fir_irq(int irq, void *dev_id)
  393. {
  394. struct net_device *dev = dev_id;
  395. struct pxa_irda *si = netdev_priv(dev);
  396. int icsr0, i = 64;
  397. /* stop RX DMA */
  398. DCSR(si->rxdma) &= ~DCSR_RUN;
  399. si->last_oscr = readl_relaxed(OSCR);
  400. icsr0 = ICSR0;
  401. if (icsr0 & (ICSR0_FRE | ICSR0_RAB)) {
  402. if (icsr0 & ICSR0_FRE) {
  403. printk(KERN_DEBUG "pxa_ir: fir receive frame error\n");
  404. dev->stats.rx_frame_errors++;
  405. } else {
  406. printk(KERN_DEBUG "pxa_ir: fir receive abort\n");
  407. dev->stats.rx_errors++;
  408. }
  409. ICSR0 = icsr0 & (ICSR0_FRE | ICSR0_RAB);
  410. }
  411. if (icsr0 & ICSR0_EIF) {
  412. /* An error in FIFO occurred, or there is a end of frame */
  413. pxa_irda_fir_irq_eif(si, dev, icsr0);
  414. }
  415. ICCR0 = 0;
  416. pxa_irda_fir_dma_rx_start(si);
  417. while ((ICSR1 & ICSR1_RNE) && i--)
  418. (void)ICDR;
  419. ICCR0 = ICCR0_ITR | ICCR0_RXE;
  420. if (i < 0)
  421. printk(KERN_ERR "pxa_ir: cannot clear Rx FIFO!\n");
  422. return IRQ_HANDLED;
  423. }
  424. /* hard_xmit interface of irda device */
  425. static int pxa_irda_hard_xmit(struct sk_buff *skb, struct net_device *dev)
  426. {
  427. struct pxa_irda *si = netdev_priv(dev);
  428. int speed = irda_get_next_speed(skb);
  429. /*
  430. * Does this packet contain a request to change the interface
  431. * speed? If so, remember it until we complete the transmission
  432. * of this frame.
  433. */
  434. if (speed != si->speed && speed != -1)
  435. si->newspeed = speed;
  436. /*
  437. * If this is an empty frame, we can bypass a lot.
  438. */
  439. if (skb->len == 0) {
  440. if (si->newspeed) {
  441. si->newspeed = 0;
  442. pxa_irda_set_speed(si, speed);
  443. }
  444. dev_kfree_skb(skb);
  445. return NETDEV_TX_OK;
  446. }
  447. netif_stop_queue(dev);
  448. if (!IS_FIR(si)) {
  449. si->tx_buff.data = si->tx_buff.head;
  450. si->tx_buff.len = async_wrap_skb(skb, si->tx_buff.data, si->tx_buff.truesize);
  451. /* Disable STUART interrupts and switch to transmit mode. */
  452. STIER = 0;
  453. STISR = IrSR_IR_TRANSMIT_ON | IrSR_XMODE_PULSE_1_6;
  454. /* enable STUART and transmit interrupts */
  455. STIER = IER_UUE | IER_TIE;
  456. } else {
  457. unsigned long mtt = irda_get_mtt(skb);
  458. si->dma_tx_buff_len = skb->len;
  459. skb_copy_from_linear_data(skb, si->dma_tx_buff, skb->len);
  460. if (mtt)
  461. while ((unsigned)(readl_relaxed(OSCR) - si->last_oscr)/4 < mtt)
  462. cpu_relax();
  463. /* stop RX DMA, disable FICP */
  464. DCSR(si->rxdma) &= ~DCSR_RUN;
  465. ICCR0 = 0;
  466. pxa_irda_fir_dma_tx_start(si);
  467. ICCR0 = ICCR0_ITR | ICCR0_TXE;
  468. }
  469. dev_kfree_skb(skb);
  470. return NETDEV_TX_OK;
  471. }
  472. static int pxa_irda_ioctl(struct net_device *dev, struct ifreq *ifreq, int cmd)
  473. {
  474. struct if_irda_req *rq = (struct if_irda_req *)ifreq;
  475. struct pxa_irda *si = netdev_priv(dev);
  476. int ret;
  477. switch (cmd) {
  478. case SIOCSBANDWIDTH:
  479. ret = -EPERM;
  480. if (capable(CAP_NET_ADMIN)) {
  481. /*
  482. * We are unable to set the speed if the
  483. * device is not running.
  484. */
  485. if (netif_running(dev)) {
  486. ret = pxa_irda_set_speed(si,
  487. rq->ifr_baudrate);
  488. } else {
  489. printk(KERN_INFO "pxa_ir: SIOCSBANDWIDTH: !netif_running\n");
  490. ret = 0;
  491. }
  492. }
  493. break;
  494. case SIOCSMEDIABUSY:
  495. ret = -EPERM;
  496. if (capable(CAP_NET_ADMIN)) {
  497. irda_device_set_media_busy(dev, TRUE);
  498. ret = 0;
  499. }
  500. break;
  501. case SIOCGRECEIVING:
  502. ret = 0;
  503. rq->ifr_receiving = IS_FIR(si) ? 0
  504. : si->rx_buff.state != OUTSIDE_FRAME;
  505. break;
  506. default:
  507. ret = -EOPNOTSUPP;
  508. break;
  509. }
  510. return ret;
  511. }
  512. static void pxa_irda_startup(struct pxa_irda *si)
  513. {
  514. /* Disable STUART interrupts */
  515. STIER = 0;
  516. /* enable STUART interrupt to the processor */
  517. STMCR = MCR_OUT2;
  518. /* configure SIR frame format: StartBit - Data 7 ... Data 0 - Stop Bit */
  519. STLCR = LCR_WLS0 | LCR_WLS1;
  520. /* enable FIFO, we use FIFO to improve performance */
  521. STFCR = FCR_TRFIFOE | FCR_ITL_32;
  522. /* disable FICP */
  523. ICCR0 = 0;
  524. /* configure FICP ICCR2 */
  525. ICCR2 = ICCR2_TXP | ICCR2_TRIG_32;
  526. /* configure DMAC */
  527. DRCMR(17) = si->rxdma | DRCMR_MAPVLD;
  528. DRCMR(18) = si->txdma | DRCMR_MAPVLD;
  529. /* force SIR reinitialization */
  530. si->speed = 4000000;
  531. pxa_irda_set_speed(si, 9600);
  532. printk(KERN_DEBUG "pxa_ir: irda startup\n");
  533. }
  534. static void pxa_irda_shutdown(struct pxa_irda *si)
  535. {
  536. unsigned long flags;
  537. local_irq_save(flags);
  538. /* disable STUART and interrupt */
  539. STIER = 0;
  540. /* disable STUART SIR mode */
  541. STISR = 0;
  542. /* disable DMA */
  543. DCSR(si->txdma) &= ~DCSR_RUN;
  544. DCSR(si->rxdma) &= ~DCSR_RUN;
  545. /* disable FICP */
  546. ICCR0 = 0;
  547. /* disable the STUART or FICP clocks */
  548. pxa_irda_disable_clk(si);
  549. DRCMR(17) = 0;
  550. DRCMR(18) = 0;
  551. local_irq_restore(flags);
  552. /* power off board transceiver */
  553. pxa_irda_set_mode(si, IR_OFF);
  554. printk(KERN_DEBUG "pxa_ir: irda shutdown\n");
  555. }
  556. static int pxa_irda_start(struct net_device *dev)
  557. {
  558. struct pxa_irda *si = netdev_priv(dev);
  559. int err;
  560. si->speed = 9600;
  561. err = request_irq(si->uart_irq, pxa_irda_sir_irq, 0, dev->name, dev);
  562. if (err)
  563. goto err_irq1;
  564. err = request_irq(si->icp_irq, pxa_irda_fir_irq, 0, dev->name, dev);
  565. if (err)
  566. goto err_irq2;
  567. /*
  568. * The interrupt must remain disabled for now.
  569. */
  570. disable_irq(si->uart_irq);
  571. disable_irq(si->icp_irq);
  572. err = -EBUSY;
  573. si->rxdma = pxa_request_dma("FICP_RX",DMA_PRIO_LOW, pxa_irda_fir_dma_rx_irq, dev);
  574. if (si->rxdma < 0)
  575. goto err_rx_dma;
  576. si->txdma = pxa_request_dma("FICP_TX",DMA_PRIO_LOW, pxa_irda_fir_dma_tx_irq, dev);
  577. if (si->txdma < 0)
  578. goto err_tx_dma;
  579. err = -ENOMEM;
  580. si->dma_rx_buff = dma_alloc_coherent(si->dev, IRDA_FRAME_SIZE_LIMIT,
  581. &si->dma_rx_buff_phy, GFP_KERNEL);
  582. if (!si->dma_rx_buff)
  583. goto err_dma_rx_buff;
  584. si->dma_tx_buff = dma_alloc_coherent(si->dev, IRDA_FRAME_SIZE_LIMIT,
  585. &si->dma_tx_buff_phy, GFP_KERNEL);
  586. if (!si->dma_tx_buff)
  587. goto err_dma_tx_buff;
  588. /* Setup the serial port for the initial speed. */
  589. pxa_irda_startup(si);
  590. /*
  591. * Open a new IrLAP layer instance.
  592. */
  593. si->irlap = irlap_open(dev, &si->qos, "pxa");
  594. err = -ENOMEM;
  595. if (!si->irlap)
  596. goto err_irlap;
  597. /*
  598. * Now enable the interrupt and start the queue
  599. */
  600. enable_irq(si->uart_irq);
  601. enable_irq(si->icp_irq);
  602. netif_start_queue(dev);
  603. printk(KERN_DEBUG "pxa_ir: irda driver opened\n");
  604. return 0;
  605. err_irlap:
  606. pxa_irda_shutdown(si);
  607. dma_free_coherent(si->dev, IRDA_FRAME_SIZE_LIMIT, si->dma_tx_buff, si->dma_tx_buff_phy);
  608. err_dma_tx_buff:
  609. dma_free_coherent(si->dev, IRDA_FRAME_SIZE_LIMIT, si->dma_rx_buff, si->dma_rx_buff_phy);
  610. err_dma_rx_buff:
  611. pxa_free_dma(si->txdma);
  612. err_tx_dma:
  613. pxa_free_dma(si->rxdma);
  614. err_rx_dma:
  615. free_irq(si->icp_irq, dev);
  616. err_irq2:
  617. free_irq(si->uart_irq, dev);
  618. err_irq1:
  619. return err;
  620. }
  621. static int pxa_irda_stop(struct net_device *dev)
  622. {
  623. struct pxa_irda *si = netdev_priv(dev);
  624. netif_stop_queue(dev);
  625. pxa_irda_shutdown(si);
  626. /* Stop IrLAP */
  627. if (si->irlap) {
  628. irlap_close(si->irlap);
  629. si->irlap = NULL;
  630. }
  631. free_irq(si->uart_irq, dev);
  632. free_irq(si->icp_irq, dev);
  633. pxa_free_dma(si->rxdma);
  634. pxa_free_dma(si->txdma);
  635. if (si->dma_rx_buff)
  636. dma_free_coherent(si->dev, IRDA_FRAME_SIZE_LIMIT, si->dma_tx_buff, si->dma_tx_buff_phy);
  637. if (si->dma_tx_buff)
  638. dma_free_coherent(si->dev, IRDA_FRAME_SIZE_LIMIT, si->dma_rx_buff, si->dma_rx_buff_phy);
  639. printk(KERN_DEBUG "pxa_ir: irda driver closed\n");
  640. return 0;
  641. }
  642. static int pxa_irda_suspend(struct platform_device *_dev, pm_message_t state)
  643. {
  644. struct net_device *dev = platform_get_drvdata(_dev);
  645. struct pxa_irda *si;
  646. if (dev && netif_running(dev)) {
  647. si = netdev_priv(dev);
  648. netif_device_detach(dev);
  649. pxa_irda_shutdown(si);
  650. }
  651. return 0;
  652. }
  653. static int pxa_irda_resume(struct platform_device *_dev)
  654. {
  655. struct net_device *dev = platform_get_drvdata(_dev);
  656. struct pxa_irda *si;
  657. if (dev && netif_running(dev)) {
  658. si = netdev_priv(dev);
  659. pxa_irda_startup(si);
  660. netif_device_attach(dev);
  661. netif_wake_queue(dev);
  662. }
  663. return 0;
  664. }
  665. static int pxa_irda_init_iobuf(iobuff_t *io, int size)
  666. {
  667. io->head = kmalloc(size, GFP_KERNEL | GFP_DMA);
  668. if (io->head != NULL) {
  669. io->truesize = size;
  670. io->in_frame = FALSE;
  671. io->state = OUTSIDE_FRAME;
  672. io->data = io->head;
  673. }
  674. return io->head ? 0 : -ENOMEM;
  675. }
  676. static const struct net_device_ops pxa_irda_netdev_ops = {
  677. .ndo_open = pxa_irda_start,
  678. .ndo_stop = pxa_irda_stop,
  679. .ndo_start_xmit = pxa_irda_hard_xmit,
  680. .ndo_do_ioctl = pxa_irda_ioctl,
  681. };
  682. static int pxa_irda_probe(struct platform_device *pdev)
  683. {
  684. struct net_device *dev;
  685. struct pxa_irda *si;
  686. unsigned int baudrate_mask;
  687. int err;
  688. if (!pdev->dev.platform_data)
  689. return -ENODEV;
  690. err = request_mem_region(__PREG(STUART), 0x24, "IrDA") ? 0 : -EBUSY;
  691. if (err)
  692. goto err_mem_1;
  693. err = request_mem_region(__PREG(FICP), 0x1c, "IrDA") ? 0 : -EBUSY;
  694. if (err)
  695. goto err_mem_2;
  696. dev = alloc_irdadev(sizeof(struct pxa_irda));
  697. if (!dev) {
  698. err = -ENOMEM;
  699. goto err_mem_3;
  700. }
  701. SET_NETDEV_DEV(dev, &pdev->dev);
  702. si = netdev_priv(dev);
  703. si->dev = &pdev->dev;
  704. si->pdata = pdev->dev.platform_data;
  705. si->uart_irq = platform_get_irq(pdev, 0);
  706. si->icp_irq = platform_get_irq(pdev, 1);
  707. si->sir_clk = clk_get(&pdev->dev, "UARTCLK");
  708. si->fir_clk = clk_get(&pdev->dev, "FICPCLK");
  709. if (IS_ERR(si->sir_clk) || IS_ERR(si->fir_clk)) {
  710. err = PTR_ERR(IS_ERR(si->sir_clk) ? si->sir_clk : si->fir_clk);
  711. goto err_mem_4;
  712. }
  713. /*
  714. * Initialise the SIR buffers
  715. */
  716. err = pxa_irda_init_iobuf(&si->rx_buff, 14384);
  717. if (err)
  718. goto err_mem_4;
  719. err = pxa_irda_init_iobuf(&si->tx_buff, 4000);
  720. if (err)
  721. goto err_mem_5;
  722. if (gpio_is_valid(si->pdata->gpio_pwdown)) {
  723. err = gpio_request(si->pdata->gpio_pwdown, "IrDA switch");
  724. if (err)
  725. goto err_startup;
  726. err = gpio_direction_output(si->pdata->gpio_pwdown,
  727. !si->pdata->gpio_pwdown_inverted);
  728. if (err) {
  729. gpio_free(si->pdata->gpio_pwdown);
  730. goto err_startup;
  731. }
  732. }
  733. if (si->pdata->startup) {
  734. err = si->pdata->startup(si->dev);
  735. if (err)
  736. goto err_startup;
  737. }
  738. if (gpio_is_valid(si->pdata->gpio_pwdown) && si->pdata->startup)
  739. dev_warn(si->dev, "gpio_pwdown and startup() both defined!\n");
  740. dev->netdev_ops = &pxa_irda_netdev_ops;
  741. irda_init_max_qos_capabilies(&si->qos);
  742. baudrate_mask = 0;
  743. if (si->pdata->transceiver_cap & IR_SIRMODE)
  744. baudrate_mask |= IR_9600|IR_19200|IR_38400|IR_57600|IR_115200;
  745. if (si->pdata->transceiver_cap & IR_FIRMODE)
  746. baudrate_mask |= IR_4000000 << 8;
  747. si->qos.baud_rate.bits &= baudrate_mask;
  748. si->qos.min_turn_time.bits = 7; /* 1ms or more */
  749. irda_qos_bits_to_value(&si->qos);
  750. err = register_netdev(dev);
  751. if (err == 0)
  752. platform_set_drvdata(pdev, dev);
  753. if (err) {
  754. if (si->pdata->shutdown)
  755. si->pdata->shutdown(si->dev);
  756. err_startup:
  757. kfree(si->tx_buff.head);
  758. err_mem_5:
  759. kfree(si->rx_buff.head);
  760. err_mem_4:
  761. if (si->sir_clk && !IS_ERR(si->sir_clk))
  762. clk_put(si->sir_clk);
  763. if (si->fir_clk && !IS_ERR(si->fir_clk))
  764. clk_put(si->fir_clk);
  765. free_netdev(dev);
  766. err_mem_3:
  767. release_mem_region(__PREG(FICP), 0x1c);
  768. err_mem_2:
  769. release_mem_region(__PREG(STUART), 0x24);
  770. }
  771. err_mem_1:
  772. return err;
  773. }
  774. static int pxa_irda_remove(struct platform_device *_dev)
  775. {
  776. struct net_device *dev = platform_get_drvdata(_dev);
  777. if (dev) {
  778. struct pxa_irda *si = netdev_priv(dev);
  779. unregister_netdev(dev);
  780. if (gpio_is_valid(si->pdata->gpio_pwdown))
  781. gpio_free(si->pdata->gpio_pwdown);
  782. if (si->pdata->shutdown)
  783. si->pdata->shutdown(si->dev);
  784. kfree(si->tx_buff.head);
  785. kfree(si->rx_buff.head);
  786. clk_put(si->fir_clk);
  787. clk_put(si->sir_clk);
  788. free_netdev(dev);
  789. }
  790. release_mem_region(__PREG(STUART), 0x24);
  791. release_mem_region(__PREG(FICP), 0x1c);
  792. return 0;
  793. }
  794. static struct platform_driver pxa_ir_driver = {
  795. .driver = {
  796. .name = "pxa2xx-ir",
  797. .owner = THIS_MODULE,
  798. },
  799. .probe = pxa_irda_probe,
  800. .remove = pxa_irda_remove,
  801. .suspend = pxa_irda_suspend,
  802. .resume = pxa_irda_resume,
  803. };
  804. module_platform_driver(pxa_ir_driver);
  805. MODULE_LICENSE("GPL");
  806. MODULE_ALIAS("platform:pxa2xx-ir");