siena.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960
  1. /****************************************************************************
  2. * Driver for Solarflare network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2006-2013 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. #include <linux/bitops.h>
  11. #include <linux/delay.h>
  12. #include <linux/pci.h>
  13. #include <linux/module.h>
  14. #include <linux/slab.h>
  15. #include <linux/random.h>
  16. #include "net_driver.h"
  17. #include "bitfield.h"
  18. #include "efx.h"
  19. #include "nic.h"
  20. #include "farch_regs.h"
  21. #include "io.h"
  22. #include "phy.h"
  23. #include "workarounds.h"
  24. #include "mcdi.h"
  25. #include "mcdi_pcol.h"
  26. #include "selftest.h"
  27. /* Hardware control for SFC9000 family including SFL9021 (aka Siena). */
  28. static void siena_init_wol(struct efx_nic *efx);
  29. static void siena_push_irq_moderation(struct efx_channel *channel)
  30. {
  31. efx_dword_t timer_cmd;
  32. if (channel->irq_moderation)
  33. EFX_POPULATE_DWORD_2(timer_cmd,
  34. FRF_CZ_TC_TIMER_MODE,
  35. FFE_CZ_TIMER_MODE_INT_HLDOFF,
  36. FRF_CZ_TC_TIMER_VAL,
  37. channel->irq_moderation - 1);
  38. else
  39. EFX_POPULATE_DWORD_2(timer_cmd,
  40. FRF_CZ_TC_TIMER_MODE,
  41. FFE_CZ_TIMER_MODE_DIS,
  42. FRF_CZ_TC_TIMER_VAL, 0);
  43. efx_writed_page_locked(channel->efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
  44. channel->channel);
  45. }
  46. void siena_prepare_flush(struct efx_nic *efx)
  47. {
  48. if (efx->fc_disable++ == 0)
  49. efx_mcdi_set_mac(efx);
  50. }
  51. void siena_finish_flush(struct efx_nic *efx)
  52. {
  53. if (--efx->fc_disable == 0)
  54. efx_mcdi_set_mac(efx);
  55. }
  56. static const struct efx_farch_register_test siena_register_tests[] = {
  57. { FR_AZ_ADR_REGION,
  58. EFX_OWORD32(0x0003FFFF, 0x0003FFFF, 0x0003FFFF, 0x0003FFFF) },
  59. { FR_CZ_USR_EV_CFG,
  60. EFX_OWORD32(0x000103FF, 0x00000000, 0x00000000, 0x00000000) },
  61. { FR_AZ_RX_CFG,
  62. EFX_OWORD32(0xFFFFFFFE, 0xFFFFFFFF, 0x0003FFFF, 0x00000000) },
  63. { FR_AZ_TX_CFG,
  64. EFX_OWORD32(0x7FFF0037, 0xFFFF8000, 0xFFFFFFFF, 0x03FFFFFF) },
  65. { FR_AZ_TX_RESERVED,
  66. EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
  67. { FR_AZ_SRM_TX_DC_CFG,
  68. EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
  69. { FR_AZ_RX_DC_CFG,
  70. EFX_OWORD32(0x00000003, 0x00000000, 0x00000000, 0x00000000) },
  71. { FR_AZ_RX_DC_PF_WM,
  72. EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
  73. { FR_BZ_DP_CTRL,
  74. EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
  75. { FR_BZ_RX_RSS_TKEY,
  76. EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
  77. { FR_CZ_RX_RSS_IPV6_REG1,
  78. EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
  79. { FR_CZ_RX_RSS_IPV6_REG2,
  80. EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
  81. { FR_CZ_RX_RSS_IPV6_REG3,
  82. EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0x00000007, 0x00000000) },
  83. };
  84. static int siena_test_chip(struct efx_nic *efx, struct efx_self_tests *tests)
  85. {
  86. enum reset_type reset_method = RESET_TYPE_ALL;
  87. int rc, rc2;
  88. efx_reset_down(efx, reset_method);
  89. /* Reset the chip immediately so that it is completely
  90. * quiescent regardless of what any VF driver does.
  91. */
  92. rc = efx_mcdi_reset(efx, reset_method);
  93. if (rc)
  94. goto out;
  95. tests->registers =
  96. efx_farch_test_registers(efx, siena_register_tests,
  97. ARRAY_SIZE(siena_register_tests))
  98. ? -1 : 1;
  99. rc = efx_mcdi_reset(efx, reset_method);
  100. out:
  101. rc2 = efx_reset_up(efx, reset_method, rc == 0);
  102. return rc ? rc : rc2;
  103. }
  104. /**************************************************************************
  105. *
  106. * Device reset
  107. *
  108. **************************************************************************
  109. */
  110. static int siena_map_reset_flags(u32 *flags)
  111. {
  112. enum {
  113. SIENA_RESET_PORT = (ETH_RESET_DMA | ETH_RESET_FILTER |
  114. ETH_RESET_OFFLOAD | ETH_RESET_MAC |
  115. ETH_RESET_PHY),
  116. SIENA_RESET_MC = (SIENA_RESET_PORT |
  117. ETH_RESET_MGMT << ETH_RESET_SHARED_SHIFT),
  118. };
  119. if ((*flags & SIENA_RESET_MC) == SIENA_RESET_MC) {
  120. *flags &= ~SIENA_RESET_MC;
  121. return RESET_TYPE_WORLD;
  122. }
  123. if ((*flags & SIENA_RESET_PORT) == SIENA_RESET_PORT) {
  124. *flags &= ~SIENA_RESET_PORT;
  125. return RESET_TYPE_ALL;
  126. }
  127. /* no invisible reset implemented */
  128. return -EINVAL;
  129. }
  130. #ifdef CONFIG_EEH
  131. /* When a PCI device is isolated from the bus, a subsequent MMIO read is
  132. * required for the kernel EEH mechanisms to notice. As the Solarflare driver
  133. * was written to minimise MMIO read (for latency) then a periodic call to check
  134. * the EEH status of the device is required so that device recovery can happen
  135. * in a timely fashion.
  136. */
  137. static void siena_monitor(struct efx_nic *efx)
  138. {
  139. struct eeh_dev *eehdev =
  140. of_node_to_eeh_dev(pci_device_to_OF_node(efx->pci_dev));
  141. eeh_dev_check_failure(eehdev);
  142. }
  143. #endif
  144. static int siena_probe_nvconfig(struct efx_nic *efx)
  145. {
  146. u32 caps = 0;
  147. int rc;
  148. rc = efx_mcdi_get_board_cfg(efx, efx->net_dev->perm_addr, NULL, &caps);
  149. efx->timer_quantum_ns =
  150. (caps & (1 << MC_CMD_CAPABILITIES_TURBO_ACTIVE_LBN)) ?
  151. 3072 : 6144; /* 768 cycles */
  152. return rc;
  153. }
  154. static int siena_dimension_resources(struct efx_nic *efx)
  155. {
  156. /* Each port has a small block of internal SRAM dedicated to
  157. * the buffer table and descriptor caches. In theory we can
  158. * map both blocks to one port, but we don't.
  159. */
  160. efx_farch_dimension_resources(efx, FR_CZ_BUF_FULL_TBL_ROWS / 2);
  161. return 0;
  162. }
  163. static unsigned int siena_mem_map_size(struct efx_nic *efx)
  164. {
  165. return FR_CZ_MC_TREG_SMEM +
  166. FR_CZ_MC_TREG_SMEM_STEP * FR_CZ_MC_TREG_SMEM_ROWS;
  167. }
  168. static int siena_probe_nic(struct efx_nic *efx)
  169. {
  170. struct siena_nic_data *nic_data;
  171. efx_oword_t reg;
  172. int rc;
  173. /* Allocate storage for hardware specific data */
  174. nic_data = kzalloc(sizeof(struct siena_nic_data), GFP_KERNEL);
  175. if (!nic_data)
  176. return -ENOMEM;
  177. efx->nic_data = nic_data;
  178. if (efx_farch_fpga_ver(efx) != 0) {
  179. netif_err(efx, probe, efx->net_dev,
  180. "Siena FPGA not supported\n");
  181. rc = -ENODEV;
  182. goto fail1;
  183. }
  184. efx->max_channels = EFX_MAX_CHANNELS;
  185. efx_reado(efx, &reg, FR_AZ_CS_DEBUG);
  186. efx->port_num = EFX_OWORD_FIELD(reg, FRF_CZ_CS_PORT_NUM) - 1;
  187. rc = efx_mcdi_init(efx);
  188. if (rc)
  189. goto fail1;
  190. /* Now we can reset the NIC */
  191. rc = efx_mcdi_reset(efx, RESET_TYPE_ALL);
  192. if (rc) {
  193. netif_err(efx, probe, efx->net_dev, "failed to reset NIC\n");
  194. goto fail3;
  195. }
  196. siena_init_wol(efx);
  197. /* Allocate memory for INT_KER */
  198. rc = efx_nic_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t),
  199. GFP_KERNEL);
  200. if (rc)
  201. goto fail4;
  202. BUG_ON(efx->irq_status.dma_addr & 0x0f);
  203. netif_dbg(efx, probe, efx->net_dev,
  204. "INT_KER at %llx (virt %p phys %llx)\n",
  205. (unsigned long long)efx->irq_status.dma_addr,
  206. efx->irq_status.addr,
  207. (unsigned long long)virt_to_phys(efx->irq_status.addr));
  208. /* Read in the non-volatile configuration */
  209. rc = siena_probe_nvconfig(efx);
  210. if (rc == -EINVAL) {
  211. netif_err(efx, probe, efx->net_dev,
  212. "NVRAM is invalid therefore using defaults\n");
  213. efx->phy_type = PHY_TYPE_NONE;
  214. efx->mdio.prtad = MDIO_PRTAD_NONE;
  215. } else if (rc) {
  216. goto fail5;
  217. }
  218. rc = efx_mcdi_mon_probe(efx);
  219. if (rc)
  220. goto fail5;
  221. efx_sriov_probe(efx);
  222. efx_ptp_probe(efx);
  223. return 0;
  224. fail5:
  225. efx_nic_free_buffer(efx, &efx->irq_status);
  226. fail4:
  227. fail3:
  228. efx_mcdi_fini(efx);
  229. fail1:
  230. kfree(efx->nic_data);
  231. return rc;
  232. }
  233. /* This call performs hardware-specific global initialisation, such as
  234. * defining the descriptor cache sizes and number of RSS channels.
  235. * It does not set up any buffers, descriptor rings or event queues.
  236. */
  237. static int siena_init_nic(struct efx_nic *efx)
  238. {
  239. efx_oword_t temp;
  240. int rc;
  241. /* Recover from a failed assertion post-reset */
  242. rc = efx_mcdi_handle_assertion(efx);
  243. if (rc)
  244. return rc;
  245. /* Squash TX of packets of 16 bytes or less */
  246. efx_reado(efx, &temp, FR_AZ_TX_RESERVED);
  247. EFX_SET_OWORD_FIELD(temp, FRF_BZ_TX_FLUSH_MIN_LEN_EN, 1);
  248. efx_writeo(efx, &temp, FR_AZ_TX_RESERVED);
  249. /* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
  250. * descriptors (which is bad).
  251. */
  252. efx_reado(efx, &temp, FR_AZ_TX_CFG);
  253. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
  254. EFX_SET_OWORD_FIELD(temp, FRF_CZ_TX_FILTER_EN_BIT, 1);
  255. efx_writeo(efx, &temp, FR_AZ_TX_CFG);
  256. efx_reado(efx, &temp, FR_AZ_RX_CFG);
  257. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_DESC_PUSH_EN, 0);
  258. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_INGR_EN, 1);
  259. /* Enable hash insertion. This is broken for the 'Falcon' hash
  260. * if IPv6 hashing is also enabled, so also select Toeplitz
  261. * TCP/IPv4 and IPv4 hashes. */
  262. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_HASH_INSRT_HDR, 1);
  263. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_HASH_ALG, 1);
  264. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_IP_HASH, 1);
  265. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_USR_BUF_SIZE,
  266. EFX_RX_USR_BUF_SIZE >> 5);
  267. efx_writeo(efx, &temp, FR_AZ_RX_CFG);
  268. /* Set hash key for IPv4 */
  269. memcpy(&temp, efx->rx_hash_key, sizeof(temp));
  270. efx_writeo(efx, &temp, FR_BZ_RX_RSS_TKEY);
  271. /* Enable IPv6 RSS */
  272. BUILD_BUG_ON(sizeof(efx->rx_hash_key) <
  273. 2 * sizeof(temp) + FRF_CZ_RX_RSS_IPV6_TKEY_HI_WIDTH / 8 ||
  274. FRF_CZ_RX_RSS_IPV6_TKEY_HI_LBN != 0);
  275. memcpy(&temp, efx->rx_hash_key, sizeof(temp));
  276. efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG1);
  277. memcpy(&temp, efx->rx_hash_key + sizeof(temp), sizeof(temp));
  278. efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG2);
  279. EFX_POPULATE_OWORD_2(temp, FRF_CZ_RX_RSS_IPV6_THASH_ENABLE, 1,
  280. FRF_CZ_RX_RSS_IPV6_IP_THASH_ENABLE, 1);
  281. memcpy(&temp, efx->rx_hash_key + 2 * sizeof(temp),
  282. FRF_CZ_RX_RSS_IPV6_TKEY_HI_WIDTH / 8);
  283. efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG3);
  284. /* Enable event logging */
  285. rc = efx_mcdi_log_ctrl(efx, true, false, 0);
  286. if (rc)
  287. return rc;
  288. /* Set destination of both TX and RX Flush events */
  289. EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
  290. efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
  291. EFX_POPULATE_OWORD_1(temp, FRF_CZ_USREV_DIS, 1);
  292. efx_writeo(efx, &temp, FR_CZ_USR_EV_CFG);
  293. efx_farch_init_common(efx);
  294. return 0;
  295. }
  296. static void siena_remove_nic(struct efx_nic *efx)
  297. {
  298. efx_mcdi_mon_remove(efx);
  299. efx_nic_free_buffer(efx, &efx->irq_status);
  300. efx_mcdi_reset(efx, RESET_TYPE_ALL);
  301. efx_mcdi_fini(efx);
  302. /* Tear down the private nic state */
  303. kfree(efx->nic_data);
  304. efx->nic_data = NULL;
  305. }
  306. #define SIENA_DMA_STAT(ext_name, mcdi_name) \
  307. [SIENA_STAT_ ## ext_name] = \
  308. { #ext_name, 64, 8 * MC_CMD_MAC_ ## mcdi_name }
  309. #define SIENA_OTHER_STAT(ext_name) \
  310. [SIENA_STAT_ ## ext_name] = { #ext_name, 0, 0 }
  311. static const struct efx_hw_stat_desc siena_stat_desc[SIENA_STAT_COUNT] = {
  312. SIENA_DMA_STAT(tx_bytes, TX_BYTES),
  313. SIENA_OTHER_STAT(tx_good_bytes),
  314. SIENA_DMA_STAT(tx_bad_bytes, TX_BAD_BYTES),
  315. SIENA_DMA_STAT(tx_packets, TX_PKTS),
  316. SIENA_DMA_STAT(tx_bad, TX_BAD_FCS_PKTS),
  317. SIENA_DMA_STAT(tx_pause, TX_PAUSE_PKTS),
  318. SIENA_DMA_STAT(tx_control, TX_CONTROL_PKTS),
  319. SIENA_DMA_STAT(tx_unicast, TX_UNICAST_PKTS),
  320. SIENA_DMA_STAT(tx_multicast, TX_MULTICAST_PKTS),
  321. SIENA_DMA_STAT(tx_broadcast, TX_BROADCAST_PKTS),
  322. SIENA_DMA_STAT(tx_lt64, TX_LT64_PKTS),
  323. SIENA_DMA_STAT(tx_64, TX_64_PKTS),
  324. SIENA_DMA_STAT(tx_65_to_127, TX_65_TO_127_PKTS),
  325. SIENA_DMA_STAT(tx_128_to_255, TX_128_TO_255_PKTS),
  326. SIENA_DMA_STAT(tx_256_to_511, TX_256_TO_511_PKTS),
  327. SIENA_DMA_STAT(tx_512_to_1023, TX_512_TO_1023_PKTS),
  328. SIENA_DMA_STAT(tx_1024_to_15xx, TX_1024_TO_15XX_PKTS),
  329. SIENA_DMA_STAT(tx_15xx_to_jumbo, TX_15XX_TO_JUMBO_PKTS),
  330. SIENA_DMA_STAT(tx_gtjumbo, TX_GTJUMBO_PKTS),
  331. SIENA_OTHER_STAT(tx_collision),
  332. SIENA_DMA_STAT(tx_single_collision, TX_SINGLE_COLLISION_PKTS),
  333. SIENA_DMA_STAT(tx_multiple_collision, TX_MULTIPLE_COLLISION_PKTS),
  334. SIENA_DMA_STAT(tx_excessive_collision, TX_EXCESSIVE_COLLISION_PKTS),
  335. SIENA_DMA_STAT(tx_deferred, TX_DEFERRED_PKTS),
  336. SIENA_DMA_STAT(tx_late_collision, TX_LATE_COLLISION_PKTS),
  337. SIENA_DMA_STAT(tx_excessive_deferred, TX_EXCESSIVE_DEFERRED_PKTS),
  338. SIENA_DMA_STAT(tx_non_tcpudp, TX_NON_TCPUDP_PKTS),
  339. SIENA_DMA_STAT(tx_mac_src_error, TX_MAC_SRC_ERR_PKTS),
  340. SIENA_DMA_STAT(tx_ip_src_error, TX_IP_SRC_ERR_PKTS),
  341. SIENA_DMA_STAT(rx_bytes, RX_BYTES),
  342. SIENA_OTHER_STAT(rx_good_bytes),
  343. SIENA_DMA_STAT(rx_bad_bytes, RX_BAD_BYTES),
  344. SIENA_DMA_STAT(rx_packets, RX_PKTS),
  345. SIENA_DMA_STAT(rx_good, RX_GOOD_PKTS),
  346. SIENA_DMA_STAT(rx_bad, RX_BAD_FCS_PKTS),
  347. SIENA_DMA_STAT(rx_pause, RX_PAUSE_PKTS),
  348. SIENA_DMA_STAT(rx_control, RX_CONTROL_PKTS),
  349. SIENA_DMA_STAT(rx_unicast, RX_UNICAST_PKTS),
  350. SIENA_DMA_STAT(rx_multicast, RX_MULTICAST_PKTS),
  351. SIENA_DMA_STAT(rx_broadcast, RX_BROADCAST_PKTS),
  352. SIENA_DMA_STAT(rx_lt64, RX_UNDERSIZE_PKTS),
  353. SIENA_DMA_STAT(rx_64, RX_64_PKTS),
  354. SIENA_DMA_STAT(rx_65_to_127, RX_65_TO_127_PKTS),
  355. SIENA_DMA_STAT(rx_128_to_255, RX_128_TO_255_PKTS),
  356. SIENA_DMA_STAT(rx_256_to_511, RX_256_TO_511_PKTS),
  357. SIENA_DMA_STAT(rx_512_to_1023, RX_512_TO_1023_PKTS),
  358. SIENA_DMA_STAT(rx_1024_to_15xx, RX_1024_TO_15XX_PKTS),
  359. SIENA_DMA_STAT(rx_15xx_to_jumbo, RX_15XX_TO_JUMBO_PKTS),
  360. SIENA_DMA_STAT(rx_gtjumbo, RX_GTJUMBO_PKTS),
  361. SIENA_DMA_STAT(rx_bad_gtjumbo, RX_JABBER_PKTS),
  362. SIENA_DMA_STAT(rx_overflow, RX_OVERFLOW_PKTS),
  363. SIENA_DMA_STAT(rx_false_carrier, RX_FALSE_CARRIER_PKTS),
  364. SIENA_DMA_STAT(rx_symbol_error, RX_SYMBOL_ERROR_PKTS),
  365. SIENA_DMA_STAT(rx_align_error, RX_ALIGN_ERROR_PKTS),
  366. SIENA_DMA_STAT(rx_length_error, RX_LENGTH_ERROR_PKTS),
  367. SIENA_DMA_STAT(rx_internal_error, RX_INTERNAL_ERROR_PKTS),
  368. SIENA_DMA_STAT(rx_nodesc_drop_cnt, RX_NODESC_DROPS),
  369. };
  370. static const unsigned long siena_stat_mask[] = {
  371. [0 ... BITS_TO_LONGS(SIENA_STAT_COUNT) - 1] = ~0UL,
  372. };
  373. static size_t siena_describe_nic_stats(struct efx_nic *efx, u8 *names)
  374. {
  375. return efx_nic_describe_stats(siena_stat_desc, SIENA_STAT_COUNT,
  376. siena_stat_mask, names);
  377. }
  378. static int siena_try_update_nic_stats(struct efx_nic *efx)
  379. {
  380. struct siena_nic_data *nic_data = efx->nic_data;
  381. u64 *stats = nic_data->stats;
  382. __le64 *dma_stats;
  383. __le64 generation_start, generation_end;
  384. dma_stats = efx->stats_buffer.addr;
  385. generation_end = dma_stats[MC_CMD_MAC_GENERATION_END];
  386. if (generation_end == EFX_MC_STATS_GENERATION_INVALID)
  387. return 0;
  388. rmb();
  389. efx_nic_update_stats(siena_stat_desc, SIENA_STAT_COUNT, siena_stat_mask,
  390. stats, efx->stats_buffer.addr, false);
  391. rmb();
  392. generation_start = dma_stats[MC_CMD_MAC_GENERATION_START];
  393. if (generation_end != generation_start)
  394. return -EAGAIN;
  395. /* Update derived statistics */
  396. efx_update_diff_stat(&stats[SIENA_STAT_tx_good_bytes],
  397. stats[SIENA_STAT_tx_bytes] -
  398. stats[SIENA_STAT_tx_bad_bytes]);
  399. stats[SIENA_STAT_tx_collision] =
  400. stats[SIENA_STAT_tx_single_collision] +
  401. stats[SIENA_STAT_tx_multiple_collision] +
  402. stats[SIENA_STAT_tx_excessive_collision] +
  403. stats[SIENA_STAT_tx_late_collision];
  404. efx_update_diff_stat(&stats[SIENA_STAT_rx_good_bytes],
  405. stats[SIENA_STAT_rx_bytes] -
  406. stats[SIENA_STAT_rx_bad_bytes]);
  407. return 0;
  408. }
  409. static size_t siena_update_nic_stats(struct efx_nic *efx, u64 *full_stats,
  410. struct rtnl_link_stats64 *core_stats)
  411. {
  412. struct siena_nic_data *nic_data = efx->nic_data;
  413. u64 *stats = nic_data->stats;
  414. int retry;
  415. /* If we're unlucky enough to read statistics wduring the DMA, wait
  416. * up to 10ms for it to finish (typically takes <500us) */
  417. for (retry = 0; retry < 100; ++retry) {
  418. if (siena_try_update_nic_stats(efx) == 0)
  419. break;
  420. udelay(100);
  421. }
  422. if (full_stats)
  423. memcpy(full_stats, stats, sizeof(u64) * SIENA_STAT_COUNT);
  424. if (core_stats) {
  425. core_stats->rx_packets = stats[SIENA_STAT_rx_packets];
  426. core_stats->tx_packets = stats[SIENA_STAT_tx_packets];
  427. core_stats->rx_bytes = stats[SIENA_STAT_rx_bytes];
  428. core_stats->tx_bytes = stats[SIENA_STAT_tx_bytes];
  429. core_stats->rx_dropped = stats[SIENA_STAT_rx_nodesc_drop_cnt];
  430. core_stats->multicast = stats[SIENA_STAT_rx_multicast];
  431. core_stats->collisions = stats[SIENA_STAT_tx_collision];
  432. core_stats->rx_length_errors =
  433. stats[SIENA_STAT_rx_gtjumbo] +
  434. stats[SIENA_STAT_rx_length_error];
  435. core_stats->rx_crc_errors = stats[SIENA_STAT_rx_bad];
  436. core_stats->rx_frame_errors = stats[SIENA_STAT_rx_align_error];
  437. core_stats->rx_fifo_errors = stats[SIENA_STAT_rx_overflow];
  438. core_stats->tx_window_errors =
  439. stats[SIENA_STAT_tx_late_collision];
  440. core_stats->rx_errors = (core_stats->rx_length_errors +
  441. core_stats->rx_crc_errors +
  442. core_stats->rx_frame_errors +
  443. stats[SIENA_STAT_rx_symbol_error]);
  444. core_stats->tx_errors = (core_stats->tx_window_errors +
  445. stats[SIENA_STAT_tx_bad]);
  446. }
  447. return SIENA_STAT_COUNT;
  448. }
  449. static int siena_mac_reconfigure(struct efx_nic *efx)
  450. {
  451. MCDI_DECLARE_BUF(inbuf, MC_CMD_SET_MCAST_HASH_IN_LEN);
  452. int rc;
  453. BUILD_BUG_ON(MC_CMD_SET_MCAST_HASH_IN_LEN !=
  454. MC_CMD_SET_MCAST_HASH_IN_HASH0_OFST +
  455. sizeof(efx->multicast_hash));
  456. efx_farch_filter_sync_rx_mode(efx);
  457. WARN_ON(!mutex_is_locked(&efx->mac_lock));
  458. rc = efx_mcdi_set_mac(efx);
  459. if (rc != 0)
  460. return rc;
  461. memcpy(MCDI_PTR(inbuf, SET_MCAST_HASH_IN_HASH0),
  462. efx->multicast_hash.byte, sizeof(efx->multicast_hash));
  463. return efx_mcdi_rpc(efx, MC_CMD_SET_MCAST_HASH,
  464. inbuf, sizeof(inbuf), NULL, 0, NULL);
  465. }
  466. /**************************************************************************
  467. *
  468. * Wake on LAN
  469. *
  470. **************************************************************************
  471. */
  472. static void siena_get_wol(struct efx_nic *efx, struct ethtool_wolinfo *wol)
  473. {
  474. struct siena_nic_data *nic_data = efx->nic_data;
  475. wol->supported = WAKE_MAGIC;
  476. if (nic_data->wol_filter_id != -1)
  477. wol->wolopts = WAKE_MAGIC;
  478. else
  479. wol->wolopts = 0;
  480. memset(&wol->sopass, 0, sizeof(wol->sopass));
  481. }
  482. static int siena_set_wol(struct efx_nic *efx, u32 type)
  483. {
  484. struct siena_nic_data *nic_data = efx->nic_data;
  485. int rc;
  486. if (type & ~WAKE_MAGIC)
  487. return -EINVAL;
  488. if (type & WAKE_MAGIC) {
  489. if (nic_data->wol_filter_id != -1)
  490. efx_mcdi_wol_filter_remove(efx,
  491. nic_data->wol_filter_id);
  492. rc = efx_mcdi_wol_filter_set_magic(efx, efx->net_dev->dev_addr,
  493. &nic_data->wol_filter_id);
  494. if (rc)
  495. goto fail;
  496. pci_wake_from_d3(efx->pci_dev, true);
  497. } else {
  498. rc = efx_mcdi_wol_filter_reset(efx);
  499. nic_data->wol_filter_id = -1;
  500. pci_wake_from_d3(efx->pci_dev, false);
  501. if (rc)
  502. goto fail;
  503. }
  504. return 0;
  505. fail:
  506. netif_err(efx, hw, efx->net_dev, "%s failed: type=%d rc=%d\n",
  507. __func__, type, rc);
  508. return rc;
  509. }
  510. static void siena_init_wol(struct efx_nic *efx)
  511. {
  512. struct siena_nic_data *nic_data = efx->nic_data;
  513. int rc;
  514. rc = efx_mcdi_wol_filter_get_magic(efx, &nic_data->wol_filter_id);
  515. if (rc != 0) {
  516. /* If it failed, attempt to get into a synchronised
  517. * state with MC by resetting any set WoL filters */
  518. efx_mcdi_wol_filter_reset(efx);
  519. nic_data->wol_filter_id = -1;
  520. } else if (nic_data->wol_filter_id != -1) {
  521. pci_wake_from_d3(efx->pci_dev, true);
  522. }
  523. }
  524. /**************************************************************************
  525. *
  526. * MCDI
  527. *
  528. **************************************************************************
  529. */
  530. #define MCDI_PDU(efx) \
  531. (efx_port_num(efx) ? MC_SMEM_P1_PDU_OFST : MC_SMEM_P0_PDU_OFST)
  532. #define MCDI_DOORBELL(efx) \
  533. (efx_port_num(efx) ? MC_SMEM_P1_DOORBELL_OFST : MC_SMEM_P0_DOORBELL_OFST)
  534. #define MCDI_STATUS(efx) \
  535. (efx_port_num(efx) ? MC_SMEM_P1_STATUS_OFST : MC_SMEM_P0_STATUS_OFST)
  536. static void siena_mcdi_request(struct efx_nic *efx,
  537. const efx_dword_t *hdr, size_t hdr_len,
  538. const efx_dword_t *sdu, size_t sdu_len)
  539. {
  540. unsigned pdu = FR_CZ_MC_TREG_SMEM + MCDI_PDU(efx);
  541. unsigned doorbell = FR_CZ_MC_TREG_SMEM + MCDI_DOORBELL(efx);
  542. unsigned int i;
  543. unsigned int inlen_dw = DIV_ROUND_UP(sdu_len, 4);
  544. EFX_BUG_ON_PARANOID(hdr_len != 4);
  545. efx_writed(efx, hdr, pdu);
  546. for (i = 0; i < inlen_dw; i++)
  547. efx_writed(efx, &sdu[i], pdu + hdr_len + 4 * i);
  548. /* Ensure the request is written out before the doorbell */
  549. wmb();
  550. /* ring the doorbell with a distinctive value */
  551. _efx_writed(efx, (__force __le32) 0x45789abc, doorbell);
  552. }
  553. static bool siena_mcdi_poll_response(struct efx_nic *efx)
  554. {
  555. unsigned int pdu = FR_CZ_MC_TREG_SMEM + MCDI_PDU(efx);
  556. efx_dword_t hdr;
  557. efx_readd(efx, &hdr, pdu);
  558. /* All 1's indicates that shared memory is in reset (and is
  559. * not a valid hdr). Wait for it to come out reset before
  560. * completing the command
  561. */
  562. return EFX_DWORD_FIELD(hdr, EFX_DWORD_0) != 0xffffffff &&
  563. EFX_DWORD_FIELD(hdr, MCDI_HEADER_RESPONSE);
  564. }
  565. static void siena_mcdi_read_response(struct efx_nic *efx, efx_dword_t *outbuf,
  566. size_t offset, size_t outlen)
  567. {
  568. unsigned int pdu = FR_CZ_MC_TREG_SMEM + MCDI_PDU(efx);
  569. unsigned int outlen_dw = DIV_ROUND_UP(outlen, 4);
  570. int i;
  571. for (i = 0; i < outlen_dw; i++)
  572. efx_readd(efx, &outbuf[i], pdu + offset + 4 * i);
  573. }
  574. static int siena_mcdi_poll_reboot(struct efx_nic *efx)
  575. {
  576. struct siena_nic_data *nic_data = efx->nic_data;
  577. unsigned int addr = FR_CZ_MC_TREG_SMEM + MCDI_STATUS(efx);
  578. efx_dword_t reg;
  579. u32 value;
  580. efx_readd(efx, &reg, addr);
  581. value = EFX_DWORD_FIELD(reg, EFX_DWORD_0);
  582. if (value == 0)
  583. return 0;
  584. EFX_ZERO_DWORD(reg);
  585. efx_writed(efx, &reg, addr);
  586. /* MAC statistics have been cleared on the NIC; clear the local
  587. * copies that we update with efx_update_diff_stat().
  588. */
  589. nic_data->stats[SIENA_STAT_tx_good_bytes] = 0;
  590. nic_data->stats[SIENA_STAT_rx_good_bytes] = 0;
  591. if (value == MC_STATUS_DWORD_ASSERT)
  592. return -EINTR;
  593. else
  594. return -EIO;
  595. }
  596. /**************************************************************************
  597. *
  598. * MTD
  599. *
  600. **************************************************************************
  601. */
  602. #ifdef CONFIG_SFC_MTD
  603. struct siena_nvram_type_info {
  604. int port;
  605. const char *name;
  606. };
  607. static const struct siena_nvram_type_info siena_nvram_types[] = {
  608. [MC_CMD_NVRAM_TYPE_DISABLED_CALLISTO] = { 0, "sfc_dummy_phy" },
  609. [MC_CMD_NVRAM_TYPE_MC_FW] = { 0, "sfc_mcfw" },
  610. [MC_CMD_NVRAM_TYPE_MC_FW_BACKUP] = { 0, "sfc_mcfw_backup" },
  611. [MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT0] = { 0, "sfc_static_cfg" },
  612. [MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT1] = { 1, "sfc_static_cfg" },
  613. [MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT0] = { 0, "sfc_dynamic_cfg" },
  614. [MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT1] = { 1, "sfc_dynamic_cfg" },
  615. [MC_CMD_NVRAM_TYPE_EXP_ROM] = { 0, "sfc_exp_rom" },
  616. [MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT0] = { 0, "sfc_exp_rom_cfg" },
  617. [MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT1] = { 1, "sfc_exp_rom_cfg" },
  618. [MC_CMD_NVRAM_TYPE_PHY_PORT0] = { 0, "sfc_phy_fw" },
  619. [MC_CMD_NVRAM_TYPE_PHY_PORT1] = { 1, "sfc_phy_fw" },
  620. [MC_CMD_NVRAM_TYPE_FPGA] = { 0, "sfc_fpga" },
  621. };
  622. static int siena_mtd_probe_partition(struct efx_nic *efx,
  623. struct efx_mcdi_mtd_partition *part,
  624. unsigned int type)
  625. {
  626. const struct siena_nvram_type_info *info;
  627. size_t size, erase_size;
  628. bool protected;
  629. int rc;
  630. if (type >= ARRAY_SIZE(siena_nvram_types) ||
  631. siena_nvram_types[type].name == NULL)
  632. return -ENODEV;
  633. info = &siena_nvram_types[type];
  634. if (info->port != efx_port_num(efx))
  635. return -ENODEV;
  636. rc = efx_mcdi_nvram_info(efx, type, &size, &erase_size, &protected);
  637. if (rc)
  638. return rc;
  639. if (protected)
  640. return -ENODEV; /* hide it */
  641. part->nvram_type = type;
  642. part->common.dev_type_name = "Siena NVRAM manager";
  643. part->common.type_name = info->name;
  644. part->common.mtd.type = MTD_NORFLASH;
  645. part->common.mtd.flags = MTD_CAP_NORFLASH;
  646. part->common.mtd.size = size;
  647. part->common.mtd.erasesize = erase_size;
  648. return 0;
  649. }
  650. static int siena_mtd_get_fw_subtypes(struct efx_nic *efx,
  651. struct efx_mcdi_mtd_partition *parts,
  652. size_t n_parts)
  653. {
  654. uint16_t fw_subtype_list[
  655. MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MAXNUM];
  656. size_t i;
  657. int rc;
  658. rc = efx_mcdi_get_board_cfg(efx, NULL, fw_subtype_list, NULL);
  659. if (rc)
  660. return rc;
  661. for (i = 0; i < n_parts; i++)
  662. parts[i].fw_subtype = fw_subtype_list[parts[i].nvram_type];
  663. return 0;
  664. }
  665. static int siena_mtd_probe(struct efx_nic *efx)
  666. {
  667. struct efx_mcdi_mtd_partition *parts;
  668. u32 nvram_types;
  669. unsigned int type;
  670. size_t n_parts;
  671. int rc;
  672. ASSERT_RTNL();
  673. rc = efx_mcdi_nvram_types(efx, &nvram_types);
  674. if (rc)
  675. return rc;
  676. parts = kcalloc(hweight32(nvram_types), sizeof(*parts), GFP_KERNEL);
  677. if (!parts)
  678. return -ENOMEM;
  679. type = 0;
  680. n_parts = 0;
  681. while (nvram_types != 0) {
  682. if (nvram_types & 1) {
  683. rc = siena_mtd_probe_partition(efx, &parts[n_parts],
  684. type);
  685. if (rc == 0)
  686. n_parts++;
  687. else if (rc != -ENODEV)
  688. goto fail;
  689. }
  690. type++;
  691. nvram_types >>= 1;
  692. }
  693. rc = siena_mtd_get_fw_subtypes(efx, parts, n_parts);
  694. if (rc)
  695. goto fail;
  696. rc = efx_mtd_add(efx, &parts[0].common, n_parts, sizeof(*parts));
  697. fail:
  698. if (rc)
  699. kfree(parts);
  700. return rc;
  701. }
  702. #endif /* CONFIG_SFC_MTD */
  703. /**************************************************************************
  704. *
  705. * PTP
  706. *
  707. **************************************************************************
  708. */
  709. static void siena_ptp_write_host_time(struct efx_nic *efx, u32 host_time)
  710. {
  711. _efx_writed(efx, cpu_to_le32(host_time),
  712. FR_CZ_MC_TREG_SMEM + MC_SMEM_P0_PTP_TIME_OFST);
  713. }
  714. /**************************************************************************
  715. *
  716. * Revision-dependent attributes used by efx.c and nic.c
  717. *
  718. **************************************************************************
  719. */
  720. const struct efx_nic_type siena_a0_nic_type = {
  721. .mem_map_size = siena_mem_map_size,
  722. .probe = siena_probe_nic,
  723. .remove = siena_remove_nic,
  724. .init = siena_init_nic,
  725. .dimension_resources = siena_dimension_resources,
  726. .fini = efx_port_dummy_op_void,
  727. #ifdef CONFIG_EEH
  728. .monitor = siena_monitor,
  729. #else
  730. .monitor = NULL,
  731. #endif
  732. .map_reset_reason = efx_mcdi_map_reset_reason,
  733. .map_reset_flags = siena_map_reset_flags,
  734. .reset = efx_mcdi_reset,
  735. .probe_port = efx_mcdi_port_probe,
  736. .remove_port = efx_mcdi_port_remove,
  737. .fini_dmaq = efx_farch_fini_dmaq,
  738. .prepare_flush = siena_prepare_flush,
  739. .finish_flush = siena_finish_flush,
  740. .describe_stats = siena_describe_nic_stats,
  741. .update_stats = siena_update_nic_stats,
  742. .start_stats = efx_mcdi_mac_start_stats,
  743. .stop_stats = efx_mcdi_mac_stop_stats,
  744. .set_id_led = efx_mcdi_set_id_led,
  745. .push_irq_moderation = siena_push_irq_moderation,
  746. .reconfigure_mac = siena_mac_reconfigure,
  747. .check_mac_fault = efx_mcdi_mac_check_fault,
  748. .reconfigure_port = efx_mcdi_port_reconfigure,
  749. .get_wol = siena_get_wol,
  750. .set_wol = siena_set_wol,
  751. .resume_wol = siena_init_wol,
  752. .test_chip = siena_test_chip,
  753. .test_nvram = efx_mcdi_nvram_test_all,
  754. .mcdi_request = siena_mcdi_request,
  755. .mcdi_poll_response = siena_mcdi_poll_response,
  756. .mcdi_read_response = siena_mcdi_read_response,
  757. .mcdi_poll_reboot = siena_mcdi_poll_reboot,
  758. .irq_enable_master = efx_farch_irq_enable_master,
  759. .irq_test_generate = efx_farch_irq_test_generate,
  760. .irq_disable_non_ev = efx_farch_irq_disable_master,
  761. .irq_handle_msi = efx_farch_msi_interrupt,
  762. .irq_handle_legacy = efx_farch_legacy_interrupt,
  763. .tx_probe = efx_farch_tx_probe,
  764. .tx_init = efx_farch_tx_init,
  765. .tx_remove = efx_farch_tx_remove,
  766. .tx_write = efx_farch_tx_write,
  767. .rx_push_indir_table = efx_farch_rx_push_indir_table,
  768. .rx_probe = efx_farch_rx_probe,
  769. .rx_init = efx_farch_rx_init,
  770. .rx_remove = efx_farch_rx_remove,
  771. .rx_write = efx_farch_rx_write,
  772. .rx_defer_refill = efx_farch_rx_defer_refill,
  773. .ev_probe = efx_farch_ev_probe,
  774. .ev_init = efx_farch_ev_init,
  775. .ev_fini = efx_farch_ev_fini,
  776. .ev_remove = efx_farch_ev_remove,
  777. .ev_process = efx_farch_ev_process,
  778. .ev_read_ack = efx_farch_ev_read_ack,
  779. .ev_test_generate = efx_farch_ev_test_generate,
  780. .filter_table_probe = efx_farch_filter_table_probe,
  781. .filter_table_restore = efx_farch_filter_table_restore,
  782. .filter_table_remove = efx_farch_filter_table_remove,
  783. .filter_update_rx_scatter = efx_farch_filter_update_rx_scatter,
  784. .filter_insert = efx_farch_filter_insert,
  785. .filter_remove_safe = efx_farch_filter_remove_safe,
  786. .filter_get_safe = efx_farch_filter_get_safe,
  787. .filter_clear_rx = efx_farch_filter_clear_rx,
  788. .filter_count_rx_used = efx_farch_filter_count_rx_used,
  789. .filter_get_rx_id_limit = efx_farch_filter_get_rx_id_limit,
  790. .filter_get_rx_ids = efx_farch_filter_get_rx_ids,
  791. #ifdef CONFIG_RFS_ACCEL
  792. .filter_rfs_insert = efx_farch_filter_rfs_insert,
  793. .filter_rfs_expire_one = efx_farch_filter_rfs_expire_one,
  794. #endif
  795. #ifdef CONFIG_SFC_MTD
  796. .mtd_probe = siena_mtd_probe,
  797. .mtd_rename = efx_mcdi_mtd_rename,
  798. .mtd_read = efx_mcdi_mtd_read,
  799. .mtd_erase = efx_mcdi_mtd_erase,
  800. .mtd_write = efx_mcdi_mtd_write,
  801. .mtd_sync = efx_mcdi_mtd_sync,
  802. #endif
  803. .ptp_write_host_time = siena_ptp_write_host_time,
  804. .revision = EFX_REV_SIENA_A0,
  805. .txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
  806. .rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
  807. .buf_tbl_base = FR_BZ_BUF_FULL_TBL,
  808. .evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
  809. .evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
  810. .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
  811. .rx_prefix_size = FS_BZ_RX_PREFIX_SIZE,
  812. .rx_hash_offset = FS_BZ_RX_PREFIX_HASH_OFST,
  813. .rx_buffer_padding = 0,
  814. .can_rx_scatter = true,
  815. .max_interrupt_mode = EFX_INT_MODE_MSIX,
  816. .timer_period_max = 1 << FRF_CZ_TC_TIMER_VAL_WIDTH,
  817. .offload_features = (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  818. NETIF_F_RXHASH | NETIF_F_NTUPLE),
  819. .mcdi_max_ver = 1,
  820. .max_rx_ip_filters = FR_BZ_RX_FILTER_TBL0_ROWS,
  821. };