nic.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510
  1. /****************************************************************************
  2. * Driver for Solarflare network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2006-2013 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. #include <linux/bitops.h>
  11. #include <linux/delay.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/pci.h>
  14. #include <linux/module.h>
  15. #include <linux/seq_file.h>
  16. #include <linux/cpu_rmap.h>
  17. #include "net_driver.h"
  18. #include "bitfield.h"
  19. #include "efx.h"
  20. #include "nic.h"
  21. #include "farch_regs.h"
  22. #include "io.h"
  23. #include "workarounds.h"
  24. /**************************************************************************
  25. *
  26. * Generic buffer handling
  27. * These buffers are used for interrupt status, MAC stats, etc.
  28. *
  29. **************************************************************************/
  30. int efx_nic_alloc_buffer(struct efx_nic *efx, struct efx_buffer *buffer,
  31. unsigned int len, gfp_t gfp_flags)
  32. {
  33. buffer->addr = dma_zalloc_coherent(&efx->pci_dev->dev, len,
  34. &buffer->dma_addr, gfp_flags);
  35. if (!buffer->addr)
  36. return -ENOMEM;
  37. buffer->len = len;
  38. return 0;
  39. }
  40. void efx_nic_free_buffer(struct efx_nic *efx, struct efx_buffer *buffer)
  41. {
  42. if (buffer->addr) {
  43. dma_free_coherent(&efx->pci_dev->dev, buffer->len,
  44. buffer->addr, buffer->dma_addr);
  45. buffer->addr = NULL;
  46. }
  47. }
  48. /* Check whether an event is present in the eventq at the current
  49. * read pointer. Only useful for self-test.
  50. */
  51. bool efx_nic_event_present(struct efx_channel *channel)
  52. {
  53. return efx_event_present(efx_event(channel, channel->eventq_read_ptr));
  54. }
  55. void efx_nic_event_test_start(struct efx_channel *channel)
  56. {
  57. channel->event_test_cpu = -1;
  58. smp_wmb();
  59. channel->efx->type->ev_test_generate(channel);
  60. }
  61. void efx_nic_irq_test_start(struct efx_nic *efx)
  62. {
  63. efx->last_irq_cpu = -1;
  64. smp_wmb();
  65. efx->type->irq_test_generate(efx);
  66. }
  67. /* Hook interrupt handler(s)
  68. * Try MSI and then legacy interrupts.
  69. */
  70. int efx_nic_init_interrupt(struct efx_nic *efx)
  71. {
  72. struct efx_channel *channel;
  73. unsigned int n_irqs;
  74. int rc;
  75. if (!EFX_INT_MODE_USE_MSI(efx)) {
  76. rc = request_irq(efx->legacy_irq,
  77. efx->type->irq_handle_legacy, IRQF_SHARED,
  78. efx->name, efx);
  79. if (rc) {
  80. netif_err(efx, drv, efx->net_dev,
  81. "failed to hook legacy IRQ %d\n",
  82. efx->pci_dev->irq);
  83. goto fail1;
  84. }
  85. return 0;
  86. }
  87. #ifdef CONFIG_RFS_ACCEL
  88. if (efx->interrupt_mode == EFX_INT_MODE_MSIX) {
  89. efx->net_dev->rx_cpu_rmap =
  90. alloc_irq_cpu_rmap(efx->n_rx_channels);
  91. if (!efx->net_dev->rx_cpu_rmap) {
  92. rc = -ENOMEM;
  93. goto fail1;
  94. }
  95. }
  96. #endif
  97. /* Hook MSI or MSI-X interrupt */
  98. n_irqs = 0;
  99. efx_for_each_channel(channel, efx) {
  100. rc = request_irq(channel->irq, efx->type->irq_handle_msi,
  101. IRQF_PROBE_SHARED, /* Not shared */
  102. efx->msi_context[channel->channel].name,
  103. &efx->msi_context[channel->channel]);
  104. if (rc) {
  105. netif_err(efx, drv, efx->net_dev,
  106. "failed to hook IRQ %d\n", channel->irq);
  107. goto fail2;
  108. }
  109. ++n_irqs;
  110. #ifdef CONFIG_RFS_ACCEL
  111. if (efx->interrupt_mode == EFX_INT_MODE_MSIX &&
  112. channel->channel < efx->n_rx_channels) {
  113. rc = irq_cpu_rmap_add(efx->net_dev->rx_cpu_rmap,
  114. channel->irq);
  115. if (rc)
  116. goto fail2;
  117. }
  118. #endif
  119. }
  120. return 0;
  121. fail2:
  122. #ifdef CONFIG_RFS_ACCEL
  123. free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
  124. efx->net_dev->rx_cpu_rmap = NULL;
  125. #endif
  126. efx_for_each_channel(channel, efx) {
  127. if (n_irqs-- == 0)
  128. break;
  129. free_irq(channel->irq, &efx->msi_context[channel->channel]);
  130. }
  131. fail1:
  132. return rc;
  133. }
  134. void efx_nic_fini_interrupt(struct efx_nic *efx)
  135. {
  136. struct efx_channel *channel;
  137. #ifdef CONFIG_RFS_ACCEL
  138. free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
  139. efx->net_dev->rx_cpu_rmap = NULL;
  140. #endif
  141. /* Disable MSI/MSI-X interrupts */
  142. efx_for_each_channel(channel, efx)
  143. free_irq(channel->irq, &efx->msi_context[channel->channel]);
  144. /* Disable legacy interrupt */
  145. if (efx->legacy_irq)
  146. free_irq(efx->legacy_irq, efx);
  147. }
  148. /* Register dump */
  149. #define REGISTER_REVISION_A 1
  150. #define REGISTER_REVISION_B 2
  151. #define REGISTER_REVISION_C 3
  152. #define REGISTER_REVISION_Z 3 /* latest revision */
  153. struct efx_nic_reg {
  154. u32 offset:24;
  155. u32 min_revision:2, max_revision:2;
  156. };
  157. #define REGISTER(name, min_rev, max_rev) { \
  158. FR_ ## min_rev ## max_rev ## _ ## name, \
  159. REGISTER_REVISION_ ## min_rev, REGISTER_REVISION_ ## max_rev \
  160. }
  161. #define REGISTER_AA(name) REGISTER(name, A, A)
  162. #define REGISTER_AB(name) REGISTER(name, A, B)
  163. #define REGISTER_AZ(name) REGISTER(name, A, Z)
  164. #define REGISTER_BB(name) REGISTER(name, B, B)
  165. #define REGISTER_BZ(name) REGISTER(name, B, Z)
  166. #define REGISTER_CZ(name) REGISTER(name, C, Z)
  167. static const struct efx_nic_reg efx_nic_regs[] = {
  168. REGISTER_AZ(ADR_REGION),
  169. REGISTER_AZ(INT_EN_KER),
  170. REGISTER_BZ(INT_EN_CHAR),
  171. REGISTER_AZ(INT_ADR_KER),
  172. REGISTER_BZ(INT_ADR_CHAR),
  173. /* INT_ACK_KER is WO */
  174. /* INT_ISR0 is RC */
  175. REGISTER_AZ(HW_INIT),
  176. REGISTER_CZ(USR_EV_CFG),
  177. REGISTER_AB(EE_SPI_HCMD),
  178. REGISTER_AB(EE_SPI_HADR),
  179. REGISTER_AB(EE_SPI_HDATA),
  180. REGISTER_AB(EE_BASE_PAGE),
  181. REGISTER_AB(EE_VPD_CFG0),
  182. /* EE_VPD_SW_CNTL and EE_VPD_SW_DATA are not used */
  183. /* PMBX_DBG_IADDR and PBMX_DBG_IDATA are indirect */
  184. /* PCIE_CORE_INDIRECT is indirect */
  185. REGISTER_AB(NIC_STAT),
  186. REGISTER_AB(GPIO_CTL),
  187. REGISTER_AB(GLB_CTL),
  188. /* FATAL_INTR_KER and FATAL_INTR_CHAR are partly RC */
  189. REGISTER_BZ(DP_CTRL),
  190. REGISTER_AZ(MEM_STAT),
  191. REGISTER_AZ(CS_DEBUG),
  192. REGISTER_AZ(ALTERA_BUILD),
  193. REGISTER_AZ(CSR_SPARE),
  194. REGISTER_AB(PCIE_SD_CTL0123),
  195. REGISTER_AB(PCIE_SD_CTL45),
  196. REGISTER_AB(PCIE_PCS_CTL_STAT),
  197. /* DEBUG_DATA_OUT is not used */
  198. /* DRV_EV is WO */
  199. REGISTER_AZ(EVQ_CTL),
  200. REGISTER_AZ(EVQ_CNT1),
  201. REGISTER_AZ(EVQ_CNT2),
  202. REGISTER_AZ(BUF_TBL_CFG),
  203. REGISTER_AZ(SRM_RX_DC_CFG),
  204. REGISTER_AZ(SRM_TX_DC_CFG),
  205. REGISTER_AZ(SRM_CFG),
  206. /* BUF_TBL_UPD is WO */
  207. REGISTER_AZ(SRM_UPD_EVQ),
  208. REGISTER_AZ(SRAM_PARITY),
  209. REGISTER_AZ(RX_CFG),
  210. REGISTER_BZ(RX_FILTER_CTL),
  211. /* RX_FLUSH_DESCQ is WO */
  212. REGISTER_AZ(RX_DC_CFG),
  213. REGISTER_AZ(RX_DC_PF_WM),
  214. REGISTER_BZ(RX_RSS_TKEY),
  215. /* RX_NODESC_DROP is RC */
  216. REGISTER_AA(RX_SELF_RST),
  217. /* RX_DEBUG, RX_PUSH_DROP are not used */
  218. REGISTER_CZ(RX_RSS_IPV6_REG1),
  219. REGISTER_CZ(RX_RSS_IPV6_REG2),
  220. REGISTER_CZ(RX_RSS_IPV6_REG3),
  221. /* TX_FLUSH_DESCQ is WO */
  222. REGISTER_AZ(TX_DC_CFG),
  223. REGISTER_AA(TX_CHKSM_CFG),
  224. REGISTER_AZ(TX_CFG),
  225. /* TX_PUSH_DROP is not used */
  226. REGISTER_AZ(TX_RESERVED),
  227. REGISTER_BZ(TX_PACE),
  228. /* TX_PACE_DROP_QID is RC */
  229. REGISTER_BB(TX_VLAN),
  230. REGISTER_BZ(TX_IPFIL_PORTEN),
  231. REGISTER_AB(MD_TXD),
  232. REGISTER_AB(MD_RXD),
  233. REGISTER_AB(MD_CS),
  234. REGISTER_AB(MD_PHY_ADR),
  235. REGISTER_AB(MD_ID),
  236. /* MD_STAT is RC */
  237. REGISTER_AB(MAC_STAT_DMA),
  238. REGISTER_AB(MAC_CTRL),
  239. REGISTER_BB(GEN_MODE),
  240. REGISTER_AB(MAC_MC_HASH_REG0),
  241. REGISTER_AB(MAC_MC_HASH_REG1),
  242. REGISTER_AB(GM_CFG1),
  243. REGISTER_AB(GM_CFG2),
  244. /* GM_IPG and GM_HD are not used */
  245. REGISTER_AB(GM_MAX_FLEN),
  246. /* GM_TEST is not used */
  247. REGISTER_AB(GM_ADR1),
  248. REGISTER_AB(GM_ADR2),
  249. REGISTER_AB(GMF_CFG0),
  250. REGISTER_AB(GMF_CFG1),
  251. REGISTER_AB(GMF_CFG2),
  252. REGISTER_AB(GMF_CFG3),
  253. REGISTER_AB(GMF_CFG4),
  254. REGISTER_AB(GMF_CFG5),
  255. REGISTER_BB(TX_SRC_MAC_CTL),
  256. REGISTER_AB(XM_ADR_LO),
  257. REGISTER_AB(XM_ADR_HI),
  258. REGISTER_AB(XM_GLB_CFG),
  259. REGISTER_AB(XM_TX_CFG),
  260. REGISTER_AB(XM_RX_CFG),
  261. REGISTER_AB(XM_MGT_INT_MASK),
  262. REGISTER_AB(XM_FC),
  263. REGISTER_AB(XM_PAUSE_TIME),
  264. REGISTER_AB(XM_TX_PARAM),
  265. REGISTER_AB(XM_RX_PARAM),
  266. /* XM_MGT_INT_MSK (note no 'A') is RC */
  267. REGISTER_AB(XX_PWR_RST),
  268. REGISTER_AB(XX_SD_CTL),
  269. REGISTER_AB(XX_TXDRV_CTL),
  270. /* XX_PRBS_CTL, XX_PRBS_CHK and XX_PRBS_ERR are not used */
  271. /* XX_CORE_STAT is partly RC */
  272. };
  273. struct efx_nic_reg_table {
  274. u32 offset:24;
  275. u32 min_revision:2, max_revision:2;
  276. u32 step:6, rows:21;
  277. };
  278. #define REGISTER_TABLE_DIMENSIONS(_, offset, min_rev, max_rev, step, rows) { \
  279. offset, \
  280. REGISTER_REVISION_ ## min_rev, REGISTER_REVISION_ ## max_rev, \
  281. step, rows \
  282. }
  283. #define REGISTER_TABLE(name, min_rev, max_rev) \
  284. REGISTER_TABLE_DIMENSIONS( \
  285. name, FR_ ## min_rev ## max_rev ## _ ## name, \
  286. min_rev, max_rev, \
  287. FR_ ## min_rev ## max_rev ## _ ## name ## _STEP, \
  288. FR_ ## min_rev ## max_rev ## _ ## name ## _ROWS)
  289. #define REGISTER_TABLE_AA(name) REGISTER_TABLE(name, A, A)
  290. #define REGISTER_TABLE_AZ(name) REGISTER_TABLE(name, A, Z)
  291. #define REGISTER_TABLE_BB(name) REGISTER_TABLE(name, B, B)
  292. #define REGISTER_TABLE_BZ(name) REGISTER_TABLE(name, B, Z)
  293. #define REGISTER_TABLE_BB_CZ(name) \
  294. REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, B, B, \
  295. FR_BZ_ ## name ## _STEP, \
  296. FR_BB_ ## name ## _ROWS), \
  297. REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, C, Z, \
  298. FR_BZ_ ## name ## _STEP, \
  299. FR_CZ_ ## name ## _ROWS)
  300. #define REGISTER_TABLE_CZ(name) REGISTER_TABLE(name, C, Z)
  301. static const struct efx_nic_reg_table efx_nic_reg_tables[] = {
  302. /* DRIVER is not used */
  303. /* EVQ_RPTR, TIMER_COMMAND, USR_EV and {RX,TX}_DESC_UPD are WO */
  304. REGISTER_TABLE_BB(TX_IPFIL_TBL),
  305. REGISTER_TABLE_BB(TX_SRC_MAC_TBL),
  306. REGISTER_TABLE_AA(RX_DESC_PTR_TBL_KER),
  307. REGISTER_TABLE_BB_CZ(RX_DESC_PTR_TBL),
  308. REGISTER_TABLE_AA(TX_DESC_PTR_TBL_KER),
  309. REGISTER_TABLE_BB_CZ(TX_DESC_PTR_TBL),
  310. REGISTER_TABLE_AA(EVQ_PTR_TBL_KER),
  311. REGISTER_TABLE_BB_CZ(EVQ_PTR_TBL),
  312. /* We can't reasonably read all of the buffer table (up to 8MB!).
  313. * However this driver will only use a few entries. Reading
  314. * 1K entries allows for some expansion of queue count and
  315. * size before we need to change the version. */
  316. REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL_KER, FR_AA_BUF_FULL_TBL_KER,
  317. A, A, 8, 1024),
  318. REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL, FR_BZ_BUF_FULL_TBL,
  319. B, Z, 8, 1024),
  320. REGISTER_TABLE_CZ(RX_MAC_FILTER_TBL0),
  321. REGISTER_TABLE_BB_CZ(TIMER_TBL),
  322. REGISTER_TABLE_BB_CZ(TX_PACE_TBL),
  323. REGISTER_TABLE_BZ(RX_INDIRECTION_TBL),
  324. /* TX_FILTER_TBL0 is huge and not used by this driver */
  325. REGISTER_TABLE_CZ(TX_MAC_FILTER_TBL0),
  326. REGISTER_TABLE_CZ(MC_TREG_SMEM),
  327. /* MSIX_PBA_TABLE is not mapped */
  328. /* SRM_DBG is not mapped (and is redundant with BUF_FLL_TBL) */
  329. REGISTER_TABLE_BZ(RX_FILTER_TBL0),
  330. };
  331. size_t efx_nic_get_regs_len(struct efx_nic *efx)
  332. {
  333. const struct efx_nic_reg *reg;
  334. const struct efx_nic_reg_table *table;
  335. size_t len = 0;
  336. for (reg = efx_nic_regs;
  337. reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs);
  338. reg++)
  339. if (efx->type->revision >= reg->min_revision &&
  340. efx->type->revision <= reg->max_revision)
  341. len += sizeof(efx_oword_t);
  342. for (table = efx_nic_reg_tables;
  343. table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables);
  344. table++)
  345. if (efx->type->revision >= table->min_revision &&
  346. efx->type->revision <= table->max_revision)
  347. len += table->rows * min_t(size_t, table->step, 16);
  348. return len;
  349. }
  350. void efx_nic_get_regs(struct efx_nic *efx, void *buf)
  351. {
  352. const struct efx_nic_reg *reg;
  353. const struct efx_nic_reg_table *table;
  354. for (reg = efx_nic_regs;
  355. reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs);
  356. reg++) {
  357. if (efx->type->revision >= reg->min_revision &&
  358. efx->type->revision <= reg->max_revision) {
  359. efx_reado(efx, (efx_oword_t *)buf, reg->offset);
  360. buf += sizeof(efx_oword_t);
  361. }
  362. }
  363. for (table = efx_nic_reg_tables;
  364. table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables);
  365. table++) {
  366. size_t size, i;
  367. if (!(efx->type->revision >= table->min_revision &&
  368. efx->type->revision <= table->max_revision))
  369. continue;
  370. size = min_t(size_t, table->step, 16);
  371. for (i = 0; i < table->rows; i++) {
  372. switch (table->step) {
  373. case 4: /* 32-bit SRAM */
  374. efx_readd(efx, buf, table->offset + 4 * i);
  375. break;
  376. case 8: /* 64-bit SRAM */
  377. efx_sram_readq(efx,
  378. efx->membase + table->offset,
  379. buf, i);
  380. break;
  381. case 16: /* 128-bit-readable register */
  382. efx_reado_table(efx, buf, table->offset, i);
  383. break;
  384. case 32: /* 128-bit register, interleaved */
  385. efx_reado_table(efx, buf, table->offset, 2 * i);
  386. break;
  387. default:
  388. WARN_ON(1);
  389. return;
  390. }
  391. buf += size;
  392. }
  393. }
  394. }
  395. /**
  396. * efx_nic_describe_stats - Describe supported statistics for ethtool
  397. * @desc: Array of &struct efx_hw_stat_desc describing the statistics
  398. * @count: Length of the @desc array
  399. * @mask: Bitmask of which elements of @desc are enabled
  400. * @names: Buffer to copy names to, or %NULL. The names are copied
  401. * starting at intervals of %ETH_GSTRING_LEN bytes.
  402. *
  403. * Returns the number of visible statistics, i.e. the number of set
  404. * bits in the first @count bits of @mask for which a name is defined.
  405. */
  406. size_t efx_nic_describe_stats(const struct efx_hw_stat_desc *desc, size_t count,
  407. const unsigned long *mask, u8 *names)
  408. {
  409. size_t visible = 0;
  410. size_t index;
  411. for_each_set_bit(index, mask, count) {
  412. if (desc[index].name) {
  413. if (names) {
  414. strlcpy(names, desc[index].name,
  415. ETH_GSTRING_LEN);
  416. names += ETH_GSTRING_LEN;
  417. }
  418. ++visible;
  419. }
  420. }
  421. return visible;
  422. }
  423. /**
  424. * efx_nic_update_stats - Convert statistics DMA buffer to array of u64
  425. * @desc: Array of &struct efx_hw_stat_desc describing the DMA buffer
  426. * layout. DMA widths of 0, 16, 32 and 64 are supported; where
  427. * the width is specified as 0 the corresponding element of
  428. * @stats is not updated.
  429. * @count: Length of the @desc array
  430. * @mask: Bitmask of which elements of @desc are enabled
  431. * @stats: Buffer to update with the converted statistics. The length
  432. * of this array must be at least @count.
  433. * @dma_buf: DMA buffer containing hardware statistics
  434. * @accumulate: If set, the converted values will be added rather than
  435. * directly stored to the corresponding elements of @stats
  436. */
  437. void efx_nic_update_stats(const struct efx_hw_stat_desc *desc, size_t count,
  438. const unsigned long *mask,
  439. u64 *stats, const void *dma_buf, bool accumulate)
  440. {
  441. size_t index;
  442. for_each_set_bit(index, mask, count) {
  443. if (desc[index].dma_width) {
  444. const void *addr = dma_buf + desc[index].offset;
  445. u64 val;
  446. switch (desc[index].dma_width) {
  447. case 16:
  448. val = le16_to_cpup((__le16 *)addr);
  449. break;
  450. case 32:
  451. val = le32_to_cpup((__le32 *)addr);
  452. break;
  453. case 64:
  454. val = le64_to_cpup((__le64 *)addr);
  455. break;
  456. default:
  457. WARN_ON(1);
  458. val = 0;
  459. break;
  460. }
  461. if (accumulate)
  462. stats[index] += val;
  463. else
  464. stats[index] = val;
  465. }
  466. }
  467. }