qlcnic_init.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_hw.h"
  9. struct crb_addr_pair {
  10. u32 addr;
  11. u32 data;
  12. };
  13. #define QLCNIC_MAX_CRB_XFORM 60
  14. static unsigned int crb_addr_xform[QLCNIC_MAX_CRB_XFORM];
  15. #define crb_addr_transform(name) \
  16. (crb_addr_xform[QLCNIC_HW_PX_MAP_CRB_##name] = \
  17. QLCNIC_HW_CRB_HUB_AGT_ADR_##name << 20)
  18. #define QLCNIC_ADDR_ERROR (0xffffffff)
  19. static int
  20. qlcnic_check_fw_hearbeat(struct qlcnic_adapter *adapter);
  21. static void crb_addr_transform_setup(void)
  22. {
  23. crb_addr_transform(XDMA);
  24. crb_addr_transform(TIMR);
  25. crb_addr_transform(SRE);
  26. crb_addr_transform(SQN3);
  27. crb_addr_transform(SQN2);
  28. crb_addr_transform(SQN1);
  29. crb_addr_transform(SQN0);
  30. crb_addr_transform(SQS3);
  31. crb_addr_transform(SQS2);
  32. crb_addr_transform(SQS1);
  33. crb_addr_transform(SQS0);
  34. crb_addr_transform(RPMX7);
  35. crb_addr_transform(RPMX6);
  36. crb_addr_transform(RPMX5);
  37. crb_addr_transform(RPMX4);
  38. crb_addr_transform(RPMX3);
  39. crb_addr_transform(RPMX2);
  40. crb_addr_transform(RPMX1);
  41. crb_addr_transform(RPMX0);
  42. crb_addr_transform(ROMUSB);
  43. crb_addr_transform(SN);
  44. crb_addr_transform(QMN);
  45. crb_addr_transform(QMS);
  46. crb_addr_transform(PGNI);
  47. crb_addr_transform(PGND);
  48. crb_addr_transform(PGN3);
  49. crb_addr_transform(PGN2);
  50. crb_addr_transform(PGN1);
  51. crb_addr_transform(PGN0);
  52. crb_addr_transform(PGSI);
  53. crb_addr_transform(PGSD);
  54. crb_addr_transform(PGS3);
  55. crb_addr_transform(PGS2);
  56. crb_addr_transform(PGS1);
  57. crb_addr_transform(PGS0);
  58. crb_addr_transform(PS);
  59. crb_addr_transform(PH);
  60. crb_addr_transform(NIU);
  61. crb_addr_transform(I2Q);
  62. crb_addr_transform(EG);
  63. crb_addr_transform(MN);
  64. crb_addr_transform(MS);
  65. crb_addr_transform(CAS2);
  66. crb_addr_transform(CAS1);
  67. crb_addr_transform(CAS0);
  68. crb_addr_transform(CAM);
  69. crb_addr_transform(C2C1);
  70. crb_addr_transform(C2C0);
  71. crb_addr_transform(SMB);
  72. crb_addr_transform(OCM0);
  73. crb_addr_transform(I2C0);
  74. }
  75. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter)
  76. {
  77. struct qlcnic_recv_context *recv_ctx;
  78. struct qlcnic_host_rds_ring *rds_ring;
  79. struct qlcnic_rx_buffer *rx_buf;
  80. int i, ring;
  81. recv_ctx = adapter->recv_ctx;
  82. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  83. rds_ring = &recv_ctx->rds_rings[ring];
  84. for (i = 0; i < rds_ring->num_desc; ++i) {
  85. rx_buf = &(rds_ring->rx_buf_arr[i]);
  86. if (rx_buf->skb == NULL)
  87. continue;
  88. pci_unmap_single(adapter->pdev,
  89. rx_buf->dma,
  90. rds_ring->dma_size,
  91. PCI_DMA_FROMDEVICE);
  92. dev_kfree_skb_any(rx_buf->skb);
  93. }
  94. }
  95. }
  96. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter)
  97. {
  98. struct qlcnic_recv_context *recv_ctx;
  99. struct qlcnic_host_rds_ring *rds_ring;
  100. struct qlcnic_rx_buffer *rx_buf;
  101. int i, ring;
  102. recv_ctx = adapter->recv_ctx;
  103. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  104. rds_ring = &recv_ctx->rds_rings[ring];
  105. INIT_LIST_HEAD(&rds_ring->free_list);
  106. rx_buf = rds_ring->rx_buf_arr;
  107. for (i = 0; i < rds_ring->num_desc; i++) {
  108. list_add_tail(&rx_buf->list,
  109. &rds_ring->free_list);
  110. rx_buf++;
  111. }
  112. }
  113. }
  114. void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter,
  115. struct qlcnic_host_tx_ring *tx_ring)
  116. {
  117. struct qlcnic_cmd_buffer *cmd_buf;
  118. struct qlcnic_skb_frag *buffrag;
  119. int i, j;
  120. cmd_buf = tx_ring->cmd_buf_arr;
  121. for (i = 0; i < tx_ring->num_desc; i++) {
  122. buffrag = cmd_buf->frag_array;
  123. if (buffrag->dma) {
  124. pci_unmap_single(adapter->pdev, buffrag->dma,
  125. buffrag->length, PCI_DMA_TODEVICE);
  126. buffrag->dma = 0ULL;
  127. }
  128. for (j = 1; j < cmd_buf->frag_count; j++) {
  129. buffrag++;
  130. if (buffrag->dma) {
  131. pci_unmap_page(adapter->pdev, buffrag->dma,
  132. buffrag->length,
  133. PCI_DMA_TODEVICE);
  134. buffrag->dma = 0ULL;
  135. }
  136. }
  137. if (cmd_buf->skb) {
  138. dev_kfree_skb_any(cmd_buf->skb);
  139. cmd_buf->skb = NULL;
  140. }
  141. cmd_buf++;
  142. }
  143. }
  144. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter)
  145. {
  146. struct qlcnic_recv_context *recv_ctx;
  147. struct qlcnic_host_rds_ring *rds_ring;
  148. int ring;
  149. recv_ctx = adapter->recv_ctx;
  150. if (recv_ctx->rds_rings == NULL)
  151. return;
  152. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  153. rds_ring = &recv_ctx->rds_rings[ring];
  154. vfree(rds_ring->rx_buf_arr);
  155. rds_ring->rx_buf_arr = NULL;
  156. }
  157. kfree(recv_ctx->rds_rings);
  158. }
  159. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter)
  160. {
  161. struct qlcnic_recv_context *recv_ctx;
  162. struct qlcnic_host_rds_ring *rds_ring;
  163. struct qlcnic_host_sds_ring *sds_ring;
  164. struct qlcnic_rx_buffer *rx_buf;
  165. int ring, i;
  166. recv_ctx = adapter->recv_ctx;
  167. rds_ring = kcalloc(adapter->max_rds_rings,
  168. sizeof(struct qlcnic_host_rds_ring), GFP_KERNEL);
  169. if (rds_ring == NULL)
  170. goto err_out;
  171. recv_ctx->rds_rings = rds_ring;
  172. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  173. rds_ring = &recv_ctx->rds_rings[ring];
  174. switch (ring) {
  175. case RCV_RING_NORMAL:
  176. rds_ring->num_desc = adapter->num_rxd;
  177. rds_ring->dma_size = QLCNIC_P3P_RX_BUF_MAX_LEN;
  178. rds_ring->skb_size = rds_ring->dma_size + NET_IP_ALIGN;
  179. break;
  180. case RCV_RING_JUMBO:
  181. rds_ring->num_desc = adapter->num_jumbo_rxd;
  182. rds_ring->dma_size =
  183. QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN;
  184. if (adapter->ahw->capabilities &
  185. QLCNIC_FW_CAPABILITY_HW_LRO)
  186. rds_ring->dma_size += QLCNIC_LRO_BUFFER_EXTRA;
  187. rds_ring->skb_size =
  188. rds_ring->dma_size + NET_IP_ALIGN;
  189. break;
  190. }
  191. rds_ring->rx_buf_arr = vzalloc(RCV_BUFF_RINGSIZE(rds_ring));
  192. if (rds_ring->rx_buf_arr == NULL)
  193. goto err_out;
  194. INIT_LIST_HEAD(&rds_ring->free_list);
  195. /*
  196. * Now go through all of them, set reference handles
  197. * and put them in the queues.
  198. */
  199. rx_buf = rds_ring->rx_buf_arr;
  200. for (i = 0; i < rds_ring->num_desc; i++) {
  201. list_add_tail(&rx_buf->list,
  202. &rds_ring->free_list);
  203. rx_buf->ref_handle = i;
  204. rx_buf++;
  205. }
  206. spin_lock_init(&rds_ring->lock);
  207. }
  208. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  209. sds_ring = &recv_ctx->sds_rings[ring];
  210. sds_ring->irq = adapter->msix_entries[ring].vector;
  211. sds_ring->adapter = adapter;
  212. sds_ring->num_desc = adapter->num_rxd;
  213. if (qlcnic_82xx_check(adapter)) {
  214. if (qlcnic_check_multi_tx(adapter) &&
  215. !adapter->ahw->diag_test)
  216. sds_ring->tx_ring = &adapter->tx_ring[ring];
  217. else
  218. sds_ring->tx_ring = &adapter->tx_ring[0];
  219. }
  220. for (i = 0; i < NUM_RCV_DESC_RINGS; i++)
  221. INIT_LIST_HEAD(&sds_ring->free_list[i]);
  222. }
  223. return 0;
  224. err_out:
  225. qlcnic_free_sw_resources(adapter);
  226. return -ENOMEM;
  227. }
  228. /*
  229. * Utility to translate from internal Phantom CRB address
  230. * to external PCI CRB address.
  231. */
  232. static u32 qlcnic_decode_crb_addr(u32 addr)
  233. {
  234. int i;
  235. u32 base_addr, offset, pci_base;
  236. crb_addr_transform_setup();
  237. pci_base = QLCNIC_ADDR_ERROR;
  238. base_addr = addr & 0xfff00000;
  239. offset = addr & 0x000fffff;
  240. for (i = 0; i < QLCNIC_MAX_CRB_XFORM; i++) {
  241. if (crb_addr_xform[i] == base_addr) {
  242. pci_base = i << 20;
  243. break;
  244. }
  245. }
  246. if (pci_base == QLCNIC_ADDR_ERROR)
  247. return pci_base;
  248. else
  249. return pci_base + offset;
  250. }
  251. #define QLCNIC_MAX_ROM_WAIT_USEC 100
  252. static int qlcnic_wait_rom_done(struct qlcnic_adapter *adapter)
  253. {
  254. long timeout = 0;
  255. long done = 0;
  256. int err = 0;
  257. cond_resched();
  258. while (done == 0) {
  259. done = QLCRD32(adapter, QLCNIC_ROMUSB_GLB_STATUS, &err);
  260. done &= 2;
  261. if (++timeout >= QLCNIC_MAX_ROM_WAIT_USEC) {
  262. dev_err(&adapter->pdev->dev,
  263. "Timeout reached waiting for rom done");
  264. return -EIO;
  265. }
  266. udelay(1);
  267. }
  268. return 0;
  269. }
  270. static int do_rom_fast_read(struct qlcnic_adapter *adapter,
  271. u32 addr, u32 *valp)
  272. {
  273. int err = 0;
  274. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_ADDRESS, addr);
  275. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  276. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_ABYTE_CNT, 3);
  277. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  278. if (qlcnic_wait_rom_done(adapter)) {
  279. dev_err(&adapter->pdev->dev, "Error waiting for rom done\n");
  280. return -EIO;
  281. }
  282. /* reset abyte_cnt and dummy_byte_cnt */
  283. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_ABYTE_CNT, 0);
  284. udelay(10);
  285. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  286. *valp = QLCRD32(adapter, QLCNIC_ROMUSB_ROM_RDATA, &err);
  287. if (err == -EIO)
  288. return err;
  289. return 0;
  290. }
  291. static int do_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  292. u8 *bytes, size_t size)
  293. {
  294. int addridx;
  295. int ret = 0;
  296. for (addridx = addr; addridx < (addr + size); addridx += 4) {
  297. int v;
  298. ret = do_rom_fast_read(adapter, addridx, &v);
  299. if (ret != 0)
  300. break;
  301. *(__le32 *)bytes = cpu_to_le32(v);
  302. bytes += 4;
  303. }
  304. return ret;
  305. }
  306. int
  307. qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  308. u8 *bytes, size_t size)
  309. {
  310. int ret;
  311. ret = qlcnic_rom_lock(adapter);
  312. if (ret < 0)
  313. return ret;
  314. ret = do_rom_fast_read_words(adapter, addr, bytes, size);
  315. qlcnic_rom_unlock(adapter);
  316. return ret;
  317. }
  318. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp)
  319. {
  320. int ret;
  321. if (qlcnic_rom_lock(adapter) != 0)
  322. return -EIO;
  323. ret = do_rom_fast_read(adapter, addr, valp);
  324. qlcnic_rom_unlock(adapter);
  325. return ret;
  326. }
  327. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter)
  328. {
  329. int addr, err = 0;
  330. int i, n, init_delay;
  331. struct crb_addr_pair *buf;
  332. unsigned offset;
  333. u32 off, val;
  334. struct pci_dev *pdev = adapter->pdev;
  335. QLC_SHARED_REG_WR32(adapter, QLCNIC_CMDPEG_STATE, 0);
  336. QLC_SHARED_REG_WR32(adapter, QLCNIC_RCVPEG_STATE, 0);
  337. /* Halt all the indiviual PEGs and other blocks */
  338. /* disable all I2Q */
  339. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x10, 0x0);
  340. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x14, 0x0);
  341. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x18, 0x0);
  342. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x1c, 0x0);
  343. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x20, 0x0);
  344. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x24, 0x0);
  345. /* disable all niu interrupts */
  346. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x40, 0xff);
  347. /* disable xge rx/tx */
  348. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x70000, 0x00);
  349. /* disable xg1 rx/tx */
  350. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x80000, 0x00);
  351. /* disable sideband mac */
  352. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x90000, 0x00);
  353. /* disable ap0 mac */
  354. QLCWR32(adapter, QLCNIC_CRB_NIU + 0xa0000, 0x00);
  355. /* disable ap1 mac */
  356. QLCWR32(adapter, QLCNIC_CRB_NIU + 0xb0000, 0x00);
  357. /* halt sre */
  358. val = QLCRD32(adapter, QLCNIC_CRB_SRE + 0x1000, &err);
  359. if (err == -EIO)
  360. return err;
  361. QLCWR32(adapter, QLCNIC_CRB_SRE + 0x1000, val & (~(0x1)));
  362. /* halt epg */
  363. QLCWR32(adapter, QLCNIC_CRB_EPG + 0x1300, 0x1);
  364. /* halt timers */
  365. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x0, 0x0);
  366. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x8, 0x0);
  367. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x10, 0x0);
  368. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x18, 0x0);
  369. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x100, 0x0);
  370. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x200, 0x0);
  371. /* halt pegs */
  372. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0x3c, 1);
  373. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_1 + 0x3c, 1);
  374. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_2 + 0x3c, 1);
  375. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_3 + 0x3c, 1);
  376. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_4 + 0x3c, 1);
  377. msleep(20);
  378. qlcnic_rom_unlock(adapter);
  379. /* big hammer don't reset CAM block on reset */
  380. QLCWR32(adapter, QLCNIC_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  381. /* Init HW CRB block */
  382. if (qlcnic_rom_fast_read(adapter, 0, &n) != 0 || (n != 0xcafecafe) ||
  383. qlcnic_rom_fast_read(adapter, 4, &n) != 0) {
  384. dev_err(&pdev->dev, "ERROR Reading crb_init area: val:%x\n", n);
  385. return -EIO;
  386. }
  387. offset = n & 0xffffU;
  388. n = (n >> 16) & 0xffffU;
  389. if (n >= 1024) {
  390. dev_err(&pdev->dev, "QLOGIC card flash not initialized.\n");
  391. return -EIO;
  392. }
  393. buf = kcalloc(n, sizeof(struct crb_addr_pair), GFP_KERNEL);
  394. if (buf == NULL)
  395. return -ENOMEM;
  396. for (i = 0; i < n; i++) {
  397. if (qlcnic_rom_fast_read(adapter, 8*i + 4*offset, &val) != 0 ||
  398. qlcnic_rom_fast_read(adapter, 8*i + 4*offset + 4, &addr) != 0) {
  399. kfree(buf);
  400. return -EIO;
  401. }
  402. buf[i].addr = addr;
  403. buf[i].data = val;
  404. }
  405. for (i = 0; i < n; i++) {
  406. off = qlcnic_decode_crb_addr(buf[i].addr);
  407. if (off == QLCNIC_ADDR_ERROR) {
  408. dev_err(&pdev->dev, "CRB init value out of range %x\n",
  409. buf[i].addr);
  410. continue;
  411. }
  412. off += QLCNIC_PCI_CRBSPACE;
  413. if (off & 1)
  414. continue;
  415. /* skipping cold reboot MAGIC */
  416. if (off == QLCNIC_CAM_RAM(0x1fc))
  417. continue;
  418. if (off == (QLCNIC_CRB_I2C0 + 0x1c))
  419. continue;
  420. if (off == (ROMUSB_GLB + 0xbc)) /* do not reset PCI */
  421. continue;
  422. if (off == (ROMUSB_GLB + 0xa8))
  423. continue;
  424. if (off == (ROMUSB_GLB + 0xc8)) /* core clock */
  425. continue;
  426. if (off == (ROMUSB_GLB + 0x24)) /* MN clock */
  427. continue;
  428. if (off == (ROMUSB_GLB + 0x1c)) /* MS clock */
  429. continue;
  430. if ((off & 0x0ff00000) == QLCNIC_CRB_DDR_NET)
  431. continue;
  432. /* skip the function enable register */
  433. if (off == QLCNIC_PCIE_REG(PCIE_SETUP_FUNCTION))
  434. continue;
  435. if (off == QLCNIC_PCIE_REG(PCIE_SETUP_FUNCTION2))
  436. continue;
  437. if ((off & 0x0ff00000) == QLCNIC_CRB_SMB)
  438. continue;
  439. init_delay = 1;
  440. /* After writing this register, HW needs time for CRB */
  441. /* to quiet down (else crb_window returns 0xffffffff) */
  442. if (off == QLCNIC_ROMUSB_GLB_SW_RESET)
  443. init_delay = 1000;
  444. QLCWR32(adapter, off, buf[i].data);
  445. msleep(init_delay);
  446. }
  447. kfree(buf);
  448. /* Initialize protocol process engine */
  449. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_D + 0xec, 0x1e);
  450. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_D + 0x4c, 8);
  451. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_I + 0x4c, 8);
  452. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0x8, 0);
  453. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0xc, 0);
  454. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_1 + 0x8, 0);
  455. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_1 + 0xc, 0);
  456. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_2 + 0x8, 0);
  457. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_2 + 0xc, 0);
  458. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_3 + 0x8, 0);
  459. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_3 + 0xc, 0);
  460. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_4 + 0x8, 0);
  461. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_4 + 0xc, 0);
  462. msleep(1);
  463. QLC_SHARED_REG_WR32(adapter, QLCNIC_PEG_HALT_STATUS1, 0);
  464. QLC_SHARED_REG_WR32(adapter, QLCNIC_PEG_HALT_STATUS2, 0);
  465. return 0;
  466. }
  467. static int qlcnic_cmd_peg_ready(struct qlcnic_adapter *adapter)
  468. {
  469. u32 val;
  470. int retries = QLCNIC_CMDPEG_CHECK_RETRY_COUNT;
  471. do {
  472. val = QLC_SHARED_REG_RD32(adapter, QLCNIC_CMDPEG_STATE);
  473. switch (val) {
  474. case PHAN_INITIALIZE_COMPLETE:
  475. case PHAN_INITIALIZE_ACK:
  476. return 0;
  477. case PHAN_INITIALIZE_FAILED:
  478. goto out_err;
  479. default:
  480. break;
  481. }
  482. msleep(QLCNIC_CMDPEG_CHECK_DELAY);
  483. } while (--retries);
  484. QLC_SHARED_REG_WR32(adapter, QLCNIC_CMDPEG_STATE,
  485. PHAN_INITIALIZE_FAILED);
  486. out_err:
  487. dev_err(&adapter->pdev->dev, "Command Peg initialization not "
  488. "complete, state: 0x%x.\n", val);
  489. return -EIO;
  490. }
  491. static int
  492. qlcnic_receive_peg_ready(struct qlcnic_adapter *adapter)
  493. {
  494. u32 val;
  495. int retries = QLCNIC_RCVPEG_CHECK_RETRY_COUNT;
  496. do {
  497. val = QLC_SHARED_REG_RD32(adapter, QLCNIC_RCVPEG_STATE);
  498. if (val == PHAN_PEG_RCV_INITIALIZED)
  499. return 0;
  500. msleep(QLCNIC_RCVPEG_CHECK_DELAY);
  501. } while (--retries);
  502. if (!retries) {
  503. dev_err(&adapter->pdev->dev, "Receive Peg initialization not "
  504. "complete, state: 0x%x.\n", val);
  505. return -EIO;
  506. }
  507. return 0;
  508. }
  509. int
  510. qlcnic_check_fw_status(struct qlcnic_adapter *adapter)
  511. {
  512. int err;
  513. err = qlcnic_cmd_peg_ready(adapter);
  514. if (err)
  515. return err;
  516. err = qlcnic_receive_peg_ready(adapter);
  517. if (err)
  518. return err;
  519. QLC_SHARED_REG_WR32(adapter, QLCNIC_CMDPEG_STATE, PHAN_INITIALIZE_ACK);
  520. return err;
  521. }
  522. int
  523. qlcnic_setup_idc_param(struct qlcnic_adapter *adapter) {
  524. int timeo;
  525. u32 val;
  526. val = QLC_SHARED_REG_RD32(adapter, QLCNIC_CRB_DEV_PARTITION_INFO);
  527. val = QLC_DEV_GET_DRV(val, adapter->portnum);
  528. if ((val & 0x3) != QLCNIC_TYPE_NIC) {
  529. dev_err(&adapter->pdev->dev,
  530. "Not an Ethernet NIC func=%u\n", val);
  531. return -EIO;
  532. }
  533. adapter->ahw->physical_port = (val >> 2);
  534. if (qlcnic_rom_fast_read(adapter, QLCNIC_ROM_DEV_INIT_TIMEOUT, &timeo))
  535. timeo = QLCNIC_INIT_TIMEOUT_SECS;
  536. adapter->dev_init_timeo = timeo;
  537. if (qlcnic_rom_fast_read(adapter, QLCNIC_ROM_DRV_RESET_TIMEOUT, &timeo))
  538. timeo = QLCNIC_RESET_TIMEOUT_SECS;
  539. adapter->reset_ack_timeo = timeo;
  540. return 0;
  541. }
  542. static int qlcnic_get_flt_entry(struct qlcnic_adapter *adapter, u8 region,
  543. struct qlcnic_flt_entry *region_entry)
  544. {
  545. struct qlcnic_flt_header flt_hdr;
  546. struct qlcnic_flt_entry *flt_entry;
  547. int i = 0, ret;
  548. u32 entry_size;
  549. memset(region_entry, 0, sizeof(struct qlcnic_flt_entry));
  550. ret = qlcnic_rom_fast_read_words(adapter, QLCNIC_FLT_LOCATION,
  551. (u8 *)&flt_hdr,
  552. sizeof(struct qlcnic_flt_header));
  553. if (ret) {
  554. dev_warn(&adapter->pdev->dev,
  555. "error reading flash layout header\n");
  556. return -EIO;
  557. }
  558. entry_size = flt_hdr.len - sizeof(struct qlcnic_flt_header);
  559. flt_entry = vzalloc(entry_size);
  560. if (flt_entry == NULL)
  561. return -EIO;
  562. ret = qlcnic_rom_fast_read_words(adapter, QLCNIC_FLT_LOCATION +
  563. sizeof(struct qlcnic_flt_header),
  564. (u8 *)flt_entry, entry_size);
  565. if (ret) {
  566. dev_warn(&adapter->pdev->dev,
  567. "error reading flash layout entries\n");
  568. goto err_out;
  569. }
  570. while (i < (entry_size/sizeof(struct qlcnic_flt_entry))) {
  571. if (flt_entry[i].region == region)
  572. break;
  573. i++;
  574. }
  575. if (i >= (entry_size/sizeof(struct qlcnic_flt_entry))) {
  576. dev_warn(&adapter->pdev->dev,
  577. "region=%x not found in %d regions\n", region, i);
  578. ret = -EIO;
  579. goto err_out;
  580. }
  581. memcpy(region_entry, &flt_entry[i], sizeof(struct qlcnic_flt_entry));
  582. err_out:
  583. vfree(flt_entry);
  584. return ret;
  585. }
  586. int
  587. qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter)
  588. {
  589. struct qlcnic_flt_entry fw_entry;
  590. u32 ver = -1, min_ver;
  591. int ret;
  592. if (adapter->ahw->revision_id == QLCNIC_P3P_C0)
  593. ret = qlcnic_get_flt_entry(adapter, QLCNIC_C0_FW_IMAGE_REGION,
  594. &fw_entry);
  595. else
  596. ret = qlcnic_get_flt_entry(adapter, QLCNIC_B0_FW_IMAGE_REGION,
  597. &fw_entry);
  598. if (!ret)
  599. /* 0-4:-signature, 4-8:-fw version */
  600. qlcnic_rom_fast_read(adapter, fw_entry.start_addr + 4,
  601. (int *)&ver);
  602. else
  603. qlcnic_rom_fast_read(adapter, QLCNIC_FW_VERSION_OFFSET,
  604. (int *)&ver);
  605. ver = QLCNIC_DECODE_VERSION(ver);
  606. min_ver = QLCNIC_MIN_FW_VERSION;
  607. if (ver < min_ver) {
  608. dev_err(&adapter->pdev->dev,
  609. "firmware version %d.%d.%d unsupported."
  610. "Min supported version %d.%d.%d\n",
  611. _major(ver), _minor(ver), _build(ver),
  612. _major(min_ver), _minor(min_ver), _build(min_ver));
  613. return -EINVAL;
  614. }
  615. return 0;
  616. }
  617. static int
  618. qlcnic_has_mn(struct qlcnic_adapter *adapter)
  619. {
  620. u32 capability = 0;
  621. int err = 0;
  622. capability = QLCRD32(adapter, QLCNIC_PEG_TUNE_CAPABILITY, &err);
  623. if (err == -EIO)
  624. return err;
  625. if (capability & QLCNIC_PEG_TUNE_MN_PRESENT)
  626. return 1;
  627. return 0;
  628. }
  629. static
  630. struct uni_table_desc *qlcnic_get_table_desc(const u8 *unirom, int section)
  631. {
  632. u32 i, entries;
  633. struct uni_table_desc *directory = (struct uni_table_desc *) &unirom[0];
  634. entries = le32_to_cpu(directory->num_entries);
  635. for (i = 0; i < entries; i++) {
  636. u32 offs = le32_to_cpu(directory->findex) +
  637. i * le32_to_cpu(directory->entry_size);
  638. u32 tab_type = le32_to_cpu(*((__le32 *)&unirom[offs] + 8));
  639. if (tab_type == section)
  640. return (struct uni_table_desc *) &unirom[offs];
  641. }
  642. return NULL;
  643. }
  644. #define FILEHEADER_SIZE (14 * 4)
  645. static int
  646. qlcnic_validate_header(struct qlcnic_adapter *adapter)
  647. {
  648. const u8 *unirom = adapter->fw->data;
  649. struct uni_table_desc *directory = (struct uni_table_desc *) &unirom[0];
  650. u32 entries, entry_size, tab_size, fw_file_size;
  651. fw_file_size = adapter->fw->size;
  652. if (fw_file_size < FILEHEADER_SIZE)
  653. return -EINVAL;
  654. entries = le32_to_cpu(directory->num_entries);
  655. entry_size = le32_to_cpu(directory->entry_size);
  656. tab_size = le32_to_cpu(directory->findex) + (entries * entry_size);
  657. if (fw_file_size < tab_size)
  658. return -EINVAL;
  659. return 0;
  660. }
  661. static int
  662. qlcnic_validate_bootld(struct qlcnic_adapter *adapter)
  663. {
  664. struct uni_table_desc *tab_desc;
  665. struct uni_data_desc *descr;
  666. u32 offs, tab_size, data_size, idx;
  667. const u8 *unirom = adapter->fw->data;
  668. __le32 temp;
  669. temp = *((__le32 *)&unirom[adapter->file_prd_off] +
  670. QLCNIC_UNI_BOOTLD_IDX_OFF);
  671. idx = le32_to_cpu(temp);
  672. tab_desc = qlcnic_get_table_desc(unirom, QLCNIC_UNI_DIR_SECT_BOOTLD);
  673. if (!tab_desc)
  674. return -EINVAL;
  675. tab_size = le32_to_cpu(tab_desc->findex) +
  676. le32_to_cpu(tab_desc->entry_size) * (idx + 1);
  677. if (adapter->fw->size < tab_size)
  678. return -EINVAL;
  679. offs = le32_to_cpu(tab_desc->findex) +
  680. le32_to_cpu(tab_desc->entry_size) * idx;
  681. descr = (struct uni_data_desc *)&unirom[offs];
  682. data_size = le32_to_cpu(descr->findex) + le32_to_cpu(descr->size);
  683. if (adapter->fw->size < data_size)
  684. return -EINVAL;
  685. return 0;
  686. }
  687. static int
  688. qlcnic_validate_fw(struct qlcnic_adapter *adapter)
  689. {
  690. struct uni_table_desc *tab_desc;
  691. struct uni_data_desc *descr;
  692. const u8 *unirom = adapter->fw->data;
  693. u32 offs, tab_size, data_size, idx;
  694. __le32 temp;
  695. temp = *((__le32 *)&unirom[adapter->file_prd_off] +
  696. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  697. idx = le32_to_cpu(temp);
  698. tab_desc = qlcnic_get_table_desc(unirom, QLCNIC_UNI_DIR_SECT_FW);
  699. if (!tab_desc)
  700. return -EINVAL;
  701. tab_size = le32_to_cpu(tab_desc->findex) +
  702. le32_to_cpu(tab_desc->entry_size) * (idx + 1);
  703. if (adapter->fw->size < tab_size)
  704. return -EINVAL;
  705. offs = le32_to_cpu(tab_desc->findex) +
  706. le32_to_cpu(tab_desc->entry_size) * idx;
  707. descr = (struct uni_data_desc *)&unirom[offs];
  708. data_size = le32_to_cpu(descr->findex) + le32_to_cpu(descr->size);
  709. if (adapter->fw->size < data_size)
  710. return -EINVAL;
  711. return 0;
  712. }
  713. static int
  714. qlcnic_validate_product_offs(struct qlcnic_adapter *adapter)
  715. {
  716. struct uni_table_desc *ptab_descr;
  717. const u8 *unirom = adapter->fw->data;
  718. int mn_present = qlcnic_has_mn(adapter);
  719. u32 entries, entry_size, tab_size, i;
  720. __le32 temp;
  721. ptab_descr = qlcnic_get_table_desc(unirom,
  722. QLCNIC_UNI_DIR_SECT_PRODUCT_TBL);
  723. if (!ptab_descr)
  724. return -EINVAL;
  725. entries = le32_to_cpu(ptab_descr->num_entries);
  726. entry_size = le32_to_cpu(ptab_descr->entry_size);
  727. tab_size = le32_to_cpu(ptab_descr->findex) + (entries * entry_size);
  728. if (adapter->fw->size < tab_size)
  729. return -EINVAL;
  730. nomn:
  731. for (i = 0; i < entries; i++) {
  732. u32 flags, file_chiprev, offs;
  733. u8 chiprev = adapter->ahw->revision_id;
  734. u32 flagbit;
  735. offs = le32_to_cpu(ptab_descr->findex) +
  736. i * le32_to_cpu(ptab_descr->entry_size);
  737. temp = *((__le32 *)&unirom[offs] + QLCNIC_UNI_FLAGS_OFF);
  738. flags = le32_to_cpu(temp);
  739. temp = *((__le32 *)&unirom[offs] + QLCNIC_UNI_CHIP_REV_OFF);
  740. file_chiprev = le32_to_cpu(temp);
  741. flagbit = mn_present ? 1 : 2;
  742. if ((chiprev == file_chiprev) &&
  743. ((1ULL << flagbit) & flags)) {
  744. adapter->file_prd_off = offs;
  745. return 0;
  746. }
  747. }
  748. if (mn_present) {
  749. mn_present = 0;
  750. goto nomn;
  751. }
  752. return -EINVAL;
  753. }
  754. static int
  755. qlcnic_validate_unified_romimage(struct qlcnic_adapter *adapter)
  756. {
  757. if (qlcnic_validate_header(adapter)) {
  758. dev_err(&adapter->pdev->dev,
  759. "unified image: header validation failed\n");
  760. return -EINVAL;
  761. }
  762. if (qlcnic_validate_product_offs(adapter)) {
  763. dev_err(&adapter->pdev->dev,
  764. "unified image: product validation failed\n");
  765. return -EINVAL;
  766. }
  767. if (qlcnic_validate_bootld(adapter)) {
  768. dev_err(&adapter->pdev->dev,
  769. "unified image: bootld validation failed\n");
  770. return -EINVAL;
  771. }
  772. if (qlcnic_validate_fw(adapter)) {
  773. dev_err(&adapter->pdev->dev,
  774. "unified image: firmware validation failed\n");
  775. return -EINVAL;
  776. }
  777. return 0;
  778. }
  779. static
  780. struct uni_data_desc *qlcnic_get_data_desc(struct qlcnic_adapter *adapter,
  781. u32 section, u32 idx_offset)
  782. {
  783. const u8 *unirom = adapter->fw->data;
  784. struct uni_table_desc *tab_desc;
  785. u32 offs, idx;
  786. __le32 temp;
  787. temp = *((__le32 *)&unirom[adapter->file_prd_off] + idx_offset);
  788. idx = le32_to_cpu(temp);
  789. tab_desc = qlcnic_get_table_desc(unirom, section);
  790. if (tab_desc == NULL)
  791. return NULL;
  792. offs = le32_to_cpu(tab_desc->findex) +
  793. le32_to_cpu(tab_desc->entry_size) * idx;
  794. return (struct uni_data_desc *)&unirom[offs];
  795. }
  796. static u8 *
  797. qlcnic_get_bootld_offs(struct qlcnic_adapter *adapter)
  798. {
  799. u32 offs = QLCNIC_BOOTLD_START;
  800. struct uni_data_desc *data_desc;
  801. data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_BOOTLD,
  802. QLCNIC_UNI_BOOTLD_IDX_OFF);
  803. if (adapter->ahw->fw_type == QLCNIC_UNIFIED_ROMIMAGE)
  804. offs = le32_to_cpu(data_desc->findex);
  805. return (u8 *)&adapter->fw->data[offs];
  806. }
  807. static u8 *
  808. qlcnic_get_fw_offs(struct qlcnic_adapter *adapter)
  809. {
  810. u32 offs = QLCNIC_IMAGE_START;
  811. struct uni_data_desc *data_desc;
  812. data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_FW,
  813. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  814. if (adapter->ahw->fw_type == QLCNIC_UNIFIED_ROMIMAGE)
  815. offs = le32_to_cpu(data_desc->findex);
  816. return (u8 *)&adapter->fw->data[offs];
  817. }
  818. static u32 qlcnic_get_fw_size(struct qlcnic_adapter *adapter)
  819. {
  820. struct uni_data_desc *data_desc;
  821. const u8 *unirom = adapter->fw->data;
  822. data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_FW,
  823. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  824. if (adapter->ahw->fw_type == QLCNIC_UNIFIED_ROMIMAGE)
  825. return le32_to_cpu(data_desc->size);
  826. else
  827. return le32_to_cpu(*(__le32 *)&unirom[QLCNIC_FW_SIZE_OFFSET]);
  828. }
  829. static u32 qlcnic_get_fw_version(struct qlcnic_adapter *adapter)
  830. {
  831. struct uni_data_desc *fw_data_desc;
  832. const struct firmware *fw = adapter->fw;
  833. u32 major, minor, sub;
  834. __le32 version_offset;
  835. const u8 *ver_str;
  836. int i, ret;
  837. if (adapter->ahw->fw_type != QLCNIC_UNIFIED_ROMIMAGE) {
  838. version_offset = *(__le32 *)&fw->data[QLCNIC_FW_VERSION_OFFSET];
  839. return le32_to_cpu(version_offset);
  840. }
  841. fw_data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_FW,
  842. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  843. ver_str = fw->data + le32_to_cpu(fw_data_desc->findex) +
  844. le32_to_cpu(fw_data_desc->size) - 17;
  845. for (i = 0; i < 12; i++) {
  846. if (!strncmp(&ver_str[i], "REV=", 4)) {
  847. ret = sscanf(&ver_str[i+4], "%u.%u.%u ",
  848. &major, &minor, &sub);
  849. if (ret != 3)
  850. return 0;
  851. else
  852. return major + (minor << 8) + (sub << 16);
  853. }
  854. }
  855. return 0;
  856. }
  857. static u32 qlcnic_get_bios_version(struct qlcnic_adapter *adapter)
  858. {
  859. const struct firmware *fw = adapter->fw;
  860. u32 bios_ver, prd_off = adapter->file_prd_off;
  861. u8 *version_offset;
  862. __le32 temp;
  863. if (adapter->ahw->fw_type != QLCNIC_UNIFIED_ROMIMAGE) {
  864. version_offset = (u8 *)&fw->data[QLCNIC_BIOS_VERSION_OFFSET];
  865. return le32_to_cpu(*(__le32 *)version_offset);
  866. }
  867. temp = *((__le32 *)(&fw->data[prd_off]) + QLCNIC_UNI_BIOS_VERSION_OFF);
  868. bios_ver = le32_to_cpu(temp);
  869. return (bios_ver << 16) + ((bios_ver >> 8) & 0xff00) + (bios_ver >> 24);
  870. }
  871. static void qlcnic_rom_lock_recovery(struct qlcnic_adapter *adapter)
  872. {
  873. if (qlcnic_pcie_sem_lock(adapter, 2, QLCNIC_ROM_LOCK_ID))
  874. dev_info(&adapter->pdev->dev, "Resetting rom_lock\n");
  875. qlcnic_pcie_sem_unlock(adapter, 2);
  876. }
  877. static int
  878. qlcnic_check_fw_hearbeat(struct qlcnic_adapter *adapter)
  879. {
  880. u32 heartbeat, ret = -EIO;
  881. int retries = QLCNIC_HEARTBEAT_CHECK_RETRY_COUNT;
  882. adapter->heartbeat = QLC_SHARED_REG_RD32(adapter,
  883. QLCNIC_PEG_ALIVE_COUNTER);
  884. do {
  885. msleep(QLCNIC_HEARTBEAT_PERIOD_MSECS);
  886. heartbeat = QLC_SHARED_REG_RD32(adapter,
  887. QLCNIC_PEG_ALIVE_COUNTER);
  888. if (heartbeat != adapter->heartbeat) {
  889. ret = QLCNIC_RCODE_SUCCESS;
  890. break;
  891. }
  892. } while (--retries);
  893. return ret;
  894. }
  895. int
  896. qlcnic_need_fw_reset(struct qlcnic_adapter *adapter)
  897. {
  898. if ((adapter->flags & QLCNIC_FW_HANG) ||
  899. qlcnic_check_fw_hearbeat(adapter)) {
  900. qlcnic_rom_lock_recovery(adapter);
  901. return 1;
  902. }
  903. if (adapter->need_fw_reset)
  904. return 1;
  905. if (adapter->fw)
  906. return 1;
  907. return 0;
  908. }
  909. static const char *fw_name[] = {
  910. QLCNIC_UNIFIED_ROMIMAGE_NAME,
  911. QLCNIC_FLASH_ROMIMAGE_NAME,
  912. };
  913. int
  914. qlcnic_load_firmware(struct qlcnic_adapter *adapter)
  915. {
  916. __le64 *ptr64;
  917. u32 i, flashaddr, size;
  918. const struct firmware *fw = adapter->fw;
  919. struct pci_dev *pdev = adapter->pdev;
  920. dev_info(&pdev->dev, "loading firmware from %s\n",
  921. fw_name[adapter->ahw->fw_type]);
  922. if (fw) {
  923. u64 data;
  924. size = (QLCNIC_IMAGE_START - QLCNIC_BOOTLD_START) / 8;
  925. ptr64 = (__le64 *)qlcnic_get_bootld_offs(adapter);
  926. flashaddr = QLCNIC_BOOTLD_START;
  927. for (i = 0; i < size; i++) {
  928. data = le64_to_cpu(ptr64[i]);
  929. if (qlcnic_pci_mem_write_2M(adapter, flashaddr, data))
  930. return -EIO;
  931. flashaddr += 8;
  932. }
  933. size = qlcnic_get_fw_size(adapter) / 8;
  934. ptr64 = (__le64 *)qlcnic_get_fw_offs(adapter);
  935. flashaddr = QLCNIC_IMAGE_START;
  936. for (i = 0; i < size; i++) {
  937. data = le64_to_cpu(ptr64[i]);
  938. if (qlcnic_pci_mem_write_2M(adapter,
  939. flashaddr, data))
  940. return -EIO;
  941. flashaddr += 8;
  942. }
  943. size = qlcnic_get_fw_size(adapter) % 8;
  944. if (size) {
  945. data = le64_to_cpu(ptr64[i]);
  946. if (qlcnic_pci_mem_write_2M(adapter,
  947. flashaddr, data))
  948. return -EIO;
  949. }
  950. } else {
  951. u64 data;
  952. u32 hi, lo;
  953. int ret;
  954. struct qlcnic_flt_entry bootld_entry;
  955. ret = qlcnic_get_flt_entry(adapter, QLCNIC_BOOTLD_REGION,
  956. &bootld_entry);
  957. if (!ret) {
  958. size = bootld_entry.size / 8;
  959. flashaddr = bootld_entry.start_addr;
  960. } else {
  961. size = (QLCNIC_IMAGE_START - QLCNIC_BOOTLD_START) / 8;
  962. flashaddr = QLCNIC_BOOTLD_START;
  963. dev_info(&pdev->dev,
  964. "using legacy method to get flash fw region");
  965. }
  966. for (i = 0; i < size; i++) {
  967. if (qlcnic_rom_fast_read(adapter,
  968. flashaddr, (int *)&lo) != 0)
  969. return -EIO;
  970. if (qlcnic_rom_fast_read(adapter,
  971. flashaddr + 4, (int *)&hi) != 0)
  972. return -EIO;
  973. data = (((u64)hi << 32) | lo);
  974. if (qlcnic_pci_mem_write_2M(adapter,
  975. flashaddr, data))
  976. return -EIO;
  977. flashaddr += 8;
  978. }
  979. }
  980. msleep(1);
  981. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0x18, 0x1020);
  982. QLCWR32(adapter, QLCNIC_ROMUSB_GLB_SW_RESET, 0x80001e);
  983. return 0;
  984. }
  985. static int
  986. qlcnic_validate_firmware(struct qlcnic_adapter *adapter)
  987. {
  988. u32 val;
  989. u32 ver, bios, min_size;
  990. struct pci_dev *pdev = adapter->pdev;
  991. const struct firmware *fw = adapter->fw;
  992. u8 fw_type = adapter->ahw->fw_type;
  993. if (fw_type == QLCNIC_UNIFIED_ROMIMAGE) {
  994. if (qlcnic_validate_unified_romimage(adapter))
  995. return -EINVAL;
  996. min_size = QLCNIC_UNI_FW_MIN_SIZE;
  997. } else {
  998. val = le32_to_cpu(*(__le32 *)&fw->data[QLCNIC_FW_MAGIC_OFFSET]);
  999. if (val != QLCNIC_BDINFO_MAGIC)
  1000. return -EINVAL;
  1001. min_size = QLCNIC_FW_MIN_SIZE;
  1002. }
  1003. if (fw->size < min_size)
  1004. return -EINVAL;
  1005. val = qlcnic_get_fw_version(adapter);
  1006. ver = QLCNIC_DECODE_VERSION(val);
  1007. if (ver < QLCNIC_MIN_FW_VERSION) {
  1008. dev_err(&pdev->dev,
  1009. "%s: firmware version %d.%d.%d unsupported\n",
  1010. fw_name[fw_type], _major(ver), _minor(ver), _build(ver));
  1011. return -EINVAL;
  1012. }
  1013. val = qlcnic_get_bios_version(adapter);
  1014. qlcnic_rom_fast_read(adapter, QLCNIC_BIOS_VERSION_OFFSET, (int *)&bios);
  1015. if (val != bios) {
  1016. dev_err(&pdev->dev, "%s: firmware bios is incompatible\n",
  1017. fw_name[fw_type]);
  1018. return -EINVAL;
  1019. }
  1020. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID, QLCNIC_BDINFO_MAGIC);
  1021. return 0;
  1022. }
  1023. static void
  1024. qlcnic_get_next_fwtype(struct qlcnic_adapter *adapter)
  1025. {
  1026. u8 fw_type;
  1027. switch (adapter->ahw->fw_type) {
  1028. case QLCNIC_UNKNOWN_ROMIMAGE:
  1029. fw_type = QLCNIC_UNIFIED_ROMIMAGE;
  1030. break;
  1031. case QLCNIC_UNIFIED_ROMIMAGE:
  1032. default:
  1033. fw_type = QLCNIC_FLASH_ROMIMAGE;
  1034. break;
  1035. }
  1036. adapter->ahw->fw_type = fw_type;
  1037. }
  1038. void qlcnic_request_firmware(struct qlcnic_adapter *adapter)
  1039. {
  1040. struct pci_dev *pdev = adapter->pdev;
  1041. int rc;
  1042. adapter->ahw->fw_type = QLCNIC_UNKNOWN_ROMIMAGE;
  1043. next:
  1044. qlcnic_get_next_fwtype(adapter);
  1045. if (adapter->ahw->fw_type == QLCNIC_FLASH_ROMIMAGE) {
  1046. adapter->fw = NULL;
  1047. } else {
  1048. rc = request_firmware(&adapter->fw,
  1049. fw_name[adapter->ahw->fw_type],
  1050. &pdev->dev);
  1051. if (rc != 0)
  1052. goto next;
  1053. rc = qlcnic_validate_firmware(adapter);
  1054. if (rc != 0) {
  1055. release_firmware(adapter->fw);
  1056. msleep(1);
  1057. goto next;
  1058. }
  1059. }
  1060. }
  1061. void
  1062. qlcnic_release_firmware(struct qlcnic_adapter *adapter)
  1063. {
  1064. release_firmware(adapter->fw);
  1065. adapter->fw = NULL;
  1066. }