fec.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345
  1. /****************************************************************************/
  2. /*
  3. * fec.h -- Fast Ethernet Controller for Motorola ColdFire SoC
  4. * processors.
  5. *
  6. * (C) Copyright 2000-2005, Greg Ungerer (gerg@snapgear.com)
  7. * (C) Copyright 2000-2001, Lineo (www.lineo.com)
  8. */
  9. /****************************************************************************/
  10. #ifndef FEC_H
  11. #define FEC_H
  12. /****************************************************************************/
  13. #include <linux/clocksource.h>
  14. #include <linux/net_tstamp.h>
  15. #include <linux/ptp_clock_kernel.h>
  16. #if defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
  17. defined(CONFIG_M520x) || defined(CONFIG_M532x) || \
  18. defined(CONFIG_ARCH_MXC) || defined(CONFIG_SOC_IMX28)
  19. /*
  20. * Just figures, Motorola would have to change the offsets for
  21. * registers in the same peripheral device on different models
  22. * of the ColdFire!
  23. */
  24. #define FEC_IEVENT 0x004 /* Interrupt event reg */
  25. #define FEC_IMASK 0x008 /* Interrupt mask reg */
  26. #define FEC_R_DES_ACTIVE 0x010 /* Receive descriptor reg */
  27. #define FEC_X_DES_ACTIVE 0x014 /* Transmit descriptor reg */
  28. #define FEC_ECNTRL 0x024 /* Ethernet control reg */
  29. #define FEC_MII_DATA 0x040 /* MII manage frame reg */
  30. #define FEC_MII_SPEED 0x044 /* MII speed control reg */
  31. #define FEC_MIB_CTRLSTAT 0x064 /* MIB control/status reg */
  32. #define FEC_R_CNTRL 0x084 /* Receive control reg */
  33. #define FEC_X_CNTRL 0x0c4 /* Transmit Control reg */
  34. #define FEC_ADDR_LOW 0x0e4 /* Low 32bits MAC address */
  35. #define FEC_ADDR_HIGH 0x0e8 /* High 16bits MAC address */
  36. #define FEC_OPD 0x0ec /* Opcode + Pause duration */
  37. #define FEC_HASH_TABLE_HIGH 0x118 /* High 32bits hash table */
  38. #define FEC_HASH_TABLE_LOW 0x11c /* Low 32bits hash table */
  39. #define FEC_GRP_HASH_TABLE_HIGH 0x120 /* High 32bits hash table */
  40. #define FEC_GRP_HASH_TABLE_LOW 0x124 /* Low 32bits hash table */
  41. #define FEC_X_WMRK 0x144 /* FIFO transmit water mark */
  42. #define FEC_R_BOUND 0x14c /* FIFO receive bound reg */
  43. #define FEC_R_FSTART 0x150 /* FIFO receive start reg */
  44. #define FEC_R_DES_START 0x180 /* Receive descriptor ring */
  45. #define FEC_X_DES_START 0x184 /* Transmit descriptor ring */
  46. #define FEC_R_BUFF_SIZE 0x188 /* Maximum receive buff size */
  47. #define FEC_R_FIFO_RSFL 0x190 /* Receive FIFO section full threshold */
  48. #define FEC_R_FIFO_RSEM 0x194 /* Receive FIFO section empty threshold */
  49. #define FEC_R_FIFO_RAEM 0x198 /* Receive FIFO almost empty threshold */
  50. #define FEC_R_FIFO_RAFL 0x19c /* Receive FIFO almost full threshold */
  51. #define FEC_RACC 0x1C4 /* Receive Accelerator function */
  52. #define FEC_MIIGSK_CFGR 0x300 /* MIIGSK Configuration reg */
  53. #define FEC_MIIGSK_ENR 0x308 /* MIIGSK Enable reg */
  54. #define BM_MIIGSK_CFGR_MII 0x00
  55. #define BM_MIIGSK_CFGR_RMII 0x01
  56. #define BM_MIIGSK_CFGR_FRCONT_10M 0x40
  57. #define RMON_T_DROP 0x200 /* Count of frames not cntd correctly */
  58. #define RMON_T_PACKETS 0x204 /* RMON TX packet count */
  59. #define RMON_T_BC_PKT 0x208 /* RMON TX broadcast pkts */
  60. #define RMON_T_MC_PKT 0x20C /* RMON TX multicast pkts */
  61. #define RMON_T_CRC_ALIGN 0x210 /* RMON TX pkts with CRC align err */
  62. #define RMON_T_UNDERSIZE 0x214 /* RMON TX pkts < 64 bytes, good CRC */
  63. #define RMON_T_OVERSIZE 0x218 /* RMON TX pkts > MAX_FL bytes good CRC */
  64. #define RMON_T_FRAG 0x21C /* RMON TX pkts < 64 bytes, bad CRC */
  65. #define RMON_T_JAB 0x220 /* RMON TX pkts > MAX_FL bytes, bad CRC */
  66. #define RMON_T_COL 0x224 /* RMON TX collision count */
  67. #define RMON_T_P64 0x228 /* RMON TX 64 byte pkts */
  68. #define RMON_T_P65TO127 0x22C /* RMON TX 65 to 127 byte pkts */
  69. #define RMON_T_P128TO255 0x230 /* RMON TX 128 to 255 byte pkts */
  70. #define RMON_T_P256TO511 0x234 /* RMON TX 256 to 511 byte pkts */
  71. #define RMON_T_P512TO1023 0x238 /* RMON TX 512 to 1023 byte pkts */
  72. #define RMON_T_P1024TO2047 0x23C /* RMON TX 1024 to 2047 byte pkts */
  73. #define RMON_T_P_GTE2048 0x240 /* RMON TX pkts > 2048 bytes */
  74. #define RMON_T_OCTETS 0x244 /* RMON TX octets */
  75. #define IEEE_T_DROP 0x248 /* Count of frames not counted crtly */
  76. #define IEEE_T_FRAME_OK 0x24C /* Frames tx'd OK */
  77. #define IEEE_T_1COL 0x250 /* Frames tx'd with single collision */
  78. #define IEEE_T_MCOL 0x254 /* Frames tx'd with multiple collision */
  79. #define IEEE_T_DEF 0x258 /* Frames tx'd after deferral delay */
  80. #define IEEE_T_LCOL 0x25C /* Frames tx'd with late collision */
  81. #define IEEE_T_EXCOL 0x260 /* Frames tx'd with excesv collisions */
  82. #define IEEE_T_MACERR 0x264 /* Frames tx'd with TX FIFO underrun */
  83. #define IEEE_T_CSERR 0x268 /* Frames tx'd with carrier sense err */
  84. #define IEEE_T_SQE 0x26C /* Frames tx'd with SQE err */
  85. #define IEEE_T_FDXFC 0x270 /* Flow control pause frames tx'd */
  86. #define IEEE_T_OCTETS_OK 0x274 /* Octet count for frames tx'd w/o err */
  87. #define RMON_R_PACKETS 0x284 /* RMON RX packet count */
  88. #define RMON_R_BC_PKT 0x288 /* RMON RX broadcast pkts */
  89. #define RMON_R_MC_PKT 0x28C /* RMON RX multicast pkts */
  90. #define RMON_R_CRC_ALIGN 0x290 /* RMON RX pkts with CRC alignment err */
  91. #define RMON_R_UNDERSIZE 0x294 /* RMON RX pkts < 64 bytes, good CRC */
  92. #define RMON_R_OVERSIZE 0x298 /* RMON RX pkts > MAX_FL bytes good CRC */
  93. #define RMON_R_FRAG 0x29C /* RMON RX pkts < 64 bytes, bad CRC */
  94. #define RMON_R_JAB 0x2A0 /* RMON RX pkts > MAX_FL bytes, bad CRC */
  95. #define RMON_R_RESVD_O 0x2A4 /* Reserved */
  96. #define RMON_R_P64 0x2A8 /* RMON RX 64 byte pkts */
  97. #define RMON_R_P65TO127 0x2AC /* RMON RX 65 to 127 byte pkts */
  98. #define RMON_R_P128TO255 0x2B0 /* RMON RX 128 to 255 byte pkts */
  99. #define RMON_R_P256TO511 0x2B4 /* RMON RX 256 to 511 byte pkts */
  100. #define RMON_R_P512TO1023 0x2B8 /* RMON RX 512 to 1023 byte pkts */
  101. #define RMON_R_P1024TO2047 0x2BC /* RMON RX 1024 to 2047 byte pkts */
  102. #define RMON_R_P_GTE2048 0x2C0 /* RMON RX pkts > 2048 bytes */
  103. #define RMON_R_OCTETS 0x2C4 /* RMON RX octets */
  104. #define IEEE_R_DROP 0x2C8 /* Count frames not counted correctly */
  105. #define IEEE_R_FRAME_OK 0x2CC /* Frames rx'd OK */
  106. #define IEEE_R_CRC 0x2D0 /* Frames rx'd with CRC err */
  107. #define IEEE_R_ALIGN 0x2D4 /* Frames rx'd with alignment err */
  108. #define IEEE_R_MACERR 0x2D8 /* Receive FIFO overflow count */
  109. #define IEEE_R_FDXFC 0x2DC /* Flow control pause frames rx'd */
  110. #define IEEE_R_OCTETS_OK 0x2E0 /* Octet cnt for frames rx'd w/o err */
  111. #else
  112. #define FEC_ECNTRL 0x000 /* Ethernet control reg */
  113. #define FEC_IEVENT 0x004 /* Interrupt even reg */
  114. #define FEC_IMASK 0x008 /* Interrupt mask reg */
  115. #define FEC_IVEC 0x00c /* Interrupt vec status reg */
  116. #define FEC_R_DES_ACTIVE 0x010 /* Receive descriptor reg */
  117. #define FEC_X_DES_ACTIVE 0x014 /* Transmit descriptor reg */
  118. #define FEC_MII_DATA 0x040 /* MII manage frame reg */
  119. #define FEC_MII_SPEED 0x044 /* MII speed control reg */
  120. #define FEC_R_BOUND 0x08c /* FIFO receive bound reg */
  121. #define FEC_R_FSTART 0x090 /* FIFO receive start reg */
  122. #define FEC_X_WMRK 0x0a4 /* FIFO transmit water mark */
  123. #define FEC_X_FSTART 0x0ac /* FIFO transmit start reg */
  124. #define FEC_R_CNTRL 0x104 /* Receive control reg */
  125. #define FEC_MAX_FRM_LEN 0x108 /* Maximum frame length reg */
  126. #define FEC_X_CNTRL 0x144 /* Transmit Control reg */
  127. #define FEC_ADDR_LOW 0x3c0 /* Low 32bits MAC address */
  128. #define FEC_ADDR_HIGH 0x3c4 /* High 16bits MAC address */
  129. #define FEC_GRP_HASH_TABLE_HIGH 0x3c8 /* High 32bits hash table */
  130. #define FEC_GRP_HASH_TABLE_LOW 0x3cc /* Low 32bits hash table */
  131. #define FEC_R_DES_START 0x3d0 /* Receive descriptor ring */
  132. #define FEC_X_DES_START 0x3d4 /* Transmit descriptor ring */
  133. #define FEC_R_BUFF_SIZE 0x3d8 /* Maximum receive buff size */
  134. #define FEC_FIFO_RAM 0x400 /* FIFO RAM buffer */
  135. #endif /* CONFIG_M5272 */
  136. /*
  137. * Define the buffer descriptor structure.
  138. */
  139. #if defined(CONFIG_ARCH_MXC) || defined(CONFIG_SOC_IMX28)
  140. struct bufdesc {
  141. unsigned short cbd_datlen; /* Data length */
  142. unsigned short cbd_sc; /* Control and status info */
  143. unsigned long cbd_bufaddr; /* Buffer address */
  144. };
  145. #else
  146. struct bufdesc {
  147. unsigned short cbd_sc; /* Control and status info */
  148. unsigned short cbd_datlen; /* Data length */
  149. unsigned long cbd_bufaddr; /* Buffer address */
  150. };
  151. #endif
  152. struct bufdesc_ex {
  153. struct bufdesc desc;
  154. unsigned long cbd_esc;
  155. unsigned long cbd_prot;
  156. unsigned long cbd_bdu;
  157. unsigned long ts;
  158. unsigned short res0[4];
  159. };
  160. /*
  161. * The following definitions courtesy of commproc.h, which where
  162. * Copyright (c) 1997 Dan Malek (dmalek@jlc.net).
  163. */
  164. #define BD_SC_EMPTY ((ushort)0x8000) /* Receive is empty */
  165. #define BD_SC_READY ((ushort)0x8000) /* Transmit is ready */
  166. #define BD_SC_WRAP ((ushort)0x2000) /* Last buffer descriptor */
  167. #define BD_SC_INTRPT ((ushort)0x1000) /* Interrupt on change */
  168. #define BD_SC_CM ((ushort)0x0200) /* Continuous mode */
  169. #define BD_SC_ID ((ushort)0x0100) /* Rec'd too many idles */
  170. #define BD_SC_P ((ushort)0x0100) /* xmt preamble */
  171. #define BD_SC_BR ((ushort)0x0020) /* Break received */
  172. #define BD_SC_FR ((ushort)0x0010) /* Framing error */
  173. #define BD_SC_PR ((ushort)0x0008) /* Parity error */
  174. #define BD_SC_OV ((ushort)0x0002) /* Overrun */
  175. #define BD_SC_CD ((ushort)0x0001) /* ?? */
  176. /* Buffer descriptor control/status used by Ethernet receive.
  177. */
  178. #define BD_ENET_RX_EMPTY ((ushort)0x8000)
  179. #define BD_ENET_RX_WRAP ((ushort)0x2000)
  180. #define BD_ENET_RX_INTR ((ushort)0x1000)
  181. #define BD_ENET_RX_LAST ((ushort)0x0800)
  182. #define BD_ENET_RX_FIRST ((ushort)0x0400)
  183. #define BD_ENET_RX_MISS ((ushort)0x0100)
  184. #define BD_ENET_RX_LG ((ushort)0x0020)
  185. #define BD_ENET_RX_NO ((ushort)0x0010)
  186. #define BD_ENET_RX_SH ((ushort)0x0008)
  187. #define BD_ENET_RX_CR ((ushort)0x0004)
  188. #define BD_ENET_RX_OV ((ushort)0x0002)
  189. #define BD_ENET_RX_CL ((ushort)0x0001)
  190. #define BD_ENET_RX_STATS ((ushort)0x013f) /* All status bits */
  191. /* Enhanced buffer descriptor control/status used by Ethernet receive */
  192. #define BD_ENET_RX_VLAN 0x00000004
  193. /* Buffer descriptor control/status used by Ethernet transmit.
  194. */
  195. #define BD_ENET_TX_READY ((ushort)0x8000)
  196. #define BD_ENET_TX_PAD ((ushort)0x4000)
  197. #define BD_ENET_TX_WRAP ((ushort)0x2000)
  198. #define BD_ENET_TX_INTR ((ushort)0x1000)
  199. #define BD_ENET_TX_LAST ((ushort)0x0800)
  200. #define BD_ENET_TX_TC ((ushort)0x0400)
  201. #define BD_ENET_TX_DEF ((ushort)0x0200)
  202. #define BD_ENET_TX_HB ((ushort)0x0100)
  203. #define BD_ENET_TX_LC ((ushort)0x0080)
  204. #define BD_ENET_TX_RL ((ushort)0x0040)
  205. #define BD_ENET_TX_RCMASK ((ushort)0x003c)
  206. #define BD_ENET_TX_UN ((ushort)0x0002)
  207. #define BD_ENET_TX_CSL ((ushort)0x0001)
  208. #define BD_ENET_TX_STATS ((ushort)0x03ff) /* All status bits */
  209. /*enhanced buffer descriptor control/status used by Ethernet transmit*/
  210. #define BD_ENET_TX_INT 0x40000000
  211. #define BD_ENET_TX_TS 0x20000000
  212. #define BD_ENET_TX_PINS 0x10000000
  213. #define BD_ENET_TX_IINS 0x08000000
  214. /* This device has up to three irqs on some platforms */
  215. #define FEC_IRQ_NUM 3
  216. /* The number of Tx and Rx buffers. These are allocated from the page
  217. * pool. The code may assume these are power of two, so it it best
  218. * to keep them that size.
  219. * We don't need to allocate pages for the transmitter. We just use
  220. * the skbuffer directly.
  221. */
  222. #define FEC_ENET_RX_PAGES 8
  223. #define FEC_ENET_RX_FRSIZE 2048
  224. #define FEC_ENET_RX_FRPPG (PAGE_SIZE / FEC_ENET_RX_FRSIZE)
  225. #define RX_RING_SIZE (FEC_ENET_RX_FRPPG * FEC_ENET_RX_PAGES)
  226. #define FEC_ENET_TX_FRSIZE 2048
  227. #define FEC_ENET_TX_FRPPG (PAGE_SIZE / FEC_ENET_TX_FRSIZE)
  228. #define TX_RING_SIZE 16 /* Must be power of two */
  229. #define TX_RING_MOD_MASK 15 /* for this to work */
  230. #define BD_ENET_RX_INT 0x00800000
  231. #define BD_ENET_RX_PTP ((ushort)0x0400)
  232. #define BD_ENET_RX_ICE 0x00000020
  233. #define BD_ENET_RX_PCR 0x00000010
  234. #define FLAG_RX_CSUM_ENABLED (BD_ENET_RX_ICE | BD_ENET_RX_PCR)
  235. #define FLAG_RX_CSUM_ERROR (BD_ENET_RX_ICE | BD_ENET_RX_PCR)
  236. struct fec_enet_delayed_work {
  237. struct delayed_work delay_work;
  238. bool timeout;
  239. bool trig_tx;
  240. };
  241. /* The FEC buffer descriptors track the ring buffers. The rx_bd_base and
  242. * tx_bd_base always point to the base of the buffer descriptors. The
  243. * cur_rx and cur_tx point to the currently available buffer.
  244. * The dirty_tx tracks the current buffer that is being sent by the
  245. * controller. The cur_tx and dirty_tx are equal under both completely
  246. * empty and completely full conditions. The empty/ready indicator in
  247. * the buffer descriptor determines the actual condition.
  248. */
  249. struct fec_enet_private {
  250. /* Hardware registers of the FEC device */
  251. void __iomem *hwp;
  252. struct net_device *netdev;
  253. struct clk *clk_ipg;
  254. struct clk *clk_ahb;
  255. struct clk *clk_enet_out;
  256. struct clk *clk_ptp;
  257. /* The saved address of a sent-in-place packet/buffer, for skfree(). */
  258. unsigned char *tx_bounce[TX_RING_SIZE];
  259. struct sk_buff *tx_skbuff[TX_RING_SIZE];
  260. struct sk_buff *rx_skbuff[RX_RING_SIZE];
  261. /* CPM dual port RAM relative addresses */
  262. dma_addr_t bd_dma;
  263. /* Address of Rx and Tx buffers */
  264. struct bufdesc *rx_bd_base;
  265. struct bufdesc *tx_bd_base;
  266. /* The next free ring entry */
  267. struct bufdesc *cur_rx, *cur_tx;
  268. /* The ring entries to be free()ed */
  269. struct bufdesc *dirty_tx;
  270. unsigned short tx_ring_size;
  271. unsigned short rx_ring_size;
  272. struct platform_device *pdev;
  273. int opened;
  274. int dev_id;
  275. /* Phylib and MDIO interface */
  276. struct mii_bus *mii_bus;
  277. struct phy_device *phy_dev;
  278. int mii_timeout;
  279. uint phy_speed;
  280. phy_interface_t phy_interface;
  281. int link;
  282. int full_duplex;
  283. int speed;
  284. struct completion mdio_done;
  285. int irq[FEC_IRQ_NUM];
  286. int bufdesc_ex;
  287. int pause_flag;
  288. struct napi_struct napi;
  289. int csum_flags;
  290. struct ptp_clock *ptp_clock;
  291. struct ptp_clock_info ptp_caps;
  292. unsigned long last_overflow_check;
  293. spinlock_t tmreg_lock;
  294. struct cyclecounter cc;
  295. struct timecounter tc;
  296. int rx_hwtstamp_filter;
  297. u32 base_incval;
  298. u32 cycle_speed;
  299. int hwts_rx_en;
  300. int hwts_tx_en;
  301. struct timer_list time_keep;
  302. struct fec_enet_delayed_work delay_work;
  303. struct regulator *reg_phy;
  304. };
  305. void fec_ptp_init(struct platform_device *pdev);
  306. void fec_ptp_start_cyclecounter(struct net_device *ndev);
  307. int fec_ptp_ioctl(struct net_device *ndev, struct ifreq *ifr, int cmd);
  308. /****************************************************************************/
  309. #endif /* FEC_H */