tg3.c 458 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588165891659016591165921659316594165951659616597165981659916600166011660216603166041660516606166071660816609166101661116612166131661416615166161661716618166191662016621166221662316624166251662616627166281662916630166311663216633166341663516636166371663816639166401664116642166431664416645166461664716648166491665016651166521665316654166551665616657166581665916660166611666216663166641666516666166671666816669166701667116672166731667416675166761667716678166791668016681166821668316684166851668616687166881668916690166911669216693166941669516696166971669816699167001670116702167031670416705167061670716708167091671016711167121671316714167151671616717167181671916720167211672216723167241672516726167271672816729167301673116732167331673416735167361673716738167391674016741167421674316744167451674616747167481674916750167511675216753167541675516756167571675816759167601676116762167631676416765167661676716768167691677016771167721677316774167751677616777167781677916780167811678216783167841678516786167871678816789167901679116792167931679416795167961679716798167991680016801168021680316804168051680616807168081680916810168111681216813168141681516816168171681816819168201682116822168231682416825168261682716828168291683016831168321683316834168351683616837168381683916840168411684216843168441684516846168471684816849168501685116852168531685416855168561685716858168591686016861168621686316864168651686616867168681686916870168711687216873168741687516876168771687816879168801688116882168831688416885168861688716888168891689016891168921689316894168951689616897168981689916900169011690216903169041690516906169071690816909169101691116912169131691416915169161691716918169191692016921169221692316924169251692616927169281692916930169311693216933169341693516936169371693816939169401694116942169431694416945169461694716948169491695016951169521695316954169551695616957169581695916960169611696216963169641696516966169671696816969169701697116972169731697416975169761697716978169791698016981169821698316984169851698616987169881698916990169911699216993169941699516996169971699816999170001700117002170031700417005170061700717008170091701017011170121701317014170151701617017170181701917020170211702217023170241702517026170271702817029170301703117032170331703417035170361703717038170391704017041170421704317044170451704617047170481704917050170511705217053170541705517056170571705817059170601706117062170631706417065170661706717068170691707017071170721707317074170751707617077170781707917080170811708217083170841708517086170871708817089170901709117092170931709417095170961709717098170991710017101171021710317104171051710617107171081710917110171111711217113171141711517116171171711817119171201712117122171231712417125171261712717128171291713017131171321713317134171351713617137171381713917140171411714217143171441714517146171471714817149171501715117152171531715417155171561715717158171591716017161171621716317164171651716617167171681716917170171711717217173171741717517176171771717817179171801718117182171831718417185171861718717188171891719017191171921719317194171951719617197171981719917200172011720217203172041720517206172071720817209172101721117212172131721417215172161721717218172191722017221172221722317224172251722617227172281722917230172311723217233172341723517236172371723817239172401724117242172431724417245172461724717248172491725017251172521725317254172551725617257172581725917260172611726217263172641726517266172671726817269172701727117272172731727417275172761727717278172791728017281172821728317284172851728617287172881728917290172911729217293172941729517296172971729817299173001730117302173031730417305173061730717308173091731017311173121731317314173151731617317173181731917320173211732217323173241732517326173271732817329173301733117332173331733417335173361733717338173391734017341173421734317344173451734617347173481734917350173511735217353173541735517356173571735817359173601736117362173631736417365173661736717368173691737017371173721737317374173751737617377173781737917380173811738217383173841738517386173871738817389173901739117392173931739417395173961739717398173991740017401174021740317404174051740617407174081740917410174111741217413174141741517416174171741817419174201742117422174231742417425174261742717428174291743017431174321743317434174351743617437174381743917440174411744217443174441744517446174471744817449174501745117452174531745417455174561745717458174591746017461174621746317464174651746617467174681746917470174711747217473174741747517476174771747817479174801748117482174831748417485174861748717488174891749017491174921749317494174951749617497174981749917500175011750217503175041750517506175071750817509175101751117512175131751417515175161751717518175191752017521175221752317524175251752617527175281752917530175311753217533175341753517536175371753817539175401754117542175431754417545175461754717548175491755017551175521755317554175551755617557175581755917560175611756217563175641756517566175671756817569175701757117572175731757417575175761757717578175791758017581175821758317584175851758617587175881758917590175911759217593175941759517596175971759817599176001760117602176031760417605176061760717608176091761017611176121761317614176151761617617176181761917620176211762217623176241762517626176271762817629176301763117632176331763417635176361763717638176391764017641176421764317644176451764617647176481764917650176511765217653176541765517656176571765817659176601766117662176631766417665176661766717668176691767017671176721767317674176751767617677176781767917680176811768217683176841768517686176871768817689176901769117692176931769417695176961769717698176991770017701177021770317704177051770617707177081770917710177111771217713177141771517716177171771817719177201772117722177231772417725177261772717728177291773017731177321773317734177351773617737177381773917740177411774217743177441774517746177471774817749177501775117752177531775417755177561775717758177591776017761177621776317764177651776617767177681776917770177711777217773177741777517776177771777817779177801778117782177831778417785177861778717788177891779017791177921779317794177951779617797177981779917800178011780217803178041780517806178071780817809178101781117812178131781417815178161781717818178191782017821178221782317824178251782617827178281782917830178311783217833178341783517836178371783817839178401784117842178431784417845178461784717848178491785017851178521785317854178551785617857178581785917860178611786217863178641786517866178671786817869178701787117872178731787417875178761787717878178791788017881178821788317884178851788617887178881788917890178911789217893178941789517896178971789817899179001790117902179031790417905179061790717908179091791017911179121791317914179151791617917179181791917920179211792217923179241792517926179271792817929179301793117932179331793417935179361793717938179391794017941179421794317944179451794617947179481794917950179511795217953179541795517956179571795817959179601796117962179631796417965179661796717968179691797017971179721797317974179751797617977179781797917980179811798217983179841798517986179871798817989179901799117992179931799417995
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2013 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/ssb/ssb_driver_gige.h>
  46. #include <linux/hwmon.h>
  47. #include <linux/hwmon-sysfs.h>
  48. #include <net/checksum.h>
  49. #include <net/ip.h>
  50. #include <linux/io.h>
  51. #include <asm/byteorder.h>
  52. #include <linux/uaccess.h>
  53. #include <uapi/linux/net_tstamp.h>
  54. #include <linux/ptp_clock_kernel.h>
  55. #ifdef CONFIG_SPARC
  56. #include <asm/idprom.h>
  57. #include <asm/prom.h>
  58. #endif
  59. #define BAR_0 0
  60. #define BAR_2 2
  61. #include "tg3.h"
  62. /* Functions & macros to verify TG3_FLAGS types */
  63. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. return test_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. set_bit(flag, bits);
  70. }
  71. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  72. {
  73. clear_bit(flag, bits);
  74. }
  75. #define tg3_flag(tp, flag) \
  76. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define tg3_flag_set(tp, flag) \
  78. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  79. #define tg3_flag_clear(tp, flag) \
  80. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  81. #define DRV_MODULE_NAME "tg3"
  82. #define TG3_MAJ_NUM 3
  83. #define TG3_MIN_NUM 133
  84. #define DRV_MODULE_VERSION \
  85. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  86. #define DRV_MODULE_RELDATE "Jul 29, 2013"
  87. #define RESET_KIND_SHUTDOWN 0
  88. #define RESET_KIND_INIT 1
  89. #define RESET_KIND_SUSPEND 2
  90. #define TG3_DEF_RX_MODE 0
  91. #define TG3_DEF_TX_MODE 0
  92. #define TG3_DEF_MSG_ENABLE \
  93. (NETIF_MSG_DRV | \
  94. NETIF_MSG_PROBE | \
  95. NETIF_MSG_LINK | \
  96. NETIF_MSG_TIMER | \
  97. NETIF_MSG_IFDOWN | \
  98. NETIF_MSG_IFUP | \
  99. NETIF_MSG_RX_ERR | \
  100. NETIF_MSG_TX_ERR)
  101. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  102. /* length of time before we decide the hardware is borked,
  103. * and dev->tx_timeout() should be called to fix the problem
  104. */
  105. #define TG3_TX_TIMEOUT (5 * HZ)
  106. /* hardware minimum and maximum for a single frame's data payload */
  107. #define TG3_MIN_MTU 60
  108. #define TG3_MAX_MTU(tp) \
  109. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  110. /* These numbers seem to be hard coded in the NIC firmware somehow.
  111. * You can't change the ring sizes, but you can change where you place
  112. * them in the NIC onboard memory.
  113. */
  114. #define TG3_RX_STD_RING_SIZE(tp) \
  115. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  116. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  117. #define TG3_DEF_RX_RING_PENDING 200
  118. #define TG3_RX_JMB_RING_SIZE(tp) \
  119. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  120. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  121. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  122. /* Do not place this n-ring entries value into the tp struct itself,
  123. * we really want to expose these constants to GCC so that modulo et
  124. * al. operations are done with shifts and masks instead of with
  125. * hw multiply/modulo instructions. Another solution would be to
  126. * replace things like '% foo' with '& (foo - 1)'.
  127. */
  128. #define TG3_TX_RING_SIZE 512
  129. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  130. #define TG3_RX_STD_RING_BYTES(tp) \
  131. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  132. #define TG3_RX_JMB_RING_BYTES(tp) \
  133. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  134. #define TG3_RX_RCB_RING_BYTES(tp) \
  135. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  136. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  137. TG3_TX_RING_SIZE)
  138. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  139. #define TG3_DMA_BYTE_ENAB 64
  140. #define TG3_RX_STD_DMA_SZ 1536
  141. #define TG3_RX_JMB_DMA_SZ 9046
  142. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  143. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  144. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  145. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  146. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  147. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  148. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  149. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  150. * that are at least dword aligned when used in PCIX mode. The driver
  151. * works around this bug by double copying the packet. This workaround
  152. * is built into the normal double copy length check for efficiency.
  153. *
  154. * However, the double copy is only necessary on those architectures
  155. * where unaligned memory accesses are inefficient. For those architectures
  156. * where unaligned memory accesses incur little penalty, we can reintegrate
  157. * the 5701 in the normal rx path. Doing so saves a device structure
  158. * dereference by hardcoding the double copy threshold in place.
  159. */
  160. #define TG3_RX_COPY_THRESHOLD 256
  161. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  162. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  163. #else
  164. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  165. #endif
  166. #if (NET_IP_ALIGN != 0)
  167. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  168. #else
  169. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  170. #endif
  171. /* minimum number of free TX descriptors required to wake up TX process */
  172. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  173. #define TG3_TX_BD_DMA_MAX_2K 2048
  174. #define TG3_TX_BD_DMA_MAX_4K 4096
  175. #define TG3_RAW_IP_ALIGN 2
  176. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  177. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  178. #define FIRMWARE_TG3 "tigon/tg3.bin"
  179. #define FIRMWARE_TG357766 "tigon/tg357766.bin"
  180. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  181. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  182. static char version[] =
  183. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  184. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  185. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  186. MODULE_LICENSE("GPL");
  187. MODULE_VERSION(DRV_MODULE_VERSION);
  188. MODULE_FIRMWARE(FIRMWARE_TG3);
  189. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  190. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  191. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  192. module_param(tg3_debug, int, 0);
  193. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  194. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  195. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  196. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  216. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  217. TG3_DRV_DATA_FLAG_5705_10_100},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  219. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  220. TG3_DRV_DATA_FLAG_5705_10_100},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  223. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  224. TG3_DRV_DATA_FLAG_5705_10_100},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  231. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  237. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  245. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  246. PCI_VENDOR_ID_LENOVO,
  247. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  248. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  251. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  270. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  271. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  272. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  273. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  274. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  275. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  276. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  277. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  278. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  279. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  286. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  288. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  289. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  290. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  291. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  292. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  294. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  295. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  302. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  303. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  304. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  305. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  306. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  307. {}
  308. };
  309. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  310. static const struct {
  311. const char string[ETH_GSTRING_LEN];
  312. } ethtool_stats_keys[] = {
  313. { "rx_octets" },
  314. { "rx_fragments" },
  315. { "rx_ucast_packets" },
  316. { "rx_mcast_packets" },
  317. { "rx_bcast_packets" },
  318. { "rx_fcs_errors" },
  319. { "rx_align_errors" },
  320. { "rx_xon_pause_rcvd" },
  321. { "rx_xoff_pause_rcvd" },
  322. { "rx_mac_ctrl_rcvd" },
  323. { "rx_xoff_entered" },
  324. { "rx_frame_too_long_errors" },
  325. { "rx_jabbers" },
  326. { "rx_undersize_packets" },
  327. { "rx_in_length_errors" },
  328. { "rx_out_length_errors" },
  329. { "rx_64_or_less_octet_packets" },
  330. { "rx_65_to_127_octet_packets" },
  331. { "rx_128_to_255_octet_packets" },
  332. { "rx_256_to_511_octet_packets" },
  333. { "rx_512_to_1023_octet_packets" },
  334. { "rx_1024_to_1522_octet_packets" },
  335. { "rx_1523_to_2047_octet_packets" },
  336. { "rx_2048_to_4095_octet_packets" },
  337. { "rx_4096_to_8191_octet_packets" },
  338. { "rx_8192_to_9022_octet_packets" },
  339. { "tx_octets" },
  340. { "tx_collisions" },
  341. { "tx_xon_sent" },
  342. { "tx_xoff_sent" },
  343. { "tx_flow_control" },
  344. { "tx_mac_errors" },
  345. { "tx_single_collisions" },
  346. { "tx_mult_collisions" },
  347. { "tx_deferred" },
  348. { "tx_excessive_collisions" },
  349. { "tx_late_collisions" },
  350. { "tx_collide_2times" },
  351. { "tx_collide_3times" },
  352. { "tx_collide_4times" },
  353. { "tx_collide_5times" },
  354. { "tx_collide_6times" },
  355. { "tx_collide_7times" },
  356. { "tx_collide_8times" },
  357. { "tx_collide_9times" },
  358. { "tx_collide_10times" },
  359. { "tx_collide_11times" },
  360. { "tx_collide_12times" },
  361. { "tx_collide_13times" },
  362. { "tx_collide_14times" },
  363. { "tx_collide_15times" },
  364. { "tx_ucast_packets" },
  365. { "tx_mcast_packets" },
  366. { "tx_bcast_packets" },
  367. { "tx_carrier_sense_errors" },
  368. { "tx_discards" },
  369. { "tx_errors" },
  370. { "dma_writeq_full" },
  371. { "dma_write_prioq_full" },
  372. { "rxbds_empty" },
  373. { "rx_discards" },
  374. { "rx_errors" },
  375. { "rx_threshold_hit" },
  376. { "dma_readq_full" },
  377. { "dma_read_prioq_full" },
  378. { "tx_comp_queue_full" },
  379. { "ring_set_send_prod_index" },
  380. { "ring_status_update" },
  381. { "nic_irqs" },
  382. { "nic_avoided_irqs" },
  383. { "nic_tx_threshold_hit" },
  384. { "mbuf_lwm_thresh_hit" },
  385. };
  386. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  387. #define TG3_NVRAM_TEST 0
  388. #define TG3_LINK_TEST 1
  389. #define TG3_REGISTER_TEST 2
  390. #define TG3_MEMORY_TEST 3
  391. #define TG3_MAC_LOOPB_TEST 4
  392. #define TG3_PHY_LOOPB_TEST 5
  393. #define TG3_EXT_LOOPB_TEST 6
  394. #define TG3_INTERRUPT_TEST 7
  395. static const struct {
  396. const char string[ETH_GSTRING_LEN];
  397. } ethtool_test_keys[] = {
  398. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  399. [TG3_LINK_TEST] = { "link test (online) " },
  400. [TG3_REGISTER_TEST] = { "register test (offline)" },
  401. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  402. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  403. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  404. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  405. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  406. };
  407. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  408. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  409. {
  410. writel(val, tp->regs + off);
  411. }
  412. static u32 tg3_read32(struct tg3 *tp, u32 off)
  413. {
  414. return readl(tp->regs + off);
  415. }
  416. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  417. {
  418. writel(val, tp->aperegs + off);
  419. }
  420. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  421. {
  422. return readl(tp->aperegs + off);
  423. }
  424. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  425. {
  426. unsigned long flags;
  427. spin_lock_irqsave(&tp->indirect_lock, flags);
  428. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  429. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  430. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  431. }
  432. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  433. {
  434. writel(val, tp->regs + off);
  435. readl(tp->regs + off);
  436. }
  437. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  438. {
  439. unsigned long flags;
  440. u32 val;
  441. spin_lock_irqsave(&tp->indirect_lock, flags);
  442. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  443. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  444. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  445. return val;
  446. }
  447. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  448. {
  449. unsigned long flags;
  450. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  451. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  452. TG3_64BIT_REG_LOW, val);
  453. return;
  454. }
  455. if (off == TG3_RX_STD_PROD_IDX_REG) {
  456. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  457. TG3_64BIT_REG_LOW, val);
  458. return;
  459. }
  460. spin_lock_irqsave(&tp->indirect_lock, flags);
  461. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  462. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  463. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  464. /* In indirect mode when disabling interrupts, we also need
  465. * to clear the interrupt bit in the GRC local ctrl register.
  466. */
  467. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  468. (val == 0x1)) {
  469. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  470. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  471. }
  472. }
  473. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  474. {
  475. unsigned long flags;
  476. u32 val;
  477. spin_lock_irqsave(&tp->indirect_lock, flags);
  478. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  479. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  480. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  481. return val;
  482. }
  483. /* usec_wait specifies the wait time in usec when writing to certain registers
  484. * where it is unsafe to read back the register without some delay.
  485. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  486. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  487. */
  488. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  489. {
  490. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  491. /* Non-posted methods */
  492. tp->write32(tp, off, val);
  493. else {
  494. /* Posted method */
  495. tg3_write32(tp, off, val);
  496. if (usec_wait)
  497. udelay(usec_wait);
  498. tp->read32(tp, off);
  499. }
  500. /* Wait again after the read for the posted method to guarantee that
  501. * the wait time is met.
  502. */
  503. if (usec_wait)
  504. udelay(usec_wait);
  505. }
  506. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  507. {
  508. tp->write32_mbox(tp, off, val);
  509. if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
  510. (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
  511. !tg3_flag(tp, ICH_WORKAROUND)))
  512. tp->read32_mbox(tp, off);
  513. }
  514. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  515. {
  516. void __iomem *mbox = tp->regs + off;
  517. writel(val, mbox);
  518. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  519. writel(val, mbox);
  520. if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
  521. tg3_flag(tp, FLUSH_POSTED_WRITES))
  522. readl(mbox);
  523. }
  524. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  525. {
  526. return readl(tp->regs + off + GRCMBOX_BASE);
  527. }
  528. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  529. {
  530. writel(val, tp->regs + off + GRCMBOX_BASE);
  531. }
  532. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  533. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  534. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  535. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  536. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  537. #define tw32(reg, val) tp->write32(tp, reg, val)
  538. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  539. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  540. #define tr32(reg) tp->read32(tp, reg)
  541. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  542. {
  543. unsigned long flags;
  544. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  545. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  546. return;
  547. spin_lock_irqsave(&tp->indirect_lock, flags);
  548. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  549. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  550. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  551. /* Always leave this as zero. */
  552. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  553. } else {
  554. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  555. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  556. /* Always leave this as zero. */
  557. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  558. }
  559. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  560. }
  561. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  562. {
  563. unsigned long flags;
  564. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  565. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  566. *val = 0;
  567. return;
  568. }
  569. spin_lock_irqsave(&tp->indirect_lock, flags);
  570. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  571. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  572. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  573. /* Always leave this as zero. */
  574. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  575. } else {
  576. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  577. *val = tr32(TG3PCI_MEM_WIN_DATA);
  578. /* Always leave this as zero. */
  579. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  580. }
  581. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  582. }
  583. static void tg3_ape_lock_init(struct tg3 *tp)
  584. {
  585. int i;
  586. u32 regbase, bit;
  587. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  588. regbase = TG3_APE_LOCK_GRANT;
  589. else
  590. regbase = TG3_APE_PER_LOCK_GRANT;
  591. /* Make sure the driver hasn't any stale locks. */
  592. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  593. switch (i) {
  594. case TG3_APE_LOCK_PHY0:
  595. case TG3_APE_LOCK_PHY1:
  596. case TG3_APE_LOCK_PHY2:
  597. case TG3_APE_LOCK_PHY3:
  598. bit = APE_LOCK_GRANT_DRIVER;
  599. break;
  600. default:
  601. if (!tp->pci_fn)
  602. bit = APE_LOCK_GRANT_DRIVER;
  603. else
  604. bit = 1 << tp->pci_fn;
  605. }
  606. tg3_ape_write32(tp, regbase + 4 * i, bit);
  607. }
  608. }
  609. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  610. {
  611. int i, off;
  612. int ret = 0;
  613. u32 status, req, gnt, bit;
  614. if (!tg3_flag(tp, ENABLE_APE))
  615. return 0;
  616. switch (locknum) {
  617. case TG3_APE_LOCK_GPIO:
  618. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  619. return 0;
  620. case TG3_APE_LOCK_GRC:
  621. case TG3_APE_LOCK_MEM:
  622. if (!tp->pci_fn)
  623. bit = APE_LOCK_REQ_DRIVER;
  624. else
  625. bit = 1 << tp->pci_fn;
  626. break;
  627. case TG3_APE_LOCK_PHY0:
  628. case TG3_APE_LOCK_PHY1:
  629. case TG3_APE_LOCK_PHY2:
  630. case TG3_APE_LOCK_PHY3:
  631. bit = APE_LOCK_REQ_DRIVER;
  632. break;
  633. default:
  634. return -EINVAL;
  635. }
  636. if (tg3_asic_rev(tp) == ASIC_REV_5761) {
  637. req = TG3_APE_LOCK_REQ;
  638. gnt = TG3_APE_LOCK_GRANT;
  639. } else {
  640. req = TG3_APE_PER_LOCK_REQ;
  641. gnt = TG3_APE_PER_LOCK_GRANT;
  642. }
  643. off = 4 * locknum;
  644. tg3_ape_write32(tp, req + off, bit);
  645. /* Wait for up to 1 millisecond to acquire lock. */
  646. for (i = 0; i < 100; i++) {
  647. status = tg3_ape_read32(tp, gnt + off);
  648. if (status == bit)
  649. break;
  650. if (pci_channel_offline(tp->pdev))
  651. break;
  652. udelay(10);
  653. }
  654. if (status != bit) {
  655. /* Revoke the lock request. */
  656. tg3_ape_write32(tp, gnt + off, bit);
  657. ret = -EBUSY;
  658. }
  659. return ret;
  660. }
  661. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  662. {
  663. u32 gnt, bit;
  664. if (!tg3_flag(tp, ENABLE_APE))
  665. return;
  666. switch (locknum) {
  667. case TG3_APE_LOCK_GPIO:
  668. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  669. return;
  670. case TG3_APE_LOCK_GRC:
  671. case TG3_APE_LOCK_MEM:
  672. if (!tp->pci_fn)
  673. bit = APE_LOCK_GRANT_DRIVER;
  674. else
  675. bit = 1 << tp->pci_fn;
  676. break;
  677. case TG3_APE_LOCK_PHY0:
  678. case TG3_APE_LOCK_PHY1:
  679. case TG3_APE_LOCK_PHY2:
  680. case TG3_APE_LOCK_PHY3:
  681. bit = APE_LOCK_GRANT_DRIVER;
  682. break;
  683. default:
  684. return;
  685. }
  686. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  687. gnt = TG3_APE_LOCK_GRANT;
  688. else
  689. gnt = TG3_APE_PER_LOCK_GRANT;
  690. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  691. }
  692. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  693. {
  694. u32 apedata;
  695. while (timeout_us) {
  696. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  697. return -EBUSY;
  698. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  699. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  700. break;
  701. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  702. udelay(10);
  703. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  704. }
  705. return timeout_us ? 0 : -EBUSY;
  706. }
  707. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  708. {
  709. u32 i, apedata;
  710. for (i = 0; i < timeout_us / 10; i++) {
  711. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  712. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  713. break;
  714. udelay(10);
  715. }
  716. return i == timeout_us / 10;
  717. }
  718. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  719. u32 len)
  720. {
  721. int err;
  722. u32 i, bufoff, msgoff, maxlen, apedata;
  723. if (!tg3_flag(tp, APE_HAS_NCSI))
  724. return 0;
  725. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  726. if (apedata != APE_SEG_SIG_MAGIC)
  727. return -ENODEV;
  728. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  729. if (!(apedata & APE_FW_STATUS_READY))
  730. return -EAGAIN;
  731. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  732. TG3_APE_SHMEM_BASE;
  733. msgoff = bufoff + 2 * sizeof(u32);
  734. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  735. while (len) {
  736. u32 length;
  737. /* Cap xfer sizes to scratchpad limits. */
  738. length = (len > maxlen) ? maxlen : len;
  739. len -= length;
  740. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  741. if (!(apedata & APE_FW_STATUS_READY))
  742. return -EAGAIN;
  743. /* Wait for up to 1 msec for APE to service previous event. */
  744. err = tg3_ape_event_lock(tp, 1000);
  745. if (err)
  746. return err;
  747. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  748. APE_EVENT_STATUS_SCRTCHPD_READ |
  749. APE_EVENT_STATUS_EVENT_PENDING;
  750. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  751. tg3_ape_write32(tp, bufoff, base_off);
  752. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  753. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  754. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  755. base_off += length;
  756. if (tg3_ape_wait_for_event(tp, 30000))
  757. return -EAGAIN;
  758. for (i = 0; length; i += 4, length -= 4) {
  759. u32 val = tg3_ape_read32(tp, msgoff + i);
  760. memcpy(data, &val, sizeof(u32));
  761. data++;
  762. }
  763. }
  764. return 0;
  765. }
  766. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  767. {
  768. int err;
  769. u32 apedata;
  770. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  771. if (apedata != APE_SEG_SIG_MAGIC)
  772. return -EAGAIN;
  773. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  774. if (!(apedata & APE_FW_STATUS_READY))
  775. return -EAGAIN;
  776. /* Wait for up to 1 millisecond for APE to service previous event. */
  777. err = tg3_ape_event_lock(tp, 1000);
  778. if (err)
  779. return err;
  780. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  781. event | APE_EVENT_STATUS_EVENT_PENDING);
  782. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  783. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  784. return 0;
  785. }
  786. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  787. {
  788. u32 event;
  789. u32 apedata;
  790. if (!tg3_flag(tp, ENABLE_APE))
  791. return;
  792. switch (kind) {
  793. case RESET_KIND_INIT:
  794. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  795. APE_HOST_SEG_SIG_MAGIC);
  796. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  797. APE_HOST_SEG_LEN_MAGIC);
  798. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  799. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  800. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  801. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  802. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  803. APE_HOST_BEHAV_NO_PHYLOCK);
  804. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  805. TG3_APE_HOST_DRVR_STATE_START);
  806. event = APE_EVENT_STATUS_STATE_START;
  807. break;
  808. case RESET_KIND_SHUTDOWN:
  809. /* With the interface we are currently using,
  810. * APE does not track driver state. Wiping
  811. * out the HOST SEGMENT SIGNATURE forces
  812. * the APE to assume OS absent status.
  813. */
  814. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  815. if (device_may_wakeup(&tp->pdev->dev) &&
  816. tg3_flag(tp, WOL_ENABLE)) {
  817. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  818. TG3_APE_HOST_WOL_SPEED_AUTO);
  819. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  820. } else
  821. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  822. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  823. event = APE_EVENT_STATUS_STATE_UNLOAD;
  824. break;
  825. default:
  826. return;
  827. }
  828. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  829. tg3_ape_send_event(tp, event);
  830. }
  831. static void tg3_disable_ints(struct tg3 *tp)
  832. {
  833. int i;
  834. tw32(TG3PCI_MISC_HOST_CTRL,
  835. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  836. for (i = 0; i < tp->irq_max; i++)
  837. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  838. }
  839. static void tg3_enable_ints(struct tg3 *tp)
  840. {
  841. int i;
  842. tp->irq_sync = 0;
  843. wmb();
  844. tw32(TG3PCI_MISC_HOST_CTRL,
  845. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  846. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  847. for (i = 0; i < tp->irq_cnt; i++) {
  848. struct tg3_napi *tnapi = &tp->napi[i];
  849. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  850. if (tg3_flag(tp, 1SHOT_MSI))
  851. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  852. tp->coal_now |= tnapi->coal_now;
  853. }
  854. /* Force an initial interrupt */
  855. if (!tg3_flag(tp, TAGGED_STATUS) &&
  856. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  857. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  858. else
  859. tw32(HOSTCC_MODE, tp->coal_now);
  860. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  861. }
  862. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  863. {
  864. struct tg3 *tp = tnapi->tp;
  865. struct tg3_hw_status *sblk = tnapi->hw_status;
  866. unsigned int work_exists = 0;
  867. /* check for phy events */
  868. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  869. if (sblk->status & SD_STATUS_LINK_CHG)
  870. work_exists = 1;
  871. }
  872. /* check for TX work to do */
  873. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  874. work_exists = 1;
  875. /* check for RX work to do */
  876. if (tnapi->rx_rcb_prod_idx &&
  877. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  878. work_exists = 1;
  879. return work_exists;
  880. }
  881. /* tg3_int_reenable
  882. * similar to tg3_enable_ints, but it accurately determines whether there
  883. * is new work pending and can return without flushing the PIO write
  884. * which reenables interrupts
  885. */
  886. static void tg3_int_reenable(struct tg3_napi *tnapi)
  887. {
  888. struct tg3 *tp = tnapi->tp;
  889. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  890. mmiowb();
  891. /* When doing tagged status, this work check is unnecessary.
  892. * The last_tag we write above tells the chip which piece of
  893. * work we've completed.
  894. */
  895. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  896. tw32(HOSTCC_MODE, tp->coalesce_mode |
  897. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  898. }
  899. static void tg3_switch_clocks(struct tg3 *tp)
  900. {
  901. u32 clock_ctrl;
  902. u32 orig_clock_ctrl;
  903. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  904. return;
  905. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  906. orig_clock_ctrl = clock_ctrl;
  907. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  908. CLOCK_CTRL_CLKRUN_OENABLE |
  909. 0x1f);
  910. tp->pci_clock_ctrl = clock_ctrl;
  911. if (tg3_flag(tp, 5705_PLUS)) {
  912. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  913. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  914. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  915. }
  916. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  917. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  918. clock_ctrl |
  919. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  920. 40);
  921. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  922. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  923. 40);
  924. }
  925. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  926. }
  927. #define PHY_BUSY_LOOPS 5000
  928. static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
  929. u32 *val)
  930. {
  931. u32 frame_val;
  932. unsigned int loops;
  933. int ret;
  934. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  935. tw32_f(MAC_MI_MODE,
  936. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  937. udelay(80);
  938. }
  939. tg3_ape_lock(tp, tp->phy_ape_lock);
  940. *val = 0x0;
  941. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  942. MI_COM_PHY_ADDR_MASK);
  943. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  944. MI_COM_REG_ADDR_MASK);
  945. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  946. tw32_f(MAC_MI_COM, frame_val);
  947. loops = PHY_BUSY_LOOPS;
  948. while (loops != 0) {
  949. udelay(10);
  950. frame_val = tr32(MAC_MI_COM);
  951. if ((frame_val & MI_COM_BUSY) == 0) {
  952. udelay(5);
  953. frame_val = tr32(MAC_MI_COM);
  954. break;
  955. }
  956. loops -= 1;
  957. }
  958. ret = -EBUSY;
  959. if (loops != 0) {
  960. *val = frame_val & MI_COM_DATA_MASK;
  961. ret = 0;
  962. }
  963. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  964. tw32_f(MAC_MI_MODE, tp->mi_mode);
  965. udelay(80);
  966. }
  967. tg3_ape_unlock(tp, tp->phy_ape_lock);
  968. return ret;
  969. }
  970. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  971. {
  972. return __tg3_readphy(tp, tp->phy_addr, reg, val);
  973. }
  974. static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
  975. u32 val)
  976. {
  977. u32 frame_val;
  978. unsigned int loops;
  979. int ret;
  980. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  981. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  982. return 0;
  983. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  984. tw32_f(MAC_MI_MODE,
  985. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  986. udelay(80);
  987. }
  988. tg3_ape_lock(tp, tp->phy_ape_lock);
  989. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  990. MI_COM_PHY_ADDR_MASK);
  991. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  992. MI_COM_REG_ADDR_MASK);
  993. frame_val |= (val & MI_COM_DATA_MASK);
  994. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  995. tw32_f(MAC_MI_COM, frame_val);
  996. loops = PHY_BUSY_LOOPS;
  997. while (loops != 0) {
  998. udelay(10);
  999. frame_val = tr32(MAC_MI_COM);
  1000. if ((frame_val & MI_COM_BUSY) == 0) {
  1001. udelay(5);
  1002. frame_val = tr32(MAC_MI_COM);
  1003. break;
  1004. }
  1005. loops -= 1;
  1006. }
  1007. ret = -EBUSY;
  1008. if (loops != 0)
  1009. ret = 0;
  1010. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1011. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1012. udelay(80);
  1013. }
  1014. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1015. return ret;
  1016. }
  1017. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  1018. {
  1019. return __tg3_writephy(tp, tp->phy_addr, reg, val);
  1020. }
  1021. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1022. {
  1023. int err;
  1024. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1025. if (err)
  1026. goto done;
  1027. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1028. if (err)
  1029. goto done;
  1030. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1031. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1032. if (err)
  1033. goto done;
  1034. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1035. done:
  1036. return err;
  1037. }
  1038. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1039. {
  1040. int err;
  1041. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1042. if (err)
  1043. goto done;
  1044. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1045. if (err)
  1046. goto done;
  1047. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1048. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1049. if (err)
  1050. goto done;
  1051. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1052. done:
  1053. return err;
  1054. }
  1055. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1056. {
  1057. int err;
  1058. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1059. if (!err)
  1060. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1061. return err;
  1062. }
  1063. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1064. {
  1065. int err;
  1066. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1067. if (!err)
  1068. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1069. return err;
  1070. }
  1071. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1072. {
  1073. int err;
  1074. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1075. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1076. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1077. if (!err)
  1078. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1079. return err;
  1080. }
  1081. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1082. {
  1083. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1084. set |= MII_TG3_AUXCTL_MISC_WREN;
  1085. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1086. }
  1087. static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
  1088. {
  1089. u32 val;
  1090. int err;
  1091. err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1092. if (err)
  1093. return err;
  1094. if (enable)
  1095. val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1096. else
  1097. val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1098. err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1099. val | MII_TG3_AUXCTL_ACTL_TX_6DB);
  1100. return err;
  1101. }
  1102. static int tg3_bmcr_reset(struct tg3 *tp)
  1103. {
  1104. u32 phy_control;
  1105. int limit, err;
  1106. /* OK, reset it, and poll the BMCR_RESET bit until it
  1107. * clears or we time out.
  1108. */
  1109. phy_control = BMCR_RESET;
  1110. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1111. if (err != 0)
  1112. return -EBUSY;
  1113. limit = 5000;
  1114. while (limit--) {
  1115. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1116. if (err != 0)
  1117. return -EBUSY;
  1118. if ((phy_control & BMCR_RESET) == 0) {
  1119. udelay(40);
  1120. break;
  1121. }
  1122. udelay(10);
  1123. }
  1124. if (limit < 0)
  1125. return -EBUSY;
  1126. return 0;
  1127. }
  1128. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1129. {
  1130. struct tg3 *tp = bp->priv;
  1131. u32 val;
  1132. spin_lock_bh(&tp->lock);
  1133. if (tg3_readphy(tp, reg, &val))
  1134. val = -EIO;
  1135. spin_unlock_bh(&tp->lock);
  1136. return val;
  1137. }
  1138. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1139. {
  1140. struct tg3 *tp = bp->priv;
  1141. u32 ret = 0;
  1142. spin_lock_bh(&tp->lock);
  1143. if (tg3_writephy(tp, reg, val))
  1144. ret = -EIO;
  1145. spin_unlock_bh(&tp->lock);
  1146. return ret;
  1147. }
  1148. static int tg3_mdio_reset(struct mii_bus *bp)
  1149. {
  1150. return 0;
  1151. }
  1152. static void tg3_mdio_config_5785(struct tg3 *tp)
  1153. {
  1154. u32 val;
  1155. struct phy_device *phydev;
  1156. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1157. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1158. case PHY_ID_BCM50610:
  1159. case PHY_ID_BCM50610M:
  1160. val = MAC_PHYCFG2_50610_LED_MODES;
  1161. break;
  1162. case PHY_ID_BCMAC131:
  1163. val = MAC_PHYCFG2_AC131_LED_MODES;
  1164. break;
  1165. case PHY_ID_RTL8211C:
  1166. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1167. break;
  1168. case PHY_ID_RTL8201E:
  1169. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1170. break;
  1171. default:
  1172. return;
  1173. }
  1174. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1175. tw32(MAC_PHYCFG2, val);
  1176. val = tr32(MAC_PHYCFG1);
  1177. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1178. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1179. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1180. tw32(MAC_PHYCFG1, val);
  1181. return;
  1182. }
  1183. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1184. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1185. MAC_PHYCFG2_FMODE_MASK_MASK |
  1186. MAC_PHYCFG2_GMODE_MASK_MASK |
  1187. MAC_PHYCFG2_ACT_MASK_MASK |
  1188. MAC_PHYCFG2_QUAL_MASK_MASK |
  1189. MAC_PHYCFG2_INBAND_ENABLE;
  1190. tw32(MAC_PHYCFG2, val);
  1191. val = tr32(MAC_PHYCFG1);
  1192. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1193. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1194. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1195. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1196. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1197. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1198. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1199. }
  1200. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1201. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1202. tw32(MAC_PHYCFG1, val);
  1203. val = tr32(MAC_EXT_RGMII_MODE);
  1204. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1205. MAC_RGMII_MODE_RX_QUALITY |
  1206. MAC_RGMII_MODE_RX_ACTIVITY |
  1207. MAC_RGMII_MODE_RX_ENG_DET |
  1208. MAC_RGMII_MODE_TX_ENABLE |
  1209. MAC_RGMII_MODE_TX_LOWPWR |
  1210. MAC_RGMII_MODE_TX_RESET);
  1211. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1212. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1213. val |= MAC_RGMII_MODE_RX_INT_B |
  1214. MAC_RGMII_MODE_RX_QUALITY |
  1215. MAC_RGMII_MODE_RX_ACTIVITY |
  1216. MAC_RGMII_MODE_RX_ENG_DET;
  1217. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1218. val |= MAC_RGMII_MODE_TX_ENABLE |
  1219. MAC_RGMII_MODE_TX_LOWPWR |
  1220. MAC_RGMII_MODE_TX_RESET;
  1221. }
  1222. tw32(MAC_EXT_RGMII_MODE, val);
  1223. }
  1224. static void tg3_mdio_start(struct tg3 *tp)
  1225. {
  1226. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1227. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1228. udelay(80);
  1229. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1230. tg3_asic_rev(tp) == ASIC_REV_5785)
  1231. tg3_mdio_config_5785(tp);
  1232. }
  1233. static int tg3_mdio_init(struct tg3 *tp)
  1234. {
  1235. int i;
  1236. u32 reg;
  1237. struct phy_device *phydev;
  1238. if (tg3_flag(tp, 5717_PLUS)) {
  1239. u32 is_serdes;
  1240. tp->phy_addr = tp->pci_fn + 1;
  1241. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
  1242. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1243. else
  1244. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1245. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1246. if (is_serdes)
  1247. tp->phy_addr += 7;
  1248. } else
  1249. tp->phy_addr = TG3_PHY_MII_ADDR;
  1250. tg3_mdio_start(tp);
  1251. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1252. return 0;
  1253. tp->mdio_bus = mdiobus_alloc();
  1254. if (tp->mdio_bus == NULL)
  1255. return -ENOMEM;
  1256. tp->mdio_bus->name = "tg3 mdio bus";
  1257. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1258. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1259. tp->mdio_bus->priv = tp;
  1260. tp->mdio_bus->parent = &tp->pdev->dev;
  1261. tp->mdio_bus->read = &tg3_mdio_read;
  1262. tp->mdio_bus->write = &tg3_mdio_write;
  1263. tp->mdio_bus->reset = &tg3_mdio_reset;
  1264. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1265. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1266. for (i = 0; i < PHY_MAX_ADDR; i++)
  1267. tp->mdio_bus->irq[i] = PHY_POLL;
  1268. /* The bus registration will look for all the PHYs on the mdio bus.
  1269. * Unfortunately, it does not ensure the PHY is powered up before
  1270. * accessing the PHY ID registers. A chip reset is the
  1271. * quickest way to bring the device back to an operational state..
  1272. */
  1273. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1274. tg3_bmcr_reset(tp);
  1275. i = mdiobus_register(tp->mdio_bus);
  1276. if (i) {
  1277. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1278. mdiobus_free(tp->mdio_bus);
  1279. return i;
  1280. }
  1281. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1282. if (!phydev || !phydev->drv) {
  1283. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1284. mdiobus_unregister(tp->mdio_bus);
  1285. mdiobus_free(tp->mdio_bus);
  1286. return -ENODEV;
  1287. }
  1288. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1289. case PHY_ID_BCM57780:
  1290. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1291. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1292. break;
  1293. case PHY_ID_BCM50610:
  1294. case PHY_ID_BCM50610M:
  1295. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1296. PHY_BRCM_RX_REFCLK_UNUSED |
  1297. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1298. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1299. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1300. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1301. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1302. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1303. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1304. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1305. /* fallthru */
  1306. case PHY_ID_RTL8211C:
  1307. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1308. break;
  1309. case PHY_ID_RTL8201E:
  1310. case PHY_ID_BCMAC131:
  1311. phydev->interface = PHY_INTERFACE_MODE_MII;
  1312. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1313. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1314. break;
  1315. }
  1316. tg3_flag_set(tp, MDIOBUS_INITED);
  1317. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  1318. tg3_mdio_config_5785(tp);
  1319. return 0;
  1320. }
  1321. static void tg3_mdio_fini(struct tg3 *tp)
  1322. {
  1323. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1324. tg3_flag_clear(tp, MDIOBUS_INITED);
  1325. mdiobus_unregister(tp->mdio_bus);
  1326. mdiobus_free(tp->mdio_bus);
  1327. }
  1328. }
  1329. /* tp->lock is held. */
  1330. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1331. {
  1332. u32 val;
  1333. val = tr32(GRC_RX_CPU_EVENT);
  1334. val |= GRC_RX_CPU_DRIVER_EVENT;
  1335. tw32_f(GRC_RX_CPU_EVENT, val);
  1336. tp->last_event_jiffies = jiffies;
  1337. }
  1338. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1339. /* tp->lock is held. */
  1340. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1341. {
  1342. int i;
  1343. unsigned int delay_cnt;
  1344. long time_remain;
  1345. /* If enough time has passed, no wait is necessary. */
  1346. time_remain = (long)(tp->last_event_jiffies + 1 +
  1347. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1348. (long)jiffies;
  1349. if (time_remain < 0)
  1350. return;
  1351. /* Check if we can shorten the wait time. */
  1352. delay_cnt = jiffies_to_usecs(time_remain);
  1353. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1354. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1355. delay_cnt = (delay_cnt >> 3) + 1;
  1356. for (i = 0; i < delay_cnt; i++) {
  1357. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1358. break;
  1359. if (pci_channel_offline(tp->pdev))
  1360. break;
  1361. udelay(8);
  1362. }
  1363. }
  1364. /* tp->lock is held. */
  1365. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1366. {
  1367. u32 reg, val;
  1368. val = 0;
  1369. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1370. val = reg << 16;
  1371. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1372. val |= (reg & 0xffff);
  1373. *data++ = val;
  1374. val = 0;
  1375. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1376. val = reg << 16;
  1377. if (!tg3_readphy(tp, MII_LPA, &reg))
  1378. val |= (reg & 0xffff);
  1379. *data++ = val;
  1380. val = 0;
  1381. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1382. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1383. val = reg << 16;
  1384. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1385. val |= (reg & 0xffff);
  1386. }
  1387. *data++ = val;
  1388. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1389. val = reg << 16;
  1390. else
  1391. val = 0;
  1392. *data++ = val;
  1393. }
  1394. /* tp->lock is held. */
  1395. static void tg3_ump_link_report(struct tg3 *tp)
  1396. {
  1397. u32 data[4];
  1398. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1399. return;
  1400. tg3_phy_gather_ump_data(tp, data);
  1401. tg3_wait_for_event_ack(tp);
  1402. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1403. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1404. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1405. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1406. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1407. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1408. tg3_generate_fw_event(tp);
  1409. }
  1410. /* tp->lock is held. */
  1411. static void tg3_stop_fw(struct tg3 *tp)
  1412. {
  1413. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1414. /* Wait for RX cpu to ACK the previous event. */
  1415. tg3_wait_for_event_ack(tp);
  1416. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1417. tg3_generate_fw_event(tp);
  1418. /* Wait for RX cpu to ACK this event. */
  1419. tg3_wait_for_event_ack(tp);
  1420. }
  1421. }
  1422. /* tp->lock is held. */
  1423. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1424. {
  1425. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1426. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1427. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1428. switch (kind) {
  1429. case RESET_KIND_INIT:
  1430. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1431. DRV_STATE_START);
  1432. break;
  1433. case RESET_KIND_SHUTDOWN:
  1434. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1435. DRV_STATE_UNLOAD);
  1436. break;
  1437. case RESET_KIND_SUSPEND:
  1438. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1439. DRV_STATE_SUSPEND);
  1440. break;
  1441. default:
  1442. break;
  1443. }
  1444. }
  1445. }
  1446. /* tp->lock is held. */
  1447. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1448. {
  1449. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1450. switch (kind) {
  1451. case RESET_KIND_INIT:
  1452. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1453. DRV_STATE_START_DONE);
  1454. break;
  1455. case RESET_KIND_SHUTDOWN:
  1456. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1457. DRV_STATE_UNLOAD_DONE);
  1458. break;
  1459. default:
  1460. break;
  1461. }
  1462. }
  1463. }
  1464. /* tp->lock is held. */
  1465. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1466. {
  1467. if (tg3_flag(tp, ENABLE_ASF)) {
  1468. switch (kind) {
  1469. case RESET_KIND_INIT:
  1470. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1471. DRV_STATE_START);
  1472. break;
  1473. case RESET_KIND_SHUTDOWN:
  1474. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1475. DRV_STATE_UNLOAD);
  1476. break;
  1477. case RESET_KIND_SUSPEND:
  1478. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1479. DRV_STATE_SUSPEND);
  1480. break;
  1481. default:
  1482. break;
  1483. }
  1484. }
  1485. }
  1486. static int tg3_poll_fw(struct tg3 *tp)
  1487. {
  1488. int i;
  1489. u32 val;
  1490. if (tg3_flag(tp, NO_FWARE_REPORTED))
  1491. return 0;
  1492. if (tg3_flag(tp, IS_SSB_CORE)) {
  1493. /* We don't use firmware. */
  1494. return 0;
  1495. }
  1496. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  1497. /* Wait up to 20ms for init done. */
  1498. for (i = 0; i < 200; i++) {
  1499. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1500. return 0;
  1501. if (pci_channel_offline(tp->pdev))
  1502. return -ENODEV;
  1503. udelay(100);
  1504. }
  1505. return -ENODEV;
  1506. }
  1507. /* Wait for firmware initialization to complete. */
  1508. for (i = 0; i < 100000; i++) {
  1509. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1510. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1511. break;
  1512. if (pci_channel_offline(tp->pdev)) {
  1513. if (!tg3_flag(tp, NO_FWARE_REPORTED)) {
  1514. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1515. netdev_info(tp->dev, "No firmware running\n");
  1516. }
  1517. break;
  1518. }
  1519. udelay(10);
  1520. }
  1521. /* Chip might not be fitted with firmware. Some Sun onboard
  1522. * parts are configured like that. So don't signal the timeout
  1523. * of the above loop as an error, but do report the lack of
  1524. * running firmware once.
  1525. */
  1526. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1527. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1528. netdev_info(tp->dev, "No firmware running\n");
  1529. }
  1530. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  1531. /* The 57765 A0 needs a little more
  1532. * time to do some important work.
  1533. */
  1534. mdelay(10);
  1535. }
  1536. return 0;
  1537. }
  1538. static void tg3_link_report(struct tg3 *tp)
  1539. {
  1540. if (!netif_carrier_ok(tp->dev)) {
  1541. netif_info(tp, link, tp->dev, "Link is down\n");
  1542. tg3_ump_link_report(tp);
  1543. } else if (netif_msg_link(tp)) {
  1544. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1545. (tp->link_config.active_speed == SPEED_1000 ?
  1546. 1000 :
  1547. (tp->link_config.active_speed == SPEED_100 ?
  1548. 100 : 10)),
  1549. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1550. "full" : "half"));
  1551. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1552. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1553. "on" : "off",
  1554. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1555. "on" : "off");
  1556. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1557. netdev_info(tp->dev, "EEE is %s\n",
  1558. tp->setlpicnt ? "enabled" : "disabled");
  1559. tg3_ump_link_report(tp);
  1560. }
  1561. tp->link_up = netif_carrier_ok(tp->dev);
  1562. }
  1563. static u32 tg3_decode_flowctrl_1000T(u32 adv)
  1564. {
  1565. u32 flowctrl = 0;
  1566. if (adv & ADVERTISE_PAUSE_CAP) {
  1567. flowctrl |= FLOW_CTRL_RX;
  1568. if (!(adv & ADVERTISE_PAUSE_ASYM))
  1569. flowctrl |= FLOW_CTRL_TX;
  1570. } else if (adv & ADVERTISE_PAUSE_ASYM)
  1571. flowctrl |= FLOW_CTRL_TX;
  1572. return flowctrl;
  1573. }
  1574. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1575. {
  1576. u16 miireg;
  1577. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1578. miireg = ADVERTISE_1000XPAUSE;
  1579. else if (flow_ctrl & FLOW_CTRL_TX)
  1580. miireg = ADVERTISE_1000XPSE_ASYM;
  1581. else if (flow_ctrl & FLOW_CTRL_RX)
  1582. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1583. else
  1584. miireg = 0;
  1585. return miireg;
  1586. }
  1587. static u32 tg3_decode_flowctrl_1000X(u32 adv)
  1588. {
  1589. u32 flowctrl = 0;
  1590. if (adv & ADVERTISE_1000XPAUSE) {
  1591. flowctrl |= FLOW_CTRL_RX;
  1592. if (!(adv & ADVERTISE_1000XPSE_ASYM))
  1593. flowctrl |= FLOW_CTRL_TX;
  1594. } else if (adv & ADVERTISE_1000XPSE_ASYM)
  1595. flowctrl |= FLOW_CTRL_TX;
  1596. return flowctrl;
  1597. }
  1598. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1599. {
  1600. u8 cap = 0;
  1601. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1602. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1603. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1604. if (lcladv & ADVERTISE_1000XPAUSE)
  1605. cap = FLOW_CTRL_RX;
  1606. if (rmtadv & ADVERTISE_1000XPAUSE)
  1607. cap = FLOW_CTRL_TX;
  1608. }
  1609. return cap;
  1610. }
  1611. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1612. {
  1613. u8 autoneg;
  1614. u8 flowctrl = 0;
  1615. u32 old_rx_mode = tp->rx_mode;
  1616. u32 old_tx_mode = tp->tx_mode;
  1617. if (tg3_flag(tp, USE_PHYLIB))
  1618. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1619. else
  1620. autoneg = tp->link_config.autoneg;
  1621. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1622. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1623. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1624. else
  1625. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1626. } else
  1627. flowctrl = tp->link_config.flowctrl;
  1628. tp->link_config.active_flowctrl = flowctrl;
  1629. if (flowctrl & FLOW_CTRL_RX)
  1630. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1631. else
  1632. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1633. if (old_rx_mode != tp->rx_mode)
  1634. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1635. if (flowctrl & FLOW_CTRL_TX)
  1636. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1637. else
  1638. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1639. if (old_tx_mode != tp->tx_mode)
  1640. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1641. }
  1642. static void tg3_adjust_link(struct net_device *dev)
  1643. {
  1644. u8 oldflowctrl, linkmesg = 0;
  1645. u32 mac_mode, lcl_adv, rmt_adv;
  1646. struct tg3 *tp = netdev_priv(dev);
  1647. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1648. spin_lock_bh(&tp->lock);
  1649. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1650. MAC_MODE_HALF_DUPLEX);
  1651. oldflowctrl = tp->link_config.active_flowctrl;
  1652. if (phydev->link) {
  1653. lcl_adv = 0;
  1654. rmt_adv = 0;
  1655. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1656. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1657. else if (phydev->speed == SPEED_1000 ||
  1658. tg3_asic_rev(tp) != ASIC_REV_5785)
  1659. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1660. else
  1661. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1662. if (phydev->duplex == DUPLEX_HALF)
  1663. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1664. else {
  1665. lcl_adv = mii_advertise_flowctrl(
  1666. tp->link_config.flowctrl);
  1667. if (phydev->pause)
  1668. rmt_adv = LPA_PAUSE_CAP;
  1669. if (phydev->asym_pause)
  1670. rmt_adv |= LPA_PAUSE_ASYM;
  1671. }
  1672. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1673. } else
  1674. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1675. if (mac_mode != tp->mac_mode) {
  1676. tp->mac_mode = mac_mode;
  1677. tw32_f(MAC_MODE, tp->mac_mode);
  1678. udelay(40);
  1679. }
  1680. if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  1681. if (phydev->speed == SPEED_10)
  1682. tw32(MAC_MI_STAT,
  1683. MAC_MI_STAT_10MBPS_MODE |
  1684. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1685. else
  1686. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1687. }
  1688. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1689. tw32(MAC_TX_LENGTHS,
  1690. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1691. (6 << TX_LENGTHS_IPG_SHIFT) |
  1692. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1693. else
  1694. tw32(MAC_TX_LENGTHS,
  1695. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1696. (6 << TX_LENGTHS_IPG_SHIFT) |
  1697. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1698. if (phydev->link != tp->old_link ||
  1699. phydev->speed != tp->link_config.active_speed ||
  1700. phydev->duplex != tp->link_config.active_duplex ||
  1701. oldflowctrl != tp->link_config.active_flowctrl)
  1702. linkmesg = 1;
  1703. tp->old_link = phydev->link;
  1704. tp->link_config.active_speed = phydev->speed;
  1705. tp->link_config.active_duplex = phydev->duplex;
  1706. spin_unlock_bh(&tp->lock);
  1707. if (linkmesg)
  1708. tg3_link_report(tp);
  1709. }
  1710. static int tg3_phy_init(struct tg3 *tp)
  1711. {
  1712. struct phy_device *phydev;
  1713. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1714. return 0;
  1715. /* Bring the PHY back to a known state. */
  1716. tg3_bmcr_reset(tp);
  1717. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1718. /* Attach the MAC to the PHY. */
  1719. phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
  1720. tg3_adjust_link, phydev->interface);
  1721. if (IS_ERR(phydev)) {
  1722. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1723. return PTR_ERR(phydev);
  1724. }
  1725. /* Mask with MAC supported features. */
  1726. switch (phydev->interface) {
  1727. case PHY_INTERFACE_MODE_GMII:
  1728. case PHY_INTERFACE_MODE_RGMII:
  1729. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1730. phydev->supported &= (PHY_GBIT_FEATURES |
  1731. SUPPORTED_Pause |
  1732. SUPPORTED_Asym_Pause);
  1733. break;
  1734. }
  1735. /* fallthru */
  1736. case PHY_INTERFACE_MODE_MII:
  1737. phydev->supported &= (PHY_BASIC_FEATURES |
  1738. SUPPORTED_Pause |
  1739. SUPPORTED_Asym_Pause);
  1740. break;
  1741. default:
  1742. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1743. return -EINVAL;
  1744. }
  1745. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1746. phydev->advertising = phydev->supported;
  1747. return 0;
  1748. }
  1749. static void tg3_phy_start(struct tg3 *tp)
  1750. {
  1751. struct phy_device *phydev;
  1752. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1753. return;
  1754. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1755. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1756. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1757. phydev->speed = tp->link_config.speed;
  1758. phydev->duplex = tp->link_config.duplex;
  1759. phydev->autoneg = tp->link_config.autoneg;
  1760. phydev->advertising = tp->link_config.advertising;
  1761. }
  1762. phy_start(phydev);
  1763. phy_start_aneg(phydev);
  1764. }
  1765. static void tg3_phy_stop(struct tg3 *tp)
  1766. {
  1767. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1768. return;
  1769. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1770. }
  1771. static void tg3_phy_fini(struct tg3 *tp)
  1772. {
  1773. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1774. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1775. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1776. }
  1777. }
  1778. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1779. {
  1780. int err;
  1781. u32 val;
  1782. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1783. return 0;
  1784. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1785. /* Cannot do read-modify-write on 5401 */
  1786. err = tg3_phy_auxctl_write(tp,
  1787. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1788. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1789. 0x4c20);
  1790. goto done;
  1791. }
  1792. err = tg3_phy_auxctl_read(tp,
  1793. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1794. if (err)
  1795. return err;
  1796. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1797. err = tg3_phy_auxctl_write(tp,
  1798. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1799. done:
  1800. return err;
  1801. }
  1802. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1803. {
  1804. u32 phytest;
  1805. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1806. u32 phy;
  1807. tg3_writephy(tp, MII_TG3_FET_TEST,
  1808. phytest | MII_TG3_FET_SHADOW_EN);
  1809. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1810. if (enable)
  1811. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1812. else
  1813. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1814. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1815. }
  1816. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1817. }
  1818. }
  1819. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1820. {
  1821. u32 reg;
  1822. if (!tg3_flag(tp, 5705_PLUS) ||
  1823. (tg3_flag(tp, 5717_PLUS) &&
  1824. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1825. return;
  1826. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1827. tg3_phy_fet_toggle_apd(tp, enable);
  1828. return;
  1829. }
  1830. reg = MII_TG3_MISC_SHDW_WREN |
  1831. MII_TG3_MISC_SHDW_SCR5_SEL |
  1832. MII_TG3_MISC_SHDW_SCR5_LPED |
  1833. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1834. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1835. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1836. if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
  1837. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1838. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1839. reg = MII_TG3_MISC_SHDW_WREN |
  1840. MII_TG3_MISC_SHDW_APD_SEL |
  1841. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1842. if (enable)
  1843. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1844. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1845. }
  1846. static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
  1847. {
  1848. u32 phy;
  1849. if (!tg3_flag(tp, 5705_PLUS) ||
  1850. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1851. return;
  1852. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1853. u32 ephy;
  1854. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1855. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1856. tg3_writephy(tp, MII_TG3_FET_TEST,
  1857. ephy | MII_TG3_FET_SHADOW_EN);
  1858. if (!tg3_readphy(tp, reg, &phy)) {
  1859. if (enable)
  1860. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1861. else
  1862. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1863. tg3_writephy(tp, reg, phy);
  1864. }
  1865. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1866. }
  1867. } else {
  1868. int ret;
  1869. ret = tg3_phy_auxctl_read(tp,
  1870. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1871. if (!ret) {
  1872. if (enable)
  1873. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1874. else
  1875. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1876. tg3_phy_auxctl_write(tp,
  1877. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1878. }
  1879. }
  1880. }
  1881. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1882. {
  1883. int ret;
  1884. u32 val;
  1885. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1886. return;
  1887. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1888. if (!ret)
  1889. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1890. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1891. }
  1892. static void tg3_phy_apply_otp(struct tg3 *tp)
  1893. {
  1894. u32 otp, phy;
  1895. if (!tp->phy_otp)
  1896. return;
  1897. otp = tp->phy_otp;
  1898. if (tg3_phy_toggle_auxctl_smdsp(tp, true))
  1899. return;
  1900. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1901. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1902. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1903. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1904. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1905. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1906. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1907. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1908. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1909. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1910. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1911. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1912. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1913. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1914. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1915. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1916. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1917. }
  1918. static void tg3_eee_pull_config(struct tg3 *tp, struct ethtool_eee *eee)
  1919. {
  1920. u32 val;
  1921. struct ethtool_eee *dest = &tp->eee;
  1922. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1923. return;
  1924. if (eee)
  1925. dest = eee;
  1926. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, TG3_CL45_D7_EEERES_STAT, &val))
  1927. return;
  1928. /* Pull eee_active */
  1929. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1930. val == TG3_CL45_D7_EEERES_STAT_LP_100TX) {
  1931. dest->eee_active = 1;
  1932. } else
  1933. dest->eee_active = 0;
  1934. /* Pull lp advertised settings */
  1935. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, &val))
  1936. return;
  1937. dest->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1938. /* Pull advertised and eee_enabled settings */
  1939. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
  1940. return;
  1941. dest->eee_enabled = !!val;
  1942. dest->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1943. /* Pull tx_lpi_enabled */
  1944. val = tr32(TG3_CPMU_EEE_MODE);
  1945. dest->tx_lpi_enabled = !!(val & TG3_CPMU_EEEMD_LPI_IN_TX);
  1946. /* Pull lpi timer value */
  1947. dest->tx_lpi_timer = tr32(TG3_CPMU_EEE_DBTMR1) & 0xffff;
  1948. }
  1949. static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
  1950. {
  1951. u32 val;
  1952. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1953. return;
  1954. tp->setlpicnt = 0;
  1955. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1956. current_link_up &&
  1957. tp->link_config.active_duplex == DUPLEX_FULL &&
  1958. (tp->link_config.active_speed == SPEED_100 ||
  1959. tp->link_config.active_speed == SPEED_1000)) {
  1960. u32 eeectl;
  1961. if (tp->link_config.active_speed == SPEED_1000)
  1962. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1963. else
  1964. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1965. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1966. tg3_eee_pull_config(tp, NULL);
  1967. if (tp->eee.eee_active)
  1968. tp->setlpicnt = 2;
  1969. }
  1970. if (!tp->setlpicnt) {
  1971. if (current_link_up &&
  1972. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1973. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1974. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1975. }
  1976. val = tr32(TG3_CPMU_EEE_MODE);
  1977. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1978. }
  1979. }
  1980. static void tg3_phy_eee_enable(struct tg3 *tp)
  1981. {
  1982. u32 val;
  1983. if (tp->link_config.active_speed == SPEED_1000 &&
  1984. (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  1985. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  1986. tg3_flag(tp, 57765_CLASS)) &&
  1987. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1988. val = MII_TG3_DSP_TAP26_ALNOKO |
  1989. MII_TG3_DSP_TAP26_RMRXSTO;
  1990. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1991. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1992. }
  1993. val = tr32(TG3_CPMU_EEE_MODE);
  1994. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1995. }
  1996. static int tg3_wait_macro_done(struct tg3 *tp)
  1997. {
  1998. int limit = 100;
  1999. while (limit--) {
  2000. u32 tmp32;
  2001. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  2002. if ((tmp32 & 0x1000) == 0)
  2003. break;
  2004. }
  2005. }
  2006. if (limit < 0)
  2007. return -EBUSY;
  2008. return 0;
  2009. }
  2010. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  2011. {
  2012. static const u32 test_pat[4][6] = {
  2013. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  2014. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  2015. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  2016. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  2017. };
  2018. int chan;
  2019. for (chan = 0; chan < 4; chan++) {
  2020. int i;
  2021. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2022. (chan * 0x2000) | 0x0200);
  2023. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2024. for (i = 0; i < 6; i++)
  2025. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  2026. test_pat[chan][i]);
  2027. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2028. if (tg3_wait_macro_done(tp)) {
  2029. *resetp = 1;
  2030. return -EBUSY;
  2031. }
  2032. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2033. (chan * 0x2000) | 0x0200);
  2034. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  2035. if (tg3_wait_macro_done(tp)) {
  2036. *resetp = 1;
  2037. return -EBUSY;
  2038. }
  2039. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  2040. if (tg3_wait_macro_done(tp)) {
  2041. *resetp = 1;
  2042. return -EBUSY;
  2043. }
  2044. for (i = 0; i < 6; i += 2) {
  2045. u32 low, high;
  2046. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  2047. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  2048. tg3_wait_macro_done(tp)) {
  2049. *resetp = 1;
  2050. return -EBUSY;
  2051. }
  2052. low &= 0x7fff;
  2053. high &= 0x000f;
  2054. if (low != test_pat[chan][i] ||
  2055. high != test_pat[chan][i+1]) {
  2056. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  2057. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  2058. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  2059. return -EBUSY;
  2060. }
  2061. }
  2062. }
  2063. return 0;
  2064. }
  2065. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  2066. {
  2067. int chan;
  2068. for (chan = 0; chan < 4; chan++) {
  2069. int i;
  2070. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2071. (chan * 0x2000) | 0x0200);
  2072. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2073. for (i = 0; i < 6; i++)
  2074. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  2075. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2076. if (tg3_wait_macro_done(tp))
  2077. return -EBUSY;
  2078. }
  2079. return 0;
  2080. }
  2081. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  2082. {
  2083. u32 reg32, phy9_orig;
  2084. int retries, do_phy_reset, err;
  2085. retries = 10;
  2086. do_phy_reset = 1;
  2087. do {
  2088. if (do_phy_reset) {
  2089. err = tg3_bmcr_reset(tp);
  2090. if (err)
  2091. return err;
  2092. do_phy_reset = 0;
  2093. }
  2094. /* Disable transmitter and interrupt. */
  2095. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2096. continue;
  2097. reg32 |= 0x3000;
  2098. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2099. /* Set full-duplex, 1000 mbps. */
  2100. tg3_writephy(tp, MII_BMCR,
  2101. BMCR_FULLDPLX | BMCR_SPEED1000);
  2102. /* Set to master mode. */
  2103. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2104. continue;
  2105. tg3_writephy(tp, MII_CTRL1000,
  2106. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2107. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  2108. if (err)
  2109. return err;
  2110. /* Block the PHY control access. */
  2111. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2112. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2113. if (!err)
  2114. break;
  2115. } while (--retries);
  2116. err = tg3_phy_reset_chanpat(tp);
  2117. if (err)
  2118. return err;
  2119. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2120. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2121. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2122. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2123. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2124. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  2125. reg32 &= ~0x3000;
  2126. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2127. } else if (!err)
  2128. err = -EBUSY;
  2129. return err;
  2130. }
  2131. static void tg3_carrier_off(struct tg3 *tp)
  2132. {
  2133. netif_carrier_off(tp->dev);
  2134. tp->link_up = false;
  2135. }
  2136. static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
  2137. {
  2138. if (tg3_flag(tp, ENABLE_ASF))
  2139. netdev_warn(tp->dev,
  2140. "Management side-band traffic will be interrupted during phy settings change\n");
  2141. }
  2142. /* This will reset the tigon3 PHY if there is no valid
  2143. * link unless the FORCE argument is non-zero.
  2144. */
  2145. static int tg3_phy_reset(struct tg3 *tp)
  2146. {
  2147. u32 val, cpmuctrl;
  2148. int err;
  2149. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2150. val = tr32(GRC_MISC_CFG);
  2151. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2152. udelay(40);
  2153. }
  2154. err = tg3_readphy(tp, MII_BMSR, &val);
  2155. err |= tg3_readphy(tp, MII_BMSR, &val);
  2156. if (err != 0)
  2157. return -EBUSY;
  2158. if (netif_running(tp->dev) && tp->link_up) {
  2159. netif_carrier_off(tp->dev);
  2160. tg3_link_report(tp);
  2161. }
  2162. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  2163. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2164. tg3_asic_rev(tp) == ASIC_REV_5705) {
  2165. err = tg3_phy_reset_5703_4_5(tp);
  2166. if (err)
  2167. return err;
  2168. goto out;
  2169. }
  2170. cpmuctrl = 0;
  2171. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  2172. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  2173. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2174. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2175. tw32(TG3_CPMU_CTRL,
  2176. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2177. }
  2178. err = tg3_bmcr_reset(tp);
  2179. if (err)
  2180. return err;
  2181. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2182. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2183. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2184. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2185. }
  2186. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2187. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2188. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2189. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2190. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2191. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2192. udelay(40);
  2193. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2194. }
  2195. }
  2196. if (tg3_flag(tp, 5717_PLUS) &&
  2197. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2198. return 0;
  2199. tg3_phy_apply_otp(tp);
  2200. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2201. tg3_phy_toggle_apd(tp, true);
  2202. else
  2203. tg3_phy_toggle_apd(tp, false);
  2204. out:
  2205. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2206. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2207. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2208. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2209. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2210. }
  2211. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2212. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2213. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2214. }
  2215. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2216. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2217. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2218. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2219. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2220. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2221. }
  2222. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2223. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2224. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2225. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2226. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2227. tg3_writephy(tp, MII_TG3_TEST1,
  2228. MII_TG3_TEST1_TRIM_EN | 0x4);
  2229. } else
  2230. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2231. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2232. }
  2233. }
  2234. /* Set Extended packet length bit (bit 14) on all chips that */
  2235. /* support jumbo frames */
  2236. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2237. /* Cannot do read-modify-write on 5401 */
  2238. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2239. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2240. /* Set bit 14 with read-modify-write to preserve other bits */
  2241. err = tg3_phy_auxctl_read(tp,
  2242. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2243. if (!err)
  2244. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2245. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2246. }
  2247. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2248. * jumbo frames transmission.
  2249. */
  2250. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2251. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2252. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2253. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2254. }
  2255. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2256. /* adjust output voltage */
  2257. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2258. }
  2259. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
  2260. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2261. tg3_phy_toggle_automdix(tp, true);
  2262. tg3_phy_set_wirespeed(tp);
  2263. return 0;
  2264. }
  2265. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2266. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2267. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2268. TG3_GPIO_MSG_NEED_VAUX)
  2269. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2270. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2271. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2272. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2273. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2274. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2275. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2276. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2277. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2278. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2279. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2280. {
  2281. u32 status, shift;
  2282. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2283. tg3_asic_rev(tp) == ASIC_REV_5719)
  2284. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2285. else
  2286. status = tr32(TG3_CPMU_DRV_STATUS);
  2287. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2288. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2289. status |= (newstat << shift);
  2290. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2291. tg3_asic_rev(tp) == ASIC_REV_5719)
  2292. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2293. else
  2294. tw32(TG3_CPMU_DRV_STATUS, status);
  2295. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2296. }
  2297. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2298. {
  2299. if (!tg3_flag(tp, IS_NIC))
  2300. return 0;
  2301. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2302. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2303. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2304. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2305. return -EIO;
  2306. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2307. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2308. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2309. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2310. } else {
  2311. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2312. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2313. }
  2314. return 0;
  2315. }
  2316. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2317. {
  2318. u32 grc_local_ctrl;
  2319. if (!tg3_flag(tp, IS_NIC) ||
  2320. tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2321. tg3_asic_rev(tp) == ASIC_REV_5701)
  2322. return;
  2323. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2324. tw32_wait_f(GRC_LOCAL_CTRL,
  2325. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2326. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2327. tw32_wait_f(GRC_LOCAL_CTRL,
  2328. grc_local_ctrl,
  2329. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2330. tw32_wait_f(GRC_LOCAL_CTRL,
  2331. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2332. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2333. }
  2334. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2335. {
  2336. if (!tg3_flag(tp, IS_NIC))
  2337. return;
  2338. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2339. tg3_asic_rev(tp) == ASIC_REV_5701) {
  2340. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2341. (GRC_LCLCTRL_GPIO_OE0 |
  2342. GRC_LCLCTRL_GPIO_OE1 |
  2343. GRC_LCLCTRL_GPIO_OE2 |
  2344. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2345. GRC_LCLCTRL_GPIO_OUTPUT1),
  2346. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2347. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2348. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2349. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2350. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2351. GRC_LCLCTRL_GPIO_OE1 |
  2352. GRC_LCLCTRL_GPIO_OE2 |
  2353. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2354. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2355. tp->grc_local_ctrl;
  2356. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2357. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2358. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2359. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2360. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2361. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2362. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2363. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2364. } else {
  2365. u32 no_gpio2;
  2366. u32 grc_local_ctrl = 0;
  2367. /* Workaround to prevent overdrawing Amps. */
  2368. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  2369. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2370. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2371. grc_local_ctrl,
  2372. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2373. }
  2374. /* On 5753 and variants, GPIO2 cannot be used. */
  2375. no_gpio2 = tp->nic_sram_data_cfg &
  2376. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2377. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2378. GRC_LCLCTRL_GPIO_OE1 |
  2379. GRC_LCLCTRL_GPIO_OE2 |
  2380. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2381. GRC_LCLCTRL_GPIO_OUTPUT2;
  2382. if (no_gpio2) {
  2383. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2384. GRC_LCLCTRL_GPIO_OUTPUT2);
  2385. }
  2386. tw32_wait_f(GRC_LOCAL_CTRL,
  2387. tp->grc_local_ctrl | grc_local_ctrl,
  2388. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2389. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2390. tw32_wait_f(GRC_LOCAL_CTRL,
  2391. tp->grc_local_ctrl | grc_local_ctrl,
  2392. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2393. if (!no_gpio2) {
  2394. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2395. tw32_wait_f(GRC_LOCAL_CTRL,
  2396. tp->grc_local_ctrl | grc_local_ctrl,
  2397. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2398. }
  2399. }
  2400. }
  2401. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2402. {
  2403. u32 msg = 0;
  2404. /* Serialize power state transitions */
  2405. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2406. return;
  2407. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2408. msg = TG3_GPIO_MSG_NEED_VAUX;
  2409. msg = tg3_set_function_status(tp, msg);
  2410. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2411. goto done;
  2412. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2413. tg3_pwrsrc_switch_to_vaux(tp);
  2414. else
  2415. tg3_pwrsrc_die_with_vmain(tp);
  2416. done:
  2417. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2418. }
  2419. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2420. {
  2421. bool need_vaux = false;
  2422. /* The GPIOs do something completely different on 57765. */
  2423. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2424. return;
  2425. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2426. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2427. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2428. tg3_frob_aux_power_5717(tp, include_wol ?
  2429. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2430. return;
  2431. }
  2432. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2433. struct net_device *dev_peer;
  2434. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2435. /* remove_one() may have been run on the peer. */
  2436. if (dev_peer) {
  2437. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2438. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2439. return;
  2440. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2441. tg3_flag(tp_peer, ENABLE_ASF))
  2442. need_vaux = true;
  2443. }
  2444. }
  2445. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2446. tg3_flag(tp, ENABLE_ASF))
  2447. need_vaux = true;
  2448. if (need_vaux)
  2449. tg3_pwrsrc_switch_to_vaux(tp);
  2450. else
  2451. tg3_pwrsrc_die_with_vmain(tp);
  2452. }
  2453. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2454. {
  2455. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2456. return 1;
  2457. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2458. if (speed != SPEED_10)
  2459. return 1;
  2460. } else if (speed == SPEED_10)
  2461. return 1;
  2462. return 0;
  2463. }
  2464. static bool tg3_phy_power_bug(struct tg3 *tp)
  2465. {
  2466. switch (tg3_asic_rev(tp)) {
  2467. case ASIC_REV_5700:
  2468. case ASIC_REV_5704:
  2469. return true;
  2470. case ASIC_REV_5780:
  2471. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2472. return true;
  2473. return false;
  2474. case ASIC_REV_5717:
  2475. if (!tp->pci_fn)
  2476. return true;
  2477. return false;
  2478. case ASIC_REV_5719:
  2479. case ASIC_REV_5720:
  2480. if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  2481. !tp->pci_fn)
  2482. return true;
  2483. return false;
  2484. }
  2485. return false;
  2486. }
  2487. static bool tg3_phy_led_bug(struct tg3 *tp)
  2488. {
  2489. switch (tg3_asic_rev(tp)) {
  2490. case ASIC_REV_5719:
  2491. case ASIC_REV_5720:
  2492. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  2493. !tp->pci_fn)
  2494. return true;
  2495. return false;
  2496. }
  2497. return false;
  2498. }
  2499. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2500. {
  2501. u32 val;
  2502. if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
  2503. return;
  2504. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2505. if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  2506. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2507. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2508. sg_dig_ctrl |=
  2509. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2510. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2511. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2512. }
  2513. return;
  2514. }
  2515. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2516. tg3_bmcr_reset(tp);
  2517. val = tr32(GRC_MISC_CFG);
  2518. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2519. udelay(40);
  2520. return;
  2521. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2522. u32 phytest;
  2523. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2524. u32 phy;
  2525. tg3_writephy(tp, MII_ADVERTISE, 0);
  2526. tg3_writephy(tp, MII_BMCR,
  2527. BMCR_ANENABLE | BMCR_ANRESTART);
  2528. tg3_writephy(tp, MII_TG3_FET_TEST,
  2529. phytest | MII_TG3_FET_SHADOW_EN);
  2530. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2531. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2532. tg3_writephy(tp,
  2533. MII_TG3_FET_SHDW_AUXMODE4,
  2534. phy);
  2535. }
  2536. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2537. }
  2538. return;
  2539. } else if (do_low_power) {
  2540. if (!tg3_phy_led_bug(tp))
  2541. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2542. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2543. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2544. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2545. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2546. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2547. }
  2548. /* The PHY should not be powered down on some chips because
  2549. * of bugs.
  2550. */
  2551. if (tg3_phy_power_bug(tp))
  2552. return;
  2553. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2554. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2555. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2556. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2557. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2558. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2559. }
  2560. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2561. }
  2562. /* tp->lock is held. */
  2563. static int tg3_nvram_lock(struct tg3 *tp)
  2564. {
  2565. if (tg3_flag(tp, NVRAM)) {
  2566. int i;
  2567. if (tp->nvram_lock_cnt == 0) {
  2568. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2569. for (i = 0; i < 8000; i++) {
  2570. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2571. break;
  2572. udelay(20);
  2573. }
  2574. if (i == 8000) {
  2575. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2576. return -ENODEV;
  2577. }
  2578. }
  2579. tp->nvram_lock_cnt++;
  2580. }
  2581. return 0;
  2582. }
  2583. /* tp->lock is held. */
  2584. static void tg3_nvram_unlock(struct tg3 *tp)
  2585. {
  2586. if (tg3_flag(tp, NVRAM)) {
  2587. if (tp->nvram_lock_cnt > 0)
  2588. tp->nvram_lock_cnt--;
  2589. if (tp->nvram_lock_cnt == 0)
  2590. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2591. }
  2592. }
  2593. /* tp->lock is held. */
  2594. static void tg3_enable_nvram_access(struct tg3 *tp)
  2595. {
  2596. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2597. u32 nvaccess = tr32(NVRAM_ACCESS);
  2598. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2599. }
  2600. }
  2601. /* tp->lock is held. */
  2602. static void tg3_disable_nvram_access(struct tg3 *tp)
  2603. {
  2604. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2605. u32 nvaccess = tr32(NVRAM_ACCESS);
  2606. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2607. }
  2608. }
  2609. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2610. u32 offset, u32 *val)
  2611. {
  2612. u32 tmp;
  2613. int i;
  2614. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2615. return -EINVAL;
  2616. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2617. EEPROM_ADDR_DEVID_MASK |
  2618. EEPROM_ADDR_READ);
  2619. tw32(GRC_EEPROM_ADDR,
  2620. tmp |
  2621. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2622. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2623. EEPROM_ADDR_ADDR_MASK) |
  2624. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2625. for (i = 0; i < 1000; i++) {
  2626. tmp = tr32(GRC_EEPROM_ADDR);
  2627. if (tmp & EEPROM_ADDR_COMPLETE)
  2628. break;
  2629. msleep(1);
  2630. }
  2631. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2632. return -EBUSY;
  2633. tmp = tr32(GRC_EEPROM_DATA);
  2634. /*
  2635. * The data will always be opposite the native endian
  2636. * format. Perform a blind byteswap to compensate.
  2637. */
  2638. *val = swab32(tmp);
  2639. return 0;
  2640. }
  2641. #define NVRAM_CMD_TIMEOUT 10000
  2642. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2643. {
  2644. int i;
  2645. tw32(NVRAM_CMD, nvram_cmd);
  2646. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2647. udelay(10);
  2648. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2649. udelay(10);
  2650. break;
  2651. }
  2652. }
  2653. if (i == NVRAM_CMD_TIMEOUT)
  2654. return -EBUSY;
  2655. return 0;
  2656. }
  2657. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2658. {
  2659. if (tg3_flag(tp, NVRAM) &&
  2660. tg3_flag(tp, NVRAM_BUFFERED) &&
  2661. tg3_flag(tp, FLASH) &&
  2662. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2663. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2664. addr = ((addr / tp->nvram_pagesize) <<
  2665. ATMEL_AT45DB0X1B_PAGE_POS) +
  2666. (addr % tp->nvram_pagesize);
  2667. return addr;
  2668. }
  2669. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2670. {
  2671. if (tg3_flag(tp, NVRAM) &&
  2672. tg3_flag(tp, NVRAM_BUFFERED) &&
  2673. tg3_flag(tp, FLASH) &&
  2674. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2675. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2676. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2677. tp->nvram_pagesize) +
  2678. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2679. return addr;
  2680. }
  2681. /* NOTE: Data read in from NVRAM is byteswapped according to
  2682. * the byteswapping settings for all other register accesses.
  2683. * tg3 devices are BE devices, so on a BE machine, the data
  2684. * returned will be exactly as it is seen in NVRAM. On a LE
  2685. * machine, the 32-bit value will be byteswapped.
  2686. */
  2687. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2688. {
  2689. int ret;
  2690. if (!tg3_flag(tp, NVRAM))
  2691. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2692. offset = tg3_nvram_phys_addr(tp, offset);
  2693. if (offset > NVRAM_ADDR_MSK)
  2694. return -EINVAL;
  2695. ret = tg3_nvram_lock(tp);
  2696. if (ret)
  2697. return ret;
  2698. tg3_enable_nvram_access(tp);
  2699. tw32(NVRAM_ADDR, offset);
  2700. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2701. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2702. if (ret == 0)
  2703. *val = tr32(NVRAM_RDDATA);
  2704. tg3_disable_nvram_access(tp);
  2705. tg3_nvram_unlock(tp);
  2706. return ret;
  2707. }
  2708. /* Ensures NVRAM data is in bytestream format. */
  2709. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2710. {
  2711. u32 v;
  2712. int res = tg3_nvram_read(tp, offset, &v);
  2713. if (!res)
  2714. *val = cpu_to_be32(v);
  2715. return res;
  2716. }
  2717. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2718. u32 offset, u32 len, u8 *buf)
  2719. {
  2720. int i, j, rc = 0;
  2721. u32 val;
  2722. for (i = 0; i < len; i += 4) {
  2723. u32 addr;
  2724. __be32 data;
  2725. addr = offset + i;
  2726. memcpy(&data, buf + i, 4);
  2727. /*
  2728. * The SEEPROM interface expects the data to always be opposite
  2729. * the native endian format. We accomplish this by reversing
  2730. * all the operations that would have been performed on the
  2731. * data from a call to tg3_nvram_read_be32().
  2732. */
  2733. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2734. val = tr32(GRC_EEPROM_ADDR);
  2735. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2736. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2737. EEPROM_ADDR_READ);
  2738. tw32(GRC_EEPROM_ADDR, val |
  2739. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2740. (addr & EEPROM_ADDR_ADDR_MASK) |
  2741. EEPROM_ADDR_START |
  2742. EEPROM_ADDR_WRITE);
  2743. for (j = 0; j < 1000; j++) {
  2744. val = tr32(GRC_EEPROM_ADDR);
  2745. if (val & EEPROM_ADDR_COMPLETE)
  2746. break;
  2747. msleep(1);
  2748. }
  2749. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2750. rc = -EBUSY;
  2751. break;
  2752. }
  2753. }
  2754. return rc;
  2755. }
  2756. /* offset and length are dword aligned */
  2757. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2758. u8 *buf)
  2759. {
  2760. int ret = 0;
  2761. u32 pagesize = tp->nvram_pagesize;
  2762. u32 pagemask = pagesize - 1;
  2763. u32 nvram_cmd;
  2764. u8 *tmp;
  2765. tmp = kmalloc(pagesize, GFP_KERNEL);
  2766. if (tmp == NULL)
  2767. return -ENOMEM;
  2768. while (len) {
  2769. int j;
  2770. u32 phy_addr, page_off, size;
  2771. phy_addr = offset & ~pagemask;
  2772. for (j = 0; j < pagesize; j += 4) {
  2773. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2774. (__be32 *) (tmp + j));
  2775. if (ret)
  2776. break;
  2777. }
  2778. if (ret)
  2779. break;
  2780. page_off = offset & pagemask;
  2781. size = pagesize;
  2782. if (len < size)
  2783. size = len;
  2784. len -= size;
  2785. memcpy(tmp + page_off, buf, size);
  2786. offset = offset + (pagesize - page_off);
  2787. tg3_enable_nvram_access(tp);
  2788. /*
  2789. * Before we can erase the flash page, we need
  2790. * to issue a special "write enable" command.
  2791. */
  2792. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2793. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2794. break;
  2795. /* Erase the target page */
  2796. tw32(NVRAM_ADDR, phy_addr);
  2797. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2798. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2799. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2800. break;
  2801. /* Issue another write enable to start the write. */
  2802. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2803. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2804. break;
  2805. for (j = 0; j < pagesize; j += 4) {
  2806. __be32 data;
  2807. data = *((__be32 *) (tmp + j));
  2808. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2809. tw32(NVRAM_ADDR, phy_addr + j);
  2810. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2811. NVRAM_CMD_WR;
  2812. if (j == 0)
  2813. nvram_cmd |= NVRAM_CMD_FIRST;
  2814. else if (j == (pagesize - 4))
  2815. nvram_cmd |= NVRAM_CMD_LAST;
  2816. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2817. if (ret)
  2818. break;
  2819. }
  2820. if (ret)
  2821. break;
  2822. }
  2823. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2824. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2825. kfree(tmp);
  2826. return ret;
  2827. }
  2828. /* offset and length are dword aligned */
  2829. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2830. u8 *buf)
  2831. {
  2832. int i, ret = 0;
  2833. for (i = 0; i < len; i += 4, offset += 4) {
  2834. u32 page_off, phy_addr, nvram_cmd;
  2835. __be32 data;
  2836. memcpy(&data, buf + i, 4);
  2837. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2838. page_off = offset % tp->nvram_pagesize;
  2839. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2840. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2841. if (page_off == 0 || i == 0)
  2842. nvram_cmd |= NVRAM_CMD_FIRST;
  2843. if (page_off == (tp->nvram_pagesize - 4))
  2844. nvram_cmd |= NVRAM_CMD_LAST;
  2845. if (i == (len - 4))
  2846. nvram_cmd |= NVRAM_CMD_LAST;
  2847. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2848. !tg3_flag(tp, FLASH) ||
  2849. !tg3_flag(tp, 57765_PLUS))
  2850. tw32(NVRAM_ADDR, phy_addr);
  2851. if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
  2852. !tg3_flag(tp, 5755_PLUS) &&
  2853. (tp->nvram_jedecnum == JEDEC_ST) &&
  2854. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2855. u32 cmd;
  2856. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2857. ret = tg3_nvram_exec_cmd(tp, cmd);
  2858. if (ret)
  2859. break;
  2860. }
  2861. if (!tg3_flag(tp, FLASH)) {
  2862. /* We always do complete word writes to eeprom. */
  2863. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2864. }
  2865. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2866. if (ret)
  2867. break;
  2868. }
  2869. return ret;
  2870. }
  2871. /* offset and length are dword aligned */
  2872. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2873. {
  2874. int ret;
  2875. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2876. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2877. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2878. udelay(40);
  2879. }
  2880. if (!tg3_flag(tp, NVRAM)) {
  2881. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2882. } else {
  2883. u32 grc_mode;
  2884. ret = tg3_nvram_lock(tp);
  2885. if (ret)
  2886. return ret;
  2887. tg3_enable_nvram_access(tp);
  2888. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2889. tw32(NVRAM_WRITE1, 0x406);
  2890. grc_mode = tr32(GRC_MODE);
  2891. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2892. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2893. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2894. buf);
  2895. } else {
  2896. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2897. buf);
  2898. }
  2899. grc_mode = tr32(GRC_MODE);
  2900. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2901. tg3_disable_nvram_access(tp);
  2902. tg3_nvram_unlock(tp);
  2903. }
  2904. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2905. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2906. udelay(40);
  2907. }
  2908. return ret;
  2909. }
  2910. #define RX_CPU_SCRATCH_BASE 0x30000
  2911. #define RX_CPU_SCRATCH_SIZE 0x04000
  2912. #define TX_CPU_SCRATCH_BASE 0x34000
  2913. #define TX_CPU_SCRATCH_SIZE 0x04000
  2914. /* tp->lock is held. */
  2915. static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
  2916. {
  2917. int i;
  2918. const int iters = 10000;
  2919. for (i = 0; i < iters; i++) {
  2920. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2921. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2922. if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
  2923. break;
  2924. if (pci_channel_offline(tp->pdev))
  2925. return -EBUSY;
  2926. }
  2927. return (i == iters) ? -EBUSY : 0;
  2928. }
  2929. /* tp->lock is held. */
  2930. static int tg3_rxcpu_pause(struct tg3 *tp)
  2931. {
  2932. int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
  2933. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2934. tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2935. udelay(10);
  2936. return rc;
  2937. }
  2938. /* tp->lock is held. */
  2939. static int tg3_txcpu_pause(struct tg3 *tp)
  2940. {
  2941. return tg3_pause_cpu(tp, TX_CPU_BASE);
  2942. }
  2943. /* tp->lock is held. */
  2944. static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
  2945. {
  2946. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2947. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2948. }
  2949. /* tp->lock is held. */
  2950. static void tg3_rxcpu_resume(struct tg3 *tp)
  2951. {
  2952. tg3_resume_cpu(tp, RX_CPU_BASE);
  2953. }
  2954. /* tp->lock is held. */
  2955. static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
  2956. {
  2957. int rc;
  2958. BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2959. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2960. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2961. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2962. return 0;
  2963. }
  2964. if (cpu_base == RX_CPU_BASE) {
  2965. rc = tg3_rxcpu_pause(tp);
  2966. } else {
  2967. /*
  2968. * There is only an Rx CPU for the 5750 derivative in the
  2969. * BCM4785.
  2970. */
  2971. if (tg3_flag(tp, IS_SSB_CORE))
  2972. return 0;
  2973. rc = tg3_txcpu_pause(tp);
  2974. }
  2975. if (rc) {
  2976. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2977. __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
  2978. return -ENODEV;
  2979. }
  2980. /* Clear firmware's nvram arbitration. */
  2981. if (tg3_flag(tp, NVRAM))
  2982. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2983. return 0;
  2984. }
  2985. static int tg3_fw_data_len(struct tg3 *tp,
  2986. const struct tg3_firmware_hdr *fw_hdr)
  2987. {
  2988. int fw_len;
  2989. /* Non fragmented firmware have one firmware header followed by a
  2990. * contiguous chunk of data to be written. The length field in that
  2991. * header is not the length of data to be written but the complete
  2992. * length of the bss. The data length is determined based on
  2993. * tp->fw->size minus headers.
  2994. *
  2995. * Fragmented firmware have a main header followed by multiple
  2996. * fragments. Each fragment is identical to non fragmented firmware
  2997. * with a firmware header followed by a contiguous chunk of data. In
  2998. * the main header, the length field is unused and set to 0xffffffff.
  2999. * In each fragment header the length is the entire size of that
  3000. * fragment i.e. fragment data + header length. Data length is
  3001. * therefore length field in the header minus TG3_FW_HDR_LEN.
  3002. */
  3003. if (tp->fw_len == 0xffffffff)
  3004. fw_len = be32_to_cpu(fw_hdr->len);
  3005. else
  3006. fw_len = tp->fw->size;
  3007. return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
  3008. }
  3009. /* tp->lock is held. */
  3010. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  3011. u32 cpu_scratch_base, int cpu_scratch_size,
  3012. const struct tg3_firmware_hdr *fw_hdr)
  3013. {
  3014. int err, i;
  3015. void (*write_op)(struct tg3 *, u32, u32);
  3016. int total_len = tp->fw->size;
  3017. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  3018. netdev_err(tp->dev,
  3019. "%s: Trying to load TX cpu firmware which is 5705\n",
  3020. __func__);
  3021. return -EINVAL;
  3022. }
  3023. if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
  3024. write_op = tg3_write_mem;
  3025. else
  3026. write_op = tg3_write_indirect_reg32;
  3027. if (tg3_asic_rev(tp) != ASIC_REV_57766) {
  3028. /* It is possible that bootcode is still loading at this point.
  3029. * Get the nvram lock first before halting the cpu.
  3030. */
  3031. int lock_err = tg3_nvram_lock(tp);
  3032. err = tg3_halt_cpu(tp, cpu_base);
  3033. if (!lock_err)
  3034. tg3_nvram_unlock(tp);
  3035. if (err)
  3036. goto out;
  3037. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  3038. write_op(tp, cpu_scratch_base + i, 0);
  3039. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3040. tw32(cpu_base + CPU_MODE,
  3041. tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
  3042. } else {
  3043. /* Subtract additional main header for fragmented firmware and
  3044. * advance to the first fragment
  3045. */
  3046. total_len -= TG3_FW_HDR_LEN;
  3047. fw_hdr++;
  3048. }
  3049. do {
  3050. u32 *fw_data = (u32 *)(fw_hdr + 1);
  3051. for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
  3052. write_op(tp, cpu_scratch_base +
  3053. (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
  3054. (i * sizeof(u32)),
  3055. be32_to_cpu(fw_data[i]));
  3056. total_len -= be32_to_cpu(fw_hdr->len);
  3057. /* Advance to next fragment */
  3058. fw_hdr = (struct tg3_firmware_hdr *)
  3059. ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
  3060. } while (total_len > 0);
  3061. err = 0;
  3062. out:
  3063. return err;
  3064. }
  3065. /* tp->lock is held. */
  3066. static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
  3067. {
  3068. int i;
  3069. const int iters = 5;
  3070. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3071. tw32_f(cpu_base + CPU_PC, pc);
  3072. for (i = 0; i < iters; i++) {
  3073. if (tr32(cpu_base + CPU_PC) == pc)
  3074. break;
  3075. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3076. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  3077. tw32_f(cpu_base + CPU_PC, pc);
  3078. udelay(1000);
  3079. }
  3080. return (i == iters) ? -EBUSY : 0;
  3081. }
  3082. /* tp->lock is held. */
  3083. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  3084. {
  3085. const struct tg3_firmware_hdr *fw_hdr;
  3086. int err;
  3087. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3088. /* Firmware blob starts with version numbers, followed by
  3089. start address and length. We are setting complete length.
  3090. length = end_address_of_bss - start_address_of_text.
  3091. Remainder is the blob to be loaded contiguously
  3092. from start address. */
  3093. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  3094. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  3095. fw_hdr);
  3096. if (err)
  3097. return err;
  3098. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  3099. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  3100. fw_hdr);
  3101. if (err)
  3102. return err;
  3103. /* Now startup only the RX cpu. */
  3104. err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
  3105. be32_to_cpu(fw_hdr->base_addr));
  3106. if (err) {
  3107. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  3108. "should be %08x\n", __func__,
  3109. tr32(RX_CPU_BASE + CPU_PC),
  3110. be32_to_cpu(fw_hdr->base_addr));
  3111. return -ENODEV;
  3112. }
  3113. tg3_rxcpu_resume(tp);
  3114. return 0;
  3115. }
  3116. static int tg3_validate_rxcpu_state(struct tg3 *tp)
  3117. {
  3118. const int iters = 1000;
  3119. int i;
  3120. u32 val;
  3121. /* Wait for boot code to complete initialization and enter service
  3122. * loop. It is then safe to download service patches
  3123. */
  3124. for (i = 0; i < iters; i++) {
  3125. if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
  3126. break;
  3127. udelay(10);
  3128. }
  3129. if (i == iters) {
  3130. netdev_err(tp->dev, "Boot code not ready for service patches\n");
  3131. return -EBUSY;
  3132. }
  3133. val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
  3134. if (val & 0xff) {
  3135. netdev_warn(tp->dev,
  3136. "Other patches exist. Not downloading EEE patch\n");
  3137. return -EEXIST;
  3138. }
  3139. return 0;
  3140. }
  3141. /* tp->lock is held. */
  3142. static void tg3_load_57766_firmware(struct tg3 *tp)
  3143. {
  3144. struct tg3_firmware_hdr *fw_hdr;
  3145. if (!tg3_flag(tp, NO_NVRAM))
  3146. return;
  3147. if (tg3_validate_rxcpu_state(tp))
  3148. return;
  3149. if (!tp->fw)
  3150. return;
  3151. /* This firmware blob has a different format than older firmware
  3152. * releases as given below. The main difference is we have fragmented
  3153. * data to be written to non-contiguous locations.
  3154. *
  3155. * In the beginning we have a firmware header identical to other
  3156. * firmware which consists of version, base addr and length. The length
  3157. * here is unused and set to 0xffffffff.
  3158. *
  3159. * This is followed by a series of firmware fragments which are
  3160. * individually identical to previous firmware. i.e. they have the
  3161. * firmware header and followed by data for that fragment. The version
  3162. * field of the individual fragment header is unused.
  3163. */
  3164. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3165. if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
  3166. return;
  3167. if (tg3_rxcpu_pause(tp))
  3168. return;
  3169. /* tg3_load_firmware_cpu() will always succeed for the 57766 */
  3170. tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
  3171. tg3_rxcpu_resume(tp);
  3172. }
  3173. /* tp->lock is held. */
  3174. static int tg3_load_tso_firmware(struct tg3 *tp)
  3175. {
  3176. const struct tg3_firmware_hdr *fw_hdr;
  3177. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  3178. int err;
  3179. if (!tg3_flag(tp, FW_TSO))
  3180. return 0;
  3181. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3182. /* Firmware blob starts with version numbers, followed by
  3183. start address and length. We are setting complete length.
  3184. length = end_address_of_bss - start_address_of_text.
  3185. Remainder is the blob to be loaded contiguously
  3186. from start address. */
  3187. cpu_scratch_size = tp->fw_len;
  3188. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  3189. cpu_base = RX_CPU_BASE;
  3190. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  3191. } else {
  3192. cpu_base = TX_CPU_BASE;
  3193. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  3194. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  3195. }
  3196. err = tg3_load_firmware_cpu(tp, cpu_base,
  3197. cpu_scratch_base, cpu_scratch_size,
  3198. fw_hdr);
  3199. if (err)
  3200. return err;
  3201. /* Now startup the cpu. */
  3202. err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
  3203. be32_to_cpu(fw_hdr->base_addr));
  3204. if (err) {
  3205. netdev_err(tp->dev,
  3206. "%s fails to set CPU PC, is %08x should be %08x\n",
  3207. __func__, tr32(cpu_base + CPU_PC),
  3208. be32_to_cpu(fw_hdr->base_addr));
  3209. return -ENODEV;
  3210. }
  3211. tg3_resume_cpu(tp, cpu_base);
  3212. return 0;
  3213. }
  3214. /* tp->lock is held. */
  3215. static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
  3216. {
  3217. u32 addr_high, addr_low;
  3218. int i;
  3219. addr_high = ((tp->dev->dev_addr[0] << 8) |
  3220. tp->dev->dev_addr[1]);
  3221. addr_low = ((tp->dev->dev_addr[2] << 24) |
  3222. (tp->dev->dev_addr[3] << 16) |
  3223. (tp->dev->dev_addr[4] << 8) |
  3224. (tp->dev->dev_addr[5] << 0));
  3225. for (i = 0; i < 4; i++) {
  3226. if (i == 1 && skip_mac_1)
  3227. continue;
  3228. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  3229. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  3230. }
  3231. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3232. tg3_asic_rev(tp) == ASIC_REV_5704) {
  3233. for (i = 0; i < 12; i++) {
  3234. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  3235. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  3236. }
  3237. }
  3238. addr_high = (tp->dev->dev_addr[0] +
  3239. tp->dev->dev_addr[1] +
  3240. tp->dev->dev_addr[2] +
  3241. tp->dev->dev_addr[3] +
  3242. tp->dev->dev_addr[4] +
  3243. tp->dev->dev_addr[5]) &
  3244. TX_BACKOFF_SEED_MASK;
  3245. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3246. }
  3247. static void tg3_enable_register_access(struct tg3 *tp)
  3248. {
  3249. /*
  3250. * Make sure register accesses (indirect or otherwise) will function
  3251. * correctly.
  3252. */
  3253. pci_write_config_dword(tp->pdev,
  3254. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3255. }
  3256. static int tg3_power_up(struct tg3 *tp)
  3257. {
  3258. int err;
  3259. tg3_enable_register_access(tp);
  3260. err = pci_set_power_state(tp->pdev, PCI_D0);
  3261. if (!err) {
  3262. /* Switch out of Vaux if it is a NIC */
  3263. tg3_pwrsrc_switch_to_vmain(tp);
  3264. } else {
  3265. netdev_err(tp->dev, "Transition to D0 failed\n");
  3266. }
  3267. return err;
  3268. }
  3269. static int tg3_setup_phy(struct tg3 *, bool);
  3270. static int tg3_power_down_prepare(struct tg3 *tp)
  3271. {
  3272. u32 misc_host_ctrl;
  3273. bool device_should_wake, do_low_power;
  3274. tg3_enable_register_access(tp);
  3275. /* Restore the CLKREQ setting. */
  3276. if (tg3_flag(tp, CLKREQ_BUG))
  3277. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3278. PCI_EXP_LNKCTL_CLKREQ_EN);
  3279. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3280. tw32(TG3PCI_MISC_HOST_CTRL,
  3281. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3282. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3283. tg3_flag(tp, WOL_ENABLE);
  3284. if (tg3_flag(tp, USE_PHYLIB)) {
  3285. do_low_power = false;
  3286. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3287. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3288. struct phy_device *phydev;
  3289. u32 phyid, advertising;
  3290. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3291. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3292. tp->link_config.speed = phydev->speed;
  3293. tp->link_config.duplex = phydev->duplex;
  3294. tp->link_config.autoneg = phydev->autoneg;
  3295. tp->link_config.advertising = phydev->advertising;
  3296. advertising = ADVERTISED_TP |
  3297. ADVERTISED_Pause |
  3298. ADVERTISED_Autoneg |
  3299. ADVERTISED_10baseT_Half;
  3300. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3301. if (tg3_flag(tp, WOL_SPEED_100MB))
  3302. advertising |=
  3303. ADVERTISED_100baseT_Half |
  3304. ADVERTISED_100baseT_Full |
  3305. ADVERTISED_10baseT_Full;
  3306. else
  3307. advertising |= ADVERTISED_10baseT_Full;
  3308. }
  3309. phydev->advertising = advertising;
  3310. phy_start_aneg(phydev);
  3311. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3312. if (phyid != PHY_ID_BCMAC131) {
  3313. phyid &= PHY_BCM_OUI_MASK;
  3314. if (phyid == PHY_BCM_OUI_1 ||
  3315. phyid == PHY_BCM_OUI_2 ||
  3316. phyid == PHY_BCM_OUI_3)
  3317. do_low_power = true;
  3318. }
  3319. }
  3320. } else {
  3321. do_low_power = true;
  3322. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3323. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3324. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3325. tg3_setup_phy(tp, false);
  3326. }
  3327. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  3328. u32 val;
  3329. val = tr32(GRC_VCPU_EXT_CTRL);
  3330. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3331. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3332. int i;
  3333. u32 val;
  3334. for (i = 0; i < 200; i++) {
  3335. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3336. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3337. break;
  3338. msleep(1);
  3339. }
  3340. }
  3341. if (tg3_flag(tp, WOL_CAP))
  3342. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3343. WOL_DRV_STATE_SHUTDOWN |
  3344. WOL_DRV_WOL |
  3345. WOL_SET_MAGIC_PKT);
  3346. if (device_should_wake) {
  3347. u32 mac_mode;
  3348. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3349. if (do_low_power &&
  3350. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3351. tg3_phy_auxctl_write(tp,
  3352. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3353. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3354. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3355. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3356. udelay(40);
  3357. }
  3358. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3359. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3360. else if (tp->phy_flags &
  3361. TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
  3362. if (tp->link_config.active_speed == SPEED_1000)
  3363. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3364. else
  3365. mac_mode = MAC_MODE_PORT_MODE_MII;
  3366. } else
  3367. mac_mode = MAC_MODE_PORT_MODE_MII;
  3368. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3369. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3370. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3371. SPEED_100 : SPEED_10;
  3372. if (tg3_5700_link_polarity(tp, speed))
  3373. mac_mode |= MAC_MODE_LINK_POLARITY;
  3374. else
  3375. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3376. }
  3377. } else {
  3378. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3379. }
  3380. if (!tg3_flag(tp, 5750_PLUS))
  3381. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3382. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3383. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3384. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3385. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3386. if (tg3_flag(tp, ENABLE_APE))
  3387. mac_mode |= MAC_MODE_APE_TX_EN |
  3388. MAC_MODE_APE_RX_EN |
  3389. MAC_MODE_TDE_ENABLE;
  3390. tw32_f(MAC_MODE, mac_mode);
  3391. udelay(100);
  3392. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3393. udelay(10);
  3394. }
  3395. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3396. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3397. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  3398. u32 base_val;
  3399. base_val = tp->pci_clock_ctrl;
  3400. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3401. CLOCK_CTRL_TXCLK_DISABLE);
  3402. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3403. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3404. } else if (tg3_flag(tp, 5780_CLASS) ||
  3405. tg3_flag(tp, CPMU_PRESENT) ||
  3406. tg3_asic_rev(tp) == ASIC_REV_5906) {
  3407. /* do nothing */
  3408. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3409. u32 newbits1, newbits2;
  3410. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3411. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3412. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3413. CLOCK_CTRL_TXCLK_DISABLE |
  3414. CLOCK_CTRL_ALTCLK);
  3415. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3416. } else if (tg3_flag(tp, 5705_PLUS)) {
  3417. newbits1 = CLOCK_CTRL_625_CORE;
  3418. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3419. } else {
  3420. newbits1 = CLOCK_CTRL_ALTCLK;
  3421. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3422. }
  3423. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3424. 40);
  3425. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3426. 40);
  3427. if (!tg3_flag(tp, 5705_PLUS)) {
  3428. u32 newbits3;
  3429. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3430. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3431. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3432. CLOCK_CTRL_TXCLK_DISABLE |
  3433. CLOCK_CTRL_44MHZ_CORE);
  3434. } else {
  3435. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3436. }
  3437. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3438. tp->pci_clock_ctrl | newbits3, 40);
  3439. }
  3440. }
  3441. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3442. tg3_power_down_phy(tp, do_low_power);
  3443. tg3_frob_aux_power(tp, true);
  3444. /* Workaround for unstable PLL clock */
  3445. if ((!tg3_flag(tp, IS_SSB_CORE)) &&
  3446. ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
  3447. (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
  3448. u32 val = tr32(0x7d00);
  3449. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3450. tw32(0x7d00, val);
  3451. if (!tg3_flag(tp, ENABLE_ASF)) {
  3452. int err;
  3453. err = tg3_nvram_lock(tp);
  3454. tg3_halt_cpu(tp, RX_CPU_BASE);
  3455. if (!err)
  3456. tg3_nvram_unlock(tp);
  3457. }
  3458. }
  3459. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3460. tg3_ape_driver_state_change(tp, RESET_KIND_SHUTDOWN);
  3461. return 0;
  3462. }
  3463. static void tg3_power_down(struct tg3 *tp)
  3464. {
  3465. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3466. pci_set_power_state(tp->pdev, PCI_D3hot);
  3467. }
  3468. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3469. {
  3470. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3471. case MII_TG3_AUX_STAT_10HALF:
  3472. *speed = SPEED_10;
  3473. *duplex = DUPLEX_HALF;
  3474. break;
  3475. case MII_TG3_AUX_STAT_10FULL:
  3476. *speed = SPEED_10;
  3477. *duplex = DUPLEX_FULL;
  3478. break;
  3479. case MII_TG3_AUX_STAT_100HALF:
  3480. *speed = SPEED_100;
  3481. *duplex = DUPLEX_HALF;
  3482. break;
  3483. case MII_TG3_AUX_STAT_100FULL:
  3484. *speed = SPEED_100;
  3485. *duplex = DUPLEX_FULL;
  3486. break;
  3487. case MII_TG3_AUX_STAT_1000HALF:
  3488. *speed = SPEED_1000;
  3489. *duplex = DUPLEX_HALF;
  3490. break;
  3491. case MII_TG3_AUX_STAT_1000FULL:
  3492. *speed = SPEED_1000;
  3493. *duplex = DUPLEX_FULL;
  3494. break;
  3495. default:
  3496. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3497. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3498. SPEED_10;
  3499. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3500. DUPLEX_HALF;
  3501. break;
  3502. }
  3503. *speed = SPEED_UNKNOWN;
  3504. *duplex = DUPLEX_UNKNOWN;
  3505. break;
  3506. }
  3507. }
  3508. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3509. {
  3510. int err = 0;
  3511. u32 val, new_adv;
  3512. new_adv = ADVERTISE_CSMA;
  3513. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3514. new_adv |= mii_advertise_flowctrl(flowctrl);
  3515. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3516. if (err)
  3517. goto done;
  3518. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3519. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3520. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3521. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
  3522. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3523. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3524. if (err)
  3525. goto done;
  3526. }
  3527. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3528. goto done;
  3529. tw32(TG3_CPMU_EEE_MODE,
  3530. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3531. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  3532. if (!err) {
  3533. u32 err2;
  3534. val = 0;
  3535. /* Advertise 100-BaseTX EEE ability */
  3536. if (advertise & ADVERTISED_100baseT_Full)
  3537. val |= MDIO_AN_EEE_ADV_100TX;
  3538. /* Advertise 1000-BaseT EEE ability */
  3539. if (advertise & ADVERTISED_1000baseT_Full)
  3540. val |= MDIO_AN_EEE_ADV_1000T;
  3541. if (!tp->eee.eee_enabled) {
  3542. val = 0;
  3543. tp->eee.advertised = 0;
  3544. } else {
  3545. tp->eee.advertised = advertise &
  3546. (ADVERTISED_100baseT_Full |
  3547. ADVERTISED_1000baseT_Full);
  3548. }
  3549. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3550. if (err)
  3551. val = 0;
  3552. switch (tg3_asic_rev(tp)) {
  3553. case ASIC_REV_5717:
  3554. case ASIC_REV_57765:
  3555. case ASIC_REV_57766:
  3556. case ASIC_REV_5719:
  3557. /* If we advertised any eee advertisements above... */
  3558. if (val)
  3559. val = MII_TG3_DSP_TAP26_ALNOKO |
  3560. MII_TG3_DSP_TAP26_RMRXSTO |
  3561. MII_TG3_DSP_TAP26_OPCSINPT;
  3562. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3563. /* Fall through */
  3564. case ASIC_REV_5720:
  3565. case ASIC_REV_5762:
  3566. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3567. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3568. MII_TG3_DSP_CH34TP2_HIBW01);
  3569. }
  3570. err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
  3571. if (!err)
  3572. err = err2;
  3573. }
  3574. done:
  3575. return err;
  3576. }
  3577. static void tg3_phy_copper_begin(struct tg3 *tp)
  3578. {
  3579. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3580. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3581. u32 adv, fc;
  3582. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3583. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3584. adv = ADVERTISED_10baseT_Half |
  3585. ADVERTISED_10baseT_Full;
  3586. if (tg3_flag(tp, WOL_SPEED_100MB))
  3587. adv |= ADVERTISED_100baseT_Half |
  3588. ADVERTISED_100baseT_Full;
  3589. if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK)
  3590. adv |= ADVERTISED_1000baseT_Half |
  3591. ADVERTISED_1000baseT_Full;
  3592. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3593. } else {
  3594. adv = tp->link_config.advertising;
  3595. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3596. adv &= ~(ADVERTISED_1000baseT_Half |
  3597. ADVERTISED_1000baseT_Full);
  3598. fc = tp->link_config.flowctrl;
  3599. }
  3600. tg3_phy_autoneg_cfg(tp, adv, fc);
  3601. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3602. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3603. /* Normally during power down we want to autonegotiate
  3604. * the lowest possible speed for WOL. However, to avoid
  3605. * link flap, we leave it untouched.
  3606. */
  3607. return;
  3608. }
  3609. tg3_writephy(tp, MII_BMCR,
  3610. BMCR_ANENABLE | BMCR_ANRESTART);
  3611. } else {
  3612. int i;
  3613. u32 bmcr, orig_bmcr;
  3614. tp->link_config.active_speed = tp->link_config.speed;
  3615. tp->link_config.active_duplex = tp->link_config.duplex;
  3616. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  3617. /* With autoneg disabled, 5715 only links up when the
  3618. * advertisement register has the configured speed
  3619. * enabled.
  3620. */
  3621. tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
  3622. }
  3623. bmcr = 0;
  3624. switch (tp->link_config.speed) {
  3625. default:
  3626. case SPEED_10:
  3627. break;
  3628. case SPEED_100:
  3629. bmcr |= BMCR_SPEED100;
  3630. break;
  3631. case SPEED_1000:
  3632. bmcr |= BMCR_SPEED1000;
  3633. break;
  3634. }
  3635. if (tp->link_config.duplex == DUPLEX_FULL)
  3636. bmcr |= BMCR_FULLDPLX;
  3637. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3638. (bmcr != orig_bmcr)) {
  3639. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3640. for (i = 0; i < 1500; i++) {
  3641. u32 tmp;
  3642. udelay(10);
  3643. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3644. tg3_readphy(tp, MII_BMSR, &tmp))
  3645. continue;
  3646. if (!(tmp & BMSR_LSTATUS)) {
  3647. udelay(40);
  3648. break;
  3649. }
  3650. }
  3651. tg3_writephy(tp, MII_BMCR, bmcr);
  3652. udelay(40);
  3653. }
  3654. }
  3655. }
  3656. static int tg3_phy_pull_config(struct tg3 *tp)
  3657. {
  3658. int err;
  3659. u32 val;
  3660. err = tg3_readphy(tp, MII_BMCR, &val);
  3661. if (err)
  3662. goto done;
  3663. if (!(val & BMCR_ANENABLE)) {
  3664. tp->link_config.autoneg = AUTONEG_DISABLE;
  3665. tp->link_config.advertising = 0;
  3666. tg3_flag_clear(tp, PAUSE_AUTONEG);
  3667. err = -EIO;
  3668. switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
  3669. case 0:
  3670. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3671. goto done;
  3672. tp->link_config.speed = SPEED_10;
  3673. break;
  3674. case BMCR_SPEED100:
  3675. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3676. goto done;
  3677. tp->link_config.speed = SPEED_100;
  3678. break;
  3679. case BMCR_SPEED1000:
  3680. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3681. tp->link_config.speed = SPEED_1000;
  3682. break;
  3683. }
  3684. /* Fall through */
  3685. default:
  3686. goto done;
  3687. }
  3688. if (val & BMCR_FULLDPLX)
  3689. tp->link_config.duplex = DUPLEX_FULL;
  3690. else
  3691. tp->link_config.duplex = DUPLEX_HALF;
  3692. tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  3693. err = 0;
  3694. goto done;
  3695. }
  3696. tp->link_config.autoneg = AUTONEG_ENABLE;
  3697. tp->link_config.advertising = ADVERTISED_Autoneg;
  3698. tg3_flag_set(tp, PAUSE_AUTONEG);
  3699. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3700. u32 adv;
  3701. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3702. if (err)
  3703. goto done;
  3704. adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
  3705. tp->link_config.advertising |= adv | ADVERTISED_TP;
  3706. tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
  3707. } else {
  3708. tp->link_config.advertising |= ADVERTISED_FIBRE;
  3709. }
  3710. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3711. u32 adv;
  3712. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3713. err = tg3_readphy(tp, MII_CTRL1000, &val);
  3714. if (err)
  3715. goto done;
  3716. adv = mii_ctrl1000_to_ethtool_adv_t(val);
  3717. } else {
  3718. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3719. if (err)
  3720. goto done;
  3721. adv = tg3_decode_flowctrl_1000X(val);
  3722. tp->link_config.flowctrl = adv;
  3723. val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
  3724. adv = mii_adv_to_ethtool_adv_x(val);
  3725. }
  3726. tp->link_config.advertising |= adv;
  3727. }
  3728. done:
  3729. return err;
  3730. }
  3731. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3732. {
  3733. int err;
  3734. /* Turn off tap power management. */
  3735. /* Set Extended packet length bit */
  3736. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3737. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3738. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3739. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3740. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3741. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3742. udelay(40);
  3743. return err;
  3744. }
  3745. static bool tg3_phy_eee_config_ok(struct tg3 *tp)
  3746. {
  3747. struct ethtool_eee eee;
  3748. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3749. return true;
  3750. tg3_eee_pull_config(tp, &eee);
  3751. if (tp->eee.eee_enabled) {
  3752. if (tp->eee.advertised != eee.advertised ||
  3753. tp->eee.tx_lpi_timer != eee.tx_lpi_timer ||
  3754. tp->eee.tx_lpi_enabled != eee.tx_lpi_enabled)
  3755. return false;
  3756. } else {
  3757. /* EEE is disabled but we're advertising */
  3758. if (eee.advertised)
  3759. return false;
  3760. }
  3761. return true;
  3762. }
  3763. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3764. {
  3765. u32 advmsk, tgtadv, advertising;
  3766. advertising = tp->link_config.advertising;
  3767. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3768. advmsk = ADVERTISE_ALL;
  3769. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3770. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3771. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3772. }
  3773. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3774. return false;
  3775. if ((*lcladv & advmsk) != tgtadv)
  3776. return false;
  3777. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3778. u32 tg3_ctrl;
  3779. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3780. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3781. return false;
  3782. if (tgtadv &&
  3783. (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3784. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
  3785. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3786. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3787. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3788. } else {
  3789. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3790. }
  3791. if (tg3_ctrl != tgtadv)
  3792. return false;
  3793. }
  3794. return true;
  3795. }
  3796. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3797. {
  3798. u32 lpeth = 0;
  3799. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3800. u32 val;
  3801. if (tg3_readphy(tp, MII_STAT1000, &val))
  3802. return false;
  3803. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3804. }
  3805. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3806. return false;
  3807. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3808. tp->link_config.rmt_adv = lpeth;
  3809. return true;
  3810. }
  3811. static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
  3812. {
  3813. if (curr_link_up != tp->link_up) {
  3814. if (curr_link_up) {
  3815. netif_carrier_on(tp->dev);
  3816. } else {
  3817. netif_carrier_off(tp->dev);
  3818. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3819. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3820. }
  3821. tg3_link_report(tp);
  3822. return true;
  3823. }
  3824. return false;
  3825. }
  3826. static void tg3_clear_mac_status(struct tg3 *tp)
  3827. {
  3828. tw32(MAC_EVENT, 0);
  3829. tw32_f(MAC_STATUS,
  3830. MAC_STATUS_SYNC_CHANGED |
  3831. MAC_STATUS_CFG_CHANGED |
  3832. MAC_STATUS_MI_COMPLETION |
  3833. MAC_STATUS_LNKSTATE_CHANGED);
  3834. udelay(40);
  3835. }
  3836. static void tg3_setup_eee(struct tg3 *tp)
  3837. {
  3838. u32 val;
  3839. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  3840. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  3841. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  3842. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  3843. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  3844. tw32_f(TG3_CPMU_EEE_CTRL,
  3845. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  3846. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  3847. (tp->eee.tx_lpi_enabled ? TG3_CPMU_EEEMD_LPI_IN_TX : 0) |
  3848. TG3_CPMU_EEEMD_LPI_IN_RX |
  3849. TG3_CPMU_EEEMD_EEE_ENABLE;
  3850. if (tg3_asic_rev(tp) != ASIC_REV_5717)
  3851. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  3852. if (tg3_flag(tp, ENABLE_APE))
  3853. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  3854. tw32_f(TG3_CPMU_EEE_MODE, tp->eee.eee_enabled ? val : 0);
  3855. tw32_f(TG3_CPMU_EEE_DBTMR1,
  3856. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  3857. (tp->eee.tx_lpi_timer & 0xffff));
  3858. tw32_f(TG3_CPMU_EEE_DBTMR2,
  3859. TG3_CPMU_DBTMR2_APE_TX_2047US |
  3860. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  3861. }
  3862. static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
  3863. {
  3864. bool current_link_up;
  3865. u32 bmsr, val;
  3866. u32 lcl_adv, rmt_adv;
  3867. u16 current_speed;
  3868. u8 current_duplex;
  3869. int i, err;
  3870. tg3_clear_mac_status(tp);
  3871. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3872. tw32_f(MAC_MI_MODE,
  3873. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3874. udelay(80);
  3875. }
  3876. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3877. /* Some third-party PHYs need to be reset on link going
  3878. * down.
  3879. */
  3880. if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3881. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  3882. tg3_asic_rev(tp) == ASIC_REV_5705) &&
  3883. tp->link_up) {
  3884. tg3_readphy(tp, MII_BMSR, &bmsr);
  3885. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3886. !(bmsr & BMSR_LSTATUS))
  3887. force_reset = true;
  3888. }
  3889. if (force_reset)
  3890. tg3_phy_reset(tp);
  3891. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3892. tg3_readphy(tp, MII_BMSR, &bmsr);
  3893. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3894. !tg3_flag(tp, INIT_COMPLETE))
  3895. bmsr = 0;
  3896. if (!(bmsr & BMSR_LSTATUS)) {
  3897. err = tg3_init_5401phy_dsp(tp);
  3898. if (err)
  3899. return err;
  3900. tg3_readphy(tp, MII_BMSR, &bmsr);
  3901. for (i = 0; i < 1000; i++) {
  3902. udelay(10);
  3903. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3904. (bmsr & BMSR_LSTATUS)) {
  3905. udelay(40);
  3906. break;
  3907. }
  3908. }
  3909. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3910. TG3_PHY_REV_BCM5401_B0 &&
  3911. !(bmsr & BMSR_LSTATUS) &&
  3912. tp->link_config.active_speed == SPEED_1000) {
  3913. err = tg3_phy_reset(tp);
  3914. if (!err)
  3915. err = tg3_init_5401phy_dsp(tp);
  3916. if (err)
  3917. return err;
  3918. }
  3919. }
  3920. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3921. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
  3922. /* 5701 {A0,B0} CRC bug workaround */
  3923. tg3_writephy(tp, 0x15, 0x0a75);
  3924. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3925. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3926. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3927. }
  3928. /* Clear pending interrupts... */
  3929. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3930. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3931. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3932. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3933. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3934. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3935. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3936. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3937. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3938. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3939. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3940. else
  3941. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3942. }
  3943. current_link_up = false;
  3944. current_speed = SPEED_UNKNOWN;
  3945. current_duplex = DUPLEX_UNKNOWN;
  3946. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3947. tp->link_config.rmt_adv = 0;
  3948. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3949. err = tg3_phy_auxctl_read(tp,
  3950. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3951. &val);
  3952. if (!err && !(val & (1 << 10))) {
  3953. tg3_phy_auxctl_write(tp,
  3954. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3955. val | (1 << 10));
  3956. goto relink;
  3957. }
  3958. }
  3959. bmsr = 0;
  3960. for (i = 0; i < 100; i++) {
  3961. tg3_readphy(tp, MII_BMSR, &bmsr);
  3962. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3963. (bmsr & BMSR_LSTATUS))
  3964. break;
  3965. udelay(40);
  3966. }
  3967. if (bmsr & BMSR_LSTATUS) {
  3968. u32 aux_stat, bmcr;
  3969. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3970. for (i = 0; i < 2000; i++) {
  3971. udelay(10);
  3972. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3973. aux_stat)
  3974. break;
  3975. }
  3976. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3977. &current_speed,
  3978. &current_duplex);
  3979. bmcr = 0;
  3980. for (i = 0; i < 200; i++) {
  3981. tg3_readphy(tp, MII_BMCR, &bmcr);
  3982. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3983. continue;
  3984. if (bmcr && bmcr != 0x7fff)
  3985. break;
  3986. udelay(10);
  3987. }
  3988. lcl_adv = 0;
  3989. rmt_adv = 0;
  3990. tp->link_config.active_speed = current_speed;
  3991. tp->link_config.active_duplex = current_duplex;
  3992. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3993. bool eee_config_ok = tg3_phy_eee_config_ok(tp);
  3994. if ((bmcr & BMCR_ANENABLE) &&
  3995. eee_config_ok &&
  3996. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3997. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3998. current_link_up = true;
  3999. /* EEE settings changes take effect only after a phy
  4000. * reset. If we have skipped a reset due to Link Flap
  4001. * Avoidance being enabled, do it now.
  4002. */
  4003. if (!eee_config_ok &&
  4004. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  4005. !force_reset) {
  4006. tg3_setup_eee(tp);
  4007. tg3_phy_reset(tp);
  4008. }
  4009. } else {
  4010. if (!(bmcr & BMCR_ANENABLE) &&
  4011. tp->link_config.speed == current_speed &&
  4012. tp->link_config.duplex == current_duplex) {
  4013. current_link_up = true;
  4014. }
  4015. }
  4016. if (current_link_up &&
  4017. tp->link_config.active_duplex == DUPLEX_FULL) {
  4018. u32 reg, bit;
  4019. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  4020. reg = MII_TG3_FET_GEN_STAT;
  4021. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  4022. } else {
  4023. reg = MII_TG3_EXT_STAT;
  4024. bit = MII_TG3_EXT_STAT_MDIX;
  4025. }
  4026. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  4027. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  4028. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  4029. }
  4030. }
  4031. relink:
  4032. if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  4033. tg3_phy_copper_begin(tp);
  4034. if (tg3_flag(tp, ROBOSWITCH)) {
  4035. current_link_up = true;
  4036. /* FIXME: when BCM5325 switch is used use 100 MBit/s */
  4037. current_speed = SPEED_1000;
  4038. current_duplex = DUPLEX_FULL;
  4039. tp->link_config.active_speed = current_speed;
  4040. tp->link_config.active_duplex = current_duplex;
  4041. }
  4042. tg3_readphy(tp, MII_BMSR, &bmsr);
  4043. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  4044. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  4045. current_link_up = true;
  4046. }
  4047. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4048. if (current_link_up) {
  4049. if (tp->link_config.active_speed == SPEED_100 ||
  4050. tp->link_config.active_speed == SPEED_10)
  4051. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4052. else
  4053. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4054. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  4055. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4056. else
  4057. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4058. /* In order for the 5750 core in BCM4785 chip to work properly
  4059. * in RGMII mode, the Led Control Register must be set up.
  4060. */
  4061. if (tg3_flag(tp, RGMII_MODE)) {
  4062. u32 led_ctrl = tr32(MAC_LED_CTRL);
  4063. led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
  4064. if (tp->link_config.active_speed == SPEED_10)
  4065. led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
  4066. else if (tp->link_config.active_speed == SPEED_100)
  4067. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4068. LED_CTRL_100MBPS_ON);
  4069. else if (tp->link_config.active_speed == SPEED_1000)
  4070. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4071. LED_CTRL_1000MBPS_ON);
  4072. tw32(MAC_LED_CTRL, led_ctrl);
  4073. udelay(40);
  4074. }
  4075. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4076. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4077. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4078. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  4079. if (current_link_up &&
  4080. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  4081. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  4082. else
  4083. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  4084. }
  4085. /* ??? Without this setting Netgear GA302T PHY does not
  4086. * ??? send/receive packets...
  4087. */
  4088. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  4089. tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
  4090. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  4091. tw32_f(MAC_MI_MODE, tp->mi_mode);
  4092. udelay(80);
  4093. }
  4094. tw32_f(MAC_MODE, tp->mac_mode);
  4095. udelay(40);
  4096. tg3_phy_eee_adjust(tp, current_link_up);
  4097. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  4098. /* Polled via timer. */
  4099. tw32_f(MAC_EVENT, 0);
  4100. } else {
  4101. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4102. }
  4103. udelay(40);
  4104. if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
  4105. current_link_up &&
  4106. tp->link_config.active_speed == SPEED_1000 &&
  4107. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  4108. udelay(120);
  4109. tw32_f(MAC_STATUS,
  4110. (MAC_STATUS_SYNC_CHANGED |
  4111. MAC_STATUS_CFG_CHANGED));
  4112. udelay(40);
  4113. tg3_write_mem(tp,
  4114. NIC_SRAM_FIRMWARE_MBOX,
  4115. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  4116. }
  4117. /* Prevent send BD corruption. */
  4118. if (tg3_flag(tp, CLKREQ_BUG)) {
  4119. if (tp->link_config.active_speed == SPEED_100 ||
  4120. tp->link_config.active_speed == SPEED_10)
  4121. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  4122. PCI_EXP_LNKCTL_CLKREQ_EN);
  4123. else
  4124. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  4125. PCI_EXP_LNKCTL_CLKREQ_EN);
  4126. }
  4127. tg3_test_and_report_link_chg(tp, current_link_up);
  4128. return 0;
  4129. }
  4130. struct tg3_fiber_aneginfo {
  4131. int state;
  4132. #define ANEG_STATE_UNKNOWN 0
  4133. #define ANEG_STATE_AN_ENABLE 1
  4134. #define ANEG_STATE_RESTART_INIT 2
  4135. #define ANEG_STATE_RESTART 3
  4136. #define ANEG_STATE_DISABLE_LINK_OK 4
  4137. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  4138. #define ANEG_STATE_ABILITY_DETECT 6
  4139. #define ANEG_STATE_ACK_DETECT_INIT 7
  4140. #define ANEG_STATE_ACK_DETECT 8
  4141. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  4142. #define ANEG_STATE_COMPLETE_ACK 10
  4143. #define ANEG_STATE_IDLE_DETECT_INIT 11
  4144. #define ANEG_STATE_IDLE_DETECT 12
  4145. #define ANEG_STATE_LINK_OK 13
  4146. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  4147. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  4148. u32 flags;
  4149. #define MR_AN_ENABLE 0x00000001
  4150. #define MR_RESTART_AN 0x00000002
  4151. #define MR_AN_COMPLETE 0x00000004
  4152. #define MR_PAGE_RX 0x00000008
  4153. #define MR_NP_LOADED 0x00000010
  4154. #define MR_TOGGLE_TX 0x00000020
  4155. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  4156. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  4157. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  4158. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  4159. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  4160. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  4161. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  4162. #define MR_TOGGLE_RX 0x00002000
  4163. #define MR_NP_RX 0x00004000
  4164. #define MR_LINK_OK 0x80000000
  4165. unsigned long link_time, cur_time;
  4166. u32 ability_match_cfg;
  4167. int ability_match_count;
  4168. char ability_match, idle_match, ack_match;
  4169. u32 txconfig, rxconfig;
  4170. #define ANEG_CFG_NP 0x00000080
  4171. #define ANEG_CFG_ACK 0x00000040
  4172. #define ANEG_CFG_RF2 0x00000020
  4173. #define ANEG_CFG_RF1 0x00000010
  4174. #define ANEG_CFG_PS2 0x00000001
  4175. #define ANEG_CFG_PS1 0x00008000
  4176. #define ANEG_CFG_HD 0x00004000
  4177. #define ANEG_CFG_FD 0x00002000
  4178. #define ANEG_CFG_INVAL 0x00001f06
  4179. };
  4180. #define ANEG_OK 0
  4181. #define ANEG_DONE 1
  4182. #define ANEG_TIMER_ENAB 2
  4183. #define ANEG_FAILED -1
  4184. #define ANEG_STATE_SETTLE_TIME 10000
  4185. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  4186. struct tg3_fiber_aneginfo *ap)
  4187. {
  4188. u16 flowctrl;
  4189. unsigned long delta;
  4190. u32 rx_cfg_reg;
  4191. int ret;
  4192. if (ap->state == ANEG_STATE_UNKNOWN) {
  4193. ap->rxconfig = 0;
  4194. ap->link_time = 0;
  4195. ap->cur_time = 0;
  4196. ap->ability_match_cfg = 0;
  4197. ap->ability_match_count = 0;
  4198. ap->ability_match = 0;
  4199. ap->idle_match = 0;
  4200. ap->ack_match = 0;
  4201. }
  4202. ap->cur_time++;
  4203. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  4204. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  4205. if (rx_cfg_reg != ap->ability_match_cfg) {
  4206. ap->ability_match_cfg = rx_cfg_reg;
  4207. ap->ability_match = 0;
  4208. ap->ability_match_count = 0;
  4209. } else {
  4210. if (++ap->ability_match_count > 1) {
  4211. ap->ability_match = 1;
  4212. ap->ability_match_cfg = rx_cfg_reg;
  4213. }
  4214. }
  4215. if (rx_cfg_reg & ANEG_CFG_ACK)
  4216. ap->ack_match = 1;
  4217. else
  4218. ap->ack_match = 0;
  4219. ap->idle_match = 0;
  4220. } else {
  4221. ap->idle_match = 1;
  4222. ap->ability_match_cfg = 0;
  4223. ap->ability_match_count = 0;
  4224. ap->ability_match = 0;
  4225. ap->ack_match = 0;
  4226. rx_cfg_reg = 0;
  4227. }
  4228. ap->rxconfig = rx_cfg_reg;
  4229. ret = ANEG_OK;
  4230. switch (ap->state) {
  4231. case ANEG_STATE_UNKNOWN:
  4232. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  4233. ap->state = ANEG_STATE_AN_ENABLE;
  4234. /* fallthru */
  4235. case ANEG_STATE_AN_ENABLE:
  4236. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  4237. if (ap->flags & MR_AN_ENABLE) {
  4238. ap->link_time = 0;
  4239. ap->cur_time = 0;
  4240. ap->ability_match_cfg = 0;
  4241. ap->ability_match_count = 0;
  4242. ap->ability_match = 0;
  4243. ap->idle_match = 0;
  4244. ap->ack_match = 0;
  4245. ap->state = ANEG_STATE_RESTART_INIT;
  4246. } else {
  4247. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  4248. }
  4249. break;
  4250. case ANEG_STATE_RESTART_INIT:
  4251. ap->link_time = ap->cur_time;
  4252. ap->flags &= ~(MR_NP_LOADED);
  4253. ap->txconfig = 0;
  4254. tw32(MAC_TX_AUTO_NEG, 0);
  4255. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4256. tw32_f(MAC_MODE, tp->mac_mode);
  4257. udelay(40);
  4258. ret = ANEG_TIMER_ENAB;
  4259. ap->state = ANEG_STATE_RESTART;
  4260. /* fallthru */
  4261. case ANEG_STATE_RESTART:
  4262. delta = ap->cur_time - ap->link_time;
  4263. if (delta > ANEG_STATE_SETTLE_TIME)
  4264. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  4265. else
  4266. ret = ANEG_TIMER_ENAB;
  4267. break;
  4268. case ANEG_STATE_DISABLE_LINK_OK:
  4269. ret = ANEG_DONE;
  4270. break;
  4271. case ANEG_STATE_ABILITY_DETECT_INIT:
  4272. ap->flags &= ~(MR_TOGGLE_TX);
  4273. ap->txconfig = ANEG_CFG_FD;
  4274. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4275. if (flowctrl & ADVERTISE_1000XPAUSE)
  4276. ap->txconfig |= ANEG_CFG_PS1;
  4277. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4278. ap->txconfig |= ANEG_CFG_PS2;
  4279. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4280. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4281. tw32_f(MAC_MODE, tp->mac_mode);
  4282. udelay(40);
  4283. ap->state = ANEG_STATE_ABILITY_DETECT;
  4284. break;
  4285. case ANEG_STATE_ABILITY_DETECT:
  4286. if (ap->ability_match != 0 && ap->rxconfig != 0)
  4287. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  4288. break;
  4289. case ANEG_STATE_ACK_DETECT_INIT:
  4290. ap->txconfig |= ANEG_CFG_ACK;
  4291. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4292. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4293. tw32_f(MAC_MODE, tp->mac_mode);
  4294. udelay(40);
  4295. ap->state = ANEG_STATE_ACK_DETECT;
  4296. /* fallthru */
  4297. case ANEG_STATE_ACK_DETECT:
  4298. if (ap->ack_match != 0) {
  4299. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  4300. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  4301. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  4302. } else {
  4303. ap->state = ANEG_STATE_AN_ENABLE;
  4304. }
  4305. } else if (ap->ability_match != 0 &&
  4306. ap->rxconfig == 0) {
  4307. ap->state = ANEG_STATE_AN_ENABLE;
  4308. }
  4309. break;
  4310. case ANEG_STATE_COMPLETE_ACK_INIT:
  4311. if (ap->rxconfig & ANEG_CFG_INVAL) {
  4312. ret = ANEG_FAILED;
  4313. break;
  4314. }
  4315. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  4316. MR_LP_ADV_HALF_DUPLEX |
  4317. MR_LP_ADV_SYM_PAUSE |
  4318. MR_LP_ADV_ASYM_PAUSE |
  4319. MR_LP_ADV_REMOTE_FAULT1 |
  4320. MR_LP_ADV_REMOTE_FAULT2 |
  4321. MR_LP_ADV_NEXT_PAGE |
  4322. MR_TOGGLE_RX |
  4323. MR_NP_RX);
  4324. if (ap->rxconfig & ANEG_CFG_FD)
  4325. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  4326. if (ap->rxconfig & ANEG_CFG_HD)
  4327. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  4328. if (ap->rxconfig & ANEG_CFG_PS1)
  4329. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  4330. if (ap->rxconfig & ANEG_CFG_PS2)
  4331. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  4332. if (ap->rxconfig & ANEG_CFG_RF1)
  4333. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  4334. if (ap->rxconfig & ANEG_CFG_RF2)
  4335. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  4336. if (ap->rxconfig & ANEG_CFG_NP)
  4337. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  4338. ap->link_time = ap->cur_time;
  4339. ap->flags ^= (MR_TOGGLE_TX);
  4340. if (ap->rxconfig & 0x0008)
  4341. ap->flags |= MR_TOGGLE_RX;
  4342. if (ap->rxconfig & ANEG_CFG_NP)
  4343. ap->flags |= MR_NP_RX;
  4344. ap->flags |= MR_PAGE_RX;
  4345. ap->state = ANEG_STATE_COMPLETE_ACK;
  4346. ret = ANEG_TIMER_ENAB;
  4347. break;
  4348. case ANEG_STATE_COMPLETE_ACK:
  4349. if (ap->ability_match != 0 &&
  4350. ap->rxconfig == 0) {
  4351. ap->state = ANEG_STATE_AN_ENABLE;
  4352. break;
  4353. }
  4354. delta = ap->cur_time - ap->link_time;
  4355. if (delta > ANEG_STATE_SETTLE_TIME) {
  4356. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  4357. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4358. } else {
  4359. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  4360. !(ap->flags & MR_NP_RX)) {
  4361. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4362. } else {
  4363. ret = ANEG_FAILED;
  4364. }
  4365. }
  4366. }
  4367. break;
  4368. case ANEG_STATE_IDLE_DETECT_INIT:
  4369. ap->link_time = ap->cur_time;
  4370. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4371. tw32_f(MAC_MODE, tp->mac_mode);
  4372. udelay(40);
  4373. ap->state = ANEG_STATE_IDLE_DETECT;
  4374. ret = ANEG_TIMER_ENAB;
  4375. break;
  4376. case ANEG_STATE_IDLE_DETECT:
  4377. if (ap->ability_match != 0 &&
  4378. ap->rxconfig == 0) {
  4379. ap->state = ANEG_STATE_AN_ENABLE;
  4380. break;
  4381. }
  4382. delta = ap->cur_time - ap->link_time;
  4383. if (delta > ANEG_STATE_SETTLE_TIME) {
  4384. /* XXX another gem from the Broadcom driver :( */
  4385. ap->state = ANEG_STATE_LINK_OK;
  4386. }
  4387. break;
  4388. case ANEG_STATE_LINK_OK:
  4389. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  4390. ret = ANEG_DONE;
  4391. break;
  4392. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  4393. /* ??? unimplemented */
  4394. break;
  4395. case ANEG_STATE_NEXT_PAGE_WAIT:
  4396. /* ??? unimplemented */
  4397. break;
  4398. default:
  4399. ret = ANEG_FAILED;
  4400. break;
  4401. }
  4402. return ret;
  4403. }
  4404. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  4405. {
  4406. int res = 0;
  4407. struct tg3_fiber_aneginfo aninfo;
  4408. int status = ANEG_FAILED;
  4409. unsigned int tick;
  4410. u32 tmp;
  4411. tw32_f(MAC_TX_AUTO_NEG, 0);
  4412. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  4413. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  4414. udelay(40);
  4415. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  4416. udelay(40);
  4417. memset(&aninfo, 0, sizeof(aninfo));
  4418. aninfo.flags |= MR_AN_ENABLE;
  4419. aninfo.state = ANEG_STATE_UNKNOWN;
  4420. aninfo.cur_time = 0;
  4421. tick = 0;
  4422. while (++tick < 195000) {
  4423. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  4424. if (status == ANEG_DONE || status == ANEG_FAILED)
  4425. break;
  4426. udelay(1);
  4427. }
  4428. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4429. tw32_f(MAC_MODE, tp->mac_mode);
  4430. udelay(40);
  4431. *txflags = aninfo.txconfig;
  4432. *rxflags = aninfo.flags;
  4433. if (status == ANEG_DONE &&
  4434. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4435. MR_LP_ADV_FULL_DUPLEX)))
  4436. res = 1;
  4437. return res;
  4438. }
  4439. static void tg3_init_bcm8002(struct tg3 *tp)
  4440. {
  4441. u32 mac_status = tr32(MAC_STATUS);
  4442. int i;
  4443. /* Reset when initting first time or we have a link. */
  4444. if (tg3_flag(tp, INIT_COMPLETE) &&
  4445. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4446. return;
  4447. /* Set PLL lock range. */
  4448. tg3_writephy(tp, 0x16, 0x8007);
  4449. /* SW reset */
  4450. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4451. /* Wait for reset to complete. */
  4452. /* XXX schedule_timeout() ... */
  4453. for (i = 0; i < 500; i++)
  4454. udelay(10);
  4455. /* Config mode; select PMA/Ch 1 regs. */
  4456. tg3_writephy(tp, 0x10, 0x8411);
  4457. /* Enable auto-lock and comdet, select txclk for tx. */
  4458. tg3_writephy(tp, 0x11, 0x0a10);
  4459. tg3_writephy(tp, 0x18, 0x00a0);
  4460. tg3_writephy(tp, 0x16, 0x41ff);
  4461. /* Assert and deassert POR. */
  4462. tg3_writephy(tp, 0x13, 0x0400);
  4463. udelay(40);
  4464. tg3_writephy(tp, 0x13, 0x0000);
  4465. tg3_writephy(tp, 0x11, 0x0a50);
  4466. udelay(40);
  4467. tg3_writephy(tp, 0x11, 0x0a10);
  4468. /* Wait for signal to stabilize */
  4469. /* XXX schedule_timeout() ... */
  4470. for (i = 0; i < 15000; i++)
  4471. udelay(10);
  4472. /* Deselect the channel register so we can read the PHYID
  4473. * later.
  4474. */
  4475. tg3_writephy(tp, 0x10, 0x8011);
  4476. }
  4477. static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4478. {
  4479. u16 flowctrl;
  4480. bool current_link_up;
  4481. u32 sg_dig_ctrl, sg_dig_status;
  4482. u32 serdes_cfg, expected_sg_dig_ctrl;
  4483. int workaround, port_a;
  4484. serdes_cfg = 0;
  4485. expected_sg_dig_ctrl = 0;
  4486. workaround = 0;
  4487. port_a = 1;
  4488. current_link_up = false;
  4489. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
  4490. tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
  4491. workaround = 1;
  4492. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4493. port_a = 0;
  4494. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4495. /* preserve bits 20-23 for voltage regulator */
  4496. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4497. }
  4498. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4499. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4500. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4501. if (workaround) {
  4502. u32 val = serdes_cfg;
  4503. if (port_a)
  4504. val |= 0xc010000;
  4505. else
  4506. val |= 0x4010000;
  4507. tw32_f(MAC_SERDES_CFG, val);
  4508. }
  4509. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4510. }
  4511. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4512. tg3_setup_flow_control(tp, 0, 0);
  4513. current_link_up = true;
  4514. }
  4515. goto out;
  4516. }
  4517. /* Want auto-negotiation. */
  4518. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4519. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4520. if (flowctrl & ADVERTISE_1000XPAUSE)
  4521. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4522. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4523. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4524. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4525. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4526. tp->serdes_counter &&
  4527. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4528. MAC_STATUS_RCVD_CFG)) ==
  4529. MAC_STATUS_PCS_SYNCED)) {
  4530. tp->serdes_counter--;
  4531. current_link_up = true;
  4532. goto out;
  4533. }
  4534. restart_autoneg:
  4535. if (workaround)
  4536. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4537. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4538. udelay(5);
  4539. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4540. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4541. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4542. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4543. MAC_STATUS_SIGNAL_DET)) {
  4544. sg_dig_status = tr32(SG_DIG_STATUS);
  4545. mac_status = tr32(MAC_STATUS);
  4546. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4547. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4548. u32 local_adv = 0, remote_adv = 0;
  4549. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4550. local_adv |= ADVERTISE_1000XPAUSE;
  4551. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4552. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4553. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4554. remote_adv |= LPA_1000XPAUSE;
  4555. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4556. remote_adv |= LPA_1000XPAUSE_ASYM;
  4557. tp->link_config.rmt_adv =
  4558. mii_adv_to_ethtool_adv_x(remote_adv);
  4559. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4560. current_link_up = true;
  4561. tp->serdes_counter = 0;
  4562. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4563. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4564. if (tp->serdes_counter)
  4565. tp->serdes_counter--;
  4566. else {
  4567. if (workaround) {
  4568. u32 val = serdes_cfg;
  4569. if (port_a)
  4570. val |= 0xc010000;
  4571. else
  4572. val |= 0x4010000;
  4573. tw32_f(MAC_SERDES_CFG, val);
  4574. }
  4575. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4576. udelay(40);
  4577. /* Link parallel detection - link is up */
  4578. /* only if we have PCS_SYNC and not */
  4579. /* receiving config code words */
  4580. mac_status = tr32(MAC_STATUS);
  4581. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4582. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4583. tg3_setup_flow_control(tp, 0, 0);
  4584. current_link_up = true;
  4585. tp->phy_flags |=
  4586. TG3_PHYFLG_PARALLEL_DETECT;
  4587. tp->serdes_counter =
  4588. SERDES_PARALLEL_DET_TIMEOUT;
  4589. } else
  4590. goto restart_autoneg;
  4591. }
  4592. }
  4593. } else {
  4594. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4595. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4596. }
  4597. out:
  4598. return current_link_up;
  4599. }
  4600. static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4601. {
  4602. bool current_link_up = false;
  4603. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4604. goto out;
  4605. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4606. u32 txflags, rxflags;
  4607. int i;
  4608. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4609. u32 local_adv = 0, remote_adv = 0;
  4610. if (txflags & ANEG_CFG_PS1)
  4611. local_adv |= ADVERTISE_1000XPAUSE;
  4612. if (txflags & ANEG_CFG_PS2)
  4613. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4614. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4615. remote_adv |= LPA_1000XPAUSE;
  4616. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4617. remote_adv |= LPA_1000XPAUSE_ASYM;
  4618. tp->link_config.rmt_adv =
  4619. mii_adv_to_ethtool_adv_x(remote_adv);
  4620. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4621. current_link_up = true;
  4622. }
  4623. for (i = 0; i < 30; i++) {
  4624. udelay(20);
  4625. tw32_f(MAC_STATUS,
  4626. (MAC_STATUS_SYNC_CHANGED |
  4627. MAC_STATUS_CFG_CHANGED));
  4628. udelay(40);
  4629. if ((tr32(MAC_STATUS) &
  4630. (MAC_STATUS_SYNC_CHANGED |
  4631. MAC_STATUS_CFG_CHANGED)) == 0)
  4632. break;
  4633. }
  4634. mac_status = tr32(MAC_STATUS);
  4635. if (!current_link_up &&
  4636. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4637. !(mac_status & MAC_STATUS_RCVD_CFG))
  4638. current_link_up = true;
  4639. } else {
  4640. tg3_setup_flow_control(tp, 0, 0);
  4641. /* Forcing 1000FD link up. */
  4642. current_link_up = true;
  4643. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4644. udelay(40);
  4645. tw32_f(MAC_MODE, tp->mac_mode);
  4646. udelay(40);
  4647. }
  4648. out:
  4649. return current_link_up;
  4650. }
  4651. static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
  4652. {
  4653. u32 orig_pause_cfg;
  4654. u16 orig_active_speed;
  4655. u8 orig_active_duplex;
  4656. u32 mac_status;
  4657. bool current_link_up;
  4658. int i;
  4659. orig_pause_cfg = tp->link_config.active_flowctrl;
  4660. orig_active_speed = tp->link_config.active_speed;
  4661. orig_active_duplex = tp->link_config.active_duplex;
  4662. if (!tg3_flag(tp, HW_AUTONEG) &&
  4663. tp->link_up &&
  4664. tg3_flag(tp, INIT_COMPLETE)) {
  4665. mac_status = tr32(MAC_STATUS);
  4666. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4667. MAC_STATUS_SIGNAL_DET |
  4668. MAC_STATUS_CFG_CHANGED |
  4669. MAC_STATUS_RCVD_CFG);
  4670. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4671. MAC_STATUS_SIGNAL_DET)) {
  4672. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4673. MAC_STATUS_CFG_CHANGED));
  4674. return 0;
  4675. }
  4676. }
  4677. tw32_f(MAC_TX_AUTO_NEG, 0);
  4678. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4679. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4680. tw32_f(MAC_MODE, tp->mac_mode);
  4681. udelay(40);
  4682. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4683. tg3_init_bcm8002(tp);
  4684. /* Enable link change event even when serdes polling. */
  4685. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4686. udelay(40);
  4687. current_link_up = false;
  4688. tp->link_config.rmt_adv = 0;
  4689. mac_status = tr32(MAC_STATUS);
  4690. if (tg3_flag(tp, HW_AUTONEG))
  4691. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4692. else
  4693. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4694. tp->napi[0].hw_status->status =
  4695. (SD_STATUS_UPDATED |
  4696. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4697. for (i = 0; i < 100; i++) {
  4698. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4699. MAC_STATUS_CFG_CHANGED));
  4700. udelay(5);
  4701. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4702. MAC_STATUS_CFG_CHANGED |
  4703. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4704. break;
  4705. }
  4706. mac_status = tr32(MAC_STATUS);
  4707. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4708. current_link_up = false;
  4709. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4710. tp->serdes_counter == 0) {
  4711. tw32_f(MAC_MODE, (tp->mac_mode |
  4712. MAC_MODE_SEND_CONFIGS));
  4713. udelay(1);
  4714. tw32_f(MAC_MODE, tp->mac_mode);
  4715. }
  4716. }
  4717. if (current_link_up) {
  4718. tp->link_config.active_speed = SPEED_1000;
  4719. tp->link_config.active_duplex = DUPLEX_FULL;
  4720. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4721. LED_CTRL_LNKLED_OVERRIDE |
  4722. LED_CTRL_1000MBPS_ON));
  4723. } else {
  4724. tp->link_config.active_speed = SPEED_UNKNOWN;
  4725. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4726. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4727. LED_CTRL_LNKLED_OVERRIDE |
  4728. LED_CTRL_TRAFFIC_OVERRIDE));
  4729. }
  4730. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4731. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4732. if (orig_pause_cfg != now_pause_cfg ||
  4733. orig_active_speed != tp->link_config.active_speed ||
  4734. orig_active_duplex != tp->link_config.active_duplex)
  4735. tg3_link_report(tp);
  4736. }
  4737. return 0;
  4738. }
  4739. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
  4740. {
  4741. int err = 0;
  4742. u32 bmsr, bmcr;
  4743. u16 current_speed = SPEED_UNKNOWN;
  4744. u8 current_duplex = DUPLEX_UNKNOWN;
  4745. bool current_link_up = false;
  4746. u32 local_adv, remote_adv, sgsr;
  4747. if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
  4748. tg3_asic_rev(tp) == ASIC_REV_5720) &&
  4749. !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
  4750. (sgsr & SERDES_TG3_SGMII_MODE)) {
  4751. if (force_reset)
  4752. tg3_phy_reset(tp);
  4753. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4754. if (!(sgsr & SERDES_TG3_LINK_UP)) {
  4755. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4756. } else {
  4757. current_link_up = true;
  4758. if (sgsr & SERDES_TG3_SPEED_1000) {
  4759. current_speed = SPEED_1000;
  4760. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4761. } else if (sgsr & SERDES_TG3_SPEED_100) {
  4762. current_speed = SPEED_100;
  4763. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4764. } else {
  4765. current_speed = SPEED_10;
  4766. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4767. }
  4768. if (sgsr & SERDES_TG3_FULL_DUPLEX)
  4769. current_duplex = DUPLEX_FULL;
  4770. else
  4771. current_duplex = DUPLEX_HALF;
  4772. }
  4773. tw32_f(MAC_MODE, tp->mac_mode);
  4774. udelay(40);
  4775. tg3_clear_mac_status(tp);
  4776. goto fiber_setup_done;
  4777. }
  4778. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4779. tw32_f(MAC_MODE, tp->mac_mode);
  4780. udelay(40);
  4781. tg3_clear_mac_status(tp);
  4782. if (force_reset)
  4783. tg3_phy_reset(tp);
  4784. tp->link_config.rmt_adv = 0;
  4785. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4786. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4787. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4788. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4789. bmsr |= BMSR_LSTATUS;
  4790. else
  4791. bmsr &= ~BMSR_LSTATUS;
  4792. }
  4793. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4794. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4795. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4796. /* do nothing, just check for link up at the end */
  4797. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4798. u32 adv, newadv;
  4799. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4800. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4801. ADVERTISE_1000XPAUSE |
  4802. ADVERTISE_1000XPSE_ASYM |
  4803. ADVERTISE_SLCT);
  4804. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4805. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4806. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4807. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4808. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4809. tg3_writephy(tp, MII_BMCR, bmcr);
  4810. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4811. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4812. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4813. return err;
  4814. }
  4815. } else {
  4816. u32 new_bmcr;
  4817. bmcr &= ~BMCR_SPEED1000;
  4818. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4819. if (tp->link_config.duplex == DUPLEX_FULL)
  4820. new_bmcr |= BMCR_FULLDPLX;
  4821. if (new_bmcr != bmcr) {
  4822. /* BMCR_SPEED1000 is a reserved bit that needs
  4823. * to be set on write.
  4824. */
  4825. new_bmcr |= BMCR_SPEED1000;
  4826. /* Force a linkdown */
  4827. if (tp->link_up) {
  4828. u32 adv;
  4829. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4830. adv &= ~(ADVERTISE_1000XFULL |
  4831. ADVERTISE_1000XHALF |
  4832. ADVERTISE_SLCT);
  4833. tg3_writephy(tp, MII_ADVERTISE, adv);
  4834. tg3_writephy(tp, MII_BMCR, bmcr |
  4835. BMCR_ANRESTART |
  4836. BMCR_ANENABLE);
  4837. udelay(10);
  4838. tg3_carrier_off(tp);
  4839. }
  4840. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4841. bmcr = new_bmcr;
  4842. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4843. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4844. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4845. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4846. bmsr |= BMSR_LSTATUS;
  4847. else
  4848. bmsr &= ~BMSR_LSTATUS;
  4849. }
  4850. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4851. }
  4852. }
  4853. if (bmsr & BMSR_LSTATUS) {
  4854. current_speed = SPEED_1000;
  4855. current_link_up = true;
  4856. if (bmcr & BMCR_FULLDPLX)
  4857. current_duplex = DUPLEX_FULL;
  4858. else
  4859. current_duplex = DUPLEX_HALF;
  4860. local_adv = 0;
  4861. remote_adv = 0;
  4862. if (bmcr & BMCR_ANENABLE) {
  4863. u32 common;
  4864. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4865. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4866. common = local_adv & remote_adv;
  4867. if (common & (ADVERTISE_1000XHALF |
  4868. ADVERTISE_1000XFULL)) {
  4869. if (common & ADVERTISE_1000XFULL)
  4870. current_duplex = DUPLEX_FULL;
  4871. else
  4872. current_duplex = DUPLEX_HALF;
  4873. tp->link_config.rmt_adv =
  4874. mii_adv_to_ethtool_adv_x(remote_adv);
  4875. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4876. /* Link is up via parallel detect */
  4877. } else {
  4878. current_link_up = false;
  4879. }
  4880. }
  4881. }
  4882. fiber_setup_done:
  4883. if (current_link_up && current_duplex == DUPLEX_FULL)
  4884. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4885. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4886. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4887. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4888. tw32_f(MAC_MODE, tp->mac_mode);
  4889. udelay(40);
  4890. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4891. tp->link_config.active_speed = current_speed;
  4892. tp->link_config.active_duplex = current_duplex;
  4893. tg3_test_and_report_link_chg(tp, current_link_up);
  4894. return err;
  4895. }
  4896. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4897. {
  4898. if (tp->serdes_counter) {
  4899. /* Give autoneg time to complete. */
  4900. tp->serdes_counter--;
  4901. return;
  4902. }
  4903. if (!tp->link_up &&
  4904. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4905. u32 bmcr;
  4906. tg3_readphy(tp, MII_BMCR, &bmcr);
  4907. if (bmcr & BMCR_ANENABLE) {
  4908. u32 phy1, phy2;
  4909. /* Select shadow register 0x1f */
  4910. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4911. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4912. /* Select expansion interrupt status register */
  4913. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4914. MII_TG3_DSP_EXP1_INT_STAT);
  4915. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4916. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4917. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4918. /* We have signal detect and not receiving
  4919. * config code words, link is up by parallel
  4920. * detection.
  4921. */
  4922. bmcr &= ~BMCR_ANENABLE;
  4923. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4924. tg3_writephy(tp, MII_BMCR, bmcr);
  4925. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4926. }
  4927. }
  4928. } else if (tp->link_up &&
  4929. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4930. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4931. u32 phy2;
  4932. /* Select expansion interrupt status register */
  4933. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4934. MII_TG3_DSP_EXP1_INT_STAT);
  4935. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4936. if (phy2 & 0x20) {
  4937. u32 bmcr;
  4938. /* Config code words received, turn on autoneg. */
  4939. tg3_readphy(tp, MII_BMCR, &bmcr);
  4940. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4941. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4942. }
  4943. }
  4944. }
  4945. static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
  4946. {
  4947. u32 val;
  4948. int err;
  4949. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4950. err = tg3_setup_fiber_phy(tp, force_reset);
  4951. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4952. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4953. else
  4954. err = tg3_setup_copper_phy(tp, force_reset);
  4955. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  4956. u32 scale;
  4957. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4958. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4959. scale = 65;
  4960. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4961. scale = 6;
  4962. else
  4963. scale = 12;
  4964. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4965. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4966. tw32(GRC_MISC_CFG, val);
  4967. }
  4968. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4969. (6 << TX_LENGTHS_IPG_SHIFT);
  4970. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  4971. tg3_asic_rev(tp) == ASIC_REV_5762)
  4972. val |= tr32(MAC_TX_LENGTHS) &
  4973. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4974. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4975. if (tp->link_config.active_speed == SPEED_1000 &&
  4976. tp->link_config.active_duplex == DUPLEX_HALF)
  4977. tw32(MAC_TX_LENGTHS, val |
  4978. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4979. else
  4980. tw32(MAC_TX_LENGTHS, val |
  4981. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4982. if (!tg3_flag(tp, 5705_PLUS)) {
  4983. if (tp->link_up) {
  4984. tw32(HOSTCC_STAT_COAL_TICKS,
  4985. tp->coal.stats_block_coalesce_usecs);
  4986. } else {
  4987. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4988. }
  4989. }
  4990. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4991. val = tr32(PCIE_PWR_MGMT_THRESH);
  4992. if (!tp->link_up)
  4993. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4994. tp->pwrmgmt_thresh;
  4995. else
  4996. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4997. tw32(PCIE_PWR_MGMT_THRESH, val);
  4998. }
  4999. return err;
  5000. }
  5001. /* tp->lock must be held */
  5002. static u64 tg3_refclk_read(struct tg3 *tp)
  5003. {
  5004. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  5005. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  5006. }
  5007. /* tp->lock must be held */
  5008. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  5009. {
  5010. u32 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  5011. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_STOP);
  5012. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  5013. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  5014. tw32_f(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_RESUME);
  5015. }
  5016. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  5017. static inline void tg3_full_unlock(struct tg3 *tp);
  5018. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  5019. {
  5020. struct tg3 *tp = netdev_priv(dev);
  5021. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  5022. SOF_TIMESTAMPING_RX_SOFTWARE |
  5023. SOF_TIMESTAMPING_SOFTWARE;
  5024. if (tg3_flag(tp, PTP_CAPABLE)) {
  5025. info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
  5026. SOF_TIMESTAMPING_RX_HARDWARE |
  5027. SOF_TIMESTAMPING_RAW_HARDWARE;
  5028. }
  5029. if (tp->ptp_clock)
  5030. info->phc_index = ptp_clock_index(tp->ptp_clock);
  5031. else
  5032. info->phc_index = -1;
  5033. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  5034. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  5035. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  5036. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  5037. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  5038. return 0;
  5039. }
  5040. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  5041. {
  5042. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5043. bool neg_adj = false;
  5044. u32 correction = 0;
  5045. if (ppb < 0) {
  5046. neg_adj = true;
  5047. ppb = -ppb;
  5048. }
  5049. /* Frequency adjustment is performed using hardware with a 24 bit
  5050. * accumulator and a programmable correction value. On each clk, the
  5051. * correction value gets added to the accumulator and when it
  5052. * overflows, the time counter is incremented/decremented.
  5053. *
  5054. * So conversion from ppb to correction value is
  5055. * ppb * (1 << 24) / 1000000000
  5056. */
  5057. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  5058. TG3_EAV_REF_CLK_CORRECT_MASK;
  5059. tg3_full_lock(tp, 0);
  5060. if (correction)
  5061. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  5062. TG3_EAV_REF_CLK_CORRECT_EN |
  5063. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  5064. else
  5065. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  5066. tg3_full_unlock(tp);
  5067. return 0;
  5068. }
  5069. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  5070. {
  5071. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5072. tg3_full_lock(tp, 0);
  5073. tp->ptp_adjust += delta;
  5074. tg3_full_unlock(tp);
  5075. return 0;
  5076. }
  5077. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  5078. {
  5079. u64 ns;
  5080. u32 remainder;
  5081. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5082. tg3_full_lock(tp, 0);
  5083. ns = tg3_refclk_read(tp);
  5084. ns += tp->ptp_adjust;
  5085. tg3_full_unlock(tp);
  5086. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  5087. ts->tv_nsec = remainder;
  5088. return 0;
  5089. }
  5090. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  5091. const struct timespec *ts)
  5092. {
  5093. u64 ns;
  5094. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5095. ns = timespec_to_ns(ts);
  5096. tg3_full_lock(tp, 0);
  5097. tg3_refclk_write(tp, ns);
  5098. tp->ptp_adjust = 0;
  5099. tg3_full_unlock(tp);
  5100. return 0;
  5101. }
  5102. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  5103. struct ptp_clock_request *rq, int on)
  5104. {
  5105. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5106. u32 clock_ctl;
  5107. int rval = 0;
  5108. switch (rq->type) {
  5109. case PTP_CLK_REQ_PEROUT:
  5110. if (rq->perout.index != 0)
  5111. return -EINVAL;
  5112. tg3_full_lock(tp, 0);
  5113. clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  5114. clock_ctl &= ~TG3_EAV_CTL_TSYNC_GPIO_MASK;
  5115. if (on) {
  5116. u64 nsec;
  5117. nsec = rq->perout.start.sec * 1000000000ULL +
  5118. rq->perout.start.nsec;
  5119. if (rq->perout.period.sec || rq->perout.period.nsec) {
  5120. netdev_warn(tp->dev,
  5121. "Device supports only a one-shot timesync output, period must be 0\n");
  5122. rval = -EINVAL;
  5123. goto err_out;
  5124. }
  5125. if (nsec & (1ULL << 63)) {
  5126. netdev_warn(tp->dev,
  5127. "Start value (nsec) is over limit. Maximum size of start is only 63 bits\n");
  5128. rval = -EINVAL;
  5129. goto err_out;
  5130. }
  5131. tw32(TG3_EAV_WATCHDOG0_LSB, (nsec & 0xffffffff));
  5132. tw32(TG3_EAV_WATCHDOG0_MSB,
  5133. TG3_EAV_WATCHDOG0_EN |
  5134. ((nsec >> 32) & TG3_EAV_WATCHDOG_MSB_MASK));
  5135. tw32(TG3_EAV_REF_CLCK_CTL,
  5136. clock_ctl | TG3_EAV_CTL_TSYNC_WDOG0);
  5137. } else {
  5138. tw32(TG3_EAV_WATCHDOG0_MSB, 0);
  5139. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl);
  5140. }
  5141. err_out:
  5142. tg3_full_unlock(tp);
  5143. return rval;
  5144. default:
  5145. break;
  5146. }
  5147. return -EOPNOTSUPP;
  5148. }
  5149. static const struct ptp_clock_info tg3_ptp_caps = {
  5150. .owner = THIS_MODULE,
  5151. .name = "tg3 clock",
  5152. .max_adj = 250000000,
  5153. .n_alarm = 0,
  5154. .n_ext_ts = 0,
  5155. .n_per_out = 1,
  5156. .pps = 0,
  5157. .adjfreq = tg3_ptp_adjfreq,
  5158. .adjtime = tg3_ptp_adjtime,
  5159. .gettime = tg3_ptp_gettime,
  5160. .settime = tg3_ptp_settime,
  5161. .enable = tg3_ptp_enable,
  5162. };
  5163. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  5164. struct skb_shared_hwtstamps *timestamp)
  5165. {
  5166. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  5167. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  5168. tp->ptp_adjust);
  5169. }
  5170. /* tp->lock must be held */
  5171. static void tg3_ptp_init(struct tg3 *tp)
  5172. {
  5173. if (!tg3_flag(tp, PTP_CAPABLE))
  5174. return;
  5175. /* Initialize the hardware clock to the system time. */
  5176. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  5177. tp->ptp_adjust = 0;
  5178. tp->ptp_info = tg3_ptp_caps;
  5179. }
  5180. /* tp->lock must be held */
  5181. static void tg3_ptp_resume(struct tg3 *tp)
  5182. {
  5183. if (!tg3_flag(tp, PTP_CAPABLE))
  5184. return;
  5185. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  5186. tp->ptp_adjust = 0;
  5187. }
  5188. static void tg3_ptp_fini(struct tg3 *tp)
  5189. {
  5190. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  5191. return;
  5192. ptp_clock_unregister(tp->ptp_clock);
  5193. tp->ptp_clock = NULL;
  5194. tp->ptp_adjust = 0;
  5195. }
  5196. static inline int tg3_irq_sync(struct tg3 *tp)
  5197. {
  5198. return tp->irq_sync;
  5199. }
  5200. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  5201. {
  5202. int i;
  5203. dst = (u32 *)((u8 *)dst + off);
  5204. for (i = 0; i < len; i += sizeof(u32))
  5205. *dst++ = tr32(off + i);
  5206. }
  5207. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  5208. {
  5209. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  5210. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  5211. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  5212. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  5213. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  5214. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  5215. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  5216. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  5217. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  5218. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  5219. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  5220. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  5221. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  5222. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  5223. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  5224. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  5225. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  5226. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  5227. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  5228. if (tg3_flag(tp, SUPPORT_MSIX))
  5229. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  5230. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  5231. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  5232. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  5233. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  5234. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  5235. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  5236. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  5237. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  5238. if (!tg3_flag(tp, 5705_PLUS)) {
  5239. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  5240. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  5241. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  5242. }
  5243. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  5244. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  5245. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  5246. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  5247. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  5248. if (tg3_flag(tp, NVRAM))
  5249. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  5250. }
  5251. static void tg3_dump_state(struct tg3 *tp)
  5252. {
  5253. int i;
  5254. u32 *regs;
  5255. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  5256. if (!regs)
  5257. return;
  5258. if (tg3_flag(tp, PCI_EXPRESS)) {
  5259. /* Read up to but not including private PCI registers */
  5260. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  5261. regs[i / sizeof(u32)] = tr32(i);
  5262. } else
  5263. tg3_dump_legacy_regs(tp, regs);
  5264. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  5265. if (!regs[i + 0] && !regs[i + 1] &&
  5266. !regs[i + 2] && !regs[i + 3])
  5267. continue;
  5268. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  5269. i * 4,
  5270. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  5271. }
  5272. kfree(regs);
  5273. for (i = 0; i < tp->irq_cnt; i++) {
  5274. struct tg3_napi *tnapi = &tp->napi[i];
  5275. /* SW status block */
  5276. netdev_err(tp->dev,
  5277. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5278. i,
  5279. tnapi->hw_status->status,
  5280. tnapi->hw_status->status_tag,
  5281. tnapi->hw_status->rx_jumbo_consumer,
  5282. tnapi->hw_status->rx_consumer,
  5283. tnapi->hw_status->rx_mini_consumer,
  5284. tnapi->hw_status->idx[0].rx_producer,
  5285. tnapi->hw_status->idx[0].tx_consumer);
  5286. netdev_err(tp->dev,
  5287. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  5288. i,
  5289. tnapi->last_tag, tnapi->last_irq_tag,
  5290. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  5291. tnapi->rx_rcb_ptr,
  5292. tnapi->prodring.rx_std_prod_idx,
  5293. tnapi->prodring.rx_std_cons_idx,
  5294. tnapi->prodring.rx_jmb_prod_idx,
  5295. tnapi->prodring.rx_jmb_cons_idx);
  5296. }
  5297. }
  5298. /* This is called whenever we suspect that the system chipset is re-
  5299. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  5300. * is bogus tx completions. We try to recover by setting the
  5301. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  5302. * in the workqueue.
  5303. */
  5304. static void tg3_tx_recover(struct tg3 *tp)
  5305. {
  5306. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  5307. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  5308. netdev_warn(tp->dev,
  5309. "The system may be re-ordering memory-mapped I/O "
  5310. "cycles to the network device, attempting to recover. "
  5311. "Please report the problem to the driver maintainer "
  5312. "and include system chipset information.\n");
  5313. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  5314. }
  5315. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  5316. {
  5317. /* Tell compiler to fetch tx indices from memory. */
  5318. barrier();
  5319. return tnapi->tx_pending -
  5320. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  5321. }
  5322. /* Tigon3 never reports partial packet sends. So we do not
  5323. * need special logic to handle SKBs that have not had all
  5324. * of their frags sent yet, like SunGEM does.
  5325. */
  5326. static void tg3_tx(struct tg3_napi *tnapi)
  5327. {
  5328. struct tg3 *tp = tnapi->tp;
  5329. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  5330. u32 sw_idx = tnapi->tx_cons;
  5331. struct netdev_queue *txq;
  5332. int index = tnapi - tp->napi;
  5333. unsigned int pkts_compl = 0, bytes_compl = 0;
  5334. if (tg3_flag(tp, ENABLE_TSS))
  5335. index--;
  5336. txq = netdev_get_tx_queue(tp->dev, index);
  5337. while (sw_idx != hw_idx) {
  5338. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  5339. struct sk_buff *skb = ri->skb;
  5340. int i, tx_bug = 0;
  5341. if (unlikely(skb == NULL)) {
  5342. tg3_tx_recover(tp);
  5343. return;
  5344. }
  5345. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  5346. struct skb_shared_hwtstamps timestamp;
  5347. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  5348. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  5349. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  5350. skb_tstamp_tx(skb, &timestamp);
  5351. }
  5352. pci_unmap_single(tp->pdev,
  5353. dma_unmap_addr(ri, mapping),
  5354. skb_headlen(skb),
  5355. PCI_DMA_TODEVICE);
  5356. ri->skb = NULL;
  5357. while (ri->fragmented) {
  5358. ri->fragmented = false;
  5359. sw_idx = NEXT_TX(sw_idx);
  5360. ri = &tnapi->tx_buffers[sw_idx];
  5361. }
  5362. sw_idx = NEXT_TX(sw_idx);
  5363. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5364. ri = &tnapi->tx_buffers[sw_idx];
  5365. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  5366. tx_bug = 1;
  5367. pci_unmap_page(tp->pdev,
  5368. dma_unmap_addr(ri, mapping),
  5369. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  5370. PCI_DMA_TODEVICE);
  5371. while (ri->fragmented) {
  5372. ri->fragmented = false;
  5373. sw_idx = NEXT_TX(sw_idx);
  5374. ri = &tnapi->tx_buffers[sw_idx];
  5375. }
  5376. sw_idx = NEXT_TX(sw_idx);
  5377. }
  5378. pkts_compl++;
  5379. bytes_compl += skb->len;
  5380. dev_kfree_skb(skb);
  5381. if (unlikely(tx_bug)) {
  5382. tg3_tx_recover(tp);
  5383. return;
  5384. }
  5385. }
  5386. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  5387. tnapi->tx_cons = sw_idx;
  5388. /* Need to make the tx_cons update visible to tg3_start_xmit()
  5389. * before checking for netif_queue_stopped(). Without the
  5390. * memory barrier, there is a small possibility that tg3_start_xmit()
  5391. * will miss it and cause the queue to be stopped forever.
  5392. */
  5393. smp_mb();
  5394. if (unlikely(netif_tx_queue_stopped(txq) &&
  5395. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  5396. __netif_tx_lock(txq, smp_processor_id());
  5397. if (netif_tx_queue_stopped(txq) &&
  5398. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  5399. netif_tx_wake_queue(txq);
  5400. __netif_tx_unlock(txq);
  5401. }
  5402. }
  5403. static void tg3_frag_free(bool is_frag, void *data)
  5404. {
  5405. if (is_frag)
  5406. put_page(virt_to_head_page(data));
  5407. else
  5408. kfree(data);
  5409. }
  5410. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  5411. {
  5412. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  5413. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5414. if (!ri->data)
  5415. return;
  5416. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  5417. map_sz, PCI_DMA_FROMDEVICE);
  5418. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  5419. ri->data = NULL;
  5420. }
  5421. /* Returns size of skb allocated or < 0 on error.
  5422. *
  5423. * We only need to fill in the address because the other members
  5424. * of the RX descriptor are invariant, see tg3_init_rings.
  5425. *
  5426. * Note the purposeful assymetry of cpu vs. chip accesses. For
  5427. * posting buffers we only dirty the first cache line of the RX
  5428. * descriptor (containing the address). Whereas for the RX status
  5429. * buffers the cpu only reads the last cacheline of the RX descriptor
  5430. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  5431. */
  5432. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  5433. u32 opaque_key, u32 dest_idx_unmasked,
  5434. unsigned int *frag_size)
  5435. {
  5436. struct tg3_rx_buffer_desc *desc;
  5437. struct ring_info *map;
  5438. u8 *data;
  5439. dma_addr_t mapping;
  5440. int skb_size, data_size, dest_idx;
  5441. switch (opaque_key) {
  5442. case RXD_OPAQUE_RING_STD:
  5443. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5444. desc = &tpr->rx_std[dest_idx];
  5445. map = &tpr->rx_std_buffers[dest_idx];
  5446. data_size = tp->rx_pkt_map_sz;
  5447. break;
  5448. case RXD_OPAQUE_RING_JUMBO:
  5449. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5450. desc = &tpr->rx_jmb[dest_idx].std;
  5451. map = &tpr->rx_jmb_buffers[dest_idx];
  5452. data_size = TG3_RX_JMB_MAP_SZ;
  5453. break;
  5454. default:
  5455. return -EINVAL;
  5456. }
  5457. /* Do not overwrite any of the map or rp information
  5458. * until we are sure we can commit to a new buffer.
  5459. *
  5460. * Callers depend upon this behavior and assume that
  5461. * we leave everything unchanged if we fail.
  5462. */
  5463. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  5464. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5465. if (skb_size <= PAGE_SIZE) {
  5466. data = netdev_alloc_frag(skb_size);
  5467. *frag_size = skb_size;
  5468. } else {
  5469. data = kmalloc(skb_size, GFP_ATOMIC);
  5470. *frag_size = 0;
  5471. }
  5472. if (!data)
  5473. return -ENOMEM;
  5474. mapping = pci_map_single(tp->pdev,
  5475. data + TG3_RX_OFFSET(tp),
  5476. data_size,
  5477. PCI_DMA_FROMDEVICE);
  5478. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  5479. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  5480. return -EIO;
  5481. }
  5482. map->data = data;
  5483. dma_unmap_addr_set(map, mapping, mapping);
  5484. desc->addr_hi = ((u64)mapping >> 32);
  5485. desc->addr_lo = ((u64)mapping & 0xffffffff);
  5486. return data_size;
  5487. }
  5488. /* We only need to move over in the address because the other
  5489. * members of the RX descriptor are invariant. See notes above
  5490. * tg3_alloc_rx_data for full details.
  5491. */
  5492. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  5493. struct tg3_rx_prodring_set *dpr,
  5494. u32 opaque_key, int src_idx,
  5495. u32 dest_idx_unmasked)
  5496. {
  5497. struct tg3 *tp = tnapi->tp;
  5498. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5499. struct ring_info *src_map, *dest_map;
  5500. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5501. int dest_idx;
  5502. switch (opaque_key) {
  5503. case RXD_OPAQUE_RING_STD:
  5504. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5505. dest_desc = &dpr->rx_std[dest_idx];
  5506. dest_map = &dpr->rx_std_buffers[dest_idx];
  5507. src_desc = &spr->rx_std[src_idx];
  5508. src_map = &spr->rx_std_buffers[src_idx];
  5509. break;
  5510. case RXD_OPAQUE_RING_JUMBO:
  5511. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5512. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5513. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5514. src_desc = &spr->rx_jmb[src_idx].std;
  5515. src_map = &spr->rx_jmb_buffers[src_idx];
  5516. break;
  5517. default:
  5518. return;
  5519. }
  5520. dest_map->data = src_map->data;
  5521. dma_unmap_addr_set(dest_map, mapping,
  5522. dma_unmap_addr(src_map, mapping));
  5523. dest_desc->addr_hi = src_desc->addr_hi;
  5524. dest_desc->addr_lo = src_desc->addr_lo;
  5525. /* Ensure that the update to the skb happens after the physical
  5526. * addresses have been transferred to the new BD location.
  5527. */
  5528. smp_wmb();
  5529. src_map->data = NULL;
  5530. }
  5531. /* The RX ring scheme is composed of multiple rings which post fresh
  5532. * buffers to the chip, and one special ring the chip uses to report
  5533. * status back to the host.
  5534. *
  5535. * The special ring reports the status of received packets to the
  5536. * host. The chip does not write into the original descriptor the
  5537. * RX buffer was obtained from. The chip simply takes the original
  5538. * descriptor as provided by the host, updates the status and length
  5539. * field, then writes this into the next status ring entry.
  5540. *
  5541. * Each ring the host uses to post buffers to the chip is described
  5542. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5543. * it is first placed into the on-chip ram. When the packet's length
  5544. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5545. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5546. * which is within the range of the new packet's length is chosen.
  5547. *
  5548. * The "separate ring for rx status" scheme may sound queer, but it makes
  5549. * sense from a cache coherency perspective. If only the host writes
  5550. * to the buffer post rings, and only the chip writes to the rx status
  5551. * rings, then cache lines never move beyond shared-modified state.
  5552. * If both the host and chip were to write into the same ring, cache line
  5553. * eviction could occur since both entities want it in an exclusive state.
  5554. */
  5555. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5556. {
  5557. struct tg3 *tp = tnapi->tp;
  5558. u32 work_mask, rx_std_posted = 0;
  5559. u32 std_prod_idx, jmb_prod_idx;
  5560. u32 sw_idx = tnapi->rx_rcb_ptr;
  5561. u16 hw_idx;
  5562. int received;
  5563. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5564. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5565. /*
  5566. * We need to order the read of hw_idx and the read of
  5567. * the opaque cookie.
  5568. */
  5569. rmb();
  5570. work_mask = 0;
  5571. received = 0;
  5572. std_prod_idx = tpr->rx_std_prod_idx;
  5573. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5574. while (sw_idx != hw_idx && budget > 0) {
  5575. struct ring_info *ri;
  5576. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5577. unsigned int len;
  5578. struct sk_buff *skb;
  5579. dma_addr_t dma_addr;
  5580. u32 opaque_key, desc_idx, *post_ptr;
  5581. u8 *data;
  5582. u64 tstamp = 0;
  5583. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5584. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5585. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5586. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5587. dma_addr = dma_unmap_addr(ri, mapping);
  5588. data = ri->data;
  5589. post_ptr = &std_prod_idx;
  5590. rx_std_posted++;
  5591. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5592. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5593. dma_addr = dma_unmap_addr(ri, mapping);
  5594. data = ri->data;
  5595. post_ptr = &jmb_prod_idx;
  5596. } else
  5597. goto next_pkt_nopost;
  5598. work_mask |= opaque_key;
  5599. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  5600. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  5601. drop_it:
  5602. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5603. desc_idx, *post_ptr);
  5604. drop_it_no_recycle:
  5605. /* Other statistics kept track of by card. */
  5606. tp->rx_dropped++;
  5607. goto next_pkt;
  5608. }
  5609. prefetch(data + TG3_RX_OFFSET(tp));
  5610. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5611. ETH_FCS_LEN;
  5612. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5613. RXD_FLAG_PTPSTAT_PTPV1 ||
  5614. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5615. RXD_FLAG_PTPSTAT_PTPV2) {
  5616. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5617. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5618. }
  5619. if (len > TG3_RX_COPY_THRESH(tp)) {
  5620. int skb_size;
  5621. unsigned int frag_size;
  5622. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5623. *post_ptr, &frag_size);
  5624. if (skb_size < 0)
  5625. goto drop_it;
  5626. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5627. PCI_DMA_FROMDEVICE);
  5628. skb = build_skb(data, frag_size);
  5629. if (!skb) {
  5630. tg3_frag_free(frag_size != 0, data);
  5631. goto drop_it_no_recycle;
  5632. }
  5633. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5634. /* Ensure that the update to the data happens
  5635. * after the usage of the old DMA mapping.
  5636. */
  5637. smp_wmb();
  5638. ri->data = NULL;
  5639. } else {
  5640. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5641. desc_idx, *post_ptr);
  5642. skb = netdev_alloc_skb(tp->dev,
  5643. len + TG3_RAW_IP_ALIGN);
  5644. if (skb == NULL)
  5645. goto drop_it_no_recycle;
  5646. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5647. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5648. memcpy(skb->data,
  5649. data + TG3_RX_OFFSET(tp),
  5650. len);
  5651. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5652. }
  5653. skb_put(skb, len);
  5654. if (tstamp)
  5655. tg3_hwclock_to_timestamp(tp, tstamp,
  5656. skb_hwtstamps(skb));
  5657. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5658. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5659. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5660. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5661. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5662. else
  5663. skb_checksum_none_assert(skb);
  5664. skb->protocol = eth_type_trans(skb, tp->dev);
  5665. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5666. skb->protocol != htons(ETH_P_8021Q)) {
  5667. dev_kfree_skb(skb);
  5668. goto drop_it_no_recycle;
  5669. }
  5670. if (desc->type_flags & RXD_FLAG_VLAN &&
  5671. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5672. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
  5673. desc->err_vlan & RXD_VLAN_MASK);
  5674. napi_gro_receive(&tnapi->napi, skb);
  5675. received++;
  5676. budget--;
  5677. next_pkt:
  5678. (*post_ptr)++;
  5679. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5680. tpr->rx_std_prod_idx = std_prod_idx &
  5681. tp->rx_std_ring_mask;
  5682. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5683. tpr->rx_std_prod_idx);
  5684. work_mask &= ~RXD_OPAQUE_RING_STD;
  5685. rx_std_posted = 0;
  5686. }
  5687. next_pkt_nopost:
  5688. sw_idx++;
  5689. sw_idx &= tp->rx_ret_ring_mask;
  5690. /* Refresh hw_idx to see if there is new work */
  5691. if (sw_idx == hw_idx) {
  5692. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5693. rmb();
  5694. }
  5695. }
  5696. /* ACK the status ring. */
  5697. tnapi->rx_rcb_ptr = sw_idx;
  5698. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5699. /* Refill RX ring(s). */
  5700. if (!tg3_flag(tp, ENABLE_RSS)) {
  5701. /* Sync BD data before updating mailbox */
  5702. wmb();
  5703. if (work_mask & RXD_OPAQUE_RING_STD) {
  5704. tpr->rx_std_prod_idx = std_prod_idx &
  5705. tp->rx_std_ring_mask;
  5706. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5707. tpr->rx_std_prod_idx);
  5708. }
  5709. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5710. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5711. tp->rx_jmb_ring_mask;
  5712. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5713. tpr->rx_jmb_prod_idx);
  5714. }
  5715. mmiowb();
  5716. } else if (work_mask) {
  5717. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5718. * updated before the producer indices can be updated.
  5719. */
  5720. smp_wmb();
  5721. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5722. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5723. if (tnapi != &tp->napi[1]) {
  5724. tp->rx_refill = true;
  5725. napi_schedule(&tp->napi[1].napi);
  5726. }
  5727. }
  5728. return received;
  5729. }
  5730. static void tg3_poll_link(struct tg3 *tp)
  5731. {
  5732. /* handle link change and other phy events */
  5733. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5734. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5735. if (sblk->status & SD_STATUS_LINK_CHG) {
  5736. sblk->status = SD_STATUS_UPDATED |
  5737. (sblk->status & ~SD_STATUS_LINK_CHG);
  5738. spin_lock(&tp->lock);
  5739. if (tg3_flag(tp, USE_PHYLIB)) {
  5740. tw32_f(MAC_STATUS,
  5741. (MAC_STATUS_SYNC_CHANGED |
  5742. MAC_STATUS_CFG_CHANGED |
  5743. MAC_STATUS_MI_COMPLETION |
  5744. MAC_STATUS_LNKSTATE_CHANGED));
  5745. udelay(40);
  5746. } else
  5747. tg3_setup_phy(tp, false);
  5748. spin_unlock(&tp->lock);
  5749. }
  5750. }
  5751. }
  5752. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5753. struct tg3_rx_prodring_set *dpr,
  5754. struct tg3_rx_prodring_set *spr)
  5755. {
  5756. u32 si, di, cpycnt, src_prod_idx;
  5757. int i, err = 0;
  5758. while (1) {
  5759. src_prod_idx = spr->rx_std_prod_idx;
  5760. /* Make sure updates to the rx_std_buffers[] entries and the
  5761. * standard producer index are seen in the correct order.
  5762. */
  5763. smp_rmb();
  5764. if (spr->rx_std_cons_idx == src_prod_idx)
  5765. break;
  5766. if (spr->rx_std_cons_idx < src_prod_idx)
  5767. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5768. else
  5769. cpycnt = tp->rx_std_ring_mask + 1 -
  5770. spr->rx_std_cons_idx;
  5771. cpycnt = min(cpycnt,
  5772. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5773. si = spr->rx_std_cons_idx;
  5774. di = dpr->rx_std_prod_idx;
  5775. for (i = di; i < di + cpycnt; i++) {
  5776. if (dpr->rx_std_buffers[i].data) {
  5777. cpycnt = i - di;
  5778. err = -ENOSPC;
  5779. break;
  5780. }
  5781. }
  5782. if (!cpycnt)
  5783. break;
  5784. /* Ensure that updates to the rx_std_buffers ring and the
  5785. * shadowed hardware producer ring from tg3_recycle_skb() are
  5786. * ordered correctly WRT the skb check above.
  5787. */
  5788. smp_rmb();
  5789. memcpy(&dpr->rx_std_buffers[di],
  5790. &spr->rx_std_buffers[si],
  5791. cpycnt * sizeof(struct ring_info));
  5792. for (i = 0; i < cpycnt; i++, di++, si++) {
  5793. struct tg3_rx_buffer_desc *sbd, *dbd;
  5794. sbd = &spr->rx_std[si];
  5795. dbd = &dpr->rx_std[di];
  5796. dbd->addr_hi = sbd->addr_hi;
  5797. dbd->addr_lo = sbd->addr_lo;
  5798. }
  5799. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5800. tp->rx_std_ring_mask;
  5801. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5802. tp->rx_std_ring_mask;
  5803. }
  5804. while (1) {
  5805. src_prod_idx = spr->rx_jmb_prod_idx;
  5806. /* Make sure updates to the rx_jmb_buffers[] entries and
  5807. * the jumbo producer index are seen in the correct order.
  5808. */
  5809. smp_rmb();
  5810. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5811. break;
  5812. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5813. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5814. else
  5815. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5816. spr->rx_jmb_cons_idx;
  5817. cpycnt = min(cpycnt,
  5818. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5819. si = spr->rx_jmb_cons_idx;
  5820. di = dpr->rx_jmb_prod_idx;
  5821. for (i = di; i < di + cpycnt; i++) {
  5822. if (dpr->rx_jmb_buffers[i].data) {
  5823. cpycnt = i - di;
  5824. err = -ENOSPC;
  5825. break;
  5826. }
  5827. }
  5828. if (!cpycnt)
  5829. break;
  5830. /* Ensure that updates to the rx_jmb_buffers ring and the
  5831. * shadowed hardware producer ring from tg3_recycle_skb() are
  5832. * ordered correctly WRT the skb check above.
  5833. */
  5834. smp_rmb();
  5835. memcpy(&dpr->rx_jmb_buffers[di],
  5836. &spr->rx_jmb_buffers[si],
  5837. cpycnt * sizeof(struct ring_info));
  5838. for (i = 0; i < cpycnt; i++, di++, si++) {
  5839. struct tg3_rx_buffer_desc *sbd, *dbd;
  5840. sbd = &spr->rx_jmb[si].std;
  5841. dbd = &dpr->rx_jmb[di].std;
  5842. dbd->addr_hi = sbd->addr_hi;
  5843. dbd->addr_lo = sbd->addr_lo;
  5844. }
  5845. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5846. tp->rx_jmb_ring_mask;
  5847. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5848. tp->rx_jmb_ring_mask;
  5849. }
  5850. return err;
  5851. }
  5852. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5853. {
  5854. struct tg3 *tp = tnapi->tp;
  5855. /* run TX completion thread */
  5856. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5857. tg3_tx(tnapi);
  5858. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5859. return work_done;
  5860. }
  5861. if (!tnapi->rx_rcb_prod_idx)
  5862. return work_done;
  5863. /* run RX thread, within the bounds set by NAPI.
  5864. * All RX "locking" is done by ensuring outside
  5865. * code synchronizes with tg3->napi.poll()
  5866. */
  5867. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5868. work_done += tg3_rx(tnapi, budget - work_done);
  5869. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5870. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5871. int i, err = 0;
  5872. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5873. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5874. tp->rx_refill = false;
  5875. for (i = 1; i <= tp->rxq_cnt; i++)
  5876. err |= tg3_rx_prodring_xfer(tp, dpr,
  5877. &tp->napi[i].prodring);
  5878. wmb();
  5879. if (std_prod_idx != dpr->rx_std_prod_idx)
  5880. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5881. dpr->rx_std_prod_idx);
  5882. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5883. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5884. dpr->rx_jmb_prod_idx);
  5885. mmiowb();
  5886. if (err)
  5887. tw32_f(HOSTCC_MODE, tp->coal_now);
  5888. }
  5889. return work_done;
  5890. }
  5891. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5892. {
  5893. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5894. schedule_work(&tp->reset_task);
  5895. }
  5896. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5897. {
  5898. cancel_work_sync(&tp->reset_task);
  5899. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5900. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5901. }
  5902. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5903. {
  5904. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5905. struct tg3 *tp = tnapi->tp;
  5906. int work_done = 0;
  5907. struct tg3_hw_status *sblk = tnapi->hw_status;
  5908. while (1) {
  5909. work_done = tg3_poll_work(tnapi, work_done, budget);
  5910. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5911. goto tx_recovery;
  5912. if (unlikely(work_done >= budget))
  5913. break;
  5914. /* tp->last_tag is used in tg3_int_reenable() below
  5915. * to tell the hw how much work has been processed,
  5916. * so we must read it before checking for more work.
  5917. */
  5918. tnapi->last_tag = sblk->status_tag;
  5919. tnapi->last_irq_tag = tnapi->last_tag;
  5920. rmb();
  5921. /* check for RX/TX work to do */
  5922. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5923. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5924. /* This test here is not race free, but will reduce
  5925. * the number of interrupts by looping again.
  5926. */
  5927. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5928. continue;
  5929. napi_complete(napi);
  5930. /* Reenable interrupts. */
  5931. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5932. /* This test here is synchronized by napi_schedule()
  5933. * and napi_complete() to close the race condition.
  5934. */
  5935. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5936. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5937. HOSTCC_MODE_ENABLE |
  5938. tnapi->coal_now);
  5939. }
  5940. mmiowb();
  5941. break;
  5942. }
  5943. }
  5944. return work_done;
  5945. tx_recovery:
  5946. /* work_done is guaranteed to be less than budget. */
  5947. napi_complete(napi);
  5948. tg3_reset_task_schedule(tp);
  5949. return work_done;
  5950. }
  5951. static void tg3_process_error(struct tg3 *tp)
  5952. {
  5953. u32 val;
  5954. bool real_error = false;
  5955. if (tg3_flag(tp, ERROR_PROCESSED))
  5956. return;
  5957. /* Check Flow Attention register */
  5958. val = tr32(HOSTCC_FLOW_ATTN);
  5959. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5960. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5961. real_error = true;
  5962. }
  5963. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5964. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5965. real_error = true;
  5966. }
  5967. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5968. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5969. real_error = true;
  5970. }
  5971. if (!real_error)
  5972. return;
  5973. tg3_dump_state(tp);
  5974. tg3_flag_set(tp, ERROR_PROCESSED);
  5975. tg3_reset_task_schedule(tp);
  5976. }
  5977. static int tg3_poll(struct napi_struct *napi, int budget)
  5978. {
  5979. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5980. struct tg3 *tp = tnapi->tp;
  5981. int work_done = 0;
  5982. struct tg3_hw_status *sblk = tnapi->hw_status;
  5983. while (1) {
  5984. if (sblk->status & SD_STATUS_ERROR)
  5985. tg3_process_error(tp);
  5986. tg3_poll_link(tp);
  5987. work_done = tg3_poll_work(tnapi, work_done, budget);
  5988. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5989. goto tx_recovery;
  5990. if (unlikely(work_done >= budget))
  5991. break;
  5992. if (tg3_flag(tp, TAGGED_STATUS)) {
  5993. /* tp->last_tag is used in tg3_int_reenable() below
  5994. * to tell the hw how much work has been processed,
  5995. * so we must read it before checking for more work.
  5996. */
  5997. tnapi->last_tag = sblk->status_tag;
  5998. tnapi->last_irq_tag = tnapi->last_tag;
  5999. rmb();
  6000. } else
  6001. sblk->status &= ~SD_STATUS_UPDATED;
  6002. if (likely(!tg3_has_work(tnapi))) {
  6003. napi_complete(napi);
  6004. tg3_int_reenable(tnapi);
  6005. break;
  6006. }
  6007. }
  6008. return work_done;
  6009. tx_recovery:
  6010. /* work_done is guaranteed to be less than budget. */
  6011. napi_complete(napi);
  6012. tg3_reset_task_schedule(tp);
  6013. return work_done;
  6014. }
  6015. static void tg3_napi_disable(struct tg3 *tp)
  6016. {
  6017. int i;
  6018. for (i = tp->irq_cnt - 1; i >= 0; i--)
  6019. napi_disable(&tp->napi[i].napi);
  6020. }
  6021. static void tg3_napi_enable(struct tg3 *tp)
  6022. {
  6023. int i;
  6024. for (i = 0; i < tp->irq_cnt; i++)
  6025. napi_enable(&tp->napi[i].napi);
  6026. }
  6027. static void tg3_napi_init(struct tg3 *tp)
  6028. {
  6029. int i;
  6030. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  6031. for (i = 1; i < tp->irq_cnt; i++)
  6032. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  6033. }
  6034. static void tg3_napi_fini(struct tg3 *tp)
  6035. {
  6036. int i;
  6037. for (i = 0; i < tp->irq_cnt; i++)
  6038. netif_napi_del(&tp->napi[i].napi);
  6039. }
  6040. static inline void tg3_netif_stop(struct tg3 *tp)
  6041. {
  6042. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  6043. tg3_napi_disable(tp);
  6044. netif_carrier_off(tp->dev);
  6045. netif_tx_disable(tp->dev);
  6046. }
  6047. /* tp->lock must be held */
  6048. static inline void tg3_netif_start(struct tg3 *tp)
  6049. {
  6050. tg3_ptp_resume(tp);
  6051. /* NOTE: unconditional netif_tx_wake_all_queues is only
  6052. * appropriate so long as all callers are assured to
  6053. * have free tx slots (such as after tg3_init_hw)
  6054. */
  6055. netif_tx_wake_all_queues(tp->dev);
  6056. if (tp->link_up)
  6057. netif_carrier_on(tp->dev);
  6058. tg3_napi_enable(tp);
  6059. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  6060. tg3_enable_ints(tp);
  6061. }
  6062. static void tg3_irq_quiesce(struct tg3 *tp)
  6063. {
  6064. int i;
  6065. BUG_ON(tp->irq_sync);
  6066. tp->irq_sync = 1;
  6067. smp_mb();
  6068. for (i = 0; i < tp->irq_cnt; i++)
  6069. synchronize_irq(tp->napi[i].irq_vec);
  6070. }
  6071. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  6072. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  6073. * with as well. Most of the time, this is not necessary except when
  6074. * shutting down the device.
  6075. */
  6076. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  6077. {
  6078. spin_lock_bh(&tp->lock);
  6079. if (irq_sync)
  6080. tg3_irq_quiesce(tp);
  6081. }
  6082. static inline void tg3_full_unlock(struct tg3 *tp)
  6083. {
  6084. spin_unlock_bh(&tp->lock);
  6085. }
  6086. /* One-shot MSI handler - Chip automatically disables interrupt
  6087. * after sending MSI so driver doesn't have to do it.
  6088. */
  6089. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  6090. {
  6091. struct tg3_napi *tnapi = dev_id;
  6092. struct tg3 *tp = tnapi->tp;
  6093. prefetch(tnapi->hw_status);
  6094. if (tnapi->rx_rcb)
  6095. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6096. if (likely(!tg3_irq_sync(tp)))
  6097. napi_schedule(&tnapi->napi);
  6098. return IRQ_HANDLED;
  6099. }
  6100. /* MSI ISR - No need to check for interrupt sharing and no need to
  6101. * flush status block and interrupt mailbox. PCI ordering rules
  6102. * guarantee that MSI will arrive after the status block.
  6103. */
  6104. static irqreturn_t tg3_msi(int irq, void *dev_id)
  6105. {
  6106. struct tg3_napi *tnapi = dev_id;
  6107. struct tg3 *tp = tnapi->tp;
  6108. prefetch(tnapi->hw_status);
  6109. if (tnapi->rx_rcb)
  6110. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6111. /*
  6112. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6113. * chip-internal interrupt pending events.
  6114. * Writing non-zero to intr-mbox-0 additional tells the
  6115. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6116. * event coalescing.
  6117. */
  6118. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  6119. if (likely(!tg3_irq_sync(tp)))
  6120. napi_schedule(&tnapi->napi);
  6121. return IRQ_RETVAL(1);
  6122. }
  6123. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  6124. {
  6125. struct tg3_napi *tnapi = dev_id;
  6126. struct tg3 *tp = tnapi->tp;
  6127. struct tg3_hw_status *sblk = tnapi->hw_status;
  6128. unsigned int handled = 1;
  6129. /* In INTx mode, it is possible for the interrupt to arrive at
  6130. * the CPU before the status block posted prior to the interrupt.
  6131. * Reading the PCI State register will confirm whether the
  6132. * interrupt is ours and will flush the status block.
  6133. */
  6134. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  6135. if (tg3_flag(tp, CHIP_RESETTING) ||
  6136. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6137. handled = 0;
  6138. goto out;
  6139. }
  6140. }
  6141. /*
  6142. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6143. * chip-internal interrupt pending events.
  6144. * Writing non-zero to intr-mbox-0 additional tells the
  6145. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6146. * event coalescing.
  6147. *
  6148. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6149. * spurious interrupts. The flush impacts performance but
  6150. * excessive spurious interrupts can be worse in some cases.
  6151. */
  6152. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6153. if (tg3_irq_sync(tp))
  6154. goto out;
  6155. sblk->status &= ~SD_STATUS_UPDATED;
  6156. if (likely(tg3_has_work(tnapi))) {
  6157. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6158. napi_schedule(&tnapi->napi);
  6159. } else {
  6160. /* No work, shared interrupt perhaps? re-enable
  6161. * interrupts, and flush that PCI write
  6162. */
  6163. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  6164. 0x00000000);
  6165. }
  6166. out:
  6167. return IRQ_RETVAL(handled);
  6168. }
  6169. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  6170. {
  6171. struct tg3_napi *tnapi = dev_id;
  6172. struct tg3 *tp = tnapi->tp;
  6173. struct tg3_hw_status *sblk = tnapi->hw_status;
  6174. unsigned int handled = 1;
  6175. /* In INTx mode, it is possible for the interrupt to arrive at
  6176. * the CPU before the status block posted prior to the interrupt.
  6177. * Reading the PCI State register will confirm whether the
  6178. * interrupt is ours and will flush the status block.
  6179. */
  6180. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  6181. if (tg3_flag(tp, CHIP_RESETTING) ||
  6182. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6183. handled = 0;
  6184. goto out;
  6185. }
  6186. }
  6187. /*
  6188. * writing any value to intr-mbox-0 clears PCI INTA# and
  6189. * chip-internal interrupt pending events.
  6190. * writing non-zero to intr-mbox-0 additional tells the
  6191. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6192. * event coalescing.
  6193. *
  6194. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6195. * spurious interrupts. The flush impacts performance but
  6196. * excessive spurious interrupts can be worse in some cases.
  6197. */
  6198. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6199. /*
  6200. * In a shared interrupt configuration, sometimes other devices'
  6201. * interrupts will scream. We record the current status tag here
  6202. * so that the above check can report that the screaming interrupts
  6203. * are unhandled. Eventually they will be silenced.
  6204. */
  6205. tnapi->last_irq_tag = sblk->status_tag;
  6206. if (tg3_irq_sync(tp))
  6207. goto out;
  6208. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6209. napi_schedule(&tnapi->napi);
  6210. out:
  6211. return IRQ_RETVAL(handled);
  6212. }
  6213. /* ISR for interrupt test */
  6214. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  6215. {
  6216. struct tg3_napi *tnapi = dev_id;
  6217. struct tg3 *tp = tnapi->tp;
  6218. struct tg3_hw_status *sblk = tnapi->hw_status;
  6219. if ((sblk->status & SD_STATUS_UPDATED) ||
  6220. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6221. tg3_disable_ints(tp);
  6222. return IRQ_RETVAL(1);
  6223. }
  6224. return IRQ_RETVAL(0);
  6225. }
  6226. #ifdef CONFIG_NET_POLL_CONTROLLER
  6227. static void tg3_poll_controller(struct net_device *dev)
  6228. {
  6229. int i;
  6230. struct tg3 *tp = netdev_priv(dev);
  6231. if (tg3_irq_sync(tp))
  6232. return;
  6233. for (i = 0; i < tp->irq_cnt; i++)
  6234. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  6235. }
  6236. #endif
  6237. static void tg3_tx_timeout(struct net_device *dev)
  6238. {
  6239. struct tg3 *tp = netdev_priv(dev);
  6240. if (netif_msg_tx_err(tp)) {
  6241. netdev_err(dev, "transmit timed out, resetting\n");
  6242. tg3_dump_state(tp);
  6243. }
  6244. tg3_reset_task_schedule(tp);
  6245. }
  6246. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  6247. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  6248. {
  6249. u32 base = (u32) mapping & 0xffffffff;
  6250. return (base > 0xffffdcc0) && (base + len + 8 < base);
  6251. }
  6252. /* Test for TSO DMA buffers that cross into regions which are within MSS bytes
  6253. * of any 4GB boundaries: 4G, 8G, etc
  6254. */
  6255. static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6256. u32 len, u32 mss)
  6257. {
  6258. if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
  6259. u32 base = (u32) mapping & 0xffffffff;
  6260. return ((base + len + (mss & 0x3fff)) < base);
  6261. }
  6262. return 0;
  6263. }
  6264. /* Test for DMA addresses > 40-bit */
  6265. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6266. int len)
  6267. {
  6268. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  6269. if (tg3_flag(tp, 40BIT_DMA_BUG))
  6270. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  6271. return 0;
  6272. #else
  6273. return 0;
  6274. #endif
  6275. }
  6276. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  6277. dma_addr_t mapping, u32 len, u32 flags,
  6278. u32 mss, u32 vlan)
  6279. {
  6280. txbd->addr_hi = ((u64) mapping >> 32);
  6281. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  6282. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  6283. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  6284. }
  6285. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  6286. dma_addr_t map, u32 len, u32 flags,
  6287. u32 mss, u32 vlan)
  6288. {
  6289. struct tg3 *tp = tnapi->tp;
  6290. bool hwbug = false;
  6291. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  6292. hwbug = true;
  6293. if (tg3_4g_overflow_test(map, len))
  6294. hwbug = true;
  6295. if (tg3_4g_tso_overflow_test(tp, map, len, mss))
  6296. hwbug = true;
  6297. if (tg3_40bit_overflow_test(tp, map, len))
  6298. hwbug = true;
  6299. if (tp->dma_limit) {
  6300. u32 prvidx = *entry;
  6301. u32 tmp_flag = flags & ~TXD_FLAG_END;
  6302. while (len > tp->dma_limit && *budget) {
  6303. u32 frag_len = tp->dma_limit;
  6304. len -= tp->dma_limit;
  6305. /* Avoid the 8byte DMA problem */
  6306. if (len <= 8) {
  6307. len += tp->dma_limit / 2;
  6308. frag_len = tp->dma_limit / 2;
  6309. }
  6310. tnapi->tx_buffers[*entry].fragmented = true;
  6311. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6312. frag_len, tmp_flag, mss, vlan);
  6313. *budget -= 1;
  6314. prvidx = *entry;
  6315. *entry = NEXT_TX(*entry);
  6316. map += frag_len;
  6317. }
  6318. if (len) {
  6319. if (*budget) {
  6320. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6321. len, flags, mss, vlan);
  6322. *budget -= 1;
  6323. *entry = NEXT_TX(*entry);
  6324. } else {
  6325. hwbug = true;
  6326. tnapi->tx_buffers[prvidx].fragmented = false;
  6327. }
  6328. }
  6329. } else {
  6330. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6331. len, flags, mss, vlan);
  6332. *entry = NEXT_TX(*entry);
  6333. }
  6334. return hwbug;
  6335. }
  6336. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  6337. {
  6338. int i;
  6339. struct sk_buff *skb;
  6340. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  6341. skb = txb->skb;
  6342. txb->skb = NULL;
  6343. pci_unmap_single(tnapi->tp->pdev,
  6344. dma_unmap_addr(txb, mapping),
  6345. skb_headlen(skb),
  6346. PCI_DMA_TODEVICE);
  6347. while (txb->fragmented) {
  6348. txb->fragmented = false;
  6349. entry = NEXT_TX(entry);
  6350. txb = &tnapi->tx_buffers[entry];
  6351. }
  6352. for (i = 0; i <= last; i++) {
  6353. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6354. entry = NEXT_TX(entry);
  6355. txb = &tnapi->tx_buffers[entry];
  6356. pci_unmap_page(tnapi->tp->pdev,
  6357. dma_unmap_addr(txb, mapping),
  6358. skb_frag_size(frag), PCI_DMA_TODEVICE);
  6359. while (txb->fragmented) {
  6360. txb->fragmented = false;
  6361. entry = NEXT_TX(entry);
  6362. txb = &tnapi->tx_buffers[entry];
  6363. }
  6364. }
  6365. }
  6366. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  6367. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  6368. struct sk_buff **pskb,
  6369. u32 *entry, u32 *budget,
  6370. u32 base_flags, u32 mss, u32 vlan)
  6371. {
  6372. struct tg3 *tp = tnapi->tp;
  6373. struct sk_buff *new_skb, *skb = *pskb;
  6374. dma_addr_t new_addr = 0;
  6375. int ret = 0;
  6376. if (tg3_asic_rev(tp) != ASIC_REV_5701)
  6377. new_skb = skb_copy(skb, GFP_ATOMIC);
  6378. else {
  6379. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  6380. new_skb = skb_copy_expand(skb,
  6381. skb_headroom(skb) + more_headroom,
  6382. skb_tailroom(skb), GFP_ATOMIC);
  6383. }
  6384. if (!new_skb) {
  6385. ret = -1;
  6386. } else {
  6387. /* New SKB is guaranteed to be linear. */
  6388. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  6389. PCI_DMA_TODEVICE);
  6390. /* Make sure the mapping succeeded */
  6391. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  6392. dev_kfree_skb(new_skb);
  6393. ret = -1;
  6394. } else {
  6395. u32 save_entry = *entry;
  6396. base_flags |= TXD_FLAG_END;
  6397. tnapi->tx_buffers[*entry].skb = new_skb;
  6398. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  6399. mapping, new_addr);
  6400. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  6401. new_skb->len, base_flags,
  6402. mss, vlan)) {
  6403. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  6404. dev_kfree_skb(new_skb);
  6405. ret = -1;
  6406. }
  6407. }
  6408. }
  6409. dev_kfree_skb(skb);
  6410. *pskb = new_skb;
  6411. return ret;
  6412. }
  6413. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  6414. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  6415. * TSO header is greater than 80 bytes.
  6416. */
  6417. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  6418. {
  6419. struct sk_buff *segs, *nskb;
  6420. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  6421. /* Estimate the number of fragments in the worst case */
  6422. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  6423. netif_stop_queue(tp->dev);
  6424. /* netif_tx_stop_queue() must be done before checking
  6425. * checking tx index in tg3_tx_avail() below, because in
  6426. * tg3_tx(), we update tx index before checking for
  6427. * netif_tx_queue_stopped().
  6428. */
  6429. smp_mb();
  6430. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  6431. return NETDEV_TX_BUSY;
  6432. netif_wake_queue(tp->dev);
  6433. }
  6434. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  6435. if (IS_ERR(segs))
  6436. goto tg3_tso_bug_end;
  6437. do {
  6438. nskb = segs;
  6439. segs = segs->next;
  6440. nskb->next = NULL;
  6441. tg3_start_xmit(nskb, tp->dev);
  6442. } while (segs);
  6443. tg3_tso_bug_end:
  6444. dev_kfree_skb(skb);
  6445. return NETDEV_TX_OK;
  6446. }
  6447. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  6448. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  6449. */
  6450. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  6451. {
  6452. struct tg3 *tp = netdev_priv(dev);
  6453. u32 len, entry, base_flags, mss, vlan = 0;
  6454. u32 budget;
  6455. int i = -1, would_hit_hwbug;
  6456. dma_addr_t mapping;
  6457. struct tg3_napi *tnapi;
  6458. struct netdev_queue *txq;
  6459. unsigned int last;
  6460. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  6461. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  6462. if (tg3_flag(tp, ENABLE_TSS))
  6463. tnapi++;
  6464. budget = tg3_tx_avail(tnapi);
  6465. /* We are running in BH disabled context with netif_tx_lock
  6466. * and TX reclaim runs via tp->napi.poll inside of a software
  6467. * interrupt. Furthermore, IRQ processing runs lockless so we have
  6468. * no IRQ context deadlocks to worry about either. Rejoice!
  6469. */
  6470. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  6471. if (!netif_tx_queue_stopped(txq)) {
  6472. netif_tx_stop_queue(txq);
  6473. /* This is a hard error, log it. */
  6474. netdev_err(dev,
  6475. "BUG! Tx Ring full when queue awake!\n");
  6476. }
  6477. return NETDEV_TX_BUSY;
  6478. }
  6479. entry = tnapi->tx_prod;
  6480. base_flags = 0;
  6481. if (skb->ip_summed == CHECKSUM_PARTIAL)
  6482. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  6483. mss = skb_shinfo(skb)->gso_size;
  6484. if (mss) {
  6485. struct iphdr *iph;
  6486. u32 tcp_opt_len, hdr_len;
  6487. if (skb_header_cloned(skb) &&
  6488. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  6489. goto drop;
  6490. iph = ip_hdr(skb);
  6491. tcp_opt_len = tcp_optlen(skb);
  6492. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  6493. if (!skb_is_gso_v6(skb)) {
  6494. iph->check = 0;
  6495. iph->tot_len = htons(mss + hdr_len);
  6496. }
  6497. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  6498. tg3_flag(tp, TSO_BUG))
  6499. return tg3_tso_bug(tp, skb);
  6500. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  6501. TXD_FLAG_CPU_POST_DMA);
  6502. if (tg3_flag(tp, HW_TSO_1) ||
  6503. tg3_flag(tp, HW_TSO_2) ||
  6504. tg3_flag(tp, HW_TSO_3)) {
  6505. tcp_hdr(skb)->check = 0;
  6506. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  6507. } else
  6508. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  6509. iph->daddr, 0,
  6510. IPPROTO_TCP,
  6511. 0);
  6512. if (tg3_flag(tp, HW_TSO_3)) {
  6513. mss |= (hdr_len & 0xc) << 12;
  6514. if (hdr_len & 0x10)
  6515. base_flags |= 0x00000010;
  6516. base_flags |= (hdr_len & 0x3e0) << 5;
  6517. } else if (tg3_flag(tp, HW_TSO_2))
  6518. mss |= hdr_len << 9;
  6519. else if (tg3_flag(tp, HW_TSO_1) ||
  6520. tg3_asic_rev(tp) == ASIC_REV_5705) {
  6521. if (tcp_opt_len || iph->ihl > 5) {
  6522. int tsflags;
  6523. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6524. mss |= (tsflags << 11);
  6525. }
  6526. } else {
  6527. if (tcp_opt_len || iph->ihl > 5) {
  6528. int tsflags;
  6529. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6530. base_flags |= tsflags << 12;
  6531. }
  6532. }
  6533. }
  6534. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6535. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6536. base_flags |= TXD_FLAG_JMB_PKT;
  6537. if (vlan_tx_tag_present(skb)) {
  6538. base_flags |= TXD_FLAG_VLAN;
  6539. vlan = vlan_tx_tag_get(skb);
  6540. }
  6541. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6542. tg3_flag(tp, TX_TSTAMP_EN)) {
  6543. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6544. base_flags |= TXD_FLAG_HWTSTAMP;
  6545. }
  6546. len = skb_headlen(skb);
  6547. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6548. if (pci_dma_mapping_error(tp->pdev, mapping))
  6549. goto drop;
  6550. tnapi->tx_buffers[entry].skb = skb;
  6551. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6552. would_hit_hwbug = 0;
  6553. if (tg3_flag(tp, 5701_DMA_BUG))
  6554. would_hit_hwbug = 1;
  6555. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6556. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6557. mss, vlan)) {
  6558. would_hit_hwbug = 1;
  6559. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6560. u32 tmp_mss = mss;
  6561. if (!tg3_flag(tp, HW_TSO_1) &&
  6562. !tg3_flag(tp, HW_TSO_2) &&
  6563. !tg3_flag(tp, HW_TSO_3))
  6564. tmp_mss = 0;
  6565. /* Now loop through additional data
  6566. * fragments, and queue them.
  6567. */
  6568. last = skb_shinfo(skb)->nr_frags - 1;
  6569. for (i = 0; i <= last; i++) {
  6570. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6571. len = skb_frag_size(frag);
  6572. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6573. len, DMA_TO_DEVICE);
  6574. tnapi->tx_buffers[entry].skb = NULL;
  6575. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6576. mapping);
  6577. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6578. goto dma_error;
  6579. if (!budget ||
  6580. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6581. len, base_flags |
  6582. ((i == last) ? TXD_FLAG_END : 0),
  6583. tmp_mss, vlan)) {
  6584. would_hit_hwbug = 1;
  6585. break;
  6586. }
  6587. }
  6588. }
  6589. if (would_hit_hwbug) {
  6590. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6591. /* If the workaround fails due to memory/mapping
  6592. * failure, silently drop this packet.
  6593. */
  6594. entry = tnapi->tx_prod;
  6595. budget = tg3_tx_avail(tnapi);
  6596. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6597. base_flags, mss, vlan))
  6598. goto drop_nofree;
  6599. }
  6600. skb_tx_timestamp(skb);
  6601. netdev_tx_sent_queue(txq, skb->len);
  6602. /* Sync BD data before updating mailbox */
  6603. wmb();
  6604. /* Packets are ready, update Tx producer idx local and on card. */
  6605. tw32_tx_mbox(tnapi->prodmbox, entry);
  6606. tnapi->tx_prod = entry;
  6607. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6608. netif_tx_stop_queue(txq);
  6609. /* netif_tx_stop_queue() must be done before checking
  6610. * checking tx index in tg3_tx_avail() below, because in
  6611. * tg3_tx(), we update tx index before checking for
  6612. * netif_tx_queue_stopped().
  6613. */
  6614. smp_mb();
  6615. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6616. netif_tx_wake_queue(txq);
  6617. }
  6618. mmiowb();
  6619. return NETDEV_TX_OK;
  6620. dma_error:
  6621. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6622. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6623. drop:
  6624. dev_kfree_skb(skb);
  6625. drop_nofree:
  6626. tp->tx_dropped++;
  6627. return NETDEV_TX_OK;
  6628. }
  6629. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6630. {
  6631. if (enable) {
  6632. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6633. MAC_MODE_PORT_MODE_MASK);
  6634. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6635. if (!tg3_flag(tp, 5705_PLUS))
  6636. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6637. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6638. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6639. else
  6640. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6641. } else {
  6642. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6643. if (tg3_flag(tp, 5705_PLUS) ||
  6644. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6645. tg3_asic_rev(tp) == ASIC_REV_5700)
  6646. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6647. }
  6648. tw32(MAC_MODE, tp->mac_mode);
  6649. udelay(40);
  6650. }
  6651. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6652. {
  6653. u32 val, bmcr, mac_mode, ptest = 0;
  6654. tg3_phy_toggle_apd(tp, false);
  6655. tg3_phy_toggle_automdix(tp, false);
  6656. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6657. return -EIO;
  6658. bmcr = BMCR_FULLDPLX;
  6659. switch (speed) {
  6660. case SPEED_10:
  6661. break;
  6662. case SPEED_100:
  6663. bmcr |= BMCR_SPEED100;
  6664. break;
  6665. case SPEED_1000:
  6666. default:
  6667. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6668. speed = SPEED_100;
  6669. bmcr |= BMCR_SPEED100;
  6670. } else {
  6671. speed = SPEED_1000;
  6672. bmcr |= BMCR_SPEED1000;
  6673. }
  6674. }
  6675. if (extlpbk) {
  6676. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6677. tg3_readphy(tp, MII_CTRL1000, &val);
  6678. val |= CTL1000_AS_MASTER |
  6679. CTL1000_ENABLE_MASTER;
  6680. tg3_writephy(tp, MII_CTRL1000, val);
  6681. } else {
  6682. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6683. MII_TG3_FET_PTEST_TRIM_2;
  6684. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6685. }
  6686. } else
  6687. bmcr |= BMCR_LOOPBACK;
  6688. tg3_writephy(tp, MII_BMCR, bmcr);
  6689. /* The write needs to be flushed for the FETs */
  6690. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6691. tg3_readphy(tp, MII_BMCR, &bmcr);
  6692. udelay(40);
  6693. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6694. tg3_asic_rev(tp) == ASIC_REV_5785) {
  6695. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6696. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6697. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6698. /* The write needs to be flushed for the AC131 */
  6699. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6700. }
  6701. /* Reset to prevent losing 1st rx packet intermittently */
  6702. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6703. tg3_flag(tp, 5780_CLASS)) {
  6704. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6705. udelay(10);
  6706. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6707. }
  6708. mac_mode = tp->mac_mode &
  6709. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6710. if (speed == SPEED_1000)
  6711. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6712. else
  6713. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6714. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  6715. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6716. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6717. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6718. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6719. mac_mode |= MAC_MODE_LINK_POLARITY;
  6720. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6721. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6722. }
  6723. tw32(MAC_MODE, mac_mode);
  6724. udelay(40);
  6725. return 0;
  6726. }
  6727. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6728. {
  6729. struct tg3 *tp = netdev_priv(dev);
  6730. if (features & NETIF_F_LOOPBACK) {
  6731. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6732. return;
  6733. spin_lock_bh(&tp->lock);
  6734. tg3_mac_loopback(tp, true);
  6735. netif_carrier_on(tp->dev);
  6736. spin_unlock_bh(&tp->lock);
  6737. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6738. } else {
  6739. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6740. return;
  6741. spin_lock_bh(&tp->lock);
  6742. tg3_mac_loopback(tp, false);
  6743. /* Force link status check */
  6744. tg3_setup_phy(tp, true);
  6745. spin_unlock_bh(&tp->lock);
  6746. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6747. }
  6748. }
  6749. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6750. netdev_features_t features)
  6751. {
  6752. struct tg3 *tp = netdev_priv(dev);
  6753. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6754. features &= ~NETIF_F_ALL_TSO;
  6755. return features;
  6756. }
  6757. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6758. {
  6759. netdev_features_t changed = dev->features ^ features;
  6760. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6761. tg3_set_loopback(dev, features);
  6762. return 0;
  6763. }
  6764. static void tg3_rx_prodring_free(struct tg3 *tp,
  6765. struct tg3_rx_prodring_set *tpr)
  6766. {
  6767. int i;
  6768. if (tpr != &tp->napi[0].prodring) {
  6769. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6770. i = (i + 1) & tp->rx_std_ring_mask)
  6771. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6772. tp->rx_pkt_map_sz);
  6773. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6774. for (i = tpr->rx_jmb_cons_idx;
  6775. i != tpr->rx_jmb_prod_idx;
  6776. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6777. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6778. TG3_RX_JMB_MAP_SZ);
  6779. }
  6780. }
  6781. return;
  6782. }
  6783. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6784. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6785. tp->rx_pkt_map_sz);
  6786. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6787. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6788. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6789. TG3_RX_JMB_MAP_SZ);
  6790. }
  6791. }
  6792. /* Initialize rx rings for packet processing.
  6793. *
  6794. * The chip has been shut down and the driver detached from
  6795. * the networking, so no interrupts or new tx packets will
  6796. * end up in the driver. tp->{tx,}lock are held and thus
  6797. * we may not sleep.
  6798. */
  6799. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6800. struct tg3_rx_prodring_set *tpr)
  6801. {
  6802. u32 i, rx_pkt_dma_sz;
  6803. tpr->rx_std_cons_idx = 0;
  6804. tpr->rx_std_prod_idx = 0;
  6805. tpr->rx_jmb_cons_idx = 0;
  6806. tpr->rx_jmb_prod_idx = 0;
  6807. if (tpr != &tp->napi[0].prodring) {
  6808. memset(&tpr->rx_std_buffers[0], 0,
  6809. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6810. if (tpr->rx_jmb_buffers)
  6811. memset(&tpr->rx_jmb_buffers[0], 0,
  6812. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6813. goto done;
  6814. }
  6815. /* Zero out all descriptors. */
  6816. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6817. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6818. if (tg3_flag(tp, 5780_CLASS) &&
  6819. tp->dev->mtu > ETH_DATA_LEN)
  6820. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6821. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6822. /* Initialize invariants of the rings, we only set this
  6823. * stuff once. This works because the card does not
  6824. * write into the rx buffer posting rings.
  6825. */
  6826. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6827. struct tg3_rx_buffer_desc *rxd;
  6828. rxd = &tpr->rx_std[i];
  6829. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6830. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6831. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6832. (i << RXD_OPAQUE_INDEX_SHIFT));
  6833. }
  6834. /* Now allocate fresh SKBs for each rx ring. */
  6835. for (i = 0; i < tp->rx_pending; i++) {
  6836. unsigned int frag_size;
  6837. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6838. &frag_size) < 0) {
  6839. netdev_warn(tp->dev,
  6840. "Using a smaller RX standard ring. Only "
  6841. "%d out of %d buffers were allocated "
  6842. "successfully\n", i, tp->rx_pending);
  6843. if (i == 0)
  6844. goto initfail;
  6845. tp->rx_pending = i;
  6846. break;
  6847. }
  6848. }
  6849. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6850. goto done;
  6851. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6852. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6853. goto done;
  6854. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6855. struct tg3_rx_buffer_desc *rxd;
  6856. rxd = &tpr->rx_jmb[i].std;
  6857. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6858. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6859. RXD_FLAG_JUMBO;
  6860. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6861. (i << RXD_OPAQUE_INDEX_SHIFT));
  6862. }
  6863. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6864. unsigned int frag_size;
  6865. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6866. &frag_size) < 0) {
  6867. netdev_warn(tp->dev,
  6868. "Using a smaller RX jumbo ring. Only %d "
  6869. "out of %d buffers were allocated "
  6870. "successfully\n", i, tp->rx_jumbo_pending);
  6871. if (i == 0)
  6872. goto initfail;
  6873. tp->rx_jumbo_pending = i;
  6874. break;
  6875. }
  6876. }
  6877. done:
  6878. return 0;
  6879. initfail:
  6880. tg3_rx_prodring_free(tp, tpr);
  6881. return -ENOMEM;
  6882. }
  6883. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6884. struct tg3_rx_prodring_set *tpr)
  6885. {
  6886. kfree(tpr->rx_std_buffers);
  6887. tpr->rx_std_buffers = NULL;
  6888. kfree(tpr->rx_jmb_buffers);
  6889. tpr->rx_jmb_buffers = NULL;
  6890. if (tpr->rx_std) {
  6891. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6892. tpr->rx_std, tpr->rx_std_mapping);
  6893. tpr->rx_std = NULL;
  6894. }
  6895. if (tpr->rx_jmb) {
  6896. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6897. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6898. tpr->rx_jmb = NULL;
  6899. }
  6900. }
  6901. static int tg3_rx_prodring_init(struct tg3 *tp,
  6902. struct tg3_rx_prodring_set *tpr)
  6903. {
  6904. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6905. GFP_KERNEL);
  6906. if (!tpr->rx_std_buffers)
  6907. return -ENOMEM;
  6908. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6909. TG3_RX_STD_RING_BYTES(tp),
  6910. &tpr->rx_std_mapping,
  6911. GFP_KERNEL);
  6912. if (!tpr->rx_std)
  6913. goto err_out;
  6914. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6915. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6916. GFP_KERNEL);
  6917. if (!tpr->rx_jmb_buffers)
  6918. goto err_out;
  6919. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6920. TG3_RX_JMB_RING_BYTES(tp),
  6921. &tpr->rx_jmb_mapping,
  6922. GFP_KERNEL);
  6923. if (!tpr->rx_jmb)
  6924. goto err_out;
  6925. }
  6926. return 0;
  6927. err_out:
  6928. tg3_rx_prodring_fini(tp, tpr);
  6929. return -ENOMEM;
  6930. }
  6931. /* Free up pending packets in all rx/tx rings.
  6932. *
  6933. * The chip has been shut down and the driver detached from
  6934. * the networking, so no interrupts or new tx packets will
  6935. * end up in the driver. tp->{tx,}lock is not held and we are not
  6936. * in an interrupt context and thus may sleep.
  6937. */
  6938. static void tg3_free_rings(struct tg3 *tp)
  6939. {
  6940. int i, j;
  6941. for (j = 0; j < tp->irq_cnt; j++) {
  6942. struct tg3_napi *tnapi = &tp->napi[j];
  6943. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6944. if (!tnapi->tx_buffers)
  6945. continue;
  6946. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6947. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6948. if (!skb)
  6949. continue;
  6950. tg3_tx_skb_unmap(tnapi, i,
  6951. skb_shinfo(skb)->nr_frags - 1);
  6952. dev_kfree_skb_any(skb);
  6953. }
  6954. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6955. }
  6956. }
  6957. /* Initialize tx/rx rings for packet processing.
  6958. *
  6959. * The chip has been shut down and the driver detached from
  6960. * the networking, so no interrupts or new tx packets will
  6961. * end up in the driver. tp->{tx,}lock are held and thus
  6962. * we may not sleep.
  6963. */
  6964. static int tg3_init_rings(struct tg3 *tp)
  6965. {
  6966. int i;
  6967. /* Free up all the SKBs. */
  6968. tg3_free_rings(tp);
  6969. for (i = 0; i < tp->irq_cnt; i++) {
  6970. struct tg3_napi *tnapi = &tp->napi[i];
  6971. tnapi->last_tag = 0;
  6972. tnapi->last_irq_tag = 0;
  6973. tnapi->hw_status->status = 0;
  6974. tnapi->hw_status->status_tag = 0;
  6975. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6976. tnapi->tx_prod = 0;
  6977. tnapi->tx_cons = 0;
  6978. if (tnapi->tx_ring)
  6979. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6980. tnapi->rx_rcb_ptr = 0;
  6981. if (tnapi->rx_rcb)
  6982. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6983. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6984. tg3_free_rings(tp);
  6985. return -ENOMEM;
  6986. }
  6987. }
  6988. return 0;
  6989. }
  6990. static void tg3_mem_tx_release(struct tg3 *tp)
  6991. {
  6992. int i;
  6993. for (i = 0; i < tp->irq_max; i++) {
  6994. struct tg3_napi *tnapi = &tp->napi[i];
  6995. if (tnapi->tx_ring) {
  6996. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6997. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6998. tnapi->tx_ring = NULL;
  6999. }
  7000. kfree(tnapi->tx_buffers);
  7001. tnapi->tx_buffers = NULL;
  7002. }
  7003. }
  7004. static int tg3_mem_tx_acquire(struct tg3 *tp)
  7005. {
  7006. int i;
  7007. struct tg3_napi *tnapi = &tp->napi[0];
  7008. /* If multivector TSS is enabled, vector 0 does not handle
  7009. * tx interrupts. Don't allocate any resources for it.
  7010. */
  7011. if (tg3_flag(tp, ENABLE_TSS))
  7012. tnapi++;
  7013. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  7014. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  7015. TG3_TX_RING_SIZE, GFP_KERNEL);
  7016. if (!tnapi->tx_buffers)
  7017. goto err_out;
  7018. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  7019. TG3_TX_RING_BYTES,
  7020. &tnapi->tx_desc_mapping,
  7021. GFP_KERNEL);
  7022. if (!tnapi->tx_ring)
  7023. goto err_out;
  7024. }
  7025. return 0;
  7026. err_out:
  7027. tg3_mem_tx_release(tp);
  7028. return -ENOMEM;
  7029. }
  7030. static void tg3_mem_rx_release(struct tg3 *tp)
  7031. {
  7032. int i;
  7033. for (i = 0; i < tp->irq_max; i++) {
  7034. struct tg3_napi *tnapi = &tp->napi[i];
  7035. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  7036. if (!tnapi->rx_rcb)
  7037. continue;
  7038. dma_free_coherent(&tp->pdev->dev,
  7039. TG3_RX_RCB_RING_BYTES(tp),
  7040. tnapi->rx_rcb,
  7041. tnapi->rx_rcb_mapping);
  7042. tnapi->rx_rcb = NULL;
  7043. }
  7044. }
  7045. static int tg3_mem_rx_acquire(struct tg3 *tp)
  7046. {
  7047. unsigned int i, limit;
  7048. limit = tp->rxq_cnt;
  7049. /* If RSS is enabled, we need a (dummy) producer ring
  7050. * set on vector zero. This is the true hw prodring.
  7051. */
  7052. if (tg3_flag(tp, ENABLE_RSS))
  7053. limit++;
  7054. for (i = 0; i < limit; i++) {
  7055. struct tg3_napi *tnapi = &tp->napi[i];
  7056. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  7057. goto err_out;
  7058. /* If multivector RSS is enabled, vector 0
  7059. * does not handle rx or tx interrupts.
  7060. * Don't allocate any resources for it.
  7061. */
  7062. if (!i && tg3_flag(tp, ENABLE_RSS))
  7063. continue;
  7064. tnapi->rx_rcb = dma_zalloc_coherent(&tp->pdev->dev,
  7065. TG3_RX_RCB_RING_BYTES(tp),
  7066. &tnapi->rx_rcb_mapping,
  7067. GFP_KERNEL);
  7068. if (!tnapi->rx_rcb)
  7069. goto err_out;
  7070. }
  7071. return 0;
  7072. err_out:
  7073. tg3_mem_rx_release(tp);
  7074. return -ENOMEM;
  7075. }
  7076. /*
  7077. * Must not be invoked with interrupt sources disabled and
  7078. * the hardware shutdown down.
  7079. */
  7080. static void tg3_free_consistent(struct tg3 *tp)
  7081. {
  7082. int i;
  7083. for (i = 0; i < tp->irq_cnt; i++) {
  7084. struct tg3_napi *tnapi = &tp->napi[i];
  7085. if (tnapi->hw_status) {
  7086. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  7087. tnapi->hw_status,
  7088. tnapi->status_mapping);
  7089. tnapi->hw_status = NULL;
  7090. }
  7091. }
  7092. tg3_mem_rx_release(tp);
  7093. tg3_mem_tx_release(tp);
  7094. if (tp->hw_stats) {
  7095. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  7096. tp->hw_stats, tp->stats_mapping);
  7097. tp->hw_stats = NULL;
  7098. }
  7099. }
  7100. /*
  7101. * Must not be invoked with interrupt sources disabled and
  7102. * the hardware shutdown down. Can sleep.
  7103. */
  7104. static int tg3_alloc_consistent(struct tg3 *tp)
  7105. {
  7106. int i;
  7107. tp->hw_stats = dma_zalloc_coherent(&tp->pdev->dev,
  7108. sizeof(struct tg3_hw_stats),
  7109. &tp->stats_mapping, GFP_KERNEL);
  7110. if (!tp->hw_stats)
  7111. goto err_out;
  7112. for (i = 0; i < tp->irq_cnt; i++) {
  7113. struct tg3_napi *tnapi = &tp->napi[i];
  7114. struct tg3_hw_status *sblk;
  7115. tnapi->hw_status = dma_zalloc_coherent(&tp->pdev->dev,
  7116. TG3_HW_STATUS_SIZE,
  7117. &tnapi->status_mapping,
  7118. GFP_KERNEL);
  7119. if (!tnapi->hw_status)
  7120. goto err_out;
  7121. sblk = tnapi->hw_status;
  7122. if (tg3_flag(tp, ENABLE_RSS)) {
  7123. u16 *prodptr = NULL;
  7124. /*
  7125. * When RSS is enabled, the status block format changes
  7126. * slightly. The "rx_jumbo_consumer", "reserved",
  7127. * and "rx_mini_consumer" members get mapped to the
  7128. * other three rx return ring producer indexes.
  7129. */
  7130. switch (i) {
  7131. case 1:
  7132. prodptr = &sblk->idx[0].rx_producer;
  7133. break;
  7134. case 2:
  7135. prodptr = &sblk->rx_jumbo_consumer;
  7136. break;
  7137. case 3:
  7138. prodptr = &sblk->reserved;
  7139. break;
  7140. case 4:
  7141. prodptr = &sblk->rx_mini_consumer;
  7142. break;
  7143. }
  7144. tnapi->rx_rcb_prod_idx = prodptr;
  7145. } else {
  7146. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  7147. }
  7148. }
  7149. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  7150. goto err_out;
  7151. return 0;
  7152. err_out:
  7153. tg3_free_consistent(tp);
  7154. return -ENOMEM;
  7155. }
  7156. #define MAX_WAIT_CNT 1000
  7157. /* To stop a block, clear the enable bit and poll till it
  7158. * clears. tp->lock is held.
  7159. */
  7160. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
  7161. {
  7162. unsigned int i;
  7163. u32 val;
  7164. if (tg3_flag(tp, 5705_PLUS)) {
  7165. switch (ofs) {
  7166. case RCVLSC_MODE:
  7167. case DMAC_MODE:
  7168. case MBFREE_MODE:
  7169. case BUFMGR_MODE:
  7170. case MEMARB_MODE:
  7171. /* We can't enable/disable these bits of the
  7172. * 5705/5750, just say success.
  7173. */
  7174. return 0;
  7175. default:
  7176. break;
  7177. }
  7178. }
  7179. val = tr32(ofs);
  7180. val &= ~enable_bit;
  7181. tw32_f(ofs, val);
  7182. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7183. if (pci_channel_offline(tp->pdev)) {
  7184. dev_err(&tp->pdev->dev,
  7185. "tg3_stop_block device offline, "
  7186. "ofs=%lx enable_bit=%x\n",
  7187. ofs, enable_bit);
  7188. return -ENODEV;
  7189. }
  7190. udelay(100);
  7191. val = tr32(ofs);
  7192. if ((val & enable_bit) == 0)
  7193. break;
  7194. }
  7195. if (i == MAX_WAIT_CNT && !silent) {
  7196. dev_err(&tp->pdev->dev,
  7197. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  7198. ofs, enable_bit);
  7199. return -ENODEV;
  7200. }
  7201. return 0;
  7202. }
  7203. /* tp->lock is held. */
  7204. static int tg3_abort_hw(struct tg3 *tp, bool silent)
  7205. {
  7206. int i, err;
  7207. tg3_disable_ints(tp);
  7208. if (pci_channel_offline(tp->pdev)) {
  7209. tp->rx_mode &= ~(RX_MODE_ENABLE | TX_MODE_ENABLE);
  7210. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7211. err = -ENODEV;
  7212. goto err_no_dev;
  7213. }
  7214. tp->rx_mode &= ~RX_MODE_ENABLE;
  7215. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7216. udelay(10);
  7217. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  7218. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  7219. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  7220. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  7221. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  7222. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  7223. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  7224. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  7225. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  7226. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  7227. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  7228. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  7229. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  7230. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7231. tw32_f(MAC_MODE, tp->mac_mode);
  7232. udelay(40);
  7233. tp->tx_mode &= ~TX_MODE_ENABLE;
  7234. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7235. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7236. udelay(100);
  7237. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  7238. break;
  7239. }
  7240. if (i >= MAX_WAIT_CNT) {
  7241. dev_err(&tp->pdev->dev,
  7242. "%s timed out, TX_MODE_ENABLE will not clear "
  7243. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  7244. err |= -ENODEV;
  7245. }
  7246. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  7247. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  7248. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  7249. tw32(FTQ_RESET, 0xffffffff);
  7250. tw32(FTQ_RESET, 0x00000000);
  7251. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  7252. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  7253. err_no_dev:
  7254. for (i = 0; i < tp->irq_cnt; i++) {
  7255. struct tg3_napi *tnapi = &tp->napi[i];
  7256. if (tnapi->hw_status)
  7257. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7258. }
  7259. return err;
  7260. }
  7261. /* Save PCI command register before chip reset */
  7262. static void tg3_save_pci_state(struct tg3 *tp)
  7263. {
  7264. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  7265. }
  7266. /* Restore PCI state after chip reset */
  7267. static void tg3_restore_pci_state(struct tg3 *tp)
  7268. {
  7269. u32 val;
  7270. /* Re-enable indirect register accesses. */
  7271. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7272. tp->misc_host_ctrl);
  7273. /* Set MAX PCI retry to zero. */
  7274. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  7275. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7276. tg3_flag(tp, PCIX_MODE))
  7277. val |= PCISTATE_RETRY_SAME_DMA;
  7278. /* Allow reads and writes to the APE register and memory space. */
  7279. if (tg3_flag(tp, ENABLE_APE))
  7280. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7281. PCISTATE_ALLOW_APE_SHMEM_WR |
  7282. PCISTATE_ALLOW_APE_PSPACE_WR;
  7283. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  7284. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  7285. if (!tg3_flag(tp, PCI_EXPRESS)) {
  7286. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  7287. tp->pci_cacheline_sz);
  7288. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  7289. tp->pci_lat_timer);
  7290. }
  7291. /* Make sure PCI-X relaxed ordering bit is clear. */
  7292. if (tg3_flag(tp, PCIX_MODE)) {
  7293. u16 pcix_cmd;
  7294. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7295. &pcix_cmd);
  7296. pcix_cmd &= ~PCI_X_CMD_ERO;
  7297. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7298. pcix_cmd);
  7299. }
  7300. if (tg3_flag(tp, 5780_CLASS)) {
  7301. /* Chip reset on 5780 will reset MSI enable bit,
  7302. * so need to restore it.
  7303. */
  7304. if (tg3_flag(tp, USING_MSI)) {
  7305. u16 ctrl;
  7306. pci_read_config_word(tp->pdev,
  7307. tp->msi_cap + PCI_MSI_FLAGS,
  7308. &ctrl);
  7309. pci_write_config_word(tp->pdev,
  7310. tp->msi_cap + PCI_MSI_FLAGS,
  7311. ctrl | PCI_MSI_FLAGS_ENABLE);
  7312. val = tr32(MSGINT_MODE);
  7313. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  7314. }
  7315. }
  7316. }
  7317. /* tp->lock is held. */
  7318. static int tg3_chip_reset(struct tg3 *tp)
  7319. {
  7320. u32 val;
  7321. void (*write_op)(struct tg3 *, u32, u32);
  7322. int i, err;
  7323. tg3_nvram_lock(tp);
  7324. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  7325. /* No matching tg3_nvram_unlock() after this because
  7326. * chip reset below will undo the nvram lock.
  7327. */
  7328. tp->nvram_lock_cnt = 0;
  7329. /* GRC_MISC_CFG core clock reset will clear the memory
  7330. * enable bit in PCI register 4 and the MSI enable bit
  7331. * on some chips, so we save relevant registers here.
  7332. */
  7333. tg3_save_pci_state(tp);
  7334. if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7335. tg3_flag(tp, 5755_PLUS))
  7336. tw32(GRC_FASTBOOT_PC, 0);
  7337. /*
  7338. * We must avoid the readl() that normally takes place.
  7339. * It locks machines, causes machine checks, and other
  7340. * fun things. So, temporarily disable the 5701
  7341. * hardware workaround, while we do the reset.
  7342. */
  7343. write_op = tp->write32;
  7344. if (write_op == tg3_write_flush_reg32)
  7345. tp->write32 = tg3_write32;
  7346. /* Prevent the irq handler from reading or writing PCI registers
  7347. * during chip reset when the memory enable bit in the PCI command
  7348. * register may be cleared. The chip does not generate interrupt
  7349. * at this time, but the irq handler may still be called due to irq
  7350. * sharing or irqpoll.
  7351. */
  7352. tg3_flag_set(tp, CHIP_RESETTING);
  7353. for (i = 0; i < tp->irq_cnt; i++) {
  7354. struct tg3_napi *tnapi = &tp->napi[i];
  7355. if (tnapi->hw_status) {
  7356. tnapi->hw_status->status = 0;
  7357. tnapi->hw_status->status_tag = 0;
  7358. }
  7359. tnapi->last_tag = 0;
  7360. tnapi->last_irq_tag = 0;
  7361. }
  7362. smp_mb();
  7363. for (i = 0; i < tp->irq_cnt; i++)
  7364. synchronize_irq(tp->napi[i].irq_vec);
  7365. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7366. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7367. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7368. }
  7369. /* do the reset */
  7370. val = GRC_MISC_CFG_CORECLK_RESET;
  7371. if (tg3_flag(tp, PCI_EXPRESS)) {
  7372. /* Force PCIe 1.0a mode */
  7373. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7374. !tg3_flag(tp, 57765_PLUS) &&
  7375. tr32(TG3_PCIE_PHY_TSTCTL) ==
  7376. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  7377. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  7378. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
  7379. tw32(GRC_MISC_CFG, (1 << 29));
  7380. val |= (1 << 29);
  7381. }
  7382. }
  7383. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  7384. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  7385. tw32(GRC_VCPU_EXT_CTRL,
  7386. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  7387. }
  7388. /* Manage gphy power for all CPMU absent PCIe devices. */
  7389. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  7390. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  7391. tw32(GRC_MISC_CFG, val);
  7392. /* restore 5701 hardware bug workaround write method */
  7393. tp->write32 = write_op;
  7394. /* Unfortunately, we have to delay before the PCI read back.
  7395. * Some 575X chips even will not respond to a PCI cfg access
  7396. * when the reset command is given to the chip.
  7397. *
  7398. * How do these hardware designers expect things to work
  7399. * properly if the PCI write is posted for a long period
  7400. * of time? It is always necessary to have some method by
  7401. * which a register read back can occur to push the write
  7402. * out which does the reset.
  7403. *
  7404. * For most tg3 variants the trick below was working.
  7405. * Ho hum...
  7406. */
  7407. udelay(120);
  7408. /* Flush PCI posted writes. The normal MMIO registers
  7409. * are inaccessible at this time so this is the only
  7410. * way to make this reliably (actually, this is no longer
  7411. * the case, see above). I tried to use indirect
  7412. * register read/write but this upset some 5701 variants.
  7413. */
  7414. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  7415. udelay(120);
  7416. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  7417. u16 val16;
  7418. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
  7419. int j;
  7420. u32 cfg_val;
  7421. /* Wait for link training to complete. */
  7422. for (j = 0; j < 5000; j++)
  7423. udelay(100);
  7424. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  7425. pci_write_config_dword(tp->pdev, 0xc4,
  7426. cfg_val | (1 << 15));
  7427. }
  7428. /* Clear the "no snoop" and "relaxed ordering" bits. */
  7429. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  7430. /*
  7431. * Older PCIe devices only support the 128 byte
  7432. * MPS setting. Enforce the restriction.
  7433. */
  7434. if (!tg3_flag(tp, CPMU_PRESENT))
  7435. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  7436. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  7437. /* Clear error status */
  7438. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  7439. PCI_EXP_DEVSTA_CED |
  7440. PCI_EXP_DEVSTA_NFED |
  7441. PCI_EXP_DEVSTA_FED |
  7442. PCI_EXP_DEVSTA_URD);
  7443. }
  7444. tg3_restore_pci_state(tp);
  7445. tg3_flag_clear(tp, CHIP_RESETTING);
  7446. tg3_flag_clear(tp, ERROR_PROCESSED);
  7447. val = 0;
  7448. if (tg3_flag(tp, 5780_CLASS))
  7449. val = tr32(MEMARB_MODE);
  7450. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  7451. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
  7452. tg3_stop_fw(tp);
  7453. tw32(0x5000, 0x400);
  7454. }
  7455. if (tg3_flag(tp, IS_SSB_CORE)) {
  7456. /*
  7457. * BCM4785: In order to avoid repercussions from using
  7458. * potentially defective internal ROM, stop the Rx RISC CPU,
  7459. * which is not required.
  7460. */
  7461. tg3_stop_fw(tp);
  7462. tg3_halt_cpu(tp, RX_CPU_BASE);
  7463. }
  7464. err = tg3_poll_fw(tp);
  7465. if (err)
  7466. return err;
  7467. tw32(GRC_MODE, tp->grc_mode);
  7468. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
  7469. val = tr32(0xc4);
  7470. tw32(0xc4, val | (1 << 15));
  7471. }
  7472. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  7473. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7474. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  7475. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
  7476. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  7477. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7478. }
  7479. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7480. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  7481. val = tp->mac_mode;
  7482. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7483. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  7484. val = tp->mac_mode;
  7485. } else
  7486. val = 0;
  7487. tw32_f(MAC_MODE, val);
  7488. udelay(40);
  7489. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  7490. tg3_mdio_start(tp);
  7491. if (tg3_flag(tp, PCI_EXPRESS) &&
  7492. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  7493. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7494. !tg3_flag(tp, 57765_PLUS)) {
  7495. val = tr32(0x7c00);
  7496. tw32(0x7c00, val | (1 << 25));
  7497. }
  7498. if (tg3_asic_rev(tp) == ASIC_REV_5720) {
  7499. val = tr32(TG3_CPMU_CLCK_ORIDE);
  7500. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7501. }
  7502. /* Reprobe ASF enable state. */
  7503. tg3_flag_clear(tp, ENABLE_ASF);
  7504. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  7505. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  7506. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  7507. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7508. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7509. u32 nic_cfg;
  7510. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7511. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7512. tg3_flag_set(tp, ENABLE_ASF);
  7513. tp->last_event_jiffies = jiffies;
  7514. if (tg3_flag(tp, 5750_PLUS))
  7515. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  7516. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
  7517. if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
  7518. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  7519. if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
  7520. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  7521. }
  7522. }
  7523. return 0;
  7524. }
  7525. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  7526. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  7527. /* tp->lock is held. */
  7528. static int tg3_halt(struct tg3 *tp, int kind, bool silent)
  7529. {
  7530. int err;
  7531. tg3_stop_fw(tp);
  7532. tg3_write_sig_pre_reset(tp, kind);
  7533. tg3_abort_hw(tp, silent);
  7534. err = tg3_chip_reset(tp);
  7535. __tg3_set_mac_addr(tp, false);
  7536. tg3_write_sig_legacy(tp, kind);
  7537. tg3_write_sig_post_reset(tp, kind);
  7538. if (tp->hw_stats) {
  7539. /* Save the stats across chip resets... */
  7540. tg3_get_nstats(tp, &tp->net_stats_prev);
  7541. tg3_get_estats(tp, &tp->estats_prev);
  7542. /* And make sure the next sample is new data */
  7543. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7544. }
  7545. if (err)
  7546. return err;
  7547. return 0;
  7548. }
  7549. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7550. {
  7551. struct tg3 *tp = netdev_priv(dev);
  7552. struct sockaddr *addr = p;
  7553. int err = 0;
  7554. bool skip_mac_1 = false;
  7555. if (!is_valid_ether_addr(addr->sa_data))
  7556. return -EADDRNOTAVAIL;
  7557. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7558. if (!netif_running(dev))
  7559. return 0;
  7560. if (tg3_flag(tp, ENABLE_ASF)) {
  7561. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7562. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7563. addr0_low = tr32(MAC_ADDR_0_LOW);
  7564. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7565. addr1_low = tr32(MAC_ADDR_1_LOW);
  7566. /* Skip MAC addr 1 if ASF is using it. */
  7567. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7568. !(addr1_high == 0 && addr1_low == 0))
  7569. skip_mac_1 = true;
  7570. }
  7571. spin_lock_bh(&tp->lock);
  7572. __tg3_set_mac_addr(tp, skip_mac_1);
  7573. spin_unlock_bh(&tp->lock);
  7574. return err;
  7575. }
  7576. /* tp->lock is held. */
  7577. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7578. dma_addr_t mapping, u32 maxlen_flags,
  7579. u32 nic_addr)
  7580. {
  7581. tg3_write_mem(tp,
  7582. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7583. ((u64) mapping >> 32));
  7584. tg3_write_mem(tp,
  7585. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7586. ((u64) mapping & 0xffffffff));
  7587. tg3_write_mem(tp,
  7588. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7589. maxlen_flags);
  7590. if (!tg3_flag(tp, 5705_PLUS))
  7591. tg3_write_mem(tp,
  7592. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7593. nic_addr);
  7594. }
  7595. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7596. {
  7597. int i = 0;
  7598. if (!tg3_flag(tp, ENABLE_TSS)) {
  7599. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7600. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7601. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7602. } else {
  7603. tw32(HOSTCC_TXCOL_TICKS, 0);
  7604. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7605. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7606. for (; i < tp->txq_cnt; i++) {
  7607. u32 reg;
  7608. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7609. tw32(reg, ec->tx_coalesce_usecs);
  7610. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7611. tw32(reg, ec->tx_max_coalesced_frames);
  7612. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7613. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7614. }
  7615. }
  7616. for (; i < tp->irq_max - 1; i++) {
  7617. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7618. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7619. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7620. }
  7621. }
  7622. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7623. {
  7624. int i = 0;
  7625. u32 limit = tp->rxq_cnt;
  7626. if (!tg3_flag(tp, ENABLE_RSS)) {
  7627. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7628. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7629. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7630. limit--;
  7631. } else {
  7632. tw32(HOSTCC_RXCOL_TICKS, 0);
  7633. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7634. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7635. }
  7636. for (; i < limit; i++) {
  7637. u32 reg;
  7638. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7639. tw32(reg, ec->rx_coalesce_usecs);
  7640. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7641. tw32(reg, ec->rx_max_coalesced_frames);
  7642. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7643. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7644. }
  7645. for (; i < tp->irq_max - 1; i++) {
  7646. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7647. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7648. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7649. }
  7650. }
  7651. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7652. {
  7653. tg3_coal_tx_init(tp, ec);
  7654. tg3_coal_rx_init(tp, ec);
  7655. if (!tg3_flag(tp, 5705_PLUS)) {
  7656. u32 val = ec->stats_block_coalesce_usecs;
  7657. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7658. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7659. if (!tp->link_up)
  7660. val = 0;
  7661. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7662. }
  7663. }
  7664. /* tp->lock is held. */
  7665. static void tg3_tx_rcbs_disable(struct tg3 *tp)
  7666. {
  7667. u32 txrcb, limit;
  7668. /* Disable all transmit rings but the first. */
  7669. if (!tg3_flag(tp, 5705_PLUS))
  7670. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7671. else if (tg3_flag(tp, 5717_PLUS))
  7672. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7673. else if (tg3_flag(tp, 57765_CLASS) ||
  7674. tg3_asic_rev(tp) == ASIC_REV_5762)
  7675. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7676. else
  7677. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7678. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7679. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7680. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7681. BDINFO_FLAGS_DISABLED);
  7682. }
  7683. /* tp->lock is held. */
  7684. static void tg3_tx_rcbs_init(struct tg3 *tp)
  7685. {
  7686. int i = 0;
  7687. u32 txrcb = NIC_SRAM_SEND_RCB;
  7688. if (tg3_flag(tp, ENABLE_TSS))
  7689. i++;
  7690. for (; i < tp->irq_max; i++, txrcb += TG3_BDINFO_SIZE) {
  7691. struct tg3_napi *tnapi = &tp->napi[i];
  7692. if (!tnapi->tx_ring)
  7693. continue;
  7694. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7695. (TG3_TX_RING_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT),
  7696. NIC_SRAM_TX_BUFFER_DESC);
  7697. }
  7698. }
  7699. /* tp->lock is held. */
  7700. static void tg3_rx_ret_rcbs_disable(struct tg3 *tp)
  7701. {
  7702. u32 rxrcb, limit;
  7703. /* Disable all receive return rings but the first. */
  7704. if (tg3_flag(tp, 5717_PLUS))
  7705. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7706. else if (!tg3_flag(tp, 5705_PLUS))
  7707. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7708. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7709. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  7710. tg3_flag(tp, 57765_CLASS))
  7711. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7712. else
  7713. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7714. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7715. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7716. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7717. BDINFO_FLAGS_DISABLED);
  7718. }
  7719. /* tp->lock is held. */
  7720. static void tg3_rx_ret_rcbs_init(struct tg3 *tp)
  7721. {
  7722. int i = 0;
  7723. u32 rxrcb = NIC_SRAM_RCV_RET_RCB;
  7724. if (tg3_flag(tp, ENABLE_RSS))
  7725. i++;
  7726. for (; i < tp->irq_max; i++, rxrcb += TG3_BDINFO_SIZE) {
  7727. struct tg3_napi *tnapi = &tp->napi[i];
  7728. if (!tnapi->rx_rcb)
  7729. continue;
  7730. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7731. (tp->rx_ret_ring_mask + 1) <<
  7732. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7733. }
  7734. }
  7735. /* tp->lock is held. */
  7736. static void tg3_rings_reset(struct tg3 *tp)
  7737. {
  7738. int i;
  7739. u32 stblk;
  7740. struct tg3_napi *tnapi = &tp->napi[0];
  7741. tg3_tx_rcbs_disable(tp);
  7742. tg3_rx_ret_rcbs_disable(tp);
  7743. /* Disable interrupts */
  7744. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7745. tp->napi[0].chk_msi_cnt = 0;
  7746. tp->napi[0].last_rx_cons = 0;
  7747. tp->napi[0].last_tx_cons = 0;
  7748. /* Zero mailbox registers. */
  7749. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7750. for (i = 1; i < tp->irq_max; i++) {
  7751. tp->napi[i].tx_prod = 0;
  7752. tp->napi[i].tx_cons = 0;
  7753. if (tg3_flag(tp, ENABLE_TSS))
  7754. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7755. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7756. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7757. tp->napi[i].chk_msi_cnt = 0;
  7758. tp->napi[i].last_rx_cons = 0;
  7759. tp->napi[i].last_tx_cons = 0;
  7760. }
  7761. if (!tg3_flag(tp, ENABLE_TSS))
  7762. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7763. } else {
  7764. tp->napi[0].tx_prod = 0;
  7765. tp->napi[0].tx_cons = 0;
  7766. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7767. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7768. }
  7769. /* Make sure the NIC-based send BD rings are disabled. */
  7770. if (!tg3_flag(tp, 5705_PLUS)) {
  7771. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7772. for (i = 0; i < 16; i++)
  7773. tw32_tx_mbox(mbox + i * 8, 0);
  7774. }
  7775. /* Clear status block in ram. */
  7776. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7777. /* Set status block DMA address */
  7778. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7779. ((u64) tnapi->status_mapping >> 32));
  7780. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7781. ((u64) tnapi->status_mapping & 0xffffffff));
  7782. stblk = HOSTCC_STATBLCK_RING1;
  7783. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7784. u64 mapping = (u64)tnapi->status_mapping;
  7785. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7786. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7787. stblk += 8;
  7788. /* Clear status block in ram. */
  7789. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7790. }
  7791. tg3_tx_rcbs_init(tp);
  7792. tg3_rx_ret_rcbs_init(tp);
  7793. }
  7794. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7795. {
  7796. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7797. if (!tg3_flag(tp, 5750_PLUS) ||
  7798. tg3_flag(tp, 5780_CLASS) ||
  7799. tg3_asic_rev(tp) == ASIC_REV_5750 ||
  7800. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7801. tg3_flag(tp, 57765_PLUS))
  7802. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7803. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7804. tg3_asic_rev(tp) == ASIC_REV_5787)
  7805. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7806. else
  7807. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7808. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7809. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7810. val = min(nic_rep_thresh, host_rep_thresh);
  7811. tw32(RCVBDI_STD_THRESH, val);
  7812. if (tg3_flag(tp, 57765_PLUS))
  7813. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7814. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7815. return;
  7816. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7817. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7818. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7819. tw32(RCVBDI_JUMBO_THRESH, val);
  7820. if (tg3_flag(tp, 57765_PLUS))
  7821. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7822. }
  7823. static inline u32 calc_crc(unsigned char *buf, int len)
  7824. {
  7825. u32 reg;
  7826. u32 tmp;
  7827. int j, k;
  7828. reg = 0xffffffff;
  7829. for (j = 0; j < len; j++) {
  7830. reg ^= buf[j];
  7831. for (k = 0; k < 8; k++) {
  7832. tmp = reg & 0x01;
  7833. reg >>= 1;
  7834. if (tmp)
  7835. reg ^= 0xedb88320;
  7836. }
  7837. }
  7838. return ~reg;
  7839. }
  7840. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7841. {
  7842. /* accept or reject all multicast frames */
  7843. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7844. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7845. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7846. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7847. }
  7848. static void __tg3_set_rx_mode(struct net_device *dev)
  7849. {
  7850. struct tg3 *tp = netdev_priv(dev);
  7851. u32 rx_mode;
  7852. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7853. RX_MODE_KEEP_VLAN_TAG);
  7854. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7855. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7856. * flag clear.
  7857. */
  7858. if (!tg3_flag(tp, ENABLE_ASF))
  7859. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7860. #endif
  7861. if (dev->flags & IFF_PROMISC) {
  7862. /* Promiscuous mode. */
  7863. rx_mode |= RX_MODE_PROMISC;
  7864. } else if (dev->flags & IFF_ALLMULTI) {
  7865. /* Accept all multicast. */
  7866. tg3_set_multi(tp, 1);
  7867. } else if (netdev_mc_empty(dev)) {
  7868. /* Reject all multicast. */
  7869. tg3_set_multi(tp, 0);
  7870. } else {
  7871. /* Accept one or more multicast(s). */
  7872. struct netdev_hw_addr *ha;
  7873. u32 mc_filter[4] = { 0, };
  7874. u32 regidx;
  7875. u32 bit;
  7876. u32 crc;
  7877. netdev_for_each_mc_addr(ha, dev) {
  7878. crc = calc_crc(ha->addr, ETH_ALEN);
  7879. bit = ~crc & 0x7f;
  7880. regidx = (bit & 0x60) >> 5;
  7881. bit &= 0x1f;
  7882. mc_filter[regidx] |= (1 << bit);
  7883. }
  7884. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7885. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7886. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7887. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7888. }
  7889. if (rx_mode != tp->rx_mode) {
  7890. tp->rx_mode = rx_mode;
  7891. tw32_f(MAC_RX_MODE, rx_mode);
  7892. udelay(10);
  7893. }
  7894. }
  7895. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7896. {
  7897. int i;
  7898. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7899. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7900. }
  7901. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7902. {
  7903. int i;
  7904. if (!tg3_flag(tp, SUPPORT_MSIX))
  7905. return;
  7906. if (tp->rxq_cnt == 1) {
  7907. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7908. return;
  7909. }
  7910. /* Validate table against current IRQ count */
  7911. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7912. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  7913. break;
  7914. }
  7915. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7916. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7917. }
  7918. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7919. {
  7920. int i = 0;
  7921. u32 reg = MAC_RSS_INDIR_TBL_0;
  7922. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7923. u32 val = tp->rss_ind_tbl[i];
  7924. i++;
  7925. for (; i % 8; i++) {
  7926. val <<= 4;
  7927. val |= tp->rss_ind_tbl[i];
  7928. }
  7929. tw32(reg, val);
  7930. reg += 4;
  7931. }
  7932. }
  7933. static inline u32 tg3_lso_rd_dma_workaround_bit(struct tg3 *tp)
  7934. {
  7935. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  7936. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5719;
  7937. else
  7938. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5720;
  7939. }
  7940. /* tp->lock is held. */
  7941. static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
  7942. {
  7943. u32 val, rdmac_mode;
  7944. int i, err, limit;
  7945. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7946. tg3_disable_ints(tp);
  7947. tg3_stop_fw(tp);
  7948. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7949. if (tg3_flag(tp, INIT_COMPLETE))
  7950. tg3_abort_hw(tp, 1);
  7951. if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  7952. !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
  7953. tg3_phy_pull_config(tp);
  7954. tg3_eee_pull_config(tp, NULL);
  7955. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  7956. }
  7957. /* Enable MAC control of LPI */
  7958. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  7959. tg3_setup_eee(tp);
  7960. if (reset_phy)
  7961. tg3_phy_reset(tp);
  7962. err = tg3_chip_reset(tp);
  7963. if (err)
  7964. return err;
  7965. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7966. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  7967. val = tr32(TG3_CPMU_CTRL);
  7968. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7969. tw32(TG3_CPMU_CTRL, val);
  7970. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7971. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7972. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7973. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7974. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7975. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7976. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7977. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7978. val = tr32(TG3_CPMU_HST_ACC);
  7979. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7980. val |= CPMU_HST_ACC_MACCLK_6_25;
  7981. tw32(TG3_CPMU_HST_ACC, val);
  7982. }
  7983. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7984. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7985. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7986. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7987. tw32(PCIE_PWR_MGMT_THRESH, val);
  7988. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7989. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7990. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7991. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7992. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7993. }
  7994. if (tg3_flag(tp, L1PLLPD_EN)) {
  7995. u32 grc_mode = tr32(GRC_MODE);
  7996. /* Access the lower 1K of PL PCIE block registers. */
  7997. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7998. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7999. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  8000. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  8001. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  8002. tw32(GRC_MODE, grc_mode);
  8003. }
  8004. if (tg3_flag(tp, 57765_CLASS)) {
  8005. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  8006. u32 grc_mode = tr32(GRC_MODE);
  8007. /* Access the lower 1K of PL PCIE block registers. */
  8008. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8009. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  8010. val = tr32(TG3_PCIE_TLDLPL_PORT +
  8011. TG3_PCIE_PL_LO_PHYCTL5);
  8012. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  8013. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  8014. tw32(GRC_MODE, grc_mode);
  8015. }
  8016. if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
  8017. u32 grc_mode;
  8018. /* Fix transmit hangs */
  8019. val = tr32(TG3_CPMU_PADRNG_CTL);
  8020. val |= TG3_CPMU_PADRNG_CTL_RDIV2;
  8021. tw32(TG3_CPMU_PADRNG_CTL, val);
  8022. grc_mode = tr32(GRC_MODE);
  8023. /* Access the lower 1K of DL PCIE block registers. */
  8024. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8025. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  8026. val = tr32(TG3_PCIE_TLDLPL_PORT +
  8027. TG3_PCIE_DL_LO_FTSMAX);
  8028. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  8029. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  8030. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  8031. tw32(GRC_MODE, grc_mode);
  8032. }
  8033. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  8034. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  8035. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  8036. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  8037. }
  8038. /* This works around an issue with Athlon chipsets on
  8039. * B3 tigon3 silicon. This bit has no effect on any
  8040. * other revision. But do not set this on PCI Express
  8041. * chips and don't even touch the clocks if the CPMU is present.
  8042. */
  8043. if (!tg3_flag(tp, CPMU_PRESENT)) {
  8044. if (!tg3_flag(tp, PCI_EXPRESS))
  8045. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  8046. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  8047. }
  8048. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  8049. tg3_flag(tp, PCIX_MODE)) {
  8050. val = tr32(TG3PCI_PCISTATE);
  8051. val |= PCISTATE_RETRY_SAME_DMA;
  8052. tw32(TG3PCI_PCISTATE, val);
  8053. }
  8054. if (tg3_flag(tp, ENABLE_APE)) {
  8055. /* Allow reads and writes to the
  8056. * APE register and memory space.
  8057. */
  8058. val = tr32(TG3PCI_PCISTATE);
  8059. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  8060. PCISTATE_ALLOW_APE_SHMEM_WR |
  8061. PCISTATE_ALLOW_APE_PSPACE_WR;
  8062. tw32(TG3PCI_PCISTATE, val);
  8063. }
  8064. if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
  8065. /* Enable some hw fixes. */
  8066. val = tr32(TG3PCI_MSI_DATA);
  8067. val |= (1 << 26) | (1 << 28) | (1 << 29);
  8068. tw32(TG3PCI_MSI_DATA, val);
  8069. }
  8070. /* Descriptor ring init may make accesses to the
  8071. * NIC SRAM area to setup the TX descriptors, so we
  8072. * can only do this after the hardware has been
  8073. * successfully reset.
  8074. */
  8075. err = tg3_init_rings(tp);
  8076. if (err)
  8077. return err;
  8078. if (tg3_flag(tp, 57765_PLUS)) {
  8079. val = tr32(TG3PCI_DMA_RW_CTRL) &
  8080. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  8081. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  8082. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  8083. if (!tg3_flag(tp, 57765_CLASS) &&
  8084. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8085. tg3_asic_rev(tp) != ASIC_REV_5762)
  8086. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  8087. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  8088. } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
  8089. tg3_asic_rev(tp) != ASIC_REV_5761) {
  8090. /* This value is determined during the probe time DMA
  8091. * engine test, tg3_test_dma.
  8092. */
  8093. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8094. }
  8095. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  8096. GRC_MODE_4X_NIC_SEND_RINGS |
  8097. GRC_MODE_NO_TX_PHDR_CSUM |
  8098. GRC_MODE_NO_RX_PHDR_CSUM);
  8099. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  8100. /* Pseudo-header checksum is done by hardware logic and not
  8101. * the offload processers, so make the chip do the pseudo-
  8102. * header checksums on receive. For transmit it is more
  8103. * convenient to do the pseudo-header checksum in software
  8104. * as Linux does that on transmit for us in all cases.
  8105. */
  8106. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  8107. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  8108. if (tp->rxptpctl)
  8109. tw32(TG3_RX_PTP_CTL,
  8110. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  8111. if (tg3_flag(tp, PTP_CAPABLE))
  8112. val |= GRC_MODE_TIME_SYNC_ENABLE;
  8113. tw32(GRC_MODE, tp->grc_mode | val);
  8114. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  8115. val = tr32(GRC_MISC_CFG);
  8116. val &= ~0xff;
  8117. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  8118. tw32(GRC_MISC_CFG, val);
  8119. /* Initialize MBUF/DESC pool. */
  8120. if (tg3_flag(tp, 5750_PLUS)) {
  8121. /* Do nothing. */
  8122. } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
  8123. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  8124. if (tg3_asic_rev(tp) == ASIC_REV_5704)
  8125. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  8126. else
  8127. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  8128. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  8129. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  8130. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  8131. int fw_len;
  8132. fw_len = tp->fw_len;
  8133. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  8134. tw32(BUFMGR_MB_POOL_ADDR,
  8135. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  8136. tw32(BUFMGR_MB_POOL_SIZE,
  8137. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  8138. }
  8139. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8140. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8141. tp->bufmgr_config.mbuf_read_dma_low_water);
  8142. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8143. tp->bufmgr_config.mbuf_mac_rx_low_water);
  8144. tw32(BUFMGR_MB_HIGH_WATER,
  8145. tp->bufmgr_config.mbuf_high_water);
  8146. } else {
  8147. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8148. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  8149. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8150. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  8151. tw32(BUFMGR_MB_HIGH_WATER,
  8152. tp->bufmgr_config.mbuf_high_water_jumbo);
  8153. }
  8154. tw32(BUFMGR_DMA_LOW_WATER,
  8155. tp->bufmgr_config.dma_low_water);
  8156. tw32(BUFMGR_DMA_HIGH_WATER,
  8157. tp->bufmgr_config.dma_high_water);
  8158. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  8159. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  8160. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  8161. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8162. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8163. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
  8164. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  8165. tw32(BUFMGR_MODE, val);
  8166. for (i = 0; i < 2000; i++) {
  8167. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  8168. break;
  8169. udelay(10);
  8170. }
  8171. if (i >= 2000) {
  8172. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  8173. return -ENODEV;
  8174. }
  8175. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
  8176. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  8177. tg3_setup_rxbd_thresholds(tp);
  8178. /* Initialize TG3_BDINFO's at:
  8179. * RCVDBDI_STD_BD: standard eth size rx ring
  8180. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  8181. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  8182. *
  8183. * like so:
  8184. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  8185. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  8186. * ring attribute flags
  8187. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  8188. *
  8189. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  8190. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  8191. *
  8192. * The size of each ring is fixed in the firmware, but the location is
  8193. * configurable.
  8194. */
  8195. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8196. ((u64) tpr->rx_std_mapping >> 32));
  8197. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8198. ((u64) tpr->rx_std_mapping & 0xffffffff));
  8199. if (!tg3_flag(tp, 5717_PLUS))
  8200. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  8201. NIC_SRAM_RX_BUFFER_DESC);
  8202. /* Disable the mini ring */
  8203. if (!tg3_flag(tp, 5705_PLUS))
  8204. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8205. BDINFO_FLAGS_DISABLED);
  8206. /* Program the jumbo buffer descriptor ring control
  8207. * blocks on those devices that have them.
  8208. */
  8209. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8210. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  8211. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  8212. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8213. ((u64) tpr->rx_jmb_mapping >> 32));
  8214. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8215. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  8216. val = TG3_RX_JMB_RING_SIZE(tp) <<
  8217. BDINFO_FLAGS_MAXLEN_SHIFT;
  8218. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8219. val | BDINFO_FLAGS_USE_EXT_RECV);
  8220. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  8221. tg3_flag(tp, 57765_CLASS) ||
  8222. tg3_asic_rev(tp) == ASIC_REV_5762)
  8223. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  8224. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  8225. } else {
  8226. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8227. BDINFO_FLAGS_DISABLED);
  8228. }
  8229. if (tg3_flag(tp, 57765_PLUS)) {
  8230. val = TG3_RX_STD_RING_SIZE(tp);
  8231. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  8232. val |= (TG3_RX_STD_DMA_SZ << 2);
  8233. } else
  8234. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  8235. } else
  8236. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  8237. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  8238. tpr->rx_std_prod_idx = tp->rx_pending;
  8239. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  8240. tpr->rx_jmb_prod_idx =
  8241. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  8242. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  8243. tg3_rings_reset(tp);
  8244. /* Initialize MAC address and backoff seed. */
  8245. __tg3_set_mac_addr(tp, false);
  8246. /* MTU + ethernet header + FCS + optional VLAN tag */
  8247. tw32(MAC_RX_MTU_SIZE,
  8248. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  8249. /* The slot time is changed by tg3_setup_phy if we
  8250. * run at gigabit with half duplex.
  8251. */
  8252. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  8253. (6 << TX_LENGTHS_IPG_SHIFT) |
  8254. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  8255. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8256. tg3_asic_rev(tp) == ASIC_REV_5762)
  8257. val |= tr32(MAC_TX_LENGTHS) &
  8258. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  8259. TX_LENGTHS_CNT_DWN_VAL_MSK);
  8260. tw32(MAC_TX_LENGTHS, val);
  8261. /* Receive rules. */
  8262. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  8263. tw32(RCVLPC_CONFIG, 0x0181);
  8264. /* Calculate RDMAC_MODE setting early, we need it to determine
  8265. * the RCVLPC_STATE_ENABLE mask.
  8266. */
  8267. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  8268. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  8269. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  8270. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  8271. RDMAC_MODE_LNGREAD_ENAB);
  8272. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  8273. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  8274. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8275. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8276. tg3_asic_rev(tp) == ASIC_REV_57780)
  8277. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  8278. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  8279. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  8280. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8281. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8282. if (tg3_flag(tp, TSO_CAPABLE) &&
  8283. tg3_asic_rev(tp) == ASIC_REV_5705) {
  8284. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  8285. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8286. !tg3_flag(tp, IS_5788)) {
  8287. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8288. }
  8289. }
  8290. if (tg3_flag(tp, PCI_EXPRESS))
  8291. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8292. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8293. tp->dma_limit = 0;
  8294. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8295. rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
  8296. tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
  8297. }
  8298. }
  8299. if (tg3_flag(tp, HW_TSO_1) ||
  8300. tg3_flag(tp, HW_TSO_2) ||
  8301. tg3_flag(tp, HW_TSO_3))
  8302. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  8303. if (tg3_flag(tp, 57765_PLUS) ||
  8304. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8305. tg3_asic_rev(tp) == ASIC_REV_57780)
  8306. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  8307. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8308. tg3_asic_rev(tp) == ASIC_REV_5762)
  8309. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  8310. if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
  8311. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8312. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8313. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  8314. tg3_flag(tp, 57765_PLUS)) {
  8315. u32 tgtreg;
  8316. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8317. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  8318. else
  8319. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  8320. val = tr32(tgtreg);
  8321. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8322. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8323. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  8324. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  8325. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  8326. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  8327. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  8328. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  8329. }
  8330. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  8331. }
  8332. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8333. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8334. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8335. u32 tgtreg;
  8336. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8337. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  8338. else
  8339. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  8340. val = tr32(tgtreg);
  8341. tw32(tgtreg, val |
  8342. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  8343. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  8344. }
  8345. /* Receive/send statistics. */
  8346. if (tg3_flag(tp, 5750_PLUS)) {
  8347. val = tr32(RCVLPC_STATS_ENABLE);
  8348. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  8349. tw32(RCVLPC_STATS_ENABLE, val);
  8350. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  8351. tg3_flag(tp, TSO_CAPABLE)) {
  8352. val = tr32(RCVLPC_STATS_ENABLE);
  8353. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  8354. tw32(RCVLPC_STATS_ENABLE, val);
  8355. } else {
  8356. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  8357. }
  8358. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  8359. tw32(SNDDATAI_STATSENAB, 0xffffff);
  8360. tw32(SNDDATAI_STATSCTRL,
  8361. (SNDDATAI_SCTRL_ENABLE |
  8362. SNDDATAI_SCTRL_FASTUPD));
  8363. /* Setup host coalescing engine. */
  8364. tw32(HOSTCC_MODE, 0);
  8365. for (i = 0; i < 2000; i++) {
  8366. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  8367. break;
  8368. udelay(10);
  8369. }
  8370. __tg3_set_coalesce(tp, &tp->coal);
  8371. if (!tg3_flag(tp, 5705_PLUS)) {
  8372. /* Status/statistics block address. See tg3_timer,
  8373. * the tg3_periodic_fetch_stats call there, and
  8374. * tg3_get_stats to see how this works for 5705/5750 chips.
  8375. */
  8376. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8377. ((u64) tp->stats_mapping >> 32));
  8378. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  8379. ((u64) tp->stats_mapping & 0xffffffff));
  8380. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  8381. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  8382. /* Clear statistics and status block memory areas */
  8383. for (i = NIC_SRAM_STATS_BLK;
  8384. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  8385. i += sizeof(u32)) {
  8386. tg3_write_mem(tp, i, 0);
  8387. udelay(40);
  8388. }
  8389. }
  8390. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  8391. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  8392. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  8393. if (!tg3_flag(tp, 5705_PLUS))
  8394. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  8395. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  8396. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  8397. /* reset to prevent losing 1st rx packet intermittently */
  8398. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8399. udelay(10);
  8400. }
  8401. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  8402. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  8403. MAC_MODE_FHDE_ENABLE;
  8404. if (tg3_flag(tp, ENABLE_APE))
  8405. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  8406. if (!tg3_flag(tp, 5705_PLUS) &&
  8407. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8408. tg3_asic_rev(tp) != ASIC_REV_5700)
  8409. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  8410. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  8411. udelay(40);
  8412. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  8413. * If TG3_FLAG_IS_NIC is zero, we should read the
  8414. * register to preserve the GPIO settings for LOMs. The GPIOs,
  8415. * whether used as inputs or outputs, are set by boot code after
  8416. * reset.
  8417. */
  8418. if (!tg3_flag(tp, IS_NIC)) {
  8419. u32 gpio_mask;
  8420. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  8421. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  8422. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  8423. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  8424. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  8425. GRC_LCLCTRL_GPIO_OUTPUT3;
  8426. if (tg3_asic_rev(tp) == ASIC_REV_5755)
  8427. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  8428. tp->grc_local_ctrl &= ~gpio_mask;
  8429. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  8430. /* GPIO1 must be driven high for eeprom write protect */
  8431. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  8432. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8433. GRC_LCLCTRL_GPIO_OUTPUT1);
  8434. }
  8435. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8436. udelay(100);
  8437. if (tg3_flag(tp, USING_MSIX)) {
  8438. val = tr32(MSGINT_MODE);
  8439. val |= MSGINT_MODE_ENABLE;
  8440. if (tp->irq_cnt > 1)
  8441. val |= MSGINT_MODE_MULTIVEC_EN;
  8442. if (!tg3_flag(tp, 1SHOT_MSI))
  8443. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8444. tw32(MSGINT_MODE, val);
  8445. }
  8446. if (!tg3_flag(tp, 5705_PLUS)) {
  8447. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  8448. udelay(40);
  8449. }
  8450. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  8451. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  8452. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  8453. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  8454. WDMAC_MODE_LNGREAD_ENAB);
  8455. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8456. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8457. if (tg3_flag(tp, TSO_CAPABLE) &&
  8458. (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
  8459. tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
  8460. /* nothing */
  8461. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8462. !tg3_flag(tp, IS_5788)) {
  8463. val |= WDMAC_MODE_RX_ACCEL;
  8464. }
  8465. }
  8466. /* Enable host coalescing bug fix */
  8467. if (tg3_flag(tp, 5755_PLUS))
  8468. val |= WDMAC_MODE_STATUS_TAG_FIX;
  8469. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  8470. val |= WDMAC_MODE_BURST_ALL_DATA;
  8471. tw32_f(WDMAC_MODE, val);
  8472. udelay(40);
  8473. if (tg3_flag(tp, PCIX_MODE)) {
  8474. u16 pcix_cmd;
  8475. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8476. &pcix_cmd);
  8477. if (tg3_asic_rev(tp) == ASIC_REV_5703) {
  8478. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  8479. pcix_cmd |= PCI_X_CMD_READ_2K;
  8480. } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  8481. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  8482. pcix_cmd |= PCI_X_CMD_READ_2K;
  8483. }
  8484. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8485. pcix_cmd);
  8486. }
  8487. tw32_f(RDMAC_MODE, rdmac_mode);
  8488. udelay(40);
  8489. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8490. tg3_asic_rev(tp) == ASIC_REV_5720) {
  8491. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  8492. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  8493. break;
  8494. }
  8495. if (i < TG3_NUM_RDMA_CHANNELS) {
  8496. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8497. val |= tg3_lso_rd_dma_workaround_bit(tp);
  8498. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8499. tg3_flag_set(tp, 5719_5720_RDMA_BUG);
  8500. }
  8501. }
  8502. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  8503. if (!tg3_flag(tp, 5705_PLUS))
  8504. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  8505. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  8506. tw32(SNDDATAC_MODE,
  8507. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  8508. else
  8509. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  8510. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  8511. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  8512. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  8513. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  8514. val |= RCVDBDI_MODE_LRG_RING_SZ;
  8515. tw32(RCVDBDI_MODE, val);
  8516. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  8517. if (tg3_flag(tp, HW_TSO_1) ||
  8518. tg3_flag(tp, HW_TSO_2) ||
  8519. tg3_flag(tp, HW_TSO_3))
  8520. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  8521. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  8522. if (tg3_flag(tp, ENABLE_TSS))
  8523. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  8524. tw32(SNDBDI_MODE, val);
  8525. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  8526. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8527. err = tg3_load_5701_a0_firmware_fix(tp);
  8528. if (err)
  8529. return err;
  8530. }
  8531. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8532. /* Ignore any errors for the firmware download. If download
  8533. * fails, the device will operate with EEE disabled
  8534. */
  8535. tg3_load_57766_firmware(tp);
  8536. }
  8537. if (tg3_flag(tp, TSO_CAPABLE)) {
  8538. err = tg3_load_tso_firmware(tp);
  8539. if (err)
  8540. return err;
  8541. }
  8542. tp->tx_mode = TX_MODE_ENABLE;
  8543. if (tg3_flag(tp, 5755_PLUS) ||
  8544. tg3_asic_rev(tp) == ASIC_REV_5906)
  8545. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  8546. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8547. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8548. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  8549. tp->tx_mode &= ~val;
  8550. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  8551. }
  8552. tw32_f(MAC_TX_MODE, tp->tx_mode);
  8553. udelay(100);
  8554. if (tg3_flag(tp, ENABLE_RSS)) {
  8555. tg3_rss_write_indir_tbl(tp);
  8556. /* Setup the "secret" hash key. */
  8557. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  8558. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  8559. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  8560. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  8561. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  8562. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  8563. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  8564. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  8565. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  8566. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  8567. }
  8568. tp->rx_mode = RX_MODE_ENABLE;
  8569. if (tg3_flag(tp, 5755_PLUS))
  8570. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8571. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8572. tp->rx_mode |= RX_MODE_IPV4_FRAG_FIX;
  8573. if (tg3_flag(tp, ENABLE_RSS))
  8574. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8575. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8576. RX_MODE_RSS_IPV6_HASH_EN |
  8577. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8578. RX_MODE_RSS_IPV4_HASH_EN |
  8579. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8580. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8581. udelay(10);
  8582. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8583. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8584. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8585. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8586. udelay(10);
  8587. }
  8588. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8589. udelay(10);
  8590. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8591. if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
  8592. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8593. /* Set drive transmission level to 1.2V */
  8594. /* only if the signal pre-emphasis bit is not set */
  8595. val = tr32(MAC_SERDES_CFG);
  8596. val &= 0xfffff000;
  8597. val |= 0x880;
  8598. tw32(MAC_SERDES_CFG, val);
  8599. }
  8600. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
  8601. tw32(MAC_SERDES_CFG, 0x616000);
  8602. }
  8603. /* Prevent chip from dropping frames when flow control
  8604. * is enabled.
  8605. */
  8606. if (tg3_flag(tp, 57765_CLASS))
  8607. val = 1;
  8608. else
  8609. val = 2;
  8610. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8611. if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
  8612. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8613. /* Use hardware link auto-negotiation */
  8614. tg3_flag_set(tp, HW_AUTONEG);
  8615. }
  8616. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8617. tg3_asic_rev(tp) == ASIC_REV_5714) {
  8618. u32 tmp;
  8619. tmp = tr32(SERDES_RX_CTRL);
  8620. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8621. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8622. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8623. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8624. }
  8625. if (!tg3_flag(tp, USE_PHYLIB)) {
  8626. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8627. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8628. err = tg3_setup_phy(tp, false);
  8629. if (err)
  8630. return err;
  8631. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8632. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8633. u32 tmp;
  8634. /* Clear CRC stats. */
  8635. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8636. tg3_writephy(tp, MII_TG3_TEST1,
  8637. tmp | MII_TG3_TEST1_CRC_EN);
  8638. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8639. }
  8640. }
  8641. }
  8642. __tg3_set_rx_mode(tp->dev);
  8643. /* Initialize receive rules. */
  8644. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8645. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8646. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8647. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8648. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8649. limit = 8;
  8650. else
  8651. limit = 16;
  8652. if (tg3_flag(tp, ENABLE_ASF))
  8653. limit -= 4;
  8654. switch (limit) {
  8655. case 16:
  8656. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8657. case 15:
  8658. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8659. case 14:
  8660. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8661. case 13:
  8662. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8663. case 12:
  8664. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8665. case 11:
  8666. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8667. case 10:
  8668. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8669. case 9:
  8670. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8671. case 8:
  8672. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8673. case 7:
  8674. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8675. case 6:
  8676. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8677. case 5:
  8678. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8679. case 4:
  8680. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8681. case 3:
  8682. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8683. case 2:
  8684. case 1:
  8685. default:
  8686. break;
  8687. }
  8688. if (tg3_flag(tp, ENABLE_APE))
  8689. /* Write our heartbeat update interval to APE. */
  8690. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8691. APE_HOST_HEARTBEAT_INT_DISABLE);
  8692. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8693. return 0;
  8694. }
  8695. /* Called at device open time to get the chip ready for
  8696. * packet processing. Invoked with tp->lock held.
  8697. */
  8698. static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
  8699. {
  8700. /* Chip may have been just powered on. If so, the boot code may still
  8701. * be running initialization. Wait for it to finish to avoid races in
  8702. * accessing the hardware.
  8703. */
  8704. tg3_enable_register_access(tp);
  8705. tg3_poll_fw(tp);
  8706. tg3_switch_clocks(tp);
  8707. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8708. return tg3_reset_hw(tp, reset_phy);
  8709. }
  8710. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8711. {
  8712. int i;
  8713. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8714. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8715. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8716. off += len;
  8717. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8718. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8719. memset(ocir, 0, TG3_OCIR_LEN);
  8720. }
  8721. }
  8722. /* sysfs attributes for hwmon */
  8723. static ssize_t tg3_show_temp(struct device *dev,
  8724. struct device_attribute *devattr, char *buf)
  8725. {
  8726. struct pci_dev *pdev = to_pci_dev(dev);
  8727. struct net_device *netdev = pci_get_drvdata(pdev);
  8728. struct tg3 *tp = netdev_priv(netdev);
  8729. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8730. u32 temperature;
  8731. spin_lock_bh(&tp->lock);
  8732. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8733. sizeof(temperature));
  8734. spin_unlock_bh(&tp->lock);
  8735. return sprintf(buf, "%u\n", temperature);
  8736. }
  8737. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8738. TG3_TEMP_SENSOR_OFFSET);
  8739. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8740. TG3_TEMP_CAUTION_OFFSET);
  8741. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8742. TG3_TEMP_MAX_OFFSET);
  8743. static struct attribute *tg3_attributes[] = {
  8744. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8745. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8746. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8747. NULL
  8748. };
  8749. static const struct attribute_group tg3_group = {
  8750. .attrs = tg3_attributes,
  8751. };
  8752. static void tg3_hwmon_close(struct tg3 *tp)
  8753. {
  8754. if (tp->hwmon_dev) {
  8755. hwmon_device_unregister(tp->hwmon_dev);
  8756. tp->hwmon_dev = NULL;
  8757. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  8758. }
  8759. }
  8760. static void tg3_hwmon_open(struct tg3 *tp)
  8761. {
  8762. int i, err;
  8763. u32 size = 0;
  8764. struct pci_dev *pdev = tp->pdev;
  8765. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8766. tg3_sd_scan_scratchpad(tp, ocirs);
  8767. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8768. if (!ocirs[i].src_data_length)
  8769. continue;
  8770. size += ocirs[i].src_hdr_length;
  8771. size += ocirs[i].src_data_length;
  8772. }
  8773. if (!size)
  8774. return;
  8775. /* Register hwmon sysfs hooks */
  8776. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  8777. if (err) {
  8778. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  8779. return;
  8780. }
  8781. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  8782. if (IS_ERR(tp->hwmon_dev)) {
  8783. tp->hwmon_dev = NULL;
  8784. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8785. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  8786. }
  8787. }
  8788. #define TG3_STAT_ADD32(PSTAT, REG) \
  8789. do { u32 __val = tr32(REG); \
  8790. (PSTAT)->low += __val; \
  8791. if ((PSTAT)->low < __val) \
  8792. (PSTAT)->high += 1; \
  8793. } while (0)
  8794. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8795. {
  8796. struct tg3_hw_stats *sp = tp->hw_stats;
  8797. if (!tp->link_up)
  8798. return;
  8799. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8800. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8801. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8802. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8803. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8804. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8805. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8806. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8807. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8808. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8809. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8810. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8811. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8812. if (unlikely(tg3_flag(tp, 5719_5720_RDMA_BUG) &&
  8813. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8814. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8815. u32 val;
  8816. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8817. val &= ~tg3_lso_rd_dma_workaround_bit(tp);
  8818. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8819. tg3_flag_clear(tp, 5719_5720_RDMA_BUG);
  8820. }
  8821. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8822. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8823. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8824. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8825. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8826. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8827. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8828. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8829. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8830. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8831. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8832. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8833. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8834. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8835. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8836. if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8837. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
  8838. tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
  8839. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8840. } else {
  8841. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8842. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8843. if (val) {
  8844. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8845. sp->rx_discards.low += val;
  8846. if (sp->rx_discards.low < val)
  8847. sp->rx_discards.high += 1;
  8848. }
  8849. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8850. }
  8851. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8852. }
  8853. static void tg3_chk_missed_msi(struct tg3 *tp)
  8854. {
  8855. u32 i;
  8856. for (i = 0; i < tp->irq_cnt; i++) {
  8857. struct tg3_napi *tnapi = &tp->napi[i];
  8858. if (tg3_has_work(tnapi)) {
  8859. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8860. tnapi->last_tx_cons == tnapi->tx_cons) {
  8861. if (tnapi->chk_msi_cnt < 1) {
  8862. tnapi->chk_msi_cnt++;
  8863. return;
  8864. }
  8865. tg3_msi(0, tnapi);
  8866. }
  8867. }
  8868. tnapi->chk_msi_cnt = 0;
  8869. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8870. tnapi->last_tx_cons = tnapi->tx_cons;
  8871. }
  8872. }
  8873. static void tg3_timer(unsigned long __opaque)
  8874. {
  8875. struct tg3 *tp = (struct tg3 *) __opaque;
  8876. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8877. goto restart_timer;
  8878. spin_lock(&tp->lock);
  8879. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8880. tg3_flag(tp, 57765_CLASS))
  8881. tg3_chk_missed_msi(tp);
  8882. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  8883. /* BCM4785: Flush posted writes from GbE to host memory. */
  8884. tr32(HOSTCC_MODE);
  8885. }
  8886. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8887. /* All of this garbage is because when using non-tagged
  8888. * IRQ status the mailbox/status_block protocol the chip
  8889. * uses with the cpu is race prone.
  8890. */
  8891. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8892. tw32(GRC_LOCAL_CTRL,
  8893. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8894. } else {
  8895. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8896. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8897. }
  8898. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8899. spin_unlock(&tp->lock);
  8900. tg3_reset_task_schedule(tp);
  8901. goto restart_timer;
  8902. }
  8903. }
  8904. /* This part only runs once per second. */
  8905. if (!--tp->timer_counter) {
  8906. if (tg3_flag(tp, 5705_PLUS))
  8907. tg3_periodic_fetch_stats(tp);
  8908. if (tp->setlpicnt && !--tp->setlpicnt)
  8909. tg3_phy_eee_enable(tp);
  8910. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8911. u32 mac_stat;
  8912. int phy_event;
  8913. mac_stat = tr32(MAC_STATUS);
  8914. phy_event = 0;
  8915. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8916. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8917. phy_event = 1;
  8918. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8919. phy_event = 1;
  8920. if (phy_event)
  8921. tg3_setup_phy(tp, false);
  8922. } else if (tg3_flag(tp, POLL_SERDES)) {
  8923. u32 mac_stat = tr32(MAC_STATUS);
  8924. int need_setup = 0;
  8925. if (tp->link_up &&
  8926. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8927. need_setup = 1;
  8928. }
  8929. if (!tp->link_up &&
  8930. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8931. MAC_STATUS_SIGNAL_DET))) {
  8932. need_setup = 1;
  8933. }
  8934. if (need_setup) {
  8935. if (!tp->serdes_counter) {
  8936. tw32_f(MAC_MODE,
  8937. (tp->mac_mode &
  8938. ~MAC_MODE_PORT_MODE_MASK));
  8939. udelay(40);
  8940. tw32_f(MAC_MODE, tp->mac_mode);
  8941. udelay(40);
  8942. }
  8943. tg3_setup_phy(tp, false);
  8944. }
  8945. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8946. tg3_flag(tp, 5780_CLASS)) {
  8947. tg3_serdes_parallel_detect(tp);
  8948. }
  8949. tp->timer_counter = tp->timer_multiplier;
  8950. }
  8951. /* Heartbeat is only sent once every 2 seconds.
  8952. *
  8953. * The heartbeat is to tell the ASF firmware that the host
  8954. * driver is still alive. In the event that the OS crashes,
  8955. * ASF needs to reset the hardware to free up the FIFO space
  8956. * that may be filled with rx packets destined for the host.
  8957. * If the FIFO is full, ASF will no longer function properly.
  8958. *
  8959. * Unintended resets have been reported on real time kernels
  8960. * where the timer doesn't run on time. Netpoll will also have
  8961. * same problem.
  8962. *
  8963. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8964. * to check the ring condition when the heartbeat is expiring
  8965. * before doing the reset. This will prevent most unintended
  8966. * resets.
  8967. */
  8968. if (!--tp->asf_counter) {
  8969. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8970. tg3_wait_for_event_ack(tp);
  8971. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8972. FWCMD_NICDRV_ALIVE3);
  8973. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8974. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8975. TG3_FW_UPDATE_TIMEOUT_SEC);
  8976. tg3_generate_fw_event(tp);
  8977. }
  8978. tp->asf_counter = tp->asf_multiplier;
  8979. }
  8980. spin_unlock(&tp->lock);
  8981. restart_timer:
  8982. tp->timer.expires = jiffies + tp->timer_offset;
  8983. add_timer(&tp->timer);
  8984. }
  8985. static void tg3_timer_init(struct tg3 *tp)
  8986. {
  8987. if (tg3_flag(tp, TAGGED_STATUS) &&
  8988. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8989. !tg3_flag(tp, 57765_CLASS))
  8990. tp->timer_offset = HZ;
  8991. else
  8992. tp->timer_offset = HZ / 10;
  8993. BUG_ON(tp->timer_offset > HZ);
  8994. tp->timer_multiplier = (HZ / tp->timer_offset);
  8995. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8996. TG3_FW_UPDATE_FREQ_SEC;
  8997. init_timer(&tp->timer);
  8998. tp->timer.data = (unsigned long) tp;
  8999. tp->timer.function = tg3_timer;
  9000. }
  9001. static void tg3_timer_start(struct tg3 *tp)
  9002. {
  9003. tp->asf_counter = tp->asf_multiplier;
  9004. tp->timer_counter = tp->timer_multiplier;
  9005. tp->timer.expires = jiffies + tp->timer_offset;
  9006. add_timer(&tp->timer);
  9007. }
  9008. static void tg3_timer_stop(struct tg3 *tp)
  9009. {
  9010. del_timer_sync(&tp->timer);
  9011. }
  9012. /* Restart hardware after configuration changes, self-test, etc.
  9013. * Invoked with tp->lock held.
  9014. */
  9015. static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
  9016. __releases(tp->lock)
  9017. __acquires(tp->lock)
  9018. {
  9019. int err;
  9020. err = tg3_init_hw(tp, reset_phy);
  9021. if (err) {
  9022. netdev_err(tp->dev,
  9023. "Failed to re-initialize device, aborting\n");
  9024. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9025. tg3_full_unlock(tp);
  9026. tg3_timer_stop(tp);
  9027. tp->irq_sync = 0;
  9028. tg3_napi_enable(tp);
  9029. dev_close(tp->dev);
  9030. tg3_full_lock(tp, 0);
  9031. }
  9032. return err;
  9033. }
  9034. static void tg3_reset_task(struct work_struct *work)
  9035. {
  9036. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  9037. int err;
  9038. tg3_full_lock(tp, 0);
  9039. if (!netif_running(tp->dev)) {
  9040. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9041. tg3_full_unlock(tp);
  9042. return;
  9043. }
  9044. tg3_full_unlock(tp);
  9045. tg3_phy_stop(tp);
  9046. tg3_netif_stop(tp);
  9047. tg3_full_lock(tp, 1);
  9048. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  9049. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9050. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9051. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  9052. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  9053. }
  9054. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  9055. err = tg3_init_hw(tp, true);
  9056. if (err)
  9057. goto out;
  9058. tg3_netif_start(tp);
  9059. out:
  9060. tg3_full_unlock(tp);
  9061. if (!err)
  9062. tg3_phy_start(tp);
  9063. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9064. }
  9065. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  9066. {
  9067. irq_handler_t fn;
  9068. unsigned long flags;
  9069. char *name;
  9070. struct tg3_napi *tnapi = &tp->napi[irq_num];
  9071. if (tp->irq_cnt == 1)
  9072. name = tp->dev->name;
  9073. else {
  9074. name = &tnapi->irq_lbl[0];
  9075. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  9076. name[IFNAMSIZ-1] = 0;
  9077. }
  9078. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9079. fn = tg3_msi;
  9080. if (tg3_flag(tp, 1SHOT_MSI))
  9081. fn = tg3_msi_1shot;
  9082. flags = 0;
  9083. } else {
  9084. fn = tg3_interrupt;
  9085. if (tg3_flag(tp, TAGGED_STATUS))
  9086. fn = tg3_interrupt_tagged;
  9087. flags = IRQF_SHARED;
  9088. }
  9089. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  9090. }
  9091. static int tg3_test_interrupt(struct tg3 *tp)
  9092. {
  9093. struct tg3_napi *tnapi = &tp->napi[0];
  9094. struct net_device *dev = tp->dev;
  9095. int err, i, intr_ok = 0;
  9096. u32 val;
  9097. if (!netif_running(dev))
  9098. return -ENODEV;
  9099. tg3_disable_ints(tp);
  9100. free_irq(tnapi->irq_vec, tnapi);
  9101. /*
  9102. * Turn off MSI one shot mode. Otherwise this test has no
  9103. * observable way to know whether the interrupt was delivered.
  9104. */
  9105. if (tg3_flag(tp, 57765_PLUS)) {
  9106. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  9107. tw32(MSGINT_MODE, val);
  9108. }
  9109. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  9110. IRQF_SHARED, dev->name, tnapi);
  9111. if (err)
  9112. return err;
  9113. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  9114. tg3_enable_ints(tp);
  9115. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9116. tnapi->coal_now);
  9117. for (i = 0; i < 5; i++) {
  9118. u32 int_mbox, misc_host_ctrl;
  9119. int_mbox = tr32_mailbox(tnapi->int_mbox);
  9120. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  9121. if ((int_mbox != 0) ||
  9122. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  9123. intr_ok = 1;
  9124. break;
  9125. }
  9126. if (tg3_flag(tp, 57765_PLUS) &&
  9127. tnapi->hw_status->status_tag != tnapi->last_tag)
  9128. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  9129. msleep(10);
  9130. }
  9131. tg3_disable_ints(tp);
  9132. free_irq(tnapi->irq_vec, tnapi);
  9133. err = tg3_request_irq(tp, 0);
  9134. if (err)
  9135. return err;
  9136. if (intr_ok) {
  9137. /* Reenable MSI one shot mode. */
  9138. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  9139. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  9140. tw32(MSGINT_MODE, val);
  9141. }
  9142. return 0;
  9143. }
  9144. return -EIO;
  9145. }
  9146. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  9147. * successfully restored
  9148. */
  9149. static int tg3_test_msi(struct tg3 *tp)
  9150. {
  9151. int err;
  9152. u16 pci_cmd;
  9153. if (!tg3_flag(tp, USING_MSI))
  9154. return 0;
  9155. /* Turn off SERR reporting in case MSI terminates with Master
  9156. * Abort.
  9157. */
  9158. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9159. pci_write_config_word(tp->pdev, PCI_COMMAND,
  9160. pci_cmd & ~PCI_COMMAND_SERR);
  9161. err = tg3_test_interrupt(tp);
  9162. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9163. if (!err)
  9164. return 0;
  9165. /* other failures */
  9166. if (err != -EIO)
  9167. return err;
  9168. /* MSI test failed, go back to INTx mode */
  9169. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  9170. "to INTx mode. Please report this failure to the PCI "
  9171. "maintainer and include system chipset information\n");
  9172. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9173. pci_disable_msi(tp->pdev);
  9174. tg3_flag_clear(tp, USING_MSI);
  9175. tp->napi[0].irq_vec = tp->pdev->irq;
  9176. err = tg3_request_irq(tp, 0);
  9177. if (err)
  9178. return err;
  9179. /* Need to reset the chip because the MSI cycle may have terminated
  9180. * with Master Abort.
  9181. */
  9182. tg3_full_lock(tp, 1);
  9183. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9184. err = tg3_init_hw(tp, true);
  9185. tg3_full_unlock(tp);
  9186. if (err)
  9187. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9188. return err;
  9189. }
  9190. static int tg3_request_firmware(struct tg3 *tp)
  9191. {
  9192. const struct tg3_firmware_hdr *fw_hdr;
  9193. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  9194. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  9195. tp->fw_needed);
  9196. return -ENOENT;
  9197. }
  9198. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  9199. /* Firmware blob starts with version numbers, followed by
  9200. * start address and _full_ length including BSS sections
  9201. * (which must be longer than the actual data, of course
  9202. */
  9203. tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
  9204. if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
  9205. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  9206. tp->fw_len, tp->fw_needed);
  9207. release_firmware(tp->fw);
  9208. tp->fw = NULL;
  9209. return -EINVAL;
  9210. }
  9211. /* We no longer need firmware; we have it. */
  9212. tp->fw_needed = NULL;
  9213. return 0;
  9214. }
  9215. static u32 tg3_irq_count(struct tg3 *tp)
  9216. {
  9217. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  9218. if (irq_cnt > 1) {
  9219. /* We want as many rx rings enabled as there are cpus.
  9220. * In multiqueue MSI-X mode, the first MSI-X vector
  9221. * only deals with link interrupts, etc, so we add
  9222. * one to the number of vectors we are requesting.
  9223. */
  9224. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  9225. }
  9226. return irq_cnt;
  9227. }
  9228. static bool tg3_enable_msix(struct tg3 *tp)
  9229. {
  9230. int i, rc;
  9231. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  9232. tp->txq_cnt = tp->txq_req;
  9233. tp->rxq_cnt = tp->rxq_req;
  9234. if (!tp->rxq_cnt)
  9235. tp->rxq_cnt = netif_get_num_default_rss_queues();
  9236. if (tp->rxq_cnt > tp->rxq_max)
  9237. tp->rxq_cnt = tp->rxq_max;
  9238. /* Disable multiple TX rings by default. Simple round-robin hardware
  9239. * scheduling of the TX rings can cause starvation of rings with
  9240. * small packets when other rings have TSO or jumbo packets.
  9241. */
  9242. if (!tp->txq_req)
  9243. tp->txq_cnt = 1;
  9244. tp->irq_cnt = tg3_irq_count(tp);
  9245. for (i = 0; i < tp->irq_max; i++) {
  9246. msix_ent[i].entry = i;
  9247. msix_ent[i].vector = 0;
  9248. }
  9249. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  9250. if (rc < 0) {
  9251. return false;
  9252. } else if (rc != 0) {
  9253. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  9254. return false;
  9255. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  9256. tp->irq_cnt, rc);
  9257. tp->irq_cnt = rc;
  9258. tp->rxq_cnt = max(rc - 1, 1);
  9259. if (tp->txq_cnt)
  9260. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  9261. }
  9262. for (i = 0; i < tp->irq_max; i++)
  9263. tp->napi[i].irq_vec = msix_ent[i].vector;
  9264. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  9265. pci_disable_msix(tp->pdev);
  9266. return false;
  9267. }
  9268. if (tp->irq_cnt == 1)
  9269. return true;
  9270. tg3_flag_set(tp, ENABLE_RSS);
  9271. if (tp->txq_cnt > 1)
  9272. tg3_flag_set(tp, ENABLE_TSS);
  9273. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  9274. return true;
  9275. }
  9276. static void tg3_ints_init(struct tg3 *tp)
  9277. {
  9278. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  9279. !tg3_flag(tp, TAGGED_STATUS)) {
  9280. /* All MSI supporting chips should support tagged
  9281. * status. Assert that this is the case.
  9282. */
  9283. netdev_warn(tp->dev,
  9284. "MSI without TAGGED_STATUS? Not using MSI\n");
  9285. goto defcfg;
  9286. }
  9287. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  9288. tg3_flag_set(tp, USING_MSIX);
  9289. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  9290. tg3_flag_set(tp, USING_MSI);
  9291. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9292. u32 msi_mode = tr32(MSGINT_MODE);
  9293. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  9294. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  9295. if (!tg3_flag(tp, 1SHOT_MSI))
  9296. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  9297. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  9298. }
  9299. defcfg:
  9300. if (!tg3_flag(tp, USING_MSIX)) {
  9301. tp->irq_cnt = 1;
  9302. tp->napi[0].irq_vec = tp->pdev->irq;
  9303. }
  9304. if (tp->irq_cnt == 1) {
  9305. tp->txq_cnt = 1;
  9306. tp->rxq_cnt = 1;
  9307. netif_set_real_num_tx_queues(tp->dev, 1);
  9308. netif_set_real_num_rx_queues(tp->dev, 1);
  9309. }
  9310. }
  9311. static void tg3_ints_fini(struct tg3 *tp)
  9312. {
  9313. if (tg3_flag(tp, USING_MSIX))
  9314. pci_disable_msix(tp->pdev);
  9315. else if (tg3_flag(tp, USING_MSI))
  9316. pci_disable_msi(tp->pdev);
  9317. tg3_flag_clear(tp, USING_MSI);
  9318. tg3_flag_clear(tp, USING_MSIX);
  9319. tg3_flag_clear(tp, ENABLE_RSS);
  9320. tg3_flag_clear(tp, ENABLE_TSS);
  9321. }
  9322. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  9323. bool init)
  9324. {
  9325. struct net_device *dev = tp->dev;
  9326. int i, err;
  9327. /*
  9328. * Setup interrupts first so we know how
  9329. * many NAPI resources to allocate
  9330. */
  9331. tg3_ints_init(tp);
  9332. tg3_rss_check_indir_tbl(tp);
  9333. /* The placement of this call is tied
  9334. * to the setup and use of Host TX descriptors.
  9335. */
  9336. err = tg3_alloc_consistent(tp);
  9337. if (err)
  9338. goto out_ints_fini;
  9339. tg3_napi_init(tp);
  9340. tg3_napi_enable(tp);
  9341. for (i = 0; i < tp->irq_cnt; i++) {
  9342. struct tg3_napi *tnapi = &tp->napi[i];
  9343. err = tg3_request_irq(tp, i);
  9344. if (err) {
  9345. for (i--; i >= 0; i--) {
  9346. tnapi = &tp->napi[i];
  9347. free_irq(tnapi->irq_vec, tnapi);
  9348. }
  9349. goto out_napi_fini;
  9350. }
  9351. }
  9352. tg3_full_lock(tp, 0);
  9353. if (init)
  9354. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  9355. err = tg3_init_hw(tp, reset_phy);
  9356. if (err) {
  9357. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9358. tg3_free_rings(tp);
  9359. }
  9360. tg3_full_unlock(tp);
  9361. if (err)
  9362. goto out_free_irq;
  9363. if (test_irq && tg3_flag(tp, USING_MSI)) {
  9364. err = tg3_test_msi(tp);
  9365. if (err) {
  9366. tg3_full_lock(tp, 0);
  9367. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9368. tg3_free_rings(tp);
  9369. tg3_full_unlock(tp);
  9370. goto out_napi_fini;
  9371. }
  9372. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  9373. u32 val = tr32(PCIE_TRANSACTION_CFG);
  9374. tw32(PCIE_TRANSACTION_CFG,
  9375. val | PCIE_TRANS_CFG_1SHOT_MSI);
  9376. }
  9377. }
  9378. tg3_phy_start(tp);
  9379. tg3_hwmon_open(tp);
  9380. tg3_full_lock(tp, 0);
  9381. tg3_timer_start(tp);
  9382. tg3_flag_set(tp, INIT_COMPLETE);
  9383. tg3_enable_ints(tp);
  9384. if (init)
  9385. tg3_ptp_init(tp);
  9386. else
  9387. tg3_ptp_resume(tp);
  9388. tg3_full_unlock(tp);
  9389. netif_tx_start_all_queues(dev);
  9390. /*
  9391. * Reset loopback feature if it was turned on while the device was down
  9392. * make sure that it's installed properly now.
  9393. */
  9394. if (dev->features & NETIF_F_LOOPBACK)
  9395. tg3_set_loopback(dev, dev->features);
  9396. return 0;
  9397. out_free_irq:
  9398. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9399. struct tg3_napi *tnapi = &tp->napi[i];
  9400. free_irq(tnapi->irq_vec, tnapi);
  9401. }
  9402. out_napi_fini:
  9403. tg3_napi_disable(tp);
  9404. tg3_napi_fini(tp);
  9405. tg3_free_consistent(tp);
  9406. out_ints_fini:
  9407. tg3_ints_fini(tp);
  9408. return err;
  9409. }
  9410. static void tg3_stop(struct tg3 *tp)
  9411. {
  9412. int i;
  9413. tg3_reset_task_cancel(tp);
  9414. tg3_netif_stop(tp);
  9415. tg3_timer_stop(tp);
  9416. tg3_hwmon_close(tp);
  9417. tg3_phy_stop(tp);
  9418. tg3_full_lock(tp, 1);
  9419. tg3_disable_ints(tp);
  9420. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9421. tg3_free_rings(tp);
  9422. tg3_flag_clear(tp, INIT_COMPLETE);
  9423. tg3_full_unlock(tp);
  9424. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9425. struct tg3_napi *tnapi = &tp->napi[i];
  9426. free_irq(tnapi->irq_vec, tnapi);
  9427. }
  9428. tg3_ints_fini(tp);
  9429. tg3_napi_fini(tp);
  9430. tg3_free_consistent(tp);
  9431. }
  9432. static int tg3_open(struct net_device *dev)
  9433. {
  9434. struct tg3 *tp = netdev_priv(dev);
  9435. int err;
  9436. if (tp->fw_needed) {
  9437. err = tg3_request_firmware(tp);
  9438. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  9439. if (err) {
  9440. netdev_warn(tp->dev, "EEE capability disabled\n");
  9441. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9442. } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  9443. netdev_warn(tp->dev, "EEE capability restored\n");
  9444. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  9445. }
  9446. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  9447. if (err)
  9448. return err;
  9449. } else if (err) {
  9450. netdev_warn(tp->dev, "TSO capability disabled\n");
  9451. tg3_flag_clear(tp, TSO_CAPABLE);
  9452. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  9453. netdev_notice(tp->dev, "TSO capability restored\n");
  9454. tg3_flag_set(tp, TSO_CAPABLE);
  9455. }
  9456. }
  9457. tg3_carrier_off(tp);
  9458. err = tg3_power_up(tp);
  9459. if (err)
  9460. return err;
  9461. tg3_full_lock(tp, 0);
  9462. tg3_disable_ints(tp);
  9463. tg3_flag_clear(tp, INIT_COMPLETE);
  9464. tg3_full_unlock(tp);
  9465. err = tg3_start(tp,
  9466. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
  9467. true, true);
  9468. if (err) {
  9469. tg3_frob_aux_power(tp, false);
  9470. pci_set_power_state(tp->pdev, PCI_D3hot);
  9471. }
  9472. if (tg3_flag(tp, PTP_CAPABLE)) {
  9473. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  9474. &tp->pdev->dev);
  9475. if (IS_ERR(tp->ptp_clock))
  9476. tp->ptp_clock = NULL;
  9477. }
  9478. return err;
  9479. }
  9480. static int tg3_close(struct net_device *dev)
  9481. {
  9482. struct tg3 *tp = netdev_priv(dev);
  9483. tg3_ptp_fini(tp);
  9484. tg3_stop(tp);
  9485. /* Clear stats across close / open calls */
  9486. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  9487. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  9488. tg3_power_down_prepare(tp);
  9489. tg3_carrier_off(tp);
  9490. return 0;
  9491. }
  9492. static inline u64 get_stat64(tg3_stat64_t *val)
  9493. {
  9494. return ((u64)val->high << 32) | ((u64)val->low);
  9495. }
  9496. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  9497. {
  9498. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9499. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9500. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  9501. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  9502. u32 val;
  9503. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  9504. tg3_writephy(tp, MII_TG3_TEST1,
  9505. val | MII_TG3_TEST1_CRC_EN);
  9506. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  9507. } else
  9508. val = 0;
  9509. tp->phy_crc_errors += val;
  9510. return tp->phy_crc_errors;
  9511. }
  9512. return get_stat64(&hw_stats->rx_fcs_errors);
  9513. }
  9514. #define ESTAT_ADD(member) \
  9515. estats->member = old_estats->member + \
  9516. get_stat64(&hw_stats->member)
  9517. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  9518. {
  9519. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  9520. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9521. ESTAT_ADD(rx_octets);
  9522. ESTAT_ADD(rx_fragments);
  9523. ESTAT_ADD(rx_ucast_packets);
  9524. ESTAT_ADD(rx_mcast_packets);
  9525. ESTAT_ADD(rx_bcast_packets);
  9526. ESTAT_ADD(rx_fcs_errors);
  9527. ESTAT_ADD(rx_align_errors);
  9528. ESTAT_ADD(rx_xon_pause_rcvd);
  9529. ESTAT_ADD(rx_xoff_pause_rcvd);
  9530. ESTAT_ADD(rx_mac_ctrl_rcvd);
  9531. ESTAT_ADD(rx_xoff_entered);
  9532. ESTAT_ADD(rx_frame_too_long_errors);
  9533. ESTAT_ADD(rx_jabbers);
  9534. ESTAT_ADD(rx_undersize_packets);
  9535. ESTAT_ADD(rx_in_length_errors);
  9536. ESTAT_ADD(rx_out_length_errors);
  9537. ESTAT_ADD(rx_64_or_less_octet_packets);
  9538. ESTAT_ADD(rx_65_to_127_octet_packets);
  9539. ESTAT_ADD(rx_128_to_255_octet_packets);
  9540. ESTAT_ADD(rx_256_to_511_octet_packets);
  9541. ESTAT_ADD(rx_512_to_1023_octet_packets);
  9542. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  9543. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  9544. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  9545. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  9546. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  9547. ESTAT_ADD(tx_octets);
  9548. ESTAT_ADD(tx_collisions);
  9549. ESTAT_ADD(tx_xon_sent);
  9550. ESTAT_ADD(tx_xoff_sent);
  9551. ESTAT_ADD(tx_flow_control);
  9552. ESTAT_ADD(tx_mac_errors);
  9553. ESTAT_ADD(tx_single_collisions);
  9554. ESTAT_ADD(tx_mult_collisions);
  9555. ESTAT_ADD(tx_deferred);
  9556. ESTAT_ADD(tx_excessive_collisions);
  9557. ESTAT_ADD(tx_late_collisions);
  9558. ESTAT_ADD(tx_collide_2times);
  9559. ESTAT_ADD(tx_collide_3times);
  9560. ESTAT_ADD(tx_collide_4times);
  9561. ESTAT_ADD(tx_collide_5times);
  9562. ESTAT_ADD(tx_collide_6times);
  9563. ESTAT_ADD(tx_collide_7times);
  9564. ESTAT_ADD(tx_collide_8times);
  9565. ESTAT_ADD(tx_collide_9times);
  9566. ESTAT_ADD(tx_collide_10times);
  9567. ESTAT_ADD(tx_collide_11times);
  9568. ESTAT_ADD(tx_collide_12times);
  9569. ESTAT_ADD(tx_collide_13times);
  9570. ESTAT_ADD(tx_collide_14times);
  9571. ESTAT_ADD(tx_collide_15times);
  9572. ESTAT_ADD(tx_ucast_packets);
  9573. ESTAT_ADD(tx_mcast_packets);
  9574. ESTAT_ADD(tx_bcast_packets);
  9575. ESTAT_ADD(tx_carrier_sense_errors);
  9576. ESTAT_ADD(tx_discards);
  9577. ESTAT_ADD(tx_errors);
  9578. ESTAT_ADD(dma_writeq_full);
  9579. ESTAT_ADD(dma_write_prioq_full);
  9580. ESTAT_ADD(rxbds_empty);
  9581. ESTAT_ADD(rx_discards);
  9582. ESTAT_ADD(rx_errors);
  9583. ESTAT_ADD(rx_threshold_hit);
  9584. ESTAT_ADD(dma_readq_full);
  9585. ESTAT_ADD(dma_read_prioq_full);
  9586. ESTAT_ADD(tx_comp_queue_full);
  9587. ESTAT_ADD(ring_set_send_prod_index);
  9588. ESTAT_ADD(ring_status_update);
  9589. ESTAT_ADD(nic_irqs);
  9590. ESTAT_ADD(nic_avoided_irqs);
  9591. ESTAT_ADD(nic_tx_threshold_hit);
  9592. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9593. }
  9594. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9595. {
  9596. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9597. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9598. stats->rx_packets = old_stats->rx_packets +
  9599. get_stat64(&hw_stats->rx_ucast_packets) +
  9600. get_stat64(&hw_stats->rx_mcast_packets) +
  9601. get_stat64(&hw_stats->rx_bcast_packets);
  9602. stats->tx_packets = old_stats->tx_packets +
  9603. get_stat64(&hw_stats->tx_ucast_packets) +
  9604. get_stat64(&hw_stats->tx_mcast_packets) +
  9605. get_stat64(&hw_stats->tx_bcast_packets);
  9606. stats->rx_bytes = old_stats->rx_bytes +
  9607. get_stat64(&hw_stats->rx_octets);
  9608. stats->tx_bytes = old_stats->tx_bytes +
  9609. get_stat64(&hw_stats->tx_octets);
  9610. stats->rx_errors = old_stats->rx_errors +
  9611. get_stat64(&hw_stats->rx_errors);
  9612. stats->tx_errors = old_stats->tx_errors +
  9613. get_stat64(&hw_stats->tx_errors) +
  9614. get_stat64(&hw_stats->tx_mac_errors) +
  9615. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9616. get_stat64(&hw_stats->tx_discards);
  9617. stats->multicast = old_stats->multicast +
  9618. get_stat64(&hw_stats->rx_mcast_packets);
  9619. stats->collisions = old_stats->collisions +
  9620. get_stat64(&hw_stats->tx_collisions);
  9621. stats->rx_length_errors = old_stats->rx_length_errors +
  9622. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9623. get_stat64(&hw_stats->rx_undersize_packets);
  9624. stats->rx_over_errors = old_stats->rx_over_errors +
  9625. get_stat64(&hw_stats->rxbds_empty);
  9626. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9627. get_stat64(&hw_stats->rx_align_errors);
  9628. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9629. get_stat64(&hw_stats->tx_discards);
  9630. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9631. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9632. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9633. tg3_calc_crc_errors(tp);
  9634. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9635. get_stat64(&hw_stats->rx_discards);
  9636. stats->rx_dropped = tp->rx_dropped;
  9637. stats->tx_dropped = tp->tx_dropped;
  9638. }
  9639. static int tg3_get_regs_len(struct net_device *dev)
  9640. {
  9641. return TG3_REG_BLK_SIZE;
  9642. }
  9643. static void tg3_get_regs(struct net_device *dev,
  9644. struct ethtool_regs *regs, void *_p)
  9645. {
  9646. struct tg3 *tp = netdev_priv(dev);
  9647. regs->version = 0;
  9648. memset(_p, 0, TG3_REG_BLK_SIZE);
  9649. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9650. return;
  9651. tg3_full_lock(tp, 0);
  9652. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9653. tg3_full_unlock(tp);
  9654. }
  9655. static int tg3_get_eeprom_len(struct net_device *dev)
  9656. {
  9657. struct tg3 *tp = netdev_priv(dev);
  9658. return tp->nvram_size;
  9659. }
  9660. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9661. {
  9662. struct tg3 *tp = netdev_priv(dev);
  9663. int ret;
  9664. u8 *pd;
  9665. u32 i, offset, len, b_offset, b_count;
  9666. __be32 val;
  9667. if (tg3_flag(tp, NO_NVRAM))
  9668. return -EINVAL;
  9669. offset = eeprom->offset;
  9670. len = eeprom->len;
  9671. eeprom->len = 0;
  9672. eeprom->magic = TG3_EEPROM_MAGIC;
  9673. if (offset & 3) {
  9674. /* adjustments to start on required 4 byte boundary */
  9675. b_offset = offset & 3;
  9676. b_count = 4 - b_offset;
  9677. if (b_count > len) {
  9678. /* i.e. offset=1 len=2 */
  9679. b_count = len;
  9680. }
  9681. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9682. if (ret)
  9683. return ret;
  9684. memcpy(data, ((char *)&val) + b_offset, b_count);
  9685. len -= b_count;
  9686. offset += b_count;
  9687. eeprom->len += b_count;
  9688. }
  9689. /* read bytes up to the last 4 byte boundary */
  9690. pd = &data[eeprom->len];
  9691. for (i = 0; i < (len - (len & 3)); i += 4) {
  9692. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9693. if (ret) {
  9694. eeprom->len += i;
  9695. return ret;
  9696. }
  9697. memcpy(pd + i, &val, 4);
  9698. }
  9699. eeprom->len += i;
  9700. if (len & 3) {
  9701. /* read last bytes not ending on 4 byte boundary */
  9702. pd = &data[eeprom->len];
  9703. b_count = len & 3;
  9704. b_offset = offset + len - b_count;
  9705. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9706. if (ret)
  9707. return ret;
  9708. memcpy(pd, &val, b_count);
  9709. eeprom->len += b_count;
  9710. }
  9711. return 0;
  9712. }
  9713. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9714. {
  9715. struct tg3 *tp = netdev_priv(dev);
  9716. int ret;
  9717. u32 offset, len, b_offset, odd_len;
  9718. u8 *buf;
  9719. __be32 start, end;
  9720. if (tg3_flag(tp, NO_NVRAM) ||
  9721. eeprom->magic != TG3_EEPROM_MAGIC)
  9722. return -EINVAL;
  9723. offset = eeprom->offset;
  9724. len = eeprom->len;
  9725. if ((b_offset = (offset & 3))) {
  9726. /* adjustments to start on required 4 byte boundary */
  9727. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9728. if (ret)
  9729. return ret;
  9730. len += b_offset;
  9731. offset &= ~3;
  9732. if (len < 4)
  9733. len = 4;
  9734. }
  9735. odd_len = 0;
  9736. if (len & 3) {
  9737. /* adjustments to end on required 4 byte boundary */
  9738. odd_len = 1;
  9739. len = (len + 3) & ~3;
  9740. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9741. if (ret)
  9742. return ret;
  9743. }
  9744. buf = data;
  9745. if (b_offset || odd_len) {
  9746. buf = kmalloc(len, GFP_KERNEL);
  9747. if (!buf)
  9748. return -ENOMEM;
  9749. if (b_offset)
  9750. memcpy(buf, &start, 4);
  9751. if (odd_len)
  9752. memcpy(buf+len-4, &end, 4);
  9753. memcpy(buf + b_offset, data, eeprom->len);
  9754. }
  9755. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9756. if (buf != data)
  9757. kfree(buf);
  9758. return ret;
  9759. }
  9760. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9761. {
  9762. struct tg3 *tp = netdev_priv(dev);
  9763. if (tg3_flag(tp, USE_PHYLIB)) {
  9764. struct phy_device *phydev;
  9765. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9766. return -EAGAIN;
  9767. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9768. return phy_ethtool_gset(phydev, cmd);
  9769. }
  9770. cmd->supported = (SUPPORTED_Autoneg);
  9771. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9772. cmd->supported |= (SUPPORTED_1000baseT_Half |
  9773. SUPPORTED_1000baseT_Full);
  9774. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9775. cmd->supported |= (SUPPORTED_100baseT_Half |
  9776. SUPPORTED_100baseT_Full |
  9777. SUPPORTED_10baseT_Half |
  9778. SUPPORTED_10baseT_Full |
  9779. SUPPORTED_TP);
  9780. cmd->port = PORT_TP;
  9781. } else {
  9782. cmd->supported |= SUPPORTED_FIBRE;
  9783. cmd->port = PORT_FIBRE;
  9784. }
  9785. cmd->advertising = tp->link_config.advertising;
  9786. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9787. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9788. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9789. cmd->advertising |= ADVERTISED_Pause;
  9790. } else {
  9791. cmd->advertising |= ADVERTISED_Pause |
  9792. ADVERTISED_Asym_Pause;
  9793. }
  9794. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9795. cmd->advertising |= ADVERTISED_Asym_Pause;
  9796. }
  9797. }
  9798. if (netif_running(dev) && tp->link_up) {
  9799. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  9800. cmd->duplex = tp->link_config.active_duplex;
  9801. cmd->lp_advertising = tp->link_config.rmt_adv;
  9802. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9803. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9804. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  9805. else
  9806. cmd->eth_tp_mdix = ETH_TP_MDI;
  9807. }
  9808. } else {
  9809. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  9810. cmd->duplex = DUPLEX_UNKNOWN;
  9811. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  9812. }
  9813. cmd->phy_address = tp->phy_addr;
  9814. cmd->transceiver = XCVR_INTERNAL;
  9815. cmd->autoneg = tp->link_config.autoneg;
  9816. cmd->maxtxpkt = 0;
  9817. cmd->maxrxpkt = 0;
  9818. return 0;
  9819. }
  9820. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9821. {
  9822. struct tg3 *tp = netdev_priv(dev);
  9823. u32 speed = ethtool_cmd_speed(cmd);
  9824. if (tg3_flag(tp, USE_PHYLIB)) {
  9825. struct phy_device *phydev;
  9826. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9827. return -EAGAIN;
  9828. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9829. return phy_ethtool_sset(phydev, cmd);
  9830. }
  9831. if (cmd->autoneg != AUTONEG_ENABLE &&
  9832. cmd->autoneg != AUTONEG_DISABLE)
  9833. return -EINVAL;
  9834. if (cmd->autoneg == AUTONEG_DISABLE &&
  9835. cmd->duplex != DUPLEX_FULL &&
  9836. cmd->duplex != DUPLEX_HALF)
  9837. return -EINVAL;
  9838. if (cmd->autoneg == AUTONEG_ENABLE) {
  9839. u32 mask = ADVERTISED_Autoneg |
  9840. ADVERTISED_Pause |
  9841. ADVERTISED_Asym_Pause;
  9842. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9843. mask |= ADVERTISED_1000baseT_Half |
  9844. ADVERTISED_1000baseT_Full;
  9845. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9846. mask |= ADVERTISED_100baseT_Half |
  9847. ADVERTISED_100baseT_Full |
  9848. ADVERTISED_10baseT_Half |
  9849. ADVERTISED_10baseT_Full |
  9850. ADVERTISED_TP;
  9851. else
  9852. mask |= ADVERTISED_FIBRE;
  9853. if (cmd->advertising & ~mask)
  9854. return -EINVAL;
  9855. mask &= (ADVERTISED_1000baseT_Half |
  9856. ADVERTISED_1000baseT_Full |
  9857. ADVERTISED_100baseT_Half |
  9858. ADVERTISED_100baseT_Full |
  9859. ADVERTISED_10baseT_Half |
  9860. ADVERTISED_10baseT_Full);
  9861. cmd->advertising &= mask;
  9862. } else {
  9863. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9864. if (speed != SPEED_1000)
  9865. return -EINVAL;
  9866. if (cmd->duplex != DUPLEX_FULL)
  9867. return -EINVAL;
  9868. } else {
  9869. if (speed != SPEED_100 &&
  9870. speed != SPEED_10)
  9871. return -EINVAL;
  9872. }
  9873. }
  9874. tg3_full_lock(tp, 0);
  9875. tp->link_config.autoneg = cmd->autoneg;
  9876. if (cmd->autoneg == AUTONEG_ENABLE) {
  9877. tp->link_config.advertising = (cmd->advertising |
  9878. ADVERTISED_Autoneg);
  9879. tp->link_config.speed = SPEED_UNKNOWN;
  9880. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9881. } else {
  9882. tp->link_config.advertising = 0;
  9883. tp->link_config.speed = speed;
  9884. tp->link_config.duplex = cmd->duplex;
  9885. }
  9886. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  9887. tg3_warn_mgmt_link_flap(tp);
  9888. if (netif_running(dev))
  9889. tg3_setup_phy(tp, true);
  9890. tg3_full_unlock(tp);
  9891. return 0;
  9892. }
  9893. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9894. {
  9895. struct tg3 *tp = netdev_priv(dev);
  9896. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9897. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9898. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9899. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9900. }
  9901. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9902. {
  9903. struct tg3 *tp = netdev_priv(dev);
  9904. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9905. wol->supported = WAKE_MAGIC;
  9906. else
  9907. wol->supported = 0;
  9908. wol->wolopts = 0;
  9909. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9910. wol->wolopts = WAKE_MAGIC;
  9911. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9912. }
  9913. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9914. {
  9915. struct tg3 *tp = netdev_priv(dev);
  9916. struct device *dp = &tp->pdev->dev;
  9917. if (wol->wolopts & ~WAKE_MAGIC)
  9918. return -EINVAL;
  9919. if ((wol->wolopts & WAKE_MAGIC) &&
  9920. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9921. return -EINVAL;
  9922. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9923. spin_lock_bh(&tp->lock);
  9924. if (device_may_wakeup(dp))
  9925. tg3_flag_set(tp, WOL_ENABLE);
  9926. else
  9927. tg3_flag_clear(tp, WOL_ENABLE);
  9928. spin_unlock_bh(&tp->lock);
  9929. return 0;
  9930. }
  9931. static u32 tg3_get_msglevel(struct net_device *dev)
  9932. {
  9933. struct tg3 *tp = netdev_priv(dev);
  9934. return tp->msg_enable;
  9935. }
  9936. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9937. {
  9938. struct tg3 *tp = netdev_priv(dev);
  9939. tp->msg_enable = value;
  9940. }
  9941. static int tg3_nway_reset(struct net_device *dev)
  9942. {
  9943. struct tg3 *tp = netdev_priv(dev);
  9944. int r;
  9945. if (!netif_running(dev))
  9946. return -EAGAIN;
  9947. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9948. return -EINVAL;
  9949. tg3_warn_mgmt_link_flap(tp);
  9950. if (tg3_flag(tp, USE_PHYLIB)) {
  9951. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9952. return -EAGAIN;
  9953. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9954. } else {
  9955. u32 bmcr;
  9956. spin_lock_bh(&tp->lock);
  9957. r = -EINVAL;
  9958. tg3_readphy(tp, MII_BMCR, &bmcr);
  9959. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9960. ((bmcr & BMCR_ANENABLE) ||
  9961. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9962. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9963. BMCR_ANENABLE);
  9964. r = 0;
  9965. }
  9966. spin_unlock_bh(&tp->lock);
  9967. }
  9968. return r;
  9969. }
  9970. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9971. {
  9972. struct tg3 *tp = netdev_priv(dev);
  9973. ering->rx_max_pending = tp->rx_std_ring_mask;
  9974. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9975. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9976. else
  9977. ering->rx_jumbo_max_pending = 0;
  9978. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9979. ering->rx_pending = tp->rx_pending;
  9980. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9981. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9982. else
  9983. ering->rx_jumbo_pending = 0;
  9984. ering->tx_pending = tp->napi[0].tx_pending;
  9985. }
  9986. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9987. {
  9988. struct tg3 *tp = netdev_priv(dev);
  9989. int i, irq_sync = 0, err = 0;
  9990. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9991. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9992. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9993. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9994. (tg3_flag(tp, TSO_BUG) &&
  9995. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9996. return -EINVAL;
  9997. if (netif_running(dev)) {
  9998. tg3_phy_stop(tp);
  9999. tg3_netif_stop(tp);
  10000. irq_sync = 1;
  10001. }
  10002. tg3_full_lock(tp, irq_sync);
  10003. tp->rx_pending = ering->rx_pending;
  10004. if (tg3_flag(tp, MAX_RXPEND_64) &&
  10005. tp->rx_pending > 63)
  10006. tp->rx_pending = 63;
  10007. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  10008. for (i = 0; i < tp->irq_max; i++)
  10009. tp->napi[i].tx_pending = ering->tx_pending;
  10010. if (netif_running(dev)) {
  10011. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10012. err = tg3_restart_hw(tp, false);
  10013. if (!err)
  10014. tg3_netif_start(tp);
  10015. }
  10016. tg3_full_unlock(tp);
  10017. if (irq_sync && !err)
  10018. tg3_phy_start(tp);
  10019. return err;
  10020. }
  10021. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10022. {
  10023. struct tg3 *tp = netdev_priv(dev);
  10024. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  10025. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  10026. epause->rx_pause = 1;
  10027. else
  10028. epause->rx_pause = 0;
  10029. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  10030. epause->tx_pause = 1;
  10031. else
  10032. epause->tx_pause = 0;
  10033. }
  10034. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10035. {
  10036. struct tg3 *tp = netdev_priv(dev);
  10037. int err = 0;
  10038. if (tp->link_config.autoneg == AUTONEG_ENABLE)
  10039. tg3_warn_mgmt_link_flap(tp);
  10040. if (tg3_flag(tp, USE_PHYLIB)) {
  10041. u32 newadv;
  10042. struct phy_device *phydev;
  10043. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10044. if (!(phydev->supported & SUPPORTED_Pause) ||
  10045. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  10046. (epause->rx_pause != epause->tx_pause)))
  10047. return -EINVAL;
  10048. tp->link_config.flowctrl = 0;
  10049. if (epause->rx_pause) {
  10050. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10051. if (epause->tx_pause) {
  10052. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10053. newadv = ADVERTISED_Pause;
  10054. } else
  10055. newadv = ADVERTISED_Pause |
  10056. ADVERTISED_Asym_Pause;
  10057. } else if (epause->tx_pause) {
  10058. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10059. newadv = ADVERTISED_Asym_Pause;
  10060. } else
  10061. newadv = 0;
  10062. if (epause->autoneg)
  10063. tg3_flag_set(tp, PAUSE_AUTONEG);
  10064. else
  10065. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10066. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  10067. u32 oldadv = phydev->advertising &
  10068. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  10069. if (oldadv != newadv) {
  10070. phydev->advertising &=
  10071. ~(ADVERTISED_Pause |
  10072. ADVERTISED_Asym_Pause);
  10073. phydev->advertising |= newadv;
  10074. if (phydev->autoneg) {
  10075. /*
  10076. * Always renegotiate the link to
  10077. * inform our link partner of our
  10078. * flow control settings, even if the
  10079. * flow control is forced. Let
  10080. * tg3_adjust_link() do the final
  10081. * flow control setup.
  10082. */
  10083. return phy_start_aneg(phydev);
  10084. }
  10085. }
  10086. if (!epause->autoneg)
  10087. tg3_setup_flow_control(tp, 0, 0);
  10088. } else {
  10089. tp->link_config.advertising &=
  10090. ~(ADVERTISED_Pause |
  10091. ADVERTISED_Asym_Pause);
  10092. tp->link_config.advertising |= newadv;
  10093. }
  10094. } else {
  10095. int irq_sync = 0;
  10096. if (netif_running(dev)) {
  10097. tg3_netif_stop(tp);
  10098. irq_sync = 1;
  10099. }
  10100. tg3_full_lock(tp, irq_sync);
  10101. if (epause->autoneg)
  10102. tg3_flag_set(tp, PAUSE_AUTONEG);
  10103. else
  10104. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10105. if (epause->rx_pause)
  10106. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10107. else
  10108. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  10109. if (epause->tx_pause)
  10110. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10111. else
  10112. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  10113. if (netif_running(dev)) {
  10114. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10115. err = tg3_restart_hw(tp, false);
  10116. if (!err)
  10117. tg3_netif_start(tp);
  10118. }
  10119. tg3_full_unlock(tp);
  10120. }
  10121. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  10122. return err;
  10123. }
  10124. static int tg3_get_sset_count(struct net_device *dev, int sset)
  10125. {
  10126. switch (sset) {
  10127. case ETH_SS_TEST:
  10128. return TG3_NUM_TEST;
  10129. case ETH_SS_STATS:
  10130. return TG3_NUM_STATS;
  10131. default:
  10132. return -EOPNOTSUPP;
  10133. }
  10134. }
  10135. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  10136. u32 *rules __always_unused)
  10137. {
  10138. struct tg3 *tp = netdev_priv(dev);
  10139. if (!tg3_flag(tp, SUPPORT_MSIX))
  10140. return -EOPNOTSUPP;
  10141. switch (info->cmd) {
  10142. case ETHTOOL_GRXRINGS:
  10143. if (netif_running(tp->dev))
  10144. info->data = tp->rxq_cnt;
  10145. else {
  10146. info->data = num_online_cpus();
  10147. if (info->data > TG3_RSS_MAX_NUM_QS)
  10148. info->data = TG3_RSS_MAX_NUM_QS;
  10149. }
  10150. /* The first interrupt vector only
  10151. * handles link interrupts.
  10152. */
  10153. info->data -= 1;
  10154. return 0;
  10155. default:
  10156. return -EOPNOTSUPP;
  10157. }
  10158. }
  10159. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  10160. {
  10161. u32 size = 0;
  10162. struct tg3 *tp = netdev_priv(dev);
  10163. if (tg3_flag(tp, SUPPORT_MSIX))
  10164. size = TG3_RSS_INDIR_TBL_SIZE;
  10165. return size;
  10166. }
  10167. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  10168. {
  10169. struct tg3 *tp = netdev_priv(dev);
  10170. int i;
  10171. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10172. indir[i] = tp->rss_ind_tbl[i];
  10173. return 0;
  10174. }
  10175. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  10176. {
  10177. struct tg3 *tp = netdev_priv(dev);
  10178. size_t i;
  10179. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10180. tp->rss_ind_tbl[i] = indir[i];
  10181. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  10182. return 0;
  10183. /* It is legal to write the indirection
  10184. * table while the device is running.
  10185. */
  10186. tg3_full_lock(tp, 0);
  10187. tg3_rss_write_indir_tbl(tp);
  10188. tg3_full_unlock(tp);
  10189. return 0;
  10190. }
  10191. static void tg3_get_channels(struct net_device *dev,
  10192. struct ethtool_channels *channel)
  10193. {
  10194. struct tg3 *tp = netdev_priv(dev);
  10195. u32 deflt_qs = netif_get_num_default_rss_queues();
  10196. channel->max_rx = tp->rxq_max;
  10197. channel->max_tx = tp->txq_max;
  10198. if (netif_running(dev)) {
  10199. channel->rx_count = tp->rxq_cnt;
  10200. channel->tx_count = tp->txq_cnt;
  10201. } else {
  10202. if (tp->rxq_req)
  10203. channel->rx_count = tp->rxq_req;
  10204. else
  10205. channel->rx_count = min(deflt_qs, tp->rxq_max);
  10206. if (tp->txq_req)
  10207. channel->tx_count = tp->txq_req;
  10208. else
  10209. channel->tx_count = min(deflt_qs, tp->txq_max);
  10210. }
  10211. }
  10212. static int tg3_set_channels(struct net_device *dev,
  10213. struct ethtool_channels *channel)
  10214. {
  10215. struct tg3 *tp = netdev_priv(dev);
  10216. if (!tg3_flag(tp, SUPPORT_MSIX))
  10217. return -EOPNOTSUPP;
  10218. if (channel->rx_count > tp->rxq_max ||
  10219. channel->tx_count > tp->txq_max)
  10220. return -EINVAL;
  10221. tp->rxq_req = channel->rx_count;
  10222. tp->txq_req = channel->tx_count;
  10223. if (!netif_running(dev))
  10224. return 0;
  10225. tg3_stop(tp);
  10226. tg3_carrier_off(tp);
  10227. tg3_start(tp, true, false, false);
  10228. return 0;
  10229. }
  10230. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  10231. {
  10232. switch (stringset) {
  10233. case ETH_SS_STATS:
  10234. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  10235. break;
  10236. case ETH_SS_TEST:
  10237. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  10238. break;
  10239. default:
  10240. WARN_ON(1); /* we need a WARN() */
  10241. break;
  10242. }
  10243. }
  10244. static int tg3_set_phys_id(struct net_device *dev,
  10245. enum ethtool_phys_id_state state)
  10246. {
  10247. struct tg3 *tp = netdev_priv(dev);
  10248. if (!netif_running(tp->dev))
  10249. return -EAGAIN;
  10250. switch (state) {
  10251. case ETHTOOL_ID_ACTIVE:
  10252. return 1; /* cycle on/off once per second */
  10253. case ETHTOOL_ID_ON:
  10254. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10255. LED_CTRL_1000MBPS_ON |
  10256. LED_CTRL_100MBPS_ON |
  10257. LED_CTRL_10MBPS_ON |
  10258. LED_CTRL_TRAFFIC_OVERRIDE |
  10259. LED_CTRL_TRAFFIC_BLINK |
  10260. LED_CTRL_TRAFFIC_LED);
  10261. break;
  10262. case ETHTOOL_ID_OFF:
  10263. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10264. LED_CTRL_TRAFFIC_OVERRIDE);
  10265. break;
  10266. case ETHTOOL_ID_INACTIVE:
  10267. tw32(MAC_LED_CTRL, tp->led_ctrl);
  10268. break;
  10269. }
  10270. return 0;
  10271. }
  10272. static void tg3_get_ethtool_stats(struct net_device *dev,
  10273. struct ethtool_stats *estats, u64 *tmp_stats)
  10274. {
  10275. struct tg3 *tp = netdev_priv(dev);
  10276. if (tp->hw_stats)
  10277. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  10278. else
  10279. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  10280. }
  10281. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  10282. {
  10283. int i;
  10284. __be32 *buf;
  10285. u32 offset = 0, len = 0;
  10286. u32 magic, val;
  10287. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  10288. return NULL;
  10289. if (magic == TG3_EEPROM_MAGIC) {
  10290. for (offset = TG3_NVM_DIR_START;
  10291. offset < TG3_NVM_DIR_END;
  10292. offset += TG3_NVM_DIRENT_SIZE) {
  10293. if (tg3_nvram_read(tp, offset, &val))
  10294. return NULL;
  10295. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  10296. TG3_NVM_DIRTYPE_EXTVPD)
  10297. break;
  10298. }
  10299. if (offset != TG3_NVM_DIR_END) {
  10300. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  10301. if (tg3_nvram_read(tp, offset + 4, &offset))
  10302. return NULL;
  10303. offset = tg3_nvram_logical_addr(tp, offset);
  10304. }
  10305. }
  10306. if (!offset || !len) {
  10307. offset = TG3_NVM_VPD_OFF;
  10308. len = TG3_NVM_VPD_LEN;
  10309. }
  10310. buf = kmalloc(len, GFP_KERNEL);
  10311. if (buf == NULL)
  10312. return NULL;
  10313. if (magic == TG3_EEPROM_MAGIC) {
  10314. for (i = 0; i < len; i += 4) {
  10315. /* The data is in little-endian format in NVRAM.
  10316. * Use the big-endian read routines to preserve
  10317. * the byte order as it exists in NVRAM.
  10318. */
  10319. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  10320. goto error;
  10321. }
  10322. } else {
  10323. u8 *ptr;
  10324. ssize_t cnt;
  10325. unsigned int pos = 0;
  10326. ptr = (u8 *)&buf[0];
  10327. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  10328. cnt = pci_read_vpd(tp->pdev, pos,
  10329. len - pos, ptr);
  10330. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  10331. cnt = 0;
  10332. else if (cnt < 0)
  10333. goto error;
  10334. }
  10335. if (pos != len)
  10336. goto error;
  10337. }
  10338. *vpdlen = len;
  10339. return buf;
  10340. error:
  10341. kfree(buf);
  10342. return NULL;
  10343. }
  10344. #define NVRAM_TEST_SIZE 0x100
  10345. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  10346. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  10347. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  10348. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  10349. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  10350. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  10351. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  10352. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  10353. static int tg3_test_nvram(struct tg3 *tp)
  10354. {
  10355. u32 csum, magic, len;
  10356. __be32 *buf;
  10357. int i, j, k, err = 0, size;
  10358. if (tg3_flag(tp, NO_NVRAM))
  10359. return 0;
  10360. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10361. return -EIO;
  10362. if (magic == TG3_EEPROM_MAGIC)
  10363. size = NVRAM_TEST_SIZE;
  10364. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  10365. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  10366. TG3_EEPROM_SB_FORMAT_1) {
  10367. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  10368. case TG3_EEPROM_SB_REVISION_0:
  10369. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  10370. break;
  10371. case TG3_EEPROM_SB_REVISION_2:
  10372. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  10373. break;
  10374. case TG3_EEPROM_SB_REVISION_3:
  10375. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  10376. break;
  10377. case TG3_EEPROM_SB_REVISION_4:
  10378. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  10379. break;
  10380. case TG3_EEPROM_SB_REVISION_5:
  10381. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  10382. break;
  10383. case TG3_EEPROM_SB_REVISION_6:
  10384. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  10385. break;
  10386. default:
  10387. return -EIO;
  10388. }
  10389. } else
  10390. return 0;
  10391. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10392. size = NVRAM_SELFBOOT_HW_SIZE;
  10393. else
  10394. return -EIO;
  10395. buf = kmalloc(size, GFP_KERNEL);
  10396. if (buf == NULL)
  10397. return -ENOMEM;
  10398. err = -EIO;
  10399. for (i = 0, j = 0; i < size; i += 4, j++) {
  10400. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  10401. if (err)
  10402. break;
  10403. }
  10404. if (i < size)
  10405. goto out;
  10406. /* Selfboot format */
  10407. magic = be32_to_cpu(buf[0]);
  10408. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  10409. TG3_EEPROM_MAGIC_FW) {
  10410. u8 *buf8 = (u8 *) buf, csum8 = 0;
  10411. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  10412. TG3_EEPROM_SB_REVISION_2) {
  10413. /* For rev 2, the csum doesn't include the MBA. */
  10414. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  10415. csum8 += buf8[i];
  10416. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  10417. csum8 += buf8[i];
  10418. } else {
  10419. for (i = 0; i < size; i++)
  10420. csum8 += buf8[i];
  10421. }
  10422. if (csum8 == 0) {
  10423. err = 0;
  10424. goto out;
  10425. }
  10426. err = -EIO;
  10427. goto out;
  10428. }
  10429. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  10430. TG3_EEPROM_MAGIC_HW) {
  10431. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  10432. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  10433. u8 *buf8 = (u8 *) buf;
  10434. /* Separate the parity bits and the data bytes. */
  10435. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  10436. if ((i == 0) || (i == 8)) {
  10437. int l;
  10438. u8 msk;
  10439. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  10440. parity[k++] = buf8[i] & msk;
  10441. i++;
  10442. } else if (i == 16) {
  10443. int l;
  10444. u8 msk;
  10445. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  10446. parity[k++] = buf8[i] & msk;
  10447. i++;
  10448. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  10449. parity[k++] = buf8[i] & msk;
  10450. i++;
  10451. }
  10452. data[j++] = buf8[i];
  10453. }
  10454. err = -EIO;
  10455. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  10456. u8 hw8 = hweight8(data[i]);
  10457. if ((hw8 & 0x1) && parity[i])
  10458. goto out;
  10459. else if (!(hw8 & 0x1) && !parity[i])
  10460. goto out;
  10461. }
  10462. err = 0;
  10463. goto out;
  10464. }
  10465. err = -EIO;
  10466. /* Bootstrap checksum at offset 0x10 */
  10467. csum = calc_crc((unsigned char *) buf, 0x10);
  10468. if (csum != le32_to_cpu(buf[0x10/4]))
  10469. goto out;
  10470. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  10471. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  10472. if (csum != le32_to_cpu(buf[0xfc/4]))
  10473. goto out;
  10474. kfree(buf);
  10475. buf = tg3_vpd_readblock(tp, &len);
  10476. if (!buf)
  10477. return -ENOMEM;
  10478. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  10479. if (i > 0) {
  10480. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  10481. if (j < 0)
  10482. goto out;
  10483. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  10484. goto out;
  10485. i += PCI_VPD_LRDT_TAG_SIZE;
  10486. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  10487. PCI_VPD_RO_KEYWORD_CHKSUM);
  10488. if (j > 0) {
  10489. u8 csum8 = 0;
  10490. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10491. for (i = 0; i <= j; i++)
  10492. csum8 += ((u8 *)buf)[i];
  10493. if (csum8)
  10494. goto out;
  10495. }
  10496. }
  10497. err = 0;
  10498. out:
  10499. kfree(buf);
  10500. return err;
  10501. }
  10502. #define TG3_SERDES_TIMEOUT_SEC 2
  10503. #define TG3_COPPER_TIMEOUT_SEC 6
  10504. static int tg3_test_link(struct tg3 *tp)
  10505. {
  10506. int i, max;
  10507. if (!netif_running(tp->dev))
  10508. return -ENODEV;
  10509. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10510. max = TG3_SERDES_TIMEOUT_SEC;
  10511. else
  10512. max = TG3_COPPER_TIMEOUT_SEC;
  10513. for (i = 0; i < max; i++) {
  10514. if (tp->link_up)
  10515. return 0;
  10516. if (msleep_interruptible(1000))
  10517. break;
  10518. }
  10519. return -EIO;
  10520. }
  10521. /* Only test the commonly used registers */
  10522. static int tg3_test_registers(struct tg3 *tp)
  10523. {
  10524. int i, is_5705, is_5750;
  10525. u32 offset, read_mask, write_mask, val, save_val, read_val;
  10526. static struct {
  10527. u16 offset;
  10528. u16 flags;
  10529. #define TG3_FL_5705 0x1
  10530. #define TG3_FL_NOT_5705 0x2
  10531. #define TG3_FL_NOT_5788 0x4
  10532. #define TG3_FL_NOT_5750 0x8
  10533. u32 read_mask;
  10534. u32 write_mask;
  10535. } reg_tbl[] = {
  10536. /* MAC Control Registers */
  10537. { MAC_MODE, TG3_FL_NOT_5705,
  10538. 0x00000000, 0x00ef6f8c },
  10539. { MAC_MODE, TG3_FL_5705,
  10540. 0x00000000, 0x01ef6b8c },
  10541. { MAC_STATUS, TG3_FL_NOT_5705,
  10542. 0x03800107, 0x00000000 },
  10543. { MAC_STATUS, TG3_FL_5705,
  10544. 0x03800100, 0x00000000 },
  10545. { MAC_ADDR_0_HIGH, 0x0000,
  10546. 0x00000000, 0x0000ffff },
  10547. { MAC_ADDR_0_LOW, 0x0000,
  10548. 0x00000000, 0xffffffff },
  10549. { MAC_RX_MTU_SIZE, 0x0000,
  10550. 0x00000000, 0x0000ffff },
  10551. { MAC_TX_MODE, 0x0000,
  10552. 0x00000000, 0x00000070 },
  10553. { MAC_TX_LENGTHS, 0x0000,
  10554. 0x00000000, 0x00003fff },
  10555. { MAC_RX_MODE, TG3_FL_NOT_5705,
  10556. 0x00000000, 0x000007fc },
  10557. { MAC_RX_MODE, TG3_FL_5705,
  10558. 0x00000000, 0x000007dc },
  10559. { MAC_HASH_REG_0, 0x0000,
  10560. 0x00000000, 0xffffffff },
  10561. { MAC_HASH_REG_1, 0x0000,
  10562. 0x00000000, 0xffffffff },
  10563. { MAC_HASH_REG_2, 0x0000,
  10564. 0x00000000, 0xffffffff },
  10565. { MAC_HASH_REG_3, 0x0000,
  10566. 0x00000000, 0xffffffff },
  10567. /* Receive Data and Receive BD Initiator Control Registers. */
  10568. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  10569. 0x00000000, 0xffffffff },
  10570. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  10571. 0x00000000, 0xffffffff },
  10572. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  10573. 0x00000000, 0x00000003 },
  10574. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  10575. 0x00000000, 0xffffffff },
  10576. { RCVDBDI_STD_BD+0, 0x0000,
  10577. 0x00000000, 0xffffffff },
  10578. { RCVDBDI_STD_BD+4, 0x0000,
  10579. 0x00000000, 0xffffffff },
  10580. { RCVDBDI_STD_BD+8, 0x0000,
  10581. 0x00000000, 0xffff0002 },
  10582. { RCVDBDI_STD_BD+0xc, 0x0000,
  10583. 0x00000000, 0xffffffff },
  10584. /* Receive BD Initiator Control Registers. */
  10585. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  10586. 0x00000000, 0xffffffff },
  10587. { RCVBDI_STD_THRESH, TG3_FL_5705,
  10588. 0x00000000, 0x000003ff },
  10589. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  10590. 0x00000000, 0xffffffff },
  10591. /* Host Coalescing Control Registers. */
  10592. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10593. 0x00000000, 0x00000004 },
  10594. { HOSTCC_MODE, TG3_FL_5705,
  10595. 0x00000000, 0x000000f6 },
  10596. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10597. 0x00000000, 0xffffffff },
  10598. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10599. 0x00000000, 0x000003ff },
  10600. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10601. 0x00000000, 0xffffffff },
  10602. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10603. 0x00000000, 0x000003ff },
  10604. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10605. 0x00000000, 0xffffffff },
  10606. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10607. 0x00000000, 0x000000ff },
  10608. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10609. 0x00000000, 0xffffffff },
  10610. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10611. 0x00000000, 0x000000ff },
  10612. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10613. 0x00000000, 0xffffffff },
  10614. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10615. 0x00000000, 0xffffffff },
  10616. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10617. 0x00000000, 0xffffffff },
  10618. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10619. 0x00000000, 0x000000ff },
  10620. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10621. 0x00000000, 0xffffffff },
  10622. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10623. 0x00000000, 0x000000ff },
  10624. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10625. 0x00000000, 0xffffffff },
  10626. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10627. 0x00000000, 0xffffffff },
  10628. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10629. 0x00000000, 0xffffffff },
  10630. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10631. 0x00000000, 0xffffffff },
  10632. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10633. 0x00000000, 0xffffffff },
  10634. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10635. 0xffffffff, 0x00000000 },
  10636. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10637. 0xffffffff, 0x00000000 },
  10638. /* Buffer Manager Control Registers. */
  10639. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10640. 0x00000000, 0x007fff80 },
  10641. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10642. 0x00000000, 0x007fffff },
  10643. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10644. 0x00000000, 0x0000003f },
  10645. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10646. 0x00000000, 0x000001ff },
  10647. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10648. 0x00000000, 0x000001ff },
  10649. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10650. 0xffffffff, 0x00000000 },
  10651. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10652. 0xffffffff, 0x00000000 },
  10653. /* Mailbox Registers */
  10654. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10655. 0x00000000, 0x000001ff },
  10656. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10657. 0x00000000, 0x000001ff },
  10658. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10659. 0x00000000, 0x000007ff },
  10660. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10661. 0x00000000, 0x000001ff },
  10662. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10663. };
  10664. is_5705 = is_5750 = 0;
  10665. if (tg3_flag(tp, 5705_PLUS)) {
  10666. is_5705 = 1;
  10667. if (tg3_flag(tp, 5750_PLUS))
  10668. is_5750 = 1;
  10669. }
  10670. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10671. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10672. continue;
  10673. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10674. continue;
  10675. if (tg3_flag(tp, IS_5788) &&
  10676. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10677. continue;
  10678. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10679. continue;
  10680. offset = (u32) reg_tbl[i].offset;
  10681. read_mask = reg_tbl[i].read_mask;
  10682. write_mask = reg_tbl[i].write_mask;
  10683. /* Save the original register content */
  10684. save_val = tr32(offset);
  10685. /* Determine the read-only value. */
  10686. read_val = save_val & read_mask;
  10687. /* Write zero to the register, then make sure the read-only bits
  10688. * are not changed and the read/write bits are all zeros.
  10689. */
  10690. tw32(offset, 0);
  10691. val = tr32(offset);
  10692. /* Test the read-only and read/write bits. */
  10693. if (((val & read_mask) != read_val) || (val & write_mask))
  10694. goto out;
  10695. /* Write ones to all the bits defined by RdMask and WrMask, then
  10696. * make sure the read-only bits are not changed and the
  10697. * read/write bits are all ones.
  10698. */
  10699. tw32(offset, read_mask | write_mask);
  10700. val = tr32(offset);
  10701. /* Test the read-only bits. */
  10702. if ((val & read_mask) != read_val)
  10703. goto out;
  10704. /* Test the read/write bits. */
  10705. if ((val & write_mask) != write_mask)
  10706. goto out;
  10707. tw32(offset, save_val);
  10708. }
  10709. return 0;
  10710. out:
  10711. if (netif_msg_hw(tp))
  10712. netdev_err(tp->dev,
  10713. "Register test failed at offset %x\n", offset);
  10714. tw32(offset, save_val);
  10715. return -EIO;
  10716. }
  10717. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10718. {
  10719. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10720. int i;
  10721. u32 j;
  10722. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10723. for (j = 0; j < len; j += 4) {
  10724. u32 val;
  10725. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10726. tg3_read_mem(tp, offset + j, &val);
  10727. if (val != test_pattern[i])
  10728. return -EIO;
  10729. }
  10730. }
  10731. return 0;
  10732. }
  10733. static int tg3_test_memory(struct tg3 *tp)
  10734. {
  10735. static struct mem_entry {
  10736. u32 offset;
  10737. u32 len;
  10738. } mem_tbl_570x[] = {
  10739. { 0x00000000, 0x00b50},
  10740. { 0x00002000, 0x1c000},
  10741. { 0xffffffff, 0x00000}
  10742. }, mem_tbl_5705[] = {
  10743. { 0x00000100, 0x0000c},
  10744. { 0x00000200, 0x00008},
  10745. { 0x00004000, 0x00800},
  10746. { 0x00006000, 0x01000},
  10747. { 0x00008000, 0x02000},
  10748. { 0x00010000, 0x0e000},
  10749. { 0xffffffff, 0x00000}
  10750. }, mem_tbl_5755[] = {
  10751. { 0x00000200, 0x00008},
  10752. { 0x00004000, 0x00800},
  10753. { 0x00006000, 0x00800},
  10754. { 0x00008000, 0x02000},
  10755. { 0x00010000, 0x0c000},
  10756. { 0xffffffff, 0x00000}
  10757. }, mem_tbl_5906[] = {
  10758. { 0x00000200, 0x00008},
  10759. { 0x00004000, 0x00400},
  10760. { 0x00006000, 0x00400},
  10761. { 0x00008000, 0x01000},
  10762. { 0x00010000, 0x01000},
  10763. { 0xffffffff, 0x00000}
  10764. }, mem_tbl_5717[] = {
  10765. { 0x00000200, 0x00008},
  10766. { 0x00010000, 0x0a000},
  10767. { 0x00020000, 0x13c00},
  10768. { 0xffffffff, 0x00000}
  10769. }, mem_tbl_57765[] = {
  10770. { 0x00000200, 0x00008},
  10771. { 0x00004000, 0x00800},
  10772. { 0x00006000, 0x09800},
  10773. { 0x00010000, 0x0a000},
  10774. { 0xffffffff, 0x00000}
  10775. };
  10776. struct mem_entry *mem_tbl;
  10777. int err = 0;
  10778. int i;
  10779. if (tg3_flag(tp, 5717_PLUS))
  10780. mem_tbl = mem_tbl_5717;
  10781. else if (tg3_flag(tp, 57765_CLASS) ||
  10782. tg3_asic_rev(tp) == ASIC_REV_5762)
  10783. mem_tbl = mem_tbl_57765;
  10784. else if (tg3_flag(tp, 5755_PLUS))
  10785. mem_tbl = mem_tbl_5755;
  10786. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  10787. mem_tbl = mem_tbl_5906;
  10788. else if (tg3_flag(tp, 5705_PLUS))
  10789. mem_tbl = mem_tbl_5705;
  10790. else
  10791. mem_tbl = mem_tbl_570x;
  10792. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10793. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10794. if (err)
  10795. break;
  10796. }
  10797. return err;
  10798. }
  10799. #define TG3_TSO_MSS 500
  10800. #define TG3_TSO_IP_HDR_LEN 20
  10801. #define TG3_TSO_TCP_HDR_LEN 20
  10802. #define TG3_TSO_TCP_OPT_LEN 12
  10803. static const u8 tg3_tso_header[] = {
  10804. 0x08, 0x00,
  10805. 0x45, 0x00, 0x00, 0x00,
  10806. 0x00, 0x00, 0x40, 0x00,
  10807. 0x40, 0x06, 0x00, 0x00,
  10808. 0x0a, 0x00, 0x00, 0x01,
  10809. 0x0a, 0x00, 0x00, 0x02,
  10810. 0x0d, 0x00, 0xe0, 0x00,
  10811. 0x00, 0x00, 0x01, 0x00,
  10812. 0x00, 0x00, 0x02, 0x00,
  10813. 0x80, 0x10, 0x10, 0x00,
  10814. 0x14, 0x09, 0x00, 0x00,
  10815. 0x01, 0x01, 0x08, 0x0a,
  10816. 0x11, 0x11, 0x11, 0x11,
  10817. 0x11, 0x11, 0x11, 0x11,
  10818. };
  10819. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10820. {
  10821. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10822. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10823. u32 budget;
  10824. struct sk_buff *skb;
  10825. u8 *tx_data, *rx_data;
  10826. dma_addr_t map;
  10827. int num_pkts, tx_len, rx_len, i, err;
  10828. struct tg3_rx_buffer_desc *desc;
  10829. struct tg3_napi *tnapi, *rnapi;
  10830. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  10831. tnapi = &tp->napi[0];
  10832. rnapi = &tp->napi[0];
  10833. if (tp->irq_cnt > 1) {
  10834. if (tg3_flag(tp, ENABLE_RSS))
  10835. rnapi = &tp->napi[1];
  10836. if (tg3_flag(tp, ENABLE_TSS))
  10837. tnapi = &tp->napi[1];
  10838. }
  10839. coal_now = tnapi->coal_now | rnapi->coal_now;
  10840. err = -EIO;
  10841. tx_len = pktsz;
  10842. skb = netdev_alloc_skb(tp->dev, tx_len);
  10843. if (!skb)
  10844. return -ENOMEM;
  10845. tx_data = skb_put(skb, tx_len);
  10846. memcpy(tx_data, tp->dev->dev_addr, 6);
  10847. memset(tx_data + 6, 0x0, 8);
  10848. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10849. if (tso_loopback) {
  10850. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10851. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  10852. TG3_TSO_TCP_OPT_LEN;
  10853. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10854. sizeof(tg3_tso_header));
  10855. mss = TG3_TSO_MSS;
  10856. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10857. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10858. /* Set the total length field in the IP header */
  10859. iph->tot_len = htons((u16)(mss + hdr_len));
  10860. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10861. TXD_FLAG_CPU_POST_DMA);
  10862. if (tg3_flag(tp, HW_TSO_1) ||
  10863. tg3_flag(tp, HW_TSO_2) ||
  10864. tg3_flag(tp, HW_TSO_3)) {
  10865. struct tcphdr *th;
  10866. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10867. th = (struct tcphdr *)&tx_data[val];
  10868. th->check = 0;
  10869. } else
  10870. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10871. if (tg3_flag(tp, HW_TSO_3)) {
  10872. mss |= (hdr_len & 0xc) << 12;
  10873. if (hdr_len & 0x10)
  10874. base_flags |= 0x00000010;
  10875. base_flags |= (hdr_len & 0x3e0) << 5;
  10876. } else if (tg3_flag(tp, HW_TSO_2))
  10877. mss |= hdr_len << 9;
  10878. else if (tg3_flag(tp, HW_TSO_1) ||
  10879. tg3_asic_rev(tp) == ASIC_REV_5705) {
  10880. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10881. } else {
  10882. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10883. }
  10884. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10885. } else {
  10886. num_pkts = 1;
  10887. data_off = ETH_HLEN;
  10888. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10889. tx_len > VLAN_ETH_FRAME_LEN)
  10890. base_flags |= TXD_FLAG_JMB_PKT;
  10891. }
  10892. for (i = data_off; i < tx_len; i++)
  10893. tx_data[i] = (u8) (i & 0xff);
  10894. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10895. if (pci_dma_mapping_error(tp->pdev, map)) {
  10896. dev_kfree_skb(skb);
  10897. return -EIO;
  10898. }
  10899. val = tnapi->tx_prod;
  10900. tnapi->tx_buffers[val].skb = skb;
  10901. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10902. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10903. rnapi->coal_now);
  10904. udelay(10);
  10905. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10906. budget = tg3_tx_avail(tnapi);
  10907. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10908. base_flags | TXD_FLAG_END, mss, 0)) {
  10909. tnapi->tx_buffers[val].skb = NULL;
  10910. dev_kfree_skb(skb);
  10911. return -EIO;
  10912. }
  10913. tnapi->tx_prod++;
  10914. /* Sync BD data before updating mailbox */
  10915. wmb();
  10916. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10917. tr32_mailbox(tnapi->prodmbox);
  10918. udelay(10);
  10919. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10920. for (i = 0; i < 35; i++) {
  10921. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10922. coal_now);
  10923. udelay(10);
  10924. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10925. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10926. if ((tx_idx == tnapi->tx_prod) &&
  10927. (rx_idx == (rx_start_idx + num_pkts)))
  10928. break;
  10929. }
  10930. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10931. dev_kfree_skb(skb);
  10932. if (tx_idx != tnapi->tx_prod)
  10933. goto out;
  10934. if (rx_idx != rx_start_idx + num_pkts)
  10935. goto out;
  10936. val = data_off;
  10937. while (rx_idx != rx_start_idx) {
  10938. desc = &rnapi->rx_rcb[rx_start_idx++];
  10939. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10940. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10941. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10942. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10943. goto out;
  10944. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10945. - ETH_FCS_LEN;
  10946. if (!tso_loopback) {
  10947. if (rx_len != tx_len)
  10948. goto out;
  10949. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10950. if (opaque_key != RXD_OPAQUE_RING_STD)
  10951. goto out;
  10952. } else {
  10953. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10954. goto out;
  10955. }
  10956. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10957. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10958. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10959. goto out;
  10960. }
  10961. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10962. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10963. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10964. mapping);
  10965. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10966. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10967. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10968. mapping);
  10969. } else
  10970. goto out;
  10971. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10972. PCI_DMA_FROMDEVICE);
  10973. rx_data += TG3_RX_OFFSET(tp);
  10974. for (i = data_off; i < rx_len; i++, val++) {
  10975. if (*(rx_data + i) != (u8) (val & 0xff))
  10976. goto out;
  10977. }
  10978. }
  10979. err = 0;
  10980. /* tg3_free_rings will unmap and free the rx_data */
  10981. out:
  10982. return err;
  10983. }
  10984. #define TG3_STD_LOOPBACK_FAILED 1
  10985. #define TG3_JMB_LOOPBACK_FAILED 2
  10986. #define TG3_TSO_LOOPBACK_FAILED 4
  10987. #define TG3_LOOPBACK_FAILED \
  10988. (TG3_STD_LOOPBACK_FAILED | \
  10989. TG3_JMB_LOOPBACK_FAILED | \
  10990. TG3_TSO_LOOPBACK_FAILED)
  10991. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10992. {
  10993. int err = -EIO;
  10994. u32 eee_cap;
  10995. u32 jmb_pkt_sz = 9000;
  10996. if (tp->dma_limit)
  10997. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10998. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10999. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  11000. if (!netif_running(tp->dev)) {
  11001. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11002. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11003. if (do_extlpbk)
  11004. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11005. goto done;
  11006. }
  11007. err = tg3_reset_hw(tp, true);
  11008. if (err) {
  11009. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11010. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11011. if (do_extlpbk)
  11012. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11013. goto done;
  11014. }
  11015. if (tg3_flag(tp, ENABLE_RSS)) {
  11016. int i;
  11017. /* Reroute all rx packets to the 1st queue */
  11018. for (i = MAC_RSS_INDIR_TBL_0;
  11019. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  11020. tw32(i, 0x0);
  11021. }
  11022. /* HW errata - mac loopback fails in some cases on 5780.
  11023. * Normal traffic and PHY loopback are not affected by
  11024. * errata. Also, the MAC loopback test is deprecated for
  11025. * all newer ASIC revisions.
  11026. */
  11027. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  11028. !tg3_flag(tp, CPMU_PRESENT)) {
  11029. tg3_mac_loopback(tp, true);
  11030. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11031. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11032. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11033. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11034. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11035. tg3_mac_loopback(tp, false);
  11036. }
  11037. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  11038. !tg3_flag(tp, USE_PHYLIB)) {
  11039. int i;
  11040. tg3_phy_lpbk_set(tp, 0, false);
  11041. /* Wait for link */
  11042. for (i = 0; i < 100; i++) {
  11043. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  11044. break;
  11045. mdelay(1);
  11046. }
  11047. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11048. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11049. if (tg3_flag(tp, TSO_CAPABLE) &&
  11050. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11051. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  11052. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11053. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11054. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11055. if (do_extlpbk) {
  11056. tg3_phy_lpbk_set(tp, 0, true);
  11057. /* All link indications report up, but the hardware
  11058. * isn't really ready for about 20 msec. Double it
  11059. * to be sure.
  11060. */
  11061. mdelay(40);
  11062. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11063. data[TG3_EXT_LOOPB_TEST] |=
  11064. TG3_STD_LOOPBACK_FAILED;
  11065. if (tg3_flag(tp, TSO_CAPABLE) &&
  11066. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11067. data[TG3_EXT_LOOPB_TEST] |=
  11068. TG3_TSO_LOOPBACK_FAILED;
  11069. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11070. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11071. data[TG3_EXT_LOOPB_TEST] |=
  11072. TG3_JMB_LOOPBACK_FAILED;
  11073. }
  11074. /* Re-enable gphy autopowerdown. */
  11075. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  11076. tg3_phy_toggle_apd(tp, true);
  11077. }
  11078. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  11079. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  11080. done:
  11081. tp->phy_flags |= eee_cap;
  11082. return err;
  11083. }
  11084. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  11085. u64 *data)
  11086. {
  11087. struct tg3 *tp = netdev_priv(dev);
  11088. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  11089. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  11090. if (tg3_power_up(tp)) {
  11091. etest->flags |= ETH_TEST_FL_FAILED;
  11092. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  11093. return;
  11094. }
  11095. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  11096. }
  11097. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  11098. if (tg3_test_nvram(tp) != 0) {
  11099. etest->flags |= ETH_TEST_FL_FAILED;
  11100. data[TG3_NVRAM_TEST] = 1;
  11101. }
  11102. if (!doextlpbk && tg3_test_link(tp)) {
  11103. etest->flags |= ETH_TEST_FL_FAILED;
  11104. data[TG3_LINK_TEST] = 1;
  11105. }
  11106. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  11107. int err, err2 = 0, irq_sync = 0;
  11108. if (netif_running(dev)) {
  11109. tg3_phy_stop(tp);
  11110. tg3_netif_stop(tp);
  11111. irq_sync = 1;
  11112. }
  11113. tg3_full_lock(tp, irq_sync);
  11114. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  11115. err = tg3_nvram_lock(tp);
  11116. tg3_halt_cpu(tp, RX_CPU_BASE);
  11117. if (!tg3_flag(tp, 5705_PLUS))
  11118. tg3_halt_cpu(tp, TX_CPU_BASE);
  11119. if (!err)
  11120. tg3_nvram_unlock(tp);
  11121. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  11122. tg3_phy_reset(tp);
  11123. if (tg3_test_registers(tp) != 0) {
  11124. etest->flags |= ETH_TEST_FL_FAILED;
  11125. data[TG3_REGISTER_TEST] = 1;
  11126. }
  11127. if (tg3_test_memory(tp) != 0) {
  11128. etest->flags |= ETH_TEST_FL_FAILED;
  11129. data[TG3_MEMORY_TEST] = 1;
  11130. }
  11131. if (doextlpbk)
  11132. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  11133. if (tg3_test_loopback(tp, data, doextlpbk))
  11134. etest->flags |= ETH_TEST_FL_FAILED;
  11135. tg3_full_unlock(tp);
  11136. if (tg3_test_interrupt(tp) != 0) {
  11137. etest->flags |= ETH_TEST_FL_FAILED;
  11138. data[TG3_INTERRUPT_TEST] = 1;
  11139. }
  11140. tg3_full_lock(tp, 0);
  11141. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11142. if (netif_running(dev)) {
  11143. tg3_flag_set(tp, INIT_COMPLETE);
  11144. err2 = tg3_restart_hw(tp, true);
  11145. if (!err2)
  11146. tg3_netif_start(tp);
  11147. }
  11148. tg3_full_unlock(tp);
  11149. if (irq_sync && !err2)
  11150. tg3_phy_start(tp);
  11151. }
  11152. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  11153. tg3_power_down_prepare(tp);
  11154. }
  11155. static int tg3_hwtstamp_ioctl(struct net_device *dev,
  11156. struct ifreq *ifr, int cmd)
  11157. {
  11158. struct tg3 *tp = netdev_priv(dev);
  11159. struct hwtstamp_config stmpconf;
  11160. if (!tg3_flag(tp, PTP_CAPABLE))
  11161. return -EINVAL;
  11162. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  11163. return -EFAULT;
  11164. if (stmpconf.flags)
  11165. return -EINVAL;
  11166. switch (stmpconf.tx_type) {
  11167. case HWTSTAMP_TX_ON:
  11168. tg3_flag_set(tp, TX_TSTAMP_EN);
  11169. break;
  11170. case HWTSTAMP_TX_OFF:
  11171. tg3_flag_clear(tp, TX_TSTAMP_EN);
  11172. break;
  11173. default:
  11174. return -ERANGE;
  11175. }
  11176. switch (stmpconf.rx_filter) {
  11177. case HWTSTAMP_FILTER_NONE:
  11178. tp->rxptpctl = 0;
  11179. break;
  11180. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  11181. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11182. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  11183. break;
  11184. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  11185. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11186. TG3_RX_PTP_CTL_SYNC_EVNT;
  11187. break;
  11188. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  11189. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11190. TG3_RX_PTP_CTL_DELAY_REQ;
  11191. break;
  11192. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  11193. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11194. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11195. break;
  11196. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  11197. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11198. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11199. break;
  11200. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  11201. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11202. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11203. break;
  11204. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  11205. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11206. TG3_RX_PTP_CTL_SYNC_EVNT;
  11207. break;
  11208. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  11209. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11210. TG3_RX_PTP_CTL_SYNC_EVNT;
  11211. break;
  11212. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  11213. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11214. TG3_RX_PTP_CTL_SYNC_EVNT;
  11215. break;
  11216. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  11217. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11218. TG3_RX_PTP_CTL_DELAY_REQ;
  11219. break;
  11220. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  11221. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11222. TG3_RX_PTP_CTL_DELAY_REQ;
  11223. break;
  11224. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  11225. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11226. TG3_RX_PTP_CTL_DELAY_REQ;
  11227. break;
  11228. default:
  11229. return -ERANGE;
  11230. }
  11231. if (netif_running(dev) && tp->rxptpctl)
  11232. tw32(TG3_RX_PTP_CTL,
  11233. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  11234. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11235. -EFAULT : 0;
  11236. }
  11237. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  11238. {
  11239. struct mii_ioctl_data *data = if_mii(ifr);
  11240. struct tg3 *tp = netdev_priv(dev);
  11241. int err;
  11242. if (tg3_flag(tp, USE_PHYLIB)) {
  11243. struct phy_device *phydev;
  11244. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  11245. return -EAGAIN;
  11246. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  11247. return phy_mii_ioctl(phydev, ifr, cmd);
  11248. }
  11249. switch (cmd) {
  11250. case SIOCGMIIPHY:
  11251. data->phy_id = tp->phy_addr;
  11252. /* fallthru */
  11253. case SIOCGMIIREG: {
  11254. u32 mii_regval;
  11255. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11256. break; /* We have no PHY */
  11257. if (!netif_running(dev))
  11258. return -EAGAIN;
  11259. spin_lock_bh(&tp->lock);
  11260. err = __tg3_readphy(tp, data->phy_id & 0x1f,
  11261. data->reg_num & 0x1f, &mii_regval);
  11262. spin_unlock_bh(&tp->lock);
  11263. data->val_out = mii_regval;
  11264. return err;
  11265. }
  11266. case SIOCSMIIREG:
  11267. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11268. break; /* We have no PHY */
  11269. if (!netif_running(dev))
  11270. return -EAGAIN;
  11271. spin_lock_bh(&tp->lock);
  11272. err = __tg3_writephy(tp, data->phy_id & 0x1f,
  11273. data->reg_num & 0x1f, data->val_in);
  11274. spin_unlock_bh(&tp->lock);
  11275. return err;
  11276. case SIOCSHWTSTAMP:
  11277. return tg3_hwtstamp_ioctl(dev, ifr, cmd);
  11278. default:
  11279. /* do nothing */
  11280. break;
  11281. }
  11282. return -EOPNOTSUPP;
  11283. }
  11284. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11285. {
  11286. struct tg3 *tp = netdev_priv(dev);
  11287. memcpy(ec, &tp->coal, sizeof(*ec));
  11288. return 0;
  11289. }
  11290. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11291. {
  11292. struct tg3 *tp = netdev_priv(dev);
  11293. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  11294. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  11295. if (!tg3_flag(tp, 5705_PLUS)) {
  11296. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  11297. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  11298. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  11299. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  11300. }
  11301. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  11302. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  11303. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  11304. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  11305. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  11306. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  11307. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  11308. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  11309. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  11310. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  11311. return -EINVAL;
  11312. /* No rx interrupts will be generated if both are zero */
  11313. if ((ec->rx_coalesce_usecs == 0) &&
  11314. (ec->rx_max_coalesced_frames == 0))
  11315. return -EINVAL;
  11316. /* No tx interrupts will be generated if both are zero */
  11317. if ((ec->tx_coalesce_usecs == 0) &&
  11318. (ec->tx_max_coalesced_frames == 0))
  11319. return -EINVAL;
  11320. /* Only copy relevant parameters, ignore all others. */
  11321. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  11322. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  11323. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  11324. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  11325. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  11326. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  11327. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  11328. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  11329. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  11330. if (netif_running(dev)) {
  11331. tg3_full_lock(tp, 0);
  11332. __tg3_set_coalesce(tp, &tp->coal);
  11333. tg3_full_unlock(tp);
  11334. }
  11335. return 0;
  11336. }
  11337. static int tg3_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  11338. {
  11339. struct tg3 *tp = netdev_priv(dev);
  11340. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11341. netdev_warn(tp->dev, "Board does not support EEE!\n");
  11342. return -EOPNOTSUPP;
  11343. }
  11344. if (edata->advertised != tp->eee.advertised) {
  11345. netdev_warn(tp->dev,
  11346. "Direct manipulation of EEE advertisement is not supported\n");
  11347. return -EINVAL;
  11348. }
  11349. if (edata->tx_lpi_timer > TG3_CPMU_DBTMR1_LNKIDLE_MAX) {
  11350. netdev_warn(tp->dev,
  11351. "Maximal Tx Lpi timer supported is %#x(u)\n",
  11352. TG3_CPMU_DBTMR1_LNKIDLE_MAX);
  11353. return -EINVAL;
  11354. }
  11355. tp->eee = *edata;
  11356. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  11357. tg3_warn_mgmt_link_flap(tp);
  11358. if (netif_running(tp->dev)) {
  11359. tg3_full_lock(tp, 0);
  11360. tg3_setup_eee(tp);
  11361. tg3_phy_reset(tp);
  11362. tg3_full_unlock(tp);
  11363. }
  11364. return 0;
  11365. }
  11366. static int tg3_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  11367. {
  11368. struct tg3 *tp = netdev_priv(dev);
  11369. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11370. netdev_warn(tp->dev,
  11371. "Board does not support EEE!\n");
  11372. return -EOPNOTSUPP;
  11373. }
  11374. *edata = tp->eee;
  11375. return 0;
  11376. }
  11377. static const struct ethtool_ops tg3_ethtool_ops = {
  11378. .get_settings = tg3_get_settings,
  11379. .set_settings = tg3_set_settings,
  11380. .get_drvinfo = tg3_get_drvinfo,
  11381. .get_regs_len = tg3_get_regs_len,
  11382. .get_regs = tg3_get_regs,
  11383. .get_wol = tg3_get_wol,
  11384. .set_wol = tg3_set_wol,
  11385. .get_msglevel = tg3_get_msglevel,
  11386. .set_msglevel = tg3_set_msglevel,
  11387. .nway_reset = tg3_nway_reset,
  11388. .get_link = ethtool_op_get_link,
  11389. .get_eeprom_len = tg3_get_eeprom_len,
  11390. .get_eeprom = tg3_get_eeprom,
  11391. .set_eeprom = tg3_set_eeprom,
  11392. .get_ringparam = tg3_get_ringparam,
  11393. .set_ringparam = tg3_set_ringparam,
  11394. .get_pauseparam = tg3_get_pauseparam,
  11395. .set_pauseparam = tg3_set_pauseparam,
  11396. .self_test = tg3_self_test,
  11397. .get_strings = tg3_get_strings,
  11398. .set_phys_id = tg3_set_phys_id,
  11399. .get_ethtool_stats = tg3_get_ethtool_stats,
  11400. .get_coalesce = tg3_get_coalesce,
  11401. .set_coalesce = tg3_set_coalesce,
  11402. .get_sset_count = tg3_get_sset_count,
  11403. .get_rxnfc = tg3_get_rxnfc,
  11404. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  11405. .get_rxfh_indir = tg3_get_rxfh_indir,
  11406. .set_rxfh_indir = tg3_set_rxfh_indir,
  11407. .get_channels = tg3_get_channels,
  11408. .set_channels = tg3_set_channels,
  11409. .get_ts_info = tg3_get_ts_info,
  11410. .get_eee = tg3_get_eee,
  11411. .set_eee = tg3_set_eee,
  11412. };
  11413. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  11414. struct rtnl_link_stats64 *stats)
  11415. {
  11416. struct tg3 *tp = netdev_priv(dev);
  11417. spin_lock_bh(&tp->lock);
  11418. if (!tp->hw_stats) {
  11419. spin_unlock_bh(&tp->lock);
  11420. return &tp->net_stats_prev;
  11421. }
  11422. tg3_get_nstats(tp, stats);
  11423. spin_unlock_bh(&tp->lock);
  11424. return stats;
  11425. }
  11426. static void tg3_set_rx_mode(struct net_device *dev)
  11427. {
  11428. struct tg3 *tp = netdev_priv(dev);
  11429. if (!netif_running(dev))
  11430. return;
  11431. tg3_full_lock(tp, 0);
  11432. __tg3_set_rx_mode(dev);
  11433. tg3_full_unlock(tp);
  11434. }
  11435. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  11436. int new_mtu)
  11437. {
  11438. dev->mtu = new_mtu;
  11439. if (new_mtu > ETH_DATA_LEN) {
  11440. if (tg3_flag(tp, 5780_CLASS)) {
  11441. netdev_update_features(dev);
  11442. tg3_flag_clear(tp, TSO_CAPABLE);
  11443. } else {
  11444. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11445. }
  11446. } else {
  11447. if (tg3_flag(tp, 5780_CLASS)) {
  11448. tg3_flag_set(tp, TSO_CAPABLE);
  11449. netdev_update_features(dev);
  11450. }
  11451. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  11452. }
  11453. }
  11454. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  11455. {
  11456. struct tg3 *tp = netdev_priv(dev);
  11457. int err;
  11458. bool reset_phy = false;
  11459. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  11460. return -EINVAL;
  11461. if (!netif_running(dev)) {
  11462. /* We'll just catch it later when the
  11463. * device is up'd.
  11464. */
  11465. tg3_set_mtu(dev, tp, new_mtu);
  11466. return 0;
  11467. }
  11468. tg3_phy_stop(tp);
  11469. tg3_netif_stop(tp);
  11470. tg3_full_lock(tp, 1);
  11471. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11472. tg3_set_mtu(dev, tp, new_mtu);
  11473. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  11474. * breaks all requests to 256 bytes.
  11475. */
  11476. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  11477. reset_phy = true;
  11478. err = tg3_restart_hw(tp, reset_phy);
  11479. if (!err)
  11480. tg3_netif_start(tp);
  11481. tg3_full_unlock(tp);
  11482. if (!err)
  11483. tg3_phy_start(tp);
  11484. return err;
  11485. }
  11486. static const struct net_device_ops tg3_netdev_ops = {
  11487. .ndo_open = tg3_open,
  11488. .ndo_stop = tg3_close,
  11489. .ndo_start_xmit = tg3_start_xmit,
  11490. .ndo_get_stats64 = tg3_get_stats64,
  11491. .ndo_validate_addr = eth_validate_addr,
  11492. .ndo_set_rx_mode = tg3_set_rx_mode,
  11493. .ndo_set_mac_address = tg3_set_mac_addr,
  11494. .ndo_do_ioctl = tg3_ioctl,
  11495. .ndo_tx_timeout = tg3_tx_timeout,
  11496. .ndo_change_mtu = tg3_change_mtu,
  11497. .ndo_fix_features = tg3_fix_features,
  11498. .ndo_set_features = tg3_set_features,
  11499. #ifdef CONFIG_NET_POLL_CONTROLLER
  11500. .ndo_poll_controller = tg3_poll_controller,
  11501. #endif
  11502. };
  11503. static void tg3_get_eeprom_size(struct tg3 *tp)
  11504. {
  11505. u32 cursize, val, magic;
  11506. tp->nvram_size = EEPROM_CHIP_SIZE;
  11507. if (tg3_nvram_read(tp, 0, &magic) != 0)
  11508. return;
  11509. if ((magic != TG3_EEPROM_MAGIC) &&
  11510. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  11511. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  11512. return;
  11513. /*
  11514. * Size the chip by reading offsets at increasing powers of two.
  11515. * When we encounter our validation signature, we know the addressing
  11516. * has wrapped around, and thus have our chip size.
  11517. */
  11518. cursize = 0x10;
  11519. while (cursize < tp->nvram_size) {
  11520. if (tg3_nvram_read(tp, cursize, &val) != 0)
  11521. return;
  11522. if (val == magic)
  11523. break;
  11524. cursize <<= 1;
  11525. }
  11526. tp->nvram_size = cursize;
  11527. }
  11528. static void tg3_get_nvram_size(struct tg3 *tp)
  11529. {
  11530. u32 val;
  11531. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  11532. return;
  11533. /* Selfboot format */
  11534. if (val != TG3_EEPROM_MAGIC) {
  11535. tg3_get_eeprom_size(tp);
  11536. return;
  11537. }
  11538. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  11539. if (val != 0) {
  11540. /* This is confusing. We want to operate on the
  11541. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  11542. * call will read from NVRAM and byteswap the data
  11543. * according to the byteswapping settings for all
  11544. * other register accesses. This ensures the data we
  11545. * want will always reside in the lower 16-bits.
  11546. * However, the data in NVRAM is in LE format, which
  11547. * means the data from the NVRAM read will always be
  11548. * opposite the endianness of the CPU. The 16-bit
  11549. * byteswap then brings the data to CPU endianness.
  11550. */
  11551. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  11552. return;
  11553. }
  11554. }
  11555. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11556. }
  11557. static void tg3_get_nvram_info(struct tg3 *tp)
  11558. {
  11559. u32 nvcfg1;
  11560. nvcfg1 = tr32(NVRAM_CFG1);
  11561. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  11562. tg3_flag_set(tp, FLASH);
  11563. } else {
  11564. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11565. tw32(NVRAM_CFG1, nvcfg1);
  11566. }
  11567. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  11568. tg3_flag(tp, 5780_CLASS)) {
  11569. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  11570. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  11571. tp->nvram_jedecnum = JEDEC_ATMEL;
  11572. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11573. tg3_flag_set(tp, NVRAM_BUFFERED);
  11574. break;
  11575. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  11576. tp->nvram_jedecnum = JEDEC_ATMEL;
  11577. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  11578. break;
  11579. case FLASH_VENDOR_ATMEL_EEPROM:
  11580. tp->nvram_jedecnum = JEDEC_ATMEL;
  11581. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11582. tg3_flag_set(tp, NVRAM_BUFFERED);
  11583. break;
  11584. case FLASH_VENDOR_ST:
  11585. tp->nvram_jedecnum = JEDEC_ST;
  11586. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  11587. tg3_flag_set(tp, NVRAM_BUFFERED);
  11588. break;
  11589. case FLASH_VENDOR_SAIFUN:
  11590. tp->nvram_jedecnum = JEDEC_SAIFUN;
  11591. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  11592. break;
  11593. case FLASH_VENDOR_SST_SMALL:
  11594. case FLASH_VENDOR_SST_LARGE:
  11595. tp->nvram_jedecnum = JEDEC_SST;
  11596. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  11597. break;
  11598. }
  11599. } else {
  11600. tp->nvram_jedecnum = JEDEC_ATMEL;
  11601. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11602. tg3_flag_set(tp, NVRAM_BUFFERED);
  11603. }
  11604. }
  11605. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  11606. {
  11607. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  11608. case FLASH_5752PAGE_SIZE_256:
  11609. tp->nvram_pagesize = 256;
  11610. break;
  11611. case FLASH_5752PAGE_SIZE_512:
  11612. tp->nvram_pagesize = 512;
  11613. break;
  11614. case FLASH_5752PAGE_SIZE_1K:
  11615. tp->nvram_pagesize = 1024;
  11616. break;
  11617. case FLASH_5752PAGE_SIZE_2K:
  11618. tp->nvram_pagesize = 2048;
  11619. break;
  11620. case FLASH_5752PAGE_SIZE_4K:
  11621. tp->nvram_pagesize = 4096;
  11622. break;
  11623. case FLASH_5752PAGE_SIZE_264:
  11624. tp->nvram_pagesize = 264;
  11625. break;
  11626. case FLASH_5752PAGE_SIZE_528:
  11627. tp->nvram_pagesize = 528;
  11628. break;
  11629. }
  11630. }
  11631. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  11632. {
  11633. u32 nvcfg1;
  11634. nvcfg1 = tr32(NVRAM_CFG1);
  11635. /* NVRAM protection for TPM */
  11636. if (nvcfg1 & (1 << 27))
  11637. tg3_flag_set(tp, PROTECTED_NVRAM);
  11638. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11639. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11640. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11641. tp->nvram_jedecnum = JEDEC_ATMEL;
  11642. tg3_flag_set(tp, NVRAM_BUFFERED);
  11643. break;
  11644. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11645. tp->nvram_jedecnum = JEDEC_ATMEL;
  11646. tg3_flag_set(tp, NVRAM_BUFFERED);
  11647. tg3_flag_set(tp, FLASH);
  11648. break;
  11649. case FLASH_5752VENDOR_ST_M45PE10:
  11650. case FLASH_5752VENDOR_ST_M45PE20:
  11651. case FLASH_5752VENDOR_ST_M45PE40:
  11652. tp->nvram_jedecnum = JEDEC_ST;
  11653. tg3_flag_set(tp, NVRAM_BUFFERED);
  11654. tg3_flag_set(tp, FLASH);
  11655. break;
  11656. }
  11657. if (tg3_flag(tp, FLASH)) {
  11658. tg3_nvram_get_pagesize(tp, nvcfg1);
  11659. } else {
  11660. /* For eeprom, set pagesize to maximum eeprom size */
  11661. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11662. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11663. tw32(NVRAM_CFG1, nvcfg1);
  11664. }
  11665. }
  11666. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11667. {
  11668. u32 nvcfg1, protect = 0;
  11669. nvcfg1 = tr32(NVRAM_CFG1);
  11670. /* NVRAM protection for TPM */
  11671. if (nvcfg1 & (1 << 27)) {
  11672. tg3_flag_set(tp, PROTECTED_NVRAM);
  11673. protect = 1;
  11674. }
  11675. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11676. switch (nvcfg1) {
  11677. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11678. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11679. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11680. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11681. tp->nvram_jedecnum = JEDEC_ATMEL;
  11682. tg3_flag_set(tp, NVRAM_BUFFERED);
  11683. tg3_flag_set(tp, FLASH);
  11684. tp->nvram_pagesize = 264;
  11685. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11686. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11687. tp->nvram_size = (protect ? 0x3e200 :
  11688. TG3_NVRAM_SIZE_512KB);
  11689. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11690. tp->nvram_size = (protect ? 0x1f200 :
  11691. TG3_NVRAM_SIZE_256KB);
  11692. else
  11693. tp->nvram_size = (protect ? 0x1f200 :
  11694. TG3_NVRAM_SIZE_128KB);
  11695. break;
  11696. case FLASH_5752VENDOR_ST_M45PE10:
  11697. case FLASH_5752VENDOR_ST_M45PE20:
  11698. case FLASH_5752VENDOR_ST_M45PE40:
  11699. tp->nvram_jedecnum = JEDEC_ST;
  11700. tg3_flag_set(tp, NVRAM_BUFFERED);
  11701. tg3_flag_set(tp, FLASH);
  11702. tp->nvram_pagesize = 256;
  11703. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11704. tp->nvram_size = (protect ?
  11705. TG3_NVRAM_SIZE_64KB :
  11706. TG3_NVRAM_SIZE_128KB);
  11707. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11708. tp->nvram_size = (protect ?
  11709. TG3_NVRAM_SIZE_64KB :
  11710. TG3_NVRAM_SIZE_256KB);
  11711. else
  11712. tp->nvram_size = (protect ?
  11713. TG3_NVRAM_SIZE_128KB :
  11714. TG3_NVRAM_SIZE_512KB);
  11715. break;
  11716. }
  11717. }
  11718. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11719. {
  11720. u32 nvcfg1;
  11721. nvcfg1 = tr32(NVRAM_CFG1);
  11722. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11723. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11724. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11725. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11726. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11727. tp->nvram_jedecnum = JEDEC_ATMEL;
  11728. tg3_flag_set(tp, NVRAM_BUFFERED);
  11729. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11730. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11731. tw32(NVRAM_CFG1, nvcfg1);
  11732. break;
  11733. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11734. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11735. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11736. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11737. tp->nvram_jedecnum = JEDEC_ATMEL;
  11738. tg3_flag_set(tp, NVRAM_BUFFERED);
  11739. tg3_flag_set(tp, FLASH);
  11740. tp->nvram_pagesize = 264;
  11741. break;
  11742. case FLASH_5752VENDOR_ST_M45PE10:
  11743. case FLASH_5752VENDOR_ST_M45PE20:
  11744. case FLASH_5752VENDOR_ST_M45PE40:
  11745. tp->nvram_jedecnum = JEDEC_ST;
  11746. tg3_flag_set(tp, NVRAM_BUFFERED);
  11747. tg3_flag_set(tp, FLASH);
  11748. tp->nvram_pagesize = 256;
  11749. break;
  11750. }
  11751. }
  11752. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11753. {
  11754. u32 nvcfg1, protect = 0;
  11755. nvcfg1 = tr32(NVRAM_CFG1);
  11756. /* NVRAM protection for TPM */
  11757. if (nvcfg1 & (1 << 27)) {
  11758. tg3_flag_set(tp, PROTECTED_NVRAM);
  11759. protect = 1;
  11760. }
  11761. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11762. switch (nvcfg1) {
  11763. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11764. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11765. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11766. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11767. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11768. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11769. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11770. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11771. tp->nvram_jedecnum = JEDEC_ATMEL;
  11772. tg3_flag_set(tp, NVRAM_BUFFERED);
  11773. tg3_flag_set(tp, FLASH);
  11774. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11775. tp->nvram_pagesize = 256;
  11776. break;
  11777. case FLASH_5761VENDOR_ST_A_M45PE20:
  11778. case FLASH_5761VENDOR_ST_A_M45PE40:
  11779. case FLASH_5761VENDOR_ST_A_M45PE80:
  11780. case FLASH_5761VENDOR_ST_A_M45PE16:
  11781. case FLASH_5761VENDOR_ST_M_M45PE20:
  11782. case FLASH_5761VENDOR_ST_M_M45PE40:
  11783. case FLASH_5761VENDOR_ST_M_M45PE80:
  11784. case FLASH_5761VENDOR_ST_M_M45PE16:
  11785. tp->nvram_jedecnum = JEDEC_ST;
  11786. tg3_flag_set(tp, NVRAM_BUFFERED);
  11787. tg3_flag_set(tp, FLASH);
  11788. tp->nvram_pagesize = 256;
  11789. break;
  11790. }
  11791. if (protect) {
  11792. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  11793. } else {
  11794. switch (nvcfg1) {
  11795. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11796. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11797. case FLASH_5761VENDOR_ST_A_M45PE16:
  11798. case FLASH_5761VENDOR_ST_M_M45PE16:
  11799. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  11800. break;
  11801. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11802. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11803. case FLASH_5761VENDOR_ST_A_M45PE80:
  11804. case FLASH_5761VENDOR_ST_M_M45PE80:
  11805. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11806. break;
  11807. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11808. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11809. case FLASH_5761VENDOR_ST_A_M45PE40:
  11810. case FLASH_5761VENDOR_ST_M_M45PE40:
  11811. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11812. break;
  11813. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11814. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11815. case FLASH_5761VENDOR_ST_A_M45PE20:
  11816. case FLASH_5761VENDOR_ST_M_M45PE20:
  11817. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11818. break;
  11819. }
  11820. }
  11821. }
  11822. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  11823. {
  11824. tp->nvram_jedecnum = JEDEC_ATMEL;
  11825. tg3_flag_set(tp, NVRAM_BUFFERED);
  11826. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11827. }
  11828. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  11829. {
  11830. u32 nvcfg1;
  11831. nvcfg1 = tr32(NVRAM_CFG1);
  11832. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11833. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11834. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11835. tp->nvram_jedecnum = JEDEC_ATMEL;
  11836. tg3_flag_set(tp, NVRAM_BUFFERED);
  11837. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11838. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11839. tw32(NVRAM_CFG1, nvcfg1);
  11840. return;
  11841. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11842. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11843. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11844. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11845. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11846. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11847. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11848. tp->nvram_jedecnum = JEDEC_ATMEL;
  11849. tg3_flag_set(tp, NVRAM_BUFFERED);
  11850. tg3_flag_set(tp, FLASH);
  11851. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11852. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11853. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11854. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11855. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11856. break;
  11857. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11858. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11859. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11860. break;
  11861. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11862. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11863. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11864. break;
  11865. }
  11866. break;
  11867. case FLASH_5752VENDOR_ST_M45PE10:
  11868. case FLASH_5752VENDOR_ST_M45PE20:
  11869. case FLASH_5752VENDOR_ST_M45PE40:
  11870. tp->nvram_jedecnum = JEDEC_ST;
  11871. tg3_flag_set(tp, NVRAM_BUFFERED);
  11872. tg3_flag_set(tp, FLASH);
  11873. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11874. case FLASH_5752VENDOR_ST_M45PE10:
  11875. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11876. break;
  11877. case FLASH_5752VENDOR_ST_M45PE20:
  11878. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11879. break;
  11880. case FLASH_5752VENDOR_ST_M45PE40:
  11881. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11882. break;
  11883. }
  11884. break;
  11885. default:
  11886. tg3_flag_set(tp, NO_NVRAM);
  11887. return;
  11888. }
  11889. tg3_nvram_get_pagesize(tp, nvcfg1);
  11890. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11891. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11892. }
  11893. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  11894. {
  11895. u32 nvcfg1;
  11896. nvcfg1 = tr32(NVRAM_CFG1);
  11897. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11898. case FLASH_5717VENDOR_ATMEL_EEPROM:
  11899. case FLASH_5717VENDOR_MICRO_EEPROM:
  11900. tp->nvram_jedecnum = JEDEC_ATMEL;
  11901. tg3_flag_set(tp, NVRAM_BUFFERED);
  11902. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11903. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11904. tw32(NVRAM_CFG1, nvcfg1);
  11905. return;
  11906. case FLASH_5717VENDOR_ATMEL_MDB011D:
  11907. case FLASH_5717VENDOR_ATMEL_ADB011B:
  11908. case FLASH_5717VENDOR_ATMEL_ADB011D:
  11909. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11910. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11911. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11912. case FLASH_5717VENDOR_ATMEL_45USPT:
  11913. tp->nvram_jedecnum = JEDEC_ATMEL;
  11914. tg3_flag_set(tp, NVRAM_BUFFERED);
  11915. tg3_flag_set(tp, FLASH);
  11916. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11917. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11918. /* Detect size with tg3_nvram_get_size() */
  11919. break;
  11920. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11921. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11922. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11923. break;
  11924. default:
  11925. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11926. break;
  11927. }
  11928. break;
  11929. case FLASH_5717VENDOR_ST_M_M25PE10:
  11930. case FLASH_5717VENDOR_ST_A_M25PE10:
  11931. case FLASH_5717VENDOR_ST_M_M45PE10:
  11932. case FLASH_5717VENDOR_ST_A_M45PE10:
  11933. case FLASH_5717VENDOR_ST_M_M25PE20:
  11934. case FLASH_5717VENDOR_ST_A_M25PE20:
  11935. case FLASH_5717VENDOR_ST_M_M45PE20:
  11936. case FLASH_5717VENDOR_ST_A_M45PE20:
  11937. case FLASH_5717VENDOR_ST_25USPT:
  11938. case FLASH_5717VENDOR_ST_45USPT:
  11939. tp->nvram_jedecnum = JEDEC_ST;
  11940. tg3_flag_set(tp, NVRAM_BUFFERED);
  11941. tg3_flag_set(tp, FLASH);
  11942. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11943. case FLASH_5717VENDOR_ST_M_M25PE20:
  11944. case FLASH_5717VENDOR_ST_M_M45PE20:
  11945. /* Detect size with tg3_nvram_get_size() */
  11946. break;
  11947. case FLASH_5717VENDOR_ST_A_M25PE20:
  11948. case FLASH_5717VENDOR_ST_A_M45PE20:
  11949. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11950. break;
  11951. default:
  11952. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11953. break;
  11954. }
  11955. break;
  11956. default:
  11957. tg3_flag_set(tp, NO_NVRAM);
  11958. return;
  11959. }
  11960. tg3_nvram_get_pagesize(tp, nvcfg1);
  11961. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11962. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11963. }
  11964. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  11965. {
  11966. u32 nvcfg1, nvmpinstrp;
  11967. nvcfg1 = tr32(NVRAM_CFG1);
  11968. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  11969. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  11970. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  11971. tg3_flag_set(tp, NO_NVRAM);
  11972. return;
  11973. }
  11974. switch (nvmpinstrp) {
  11975. case FLASH_5762_EEPROM_HD:
  11976. nvmpinstrp = FLASH_5720_EEPROM_HD;
  11977. break;
  11978. case FLASH_5762_EEPROM_LD:
  11979. nvmpinstrp = FLASH_5720_EEPROM_LD;
  11980. break;
  11981. case FLASH_5720VENDOR_M_ST_M45PE20:
  11982. /* This pinstrap supports multiple sizes, so force it
  11983. * to read the actual size from location 0xf0.
  11984. */
  11985. nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
  11986. break;
  11987. }
  11988. }
  11989. switch (nvmpinstrp) {
  11990. case FLASH_5720_EEPROM_HD:
  11991. case FLASH_5720_EEPROM_LD:
  11992. tp->nvram_jedecnum = JEDEC_ATMEL;
  11993. tg3_flag_set(tp, NVRAM_BUFFERED);
  11994. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11995. tw32(NVRAM_CFG1, nvcfg1);
  11996. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  11997. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11998. else
  11999. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  12000. return;
  12001. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  12002. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  12003. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  12004. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  12005. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  12006. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  12007. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  12008. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  12009. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  12010. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  12011. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12012. case FLASH_5720VENDOR_ATMEL_45USPT:
  12013. tp->nvram_jedecnum = JEDEC_ATMEL;
  12014. tg3_flag_set(tp, NVRAM_BUFFERED);
  12015. tg3_flag_set(tp, FLASH);
  12016. switch (nvmpinstrp) {
  12017. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  12018. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  12019. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  12020. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12021. break;
  12022. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  12023. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  12024. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  12025. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12026. break;
  12027. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  12028. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12029. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12030. break;
  12031. default:
  12032. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12033. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12034. break;
  12035. }
  12036. break;
  12037. case FLASH_5720VENDOR_M_ST_M25PE10:
  12038. case FLASH_5720VENDOR_M_ST_M45PE10:
  12039. case FLASH_5720VENDOR_A_ST_M25PE10:
  12040. case FLASH_5720VENDOR_A_ST_M45PE10:
  12041. case FLASH_5720VENDOR_M_ST_M25PE20:
  12042. case FLASH_5720VENDOR_M_ST_M45PE20:
  12043. case FLASH_5720VENDOR_A_ST_M25PE20:
  12044. case FLASH_5720VENDOR_A_ST_M45PE20:
  12045. case FLASH_5720VENDOR_M_ST_M25PE40:
  12046. case FLASH_5720VENDOR_M_ST_M45PE40:
  12047. case FLASH_5720VENDOR_A_ST_M25PE40:
  12048. case FLASH_5720VENDOR_A_ST_M45PE40:
  12049. case FLASH_5720VENDOR_M_ST_M25PE80:
  12050. case FLASH_5720VENDOR_M_ST_M45PE80:
  12051. case FLASH_5720VENDOR_A_ST_M25PE80:
  12052. case FLASH_5720VENDOR_A_ST_M45PE80:
  12053. case FLASH_5720VENDOR_ST_25USPT:
  12054. case FLASH_5720VENDOR_ST_45USPT:
  12055. tp->nvram_jedecnum = JEDEC_ST;
  12056. tg3_flag_set(tp, NVRAM_BUFFERED);
  12057. tg3_flag_set(tp, FLASH);
  12058. switch (nvmpinstrp) {
  12059. case FLASH_5720VENDOR_M_ST_M25PE20:
  12060. case FLASH_5720VENDOR_M_ST_M45PE20:
  12061. case FLASH_5720VENDOR_A_ST_M25PE20:
  12062. case FLASH_5720VENDOR_A_ST_M45PE20:
  12063. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12064. break;
  12065. case FLASH_5720VENDOR_M_ST_M25PE40:
  12066. case FLASH_5720VENDOR_M_ST_M45PE40:
  12067. case FLASH_5720VENDOR_A_ST_M25PE40:
  12068. case FLASH_5720VENDOR_A_ST_M45PE40:
  12069. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12070. break;
  12071. case FLASH_5720VENDOR_M_ST_M25PE80:
  12072. case FLASH_5720VENDOR_M_ST_M45PE80:
  12073. case FLASH_5720VENDOR_A_ST_M25PE80:
  12074. case FLASH_5720VENDOR_A_ST_M45PE80:
  12075. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12076. break;
  12077. default:
  12078. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12079. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12080. break;
  12081. }
  12082. break;
  12083. default:
  12084. tg3_flag_set(tp, NO_NVRAM);
  12085. return;
  12086. }
  12087. tg3_nvram_get_pagesize(tp, nvcfg1);
  12088. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12089. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12090. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  12091. u32 val;
  12092. if (tg3_nvram_read(tp, 0, &val))
  12093. return;
  12094. if (val != TG3_EEPROM_MAGIC &&
  12095. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  12096. tg3_flag_set(tp, NO_NVRAM);
  12097. }
  12098. }
  12099. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  12100. static void tg3_nvram_init(struct tg3 *tp)
  12101. {
  12102. if (tg3_flag(tp, IS_SSB_CORE)) {
  12103. /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
  12104. tg3_flag_clear(tp, NVRAM);
  12105. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12106. tg3_flag_set(tp, NO_NVRAM);
  12107. return;
  12108. }
  12109. tw32_f(GRC_EEPROM_ADDR,
  12110. (EEPROM_ADDR_FSM_RESET |
  12111. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  12112. EEPROM_ADDR_CLKPERD_SHIFT)));
  12113. msleep(1);
  12114. /* Enable seeprom accesses. */
  12115. tw32_f(GRC_LOCAL_CTRL,
  12116. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  12117. udelay(100);
  12118. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12119. tg3_asic_rev(tp) != ASIC_REV_5701) {
  12120. tg3_flag_set(tp, NVRAM);
  12121. if (tg3_nvram_lock(tp)) {
  12122. netdev_warn(tp->dev,
  12123. "Cannot get nvram lock, %s failed\n",
  12124. __func__);
  12125. return;
  12126. }
  12127. tg3_enable_nvram_access(tp);
  12128. tp->nvram_size = 0;
  12129. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  12130. tg3_get_5752_nvram_info(tp);
  12131. else if (tg3_asic_rev(tp) == ASIC_REV_5755)
  12132. tg3_get_5755_nvram_info(tp);
  12133. else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
  12134. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12135. tg3_asic_rev(tp) == ASIC_REV_5785)
  12136. tg3_get_5787_nvram_info(tp);
  12137. else if (tg3_asic_rev(tp) == ASIC_REV_5761)
  12138. tg3_get_5761_nvram_info(tp);
  12139. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  12140. tg3_get_5906_nvram_info(tp);
  12141. else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12142. tg3_flag(tp, 57765_CLASS))
  12143. tg3_get_57780_nvram_info(tp);
  12144. else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12145. tg3_asic_rev(tp) == ASIC_REV_5719)
  12146. tg3_get_5717_nvram_info(tp);
  12147. else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12148. tg3_asic_rev(tp) == ASIC_REV_5762)
  12149. tg3_get_5720_nvram_info(tp);
  12150. else
  12151. tg3_get_nvram_info(tp);
  12152. if (tp->nvram_size == 0)
  12153. tg3_get_nvram_size(tp);
  12154. tg3_disable_nvram_access(tp);
  12155. tg3_nvram_unlock(tp);
  12156. } else {
  12157. tg3_flag_clear(tp, NVRAM);
  12158. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12159. tg3_get_eeprom_size(tp);
  12160. }
  12161. }
  12162. struct subsys_tbl_ent {
  12163. u16 subsys_vendor, subsys_devid;
  12164. u32 phy_id;
  12165. };
  12166. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  12167. /* Broadcom boards. */
  12168. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12169. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  12170. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12171. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  12172. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12173. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  12174. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12175. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  12176. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12177. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  12178. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12179. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  12180. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12181. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  12182. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12183. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  12184. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12185. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  12186. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12187. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  12188. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12189. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  12190. /* 3com boards. */
  12191. { TG3PCI_SUBVENDOR_ID_3COM,
  12192. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  12193. { TG3PCI_SUBVENDOR_ID_3COM,
  12194. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  12195. { TG3PCI_SUBVENDOR_ID_3COM,
  12196. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  12197. { TG3PCI_SUBVENDOR_ID_3COM,
  12198. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  12199. { TG3PCI_SUBVENDOR_ID_3COM,
  12200. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  12201. /* DELL boards. */
  12202. { TG3PCI_SUBVENDOR_ID_DELL,
  12203. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  12204. { TG3PCI_SUBVENDOR_ID_DELL,
  12205. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  12206. { TG3PCI_SUBVENDOR_ID_DELL,
  12207. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  12208. { TG3PCI_SUBVENDOR_ID_DELL,
  12209. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  12210. /* Compaq boards. */
  12211. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12212. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  12213. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12214. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  12215. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12216. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  12217. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12218. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  12219. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12220. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  12221. /* IBM boards. */
  12222. { TG3PCI_SUBVENDOR_ID_IBM,
  12223. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  12224. };
  12225. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  12226. {
  12227. int i;
  12228. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  12229. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  12230. tp->pdev->subsystem_vendor) &&
  12231. (subsys_id_to_phy_id[i].subsys_devid ==
  12232. tp->pdev->subsystem_device))
  12233. return &subsys_id_to_phy_id[i];
  12234. }
  12235. return NULL;
  12236. }
  12237. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  12238. {
  12239. u32 val;
  12240. tp->phy_id = TG3_PHY_ID_INVALID;
  12241. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12242. /* Assume an onboard device and WOL capable by default. */
  12243. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12244. tg3_flag_set(tp, WOL_CAP);
  12245. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12246. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  12247. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12248. tg3_flag_set(tp, IS_NIC);
  12249. }
  12250. val = tr32(VCPU_CFGSHDW);
  12251. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  12252. tg3_flag_set(tp, ASPM_WORKAROUND);
  12253. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  12254. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  12255. tg3_flag_set(tp, WOL_ENABLE);
  12256. device_set_wakeup_enable(&tp->pdev->dev, true);
  12257. }
  12258. goto done;
  12259. }
  12260. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  12261. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  12262. u32 nic_cfg, led_cfg;
  12263. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  12264. int eeprom_phy_serdes = 0;
  12265. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  12266. tp->nic_sram_data_cfg = nic_cfg;
  12267. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  12268. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  12269. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12270. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  12271. tg3_asic_rev(tp) != ASIC_REV_5703 &&
  12272. (ver > 0) && (ver < 0x100))
  12273. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  12274. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  12275. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  12276. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  12277. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  12278. eeprom_phy_serdes = 1;
  12279. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  12280. if (nic_phy_id != 0) {
  12281. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  12282. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  12283. eeprom_phy_id = (id1 >> 16) << 10;
  12284. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  12285. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  12286. } else
  12287. eeprom_phy_id = 0;
  12288. tp->phy_id = eeprom_phy_id;
  12289. if (eeprom_phy_serdes) {
  12290. if (!tg3_flag(tp, 5705_PLUS))
  12291. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12292. else
  12293. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  12294. }
  12295. if (tg3_flag(tp, 5750_PLUS))
  12296. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  12297. SHASTA_EXT_LED_MODE_MASK);
  12298. else
  12299. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  12300. switch (led_cfg) {
  12301. default:
  12302. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  12303. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12304. break;
  12305. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  12306. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12307. break;
  12308. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  12309. tp->led_ctrl = LED_CTRL_MODE_MAC;
  12310. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  12311. * read on some older 5700/5701 bootcode.
  12312. */
  12313. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12314. tg3_asic_rev(tp) == ASIC_REV_5701)
  12315. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12316. break;
  12317. case SHASTA_EXT_LED_SHARED:
  12318. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  12319. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  12320. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
  12321. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12322. LED_CTRL_MODE_PHY_2);
  12323. break;
  12324. case SHASTA_EXT_LED_MAC:
  12325. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  12326. break;
  12327. case SHASTA_EXT_LED_COMBO:
  12328. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  12329. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
  12330. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12331. LED_CTRL_MODE_PHY_2);
  12332. break;
  12333. }
  12334. if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12335. tg3_asic_rev(tp) == ASIC_REV_5701) &&
  12336. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  12337. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12338. if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
  12339. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12340. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  12341. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12342. if ((tp->pdev->subsystem_vendor ==
  12343. PCI_VENDOR_ID_ARIMA) &&
  12344. (tp->pdev->subsystem_device == 0x205a ||
  12345. tp->pdev->subsystem_device == 0x2063))
  12346. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12347. } else {
  12348. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12349. tg3_flag_set(tp, IS_NIC);
  12350. }
  12351. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  12352. tg3_flag_set(tp, ENABLE_ASF);
  12353. if (tg3_flag(tp, 5750_PLUS))
  12354. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  12355. }
  12356. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  12357. tg3_flag(tp, 5750_PLUS))
  12358. tg3_flag_set(tp, ENABLE_APE);
  12359. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  12360. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  12361. tg3_flag_clear(tp, WOL_CAP);
  12362. if (tg3_flag(tp, WOL_CAP) &&
  12363. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  12364. tg3_flag_set(tp, WOL_ENABLE);
  12365. device_set_wakeup_enable(&tp->pdev->dev, true);
  12366. }
  12367. if (cfg2 & (1 << 17))
  12368. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  12369. /* serdes signal pre-emphasis in register 0x590 set by */
  12370. /* bootcode if bit 18 is set */
  12371. if (cfg2 & (1 << 18))
  12372. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  12373. if ((tg3_flag(tp, 57765_PLUS) ||
  12374. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  12375. tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
  12376. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  12377. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  12378. if (tg3_flag(tp, PCI_EXPRESS)) {
  12379. u32 cfg3;
  12380. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  12381. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  12382. !tg3_flag(tp, 57765_PLUS) &&
  12383. (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
  12384. tg3_flag_set(tp, ASPM_WORKAROUND);
  12385. if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
  12386. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  12387. if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
  12388. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  12389. }
  12390. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  12391. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  12392. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  12393. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  12394. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  12395. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  12396. }
  12397. done:
  12398. if (tg3_flag(tp, WOL_CAP))
  12399. device_set_wakeup_enable(&tp->pdev->dev,
  12400. tg3_flag(tp, WOL_ENABLE));
  12401. else
  12402. device_set_wakeup_capable(&tp->pdev->dev, false);
  12403. }
  12404. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  12405. {
  12406. int i, err;
  12407. u32 val2, off = offset * 8;
  12408. err = tg3_nvram_lock(tp);
  12409. if (err)
  12410. return err;
  12411. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  12412. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  12413. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  12414. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  12415. udelay(10);
  12416. for (i = 0; i < 100; i++) {
  12417. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  12418. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  12419. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  12420. break;
  12421. }
  12422. udelay(10);
  12423. }
  12424. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  12425. tg3_nvram_unlock(tp);
  12426. if (val2 & APE_OTP_STATUS_CMD_DONE)
  12427. return 0;
  12428. return -EBUSY;
  12429. }
  12430. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  12431. {
  12432. int i;
  12433. u32 val;
  12434. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  12435. tw32(OTP_CTRL, cmd);
  12436. /* Wait for up to 1 ms for command to execute. */
  12437. for (i = 0; i < 100; i++) {
  12438. val = tr32(OTP_STATUS);
  12439. if (val & OTP_STATUS_CMD_DONE)
  12440. break;
  12441. udelay(10);
  12442. }
  12443. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  12444. }
  12445. /* Read the gphy configuration from the OTP region of the chip. The gphy
  12446. * configuration is a 32-bit value that straddles the alignment boundary.
  12447. * We do two 32-bit reads and then shift and merge the results.
  12448. */
  12449. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  12450. {
  12451. u32 bhalf_otp, thalf_otp;
  12452. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  12453. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  12454. return 0;
  12455. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  12456. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12457. return 0;
  12458. thalf_otp = tr32(OTP_READ_DATA);
  12459. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  12460. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12461. return 0;
  12462. bhalf_otp = tr32(OTP_READ_DATA);
  12463. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  12464. }
  12465. static void tg3_phy_init_link_config(struct tg3 *tp)
  12466. {
  12467. u32 adv = ADVERTISED_Autoneg;
  12468. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12469. adv |= ADVERTISED_1000baseT_Half |
  12470. ADVERTISED_1000baseT_Full;
  12471. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12472. adv |= ADVERTISED_100baseT_Half |
  12473. ADVERTISED_100baseT_Full |
  12474. ADVERTISED_10baseT_Half |
  12475. ADVERTISED_10baseT_Full |
  12476. ADVERTISED_TP;
  12477. else
  12478. adv |= ADVERTISED_FIBRE;
  12479. tp->link_config.advertising = adv;
  12480. tp->link_config.speed = SPEED_UNKNOWN;
  12481. tp->link_config.duplex = DUPLEX_UNKNOWN;
  12482. tp->link_config.autoneg = AUTONEG_ENABLE;
  12483. tp->link_config.active_speed = SPEED_UNKNOWN;
  12484. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  12485. tp->old_link = -1;
  12486. }
  12487. static int tg3_phy_probe(struct tg3 *tp)
  12488. {
  12489. u32 hw_phy_id_1, hw_phy_id_2;
  12490. u32 hw_phy_id, hw_phy_id_masked;
  12491. int err;
  12492. /* flow control autonegotiation is default behavior */
  12493. tg3_flag_set(tp, PAUSE_AUTONEG);
  12494. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12495. if (tg3_flag(tp, ENABLE_APE)) {
  12496. switch (tp->pci_fn) {
  12497. case 0:
  12498. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  12499. break;
  12500. case 1:
  12501. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  12502. break;
  12503. case 2:
  12504. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  12505. break;
  12506. case 3:
  12507. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  12508. break;
  12509. }
  12510. }
  12511. if (!tg3_flag(tp, ENABLE_ASF) &&
  12512. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12513. !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12514. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  12515. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  12516. if (tg3_flag(tp, USE_PHYLIB))
  12517. return tg3_phy_init(tp);
  12518. /* Reading the PHY ID register can conflict with ASF
  12519. * firmware access to the PHY hardware.
  12520. */
  12521. err = 0;
  12522. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  12523. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  12524. } else {
  12525. /* Now read the physical PHY_ID from the chip and verify
  12526. * that it is sane. If it doesn't look good, we fall back
  12527. * to either the hard-coded table based PHY_ID and failing
  12528. * that the value found in the eeprom area.
  12529. */
  12530. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  12531. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  12532. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  12533. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  12534. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  12535. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  12536. }
  12537. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  12538. tp->phy_id = hw_phy_id;
  12539. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  12540. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12541. else
  12542. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  12543. } else {
  12544. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  12545. /* Do nothing, phy ID already set up in
  12546. * tg3_get_eeprom_hw_cfg().
  12547. */
  12548. } else {
  12549. struct subsys_tbl_ent *p;
  12550. /* No eeprom signature? Try the hardcoded
  12551. * subsys device table.
  12552. */
  12553. p = tg3_lookup_by_subsys(tp);
  12554. if (p) {
  12555. tp->phy_id = p->phy_id;
  12556. } else if (!tg3_flag(tp, IS_SSB_CORE)) {
  12557. /* For now we saw the IDs 0xbc050cd0,
  12558. * 0xbc050f80 and 0xbc050c30 on devices
  12559. * connected to an BCM4785 and there are
  12560. * probably more. Just assume that the phy is
  12561. * supported when it is connected to a SSB core
  12562. * for now.
  12563. */
  12564. return -ENODEV;
  12565. }
  12566. if (!tp->phy_id ||
  12567. tp->phy_id == TG3_PHY_ID_BCM8002)
  12568. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12569. }
  12570. }
  12571. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12572. (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12573. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12574. tg3_asic_rev(tp) == ASIC_REV_57766 ||
  12575. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  12576. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  12577. tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
  12578. (tg3_asic_rev(tp) == ASIC_REV_57765 &&
  12579. tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0))) {
  12580. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  12581. tp->eee.supported = SUPPORTED_100baseT_Full |
  12582. SUPPORTED_1000baseT_Full;
  12583. tp->eee.advertised = ADVERTISED_100baseT_Full |
  12584. ADVERTISED_1000baseT_Full;
  12585. tp->eee.eee_enabled = 1;
  12586. tp->eee.tx_lpi_enabled = 1;
  12587. tp->eee.tx_lpi_timer = TG3_CPMU_DBTMR1_LNKIDLE_2047US;
  12588. }
  12589. tg3_phy_init_link_config(tp);
  12590. if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  12591. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12592. !tg3_flag(tp, ENABLE_APE) &&
  12593. !tg3_flag(tp, ENABLE_ASF)) {
  12594. u32 bmsr, dummy;
  12595. tg3_readphy(tp, MII_BMSR, &bmsr);
  12596. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  12597. (bmsr & BMSR_LSTATUS))
  12598. goto skip_phy_reset;
  12599. err = tg3_phy_reset(tp);
  12600. if (err)
  12601. return err;
  12602. tg3_phy_set_wirespeed(tp);
  12603. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  12604. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  12605. tp->link_config.flowctrl);
  12606. tg3_writephy(tp, MII_BMCR,
  12607. BMCR_ANENABLE | BMCR_ANRESTART);
  12608. }
  12609. }
  12610. skip_phy_reset:
  12611. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  12612. err = tg3_init_5401phy_dsp(tp);
  12613. if (err)
  12614. return err;
  12615. err = tg3_init_5401phy_dsp(tp);
  12616. }
  12617. return err;
  12618. }
  12619. static void tg3_read_vpd(struct tg3 *tp)
  12620. {
  12621. u8 *vpd_data;
  12622. unsigned int block_end, rosize, len;
  12623. u32 vpdlen;
  12624. int j, i = 0;
  12625. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  12626. if (!vpd_data)
  12627. goto out_no_vpd;
  12628. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  12629. if (i < 0)
  12630. goto out_not_found;
  12631. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  12632. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  12633. i += PCI_VPD_LRDT_TAG_SIZE;
  12634. if (block_end > vpdlen)
  12635. goto out_not_found;
  12636. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12637. PCI_VPD_RO_KEYWORD_MFR_ID);
  12638. if (j > 0) {
  12639. len = pci_vpd_info_field_size(&vpd_data[j]);
  12640. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12641. if (j + len > block_end || len != 4 ||
  12642. memcmp(&vpd_data[j], "1028", 4))
  12643. goto partno;
  12644. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12645. PCI_VPD_RO_KEYWORD_VENDOR0);
  12646. if (j < 0)
  12647. goto partno;
  12648. len = pci_vpd_info_field_size(&vpd_data[j]);
  12649. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12650. if (j + len > block_end)
  12651. goto partno;
  12652. if (len >= sizeof(tp->fw_ver))
  12653. len = sizeof(tp->fw_ver) - 1;
  12654. memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
  12655. snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
  12656. &vpd_data[j]);
  12657. }
  12658. partno:
  12659. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12660. PCI_VPD_RO_KEYWORD_PARTNO);
  12661. if (i < 0)
  12662. goto out_not_found;
  12663. len = pci_vpd_info_field_size(&vpd_data[i]);
  12664. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  12665. if (len > TG3_BPN_SIZE ||
  12666. (len + i) > vpdlen)
  12667. goto out_not_found;
  12668. memcpy(tp->board_part_number, &vpd_data[i], len);
  12669. out_not_found:
  12670. kfree(vpd_data);
  12671. if (tp->board_part_number[0])
  12672. return;
  12673. out_no_vpd:
  12674. if (tg3_asic_rev(tp) == ASIC_REV_5717) {
  12675. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12676. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  12677. strcpy(tp->board_part_number, "BCM5717");
  12678. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  12679. strcpy(tp->board_part_number, "BCM5718");
  12680. else
  12681. goto nomatch;
  12682. } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  12683. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  12684. strcpy(tp->board_part_number, "BCM57780");
  12685. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12686. strcpy(tp->board_part_number, "BCM57760");
  12687. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12688. strcpy(tp->board_part_number, "BCM57790");
  12689. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12690. strcpy(tp->board_part_number, "BCM57788");
  12691. else
  12692. goto nomatch;
  12693. } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
  12694. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12695. strcpy(tp->board_part_number, "BCM57761");
  12696. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12697. strcpy(tp->board_part_number, "BCM57765");
  12698. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12699. strcpy(tp->board_part_number, "BCM57781");
  12700. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12701. strcpy(tp->board_part_number, "BCM57785");
  12702. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12703. strcpy(tp->board_part_number, "BCM57791");
  12704. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12705. strcpy(tp->board_part_number, "BCM57795");
  12706. else
  12707. goto nomatch;
  12708. } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  12709. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  12710. strcpy(tp->board_part_number, "BCM57762");
  12711. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  12712. strcpy(tp->board_part_number, "BCM57766");
  12713. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  12714. strcpy(tp->board_part_number, "BCM57782");
  12715. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12716. strcpy(tp->board_part_number, "BCM57786");
  12717. else
  12718. goto nomatch;
  12719. } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12720. strcpy(tp->board_part_number, "BCM95906");
  12721. } else {
  12722. nomatch:
  12723. strcpy(tp->board_part_number, "none");
  12724. }
  12725. }
  12726. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  12727. {
  12728. u32 val;
  12729. if (tg3_nvram_read(tp, offset, &val) ||
  12730. (val & 0xfc000000) != 0x0c000000 ||
  12731. tg3_nvram_read(tp, offset + 4, &val) ||
  12732. val != 0)
  12733. return 0;
  12734. return 1;
  12735. }
  12736. static void tg3_read_bc_ver(struct tg3 *tp)
  12737. {
  12738. u32 val, offset, start, ver_offset;
  12739. int i, dst_off;
  12740. bool newver = false;
  12741. if (tg3_nvram_read(tp, 0xc, &offset) ||
  12742. tg3_nvram_read(tp, 0x4, &start))
  12743. return;
  12744. offset = tg3_nvram_logical_addr(tp, offset);
  12745. if (tg3_nvram_read(tp, offset, &val))
  12746. return;
  12747. if ((val & 0xfc000000) == 0x0c000000) {
  12748. if (tg3_nvram_read(tp, offset + 4, &val))
  12749. return;
  12750. if (val == 0)
  12751. newver = true;
  12752. }
  12753. dst_off = strlen(tp->fw_ver);
  12754. if (newver) {
  12755. if (TG3_VER_SIZE - dst_off < 16 ||
  12756. tg3_nvram_read(tp, offset + 8, &ver_offset))
  12757. return;
  12758. offset = offset + ver_offset - start;
  12759. for (i = 0; i < 16; i += 4) {
  12760. __be32 v;
  12761. if (tg3_nvram_read_be32(tp, offset + i, &v))
  12762. return;
  12763. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  12764. }
  12765. } else {
  12766. u32 major, minor;
  12767. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  12768. return;
  12769. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  12770. TG3_NVM_BCVER_MAJSFT;
  12771. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  12772. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  12773. "v%d.%02d", major, minor);
  12774. }
  12775. }
  12776. static void tg3_read_hwsb_ver(struct tg3 *tp)
  12777. {
  12778. u32 val, major, minor;
  12779. /* Use native endian representation */
  12780. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  12781. return;
  12782. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  12783. TG3_NVM_HWSB_CFG1_MAJSFT;
  12784. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  12785. TG3_NVM_HWSB_CFG1_MINSFT;
  12786. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  12787. }
  12788. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  12789. {
  12790. u32 offset, major, minor, build;
  12791. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  12792. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  12793. return;
  12794. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  12795. case TG3_EEPROM_SB_REVISION_0:
  12796. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  12797. break;
  12798. case TG3_EEPROM_SB_REVISION_2:
  12799. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  12800. break;
  12801. case TG3_EEPROM_SB_REVISION_3:
  12802. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  12803. break;
  12804. case TG3_EEPROM_SB_REVISION_4:
  12805. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  12806. break;
  12807. case TG3_EEPROM_SB_REVISION_5:
  12808. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  12809. break;
  12810. case TG3_EEPROM_SB_REVISION_6:
  12811. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  12812. break;
  12813. default:
  12814. return;
  12815. }
  12816. if (tg3_nvram_read(tp, offset, &val))
  12817. return;
  12818. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  12819. TG3_EEPROM_SB_EDH_BLD_SHFT;
  12820. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  12821. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  12822. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  12823. if (minor > 99 || build > 26)
  12824. return;
  12825. offset = strlen(tp->fw_ver);
  12826. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  12827. " v%d.%02d", major, minor);
  12828. if (build > 0) {
  12829. offset = strlen(tp->fw_ver);
  12830. if (offset < TG3_VER_SIZE - 1)
  12831. tp->fw_ver[offset] = 'a' + build - 1;
  12832. }
  12833. }
  12834. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  12835. {
  12836. u32 val, offset, start;
  12837. int i, vlen;
  12838. for (offset = TG3_NVM_DIR_START;
  12839. offset < TG3_NVM_DIR_END;
  12840. offset += TG3_NVM_DIRENT_SIZE) {
  12841. if (tg3_nvram_read(tp, offset, &val))
  12842. return;
  12843. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  12844. break;
  12845. }
  12846. if (offset == TG3_NVM_DIR_END)
  12847. return;
  12848. if (!tg3_flag(tp, 5705_PLUS))
  12849. start = 0x08000000;
  12850. else if (tg3_nvram_read(tp, offset - 4, &start))
  12851. return;
  12852. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  12853. !tg3_fw_img_is_valid(tp, offset) ||
  12854. tg3_nvram_read(tp, offset + 8, &val))
  12855. return;
  12856. offset += val - start;
  12857. vlen = strlen(tp->fw_ver);
  12858. tp->fw_ver[vlen++] = ',';
  12859. tp->fw_ver[vlen++] = ' ';
  12860. for (i = 0; i < 4; i++) {
  12861. __be32 v;
  12862. if (tg3_nvram_read_be32(tp, offset, &v))
  12863. return;
  12864. offset += sizeof(v);
  12865. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  12866. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  12867. break;
  12868. }
  12869. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  12870. vlen += sizeof(v);
  12871. }
  12872. }
  12873. static void tg3_probe_ncsi(struct tg3 *tp)
  12874. {
  12875. u32 apedata;
  12876. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  12877. if (apedata != APE_SEG_SIG_MAGIC)
  12878. return;
  12879. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  12880. if (!(apedata & APE_FW_STATUS_READY))
  12881. return;
  12882. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  12883. tg3_flag_set(tp, APE_HAS_NCSI);
  12884. }
  12885. static void tg3_read_dash_ver(struct tg3 *tp)
  12886. {
  12887. int vlen;
  12888. u32 apedata;
  12889. char *fwtype;
  12890. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  12891. if (tg3_flag(tp, APE_HAS_NCSI))
  12892. fwtype = "NCSI";
  12893. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  12894. fwtype = "SMASH";
  12895. else
  12896. fwtype = "DASH";
  12897. vlen = strlen(tp->fw_ver);
  12898. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  12899. fwtype,
  12900. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  12901. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  12902. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  12903. (apedata & APE_FW_VERSION_BLDMSK));
  12904. }
  12905. static void tg3_read_otp_ver(struct tg3 *tp)
  12906. {
  12907. u32 val, val2;
  12908. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12909. return;
  12910. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  12911. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  12912. TG3_OTP_MAGIC0_VALID(val)) {
  12913. u64 val64 = (u64) val << 32 | val2;
  12914. u32 ver = 0;
  12915. int i, vlen;
  12916. for (i = 0; i < 7; i++) {
  12917. if ((val64 & 0xff) == 0)
  12918. break;
  12919. ver = val64 & 0xff;
  12920. val64 >>= 8;
  12921. }
  12922. vlen = strlen(tp->fw_ver);
  12923. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  12924. }
  12925. }
  12926. static void tg3_read_fw_ver(struct tg3 *tp)
  12927. {
  12928. u32 val;
  12929. bool vpd_vers = false;
  12930. if (tp->fw_ver[0] != 0)
  12931. vpd_vers = true;
  12932. if (tg3_flag(tp, NO_NVRAM)) {
  12933. strcat(tp->fw_ver, "sb");
  12934. tg3_read_otp_ver(tp);
  12935. return;
  12936. }
  12937. if (tg3_nvram_read(tp, 0, &val))
  12938. return;
  12939. if (val == TG3_EEPROM_MAGIC)
  12940. tg3_read_bc_ver(tp);
  12941. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  12942. tg3_read_sb_ver(tp, val);
  12943. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  12944. tg3_read_hwsb_ver(tp);
  12945. if (tg3_flag(tp, ENABLE_ASF)) {
  12946. if (tg3_flag(tp, ENABLE_APE)) {
  12947. tg3_probe_ncsi(tp);
  12948. if (!vpd_vers)
  12949. tg3_read_dash_ver(tp);
  12950. } else if (!vpd_vers) {
  12951. tg3_read_mgmtfw_ver(tp);
  12952. }
  12953. }
  12954. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  12955. }
  12956. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  12957. {
  12958. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  12959. return TG3_RX_RET_MAX_SIZE_5717;
  12960. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  12961. return TG3_RX_RET_MAX_SIZE_5700;
  12962. else
  12963. return TG3_RX_RET_MAX_SIZE_5705;
  12964. }
  12965. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  12966. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  12967. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  12968. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  12969. { },
  12970. };
  12971. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  12972. {
  12973. struct pci_dev *peer;
  12974. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12975. for (func = 0; func < 8; func++) {
  12976. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12977. if (peer && peer != tp->pdev)
  12978. break;
  12979. pci_dev_put(peer);
  12980. }
  12981. /* 5704 can be configured in single-port mode, set peer to
  12982. * tp->pdev in that case.
  12983. */
  12984. if (!peer) {
  12985. peer = tp->pdev;
  12986. return peer;
  12987. }
  12988. /*
  12989. * We don't need to keep the refcount elevated; there's no way
  12990. * to remove one half of this device without removing the other
  12991. */
  12992. pci_dev_put(peer);
  12993. return peer;
  12994. }
  12995. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  12996. {
  12997. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  12998. if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
  12999. u32 reg;
  13000. /* All devices that use the alternate
  13001. * ASIC REV location have a CPMU.
  13002. */
  13003. tg3_flag_set(tp, CPMU_PRESENT);
  13004. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13005. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13006. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13007. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13008. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  13009. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  13010. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  13011. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
  13012. reg = TG3PCI_GEN2_PRODID_ASICREV;
  13013. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  13014. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  13015. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  13016. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  13017. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  13018. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  13019. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  13020. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  13021. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  13022. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  13023. reg = TG3PCI_GEN15_PRODID_ASICREV;
  13024. else
  13025. reg = TG3PCI_PRODID_ASICREV;
  13026. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  13027. }
  13028. /* Wrong chip ID in 5752 A0. This code can be removed later
  13029. * as A0 is not in production.
  13030. */
  13031. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
  13032. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  13033. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
  13034. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  13035. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13036. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13037. tg3_asic_rev(tp) == ASIC_REV_5720)
  13038. tg3_flag_set(tp, 5717_PLUS);
  13039. if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
  13040. tg3_asic_rev(tp) == ASIC_REV_57766)
  13041. tg3_flag_set(tp, 57765_CLASS);
  13042. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  13043. tg3_asic_rev(tp) == ASIC_REV_5762)
  13044. tg3_flag_set(tp, 57765_PLUS);
  13045. /* Intentionally exclude ASIC_REV_5906 */
  13046. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13047. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13048. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13049. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13050. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13051. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13052. tg3_flag(tp, 57765_PLUS))
  13053. tg3_flag_set(tp, 5755_PLUS);
  13054. if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
  13055. tg3_asic_rev(tp) == ASIC_REV_5714)
  13056. tg3_flag_set(tp, 5780_CLASS);
  13057. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13058. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13059. tg3_asic_rev(tp) == ASIC_REV_5906 ||
  13060. tg3_flag(tp, 5755_PLUS) ||
  13061. tg3_flag(tp, 5780_CLASS))
  13062. tg3_flag_set(tp, 5750_PLUS);
  13063. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  13064. tg3_flag(tp, 5750_PLUS))
  13065. tg3_flag_set(tp, 5705_PLUS);
  13066. }
  13067. static bool tg3_10_100_only_device(struct tg3 *tp,
  13068. const struct pci_device_id *ent)
  13069. {
  13070. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  13071. if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13072. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  13073. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  13074. return true;
  13075. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  13076. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  13077. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  13078. return true;
  13079. } else {
  13080. return true;
  13081. }
  13082. }
  13083. return false;
  13084. }
  13085. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  13086. {
  13087. u32 misc_ctrl_reg;
  13088. u32 pci_state_reg, grc_misc_cfg;
  13089. u32 val;
  13090. u16 pci_cmd;
  13091. int err;
  13092. /* Force memory write invalidate off. If we leave it on,
  13093. * then on 5700_BX chips we have to enable a workaround.
  13094. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  13095. * to match the cacheline size. The Broadcom driver have this
  13096. * workaround but turns MWI off all the times so never uses
  13097. * it. This seems to suggest that the workaround is insufficient.
  13098. */
  13099. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13100. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  13101. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13102. /* Important! -- Make sure register accesses are byteswapped
  13103. * correctly. Also, for those chips that require it, make
  13104. * sure that indirect register accesses are enabled before
  13105. * the first operation.
  13106. */
  13107. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13108. &misc_ctrl_reg);
  13109. tp->misc_host_ctrl |= (misc_ctrl_reg &
  13110. MISC_HOST_CTRL_CHIPREV);
  13111. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13112. tp->misc_host_ctrl);
  13113. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  13114. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  13115. * we need to disable memory and use config. cycles
  13116. * only to access all registers. The 5702/03 chips
  13117. * can mistakenly decode the special cycles from the
  13118. * ICH chipsets as memory write cycles, causing corruption
  13119. * of register and memory space. Only certain ICH bridges
  13120. * will drive special cycles with non-zero data during the
  13121. * address phase which can fall within the 5703's address
  13122. * range. This is not an ICH bug as the PCI spec allows
  13123. * non-zero address during special cycles. However, only
  13124. * these ICH bridges are known to drive non-zero addresses
  13125. * during special cycles.
  13126. *
  13127. * Since special cycles do not cross PCI bridges, we only
  13128. * enable this workaround if the 5703 is on the secondary
  13129. * bus of these ICH bridges.
  13130. */
  13131. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
  13132. (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
  13133. static struct tg3_dev_id {
  13134. u32 vendor;
  13135. u32 device;
  13136. u32 rev;
  13137. } ich_chipsets[] = {
  13138. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  13139. PCI_ANY_ID },
  13140. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  13141. PCI_ANY_ID },
  13142. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  13143. 0xa },
  13144. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  13145. PCI_ANY_ID },
  13146. { },
  13147. };
  13148. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  13149. struct pci_dev *bridge = NULL;
  13150. while (pci_id->vendor != 0) {
  13151. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  13152. bridge);
  13153. if (!bridge) {
  13154. pci_id++;
  13155. continue;
  13156. }
  13157. if (pci_id->rev != PCI_ANY_ID) {
  13158. if (bridge->revision > pci_id->rev)
  13159. continue;
  13160. }
  13161. if (bridge->subordinate &&
  13162. (bridge->subordinate->number ==
  13163. tp->pdev->bus->number)) {
  13164. tg3_flag_set(tp, ICH_WORKAROUND);
  13165. pci_dev_put(bridge);
  13166. break;
  13167. }
  13168. }
  13169. }
  13170. if (tg3_asic_rev(tp) == ASIC_REV_5701) {
  13171. static struct tg3_dev_id {
  13172. u32 vendor;
  13173. u32 device;
  13174. } bridge_chipsets[] = {
  13175. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  13176. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  13177. { },
  13178. };
  13179. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  13180. struct pci_dev *bridge = NULL;
  13181. while (pci_id->vendor != 0) {
  13182. bridge = pci_get_device(pci_id->vendor,
  13183. pci_id->device,
  13184. bridge);
  13185. if (!bridge) {
  13186. pci_id++;
  13187. continue;
  13188. }
  13189. if (bridge->subordinate &&
  13190. (bridge->subordinate->number <=
  13191. tp->pdev->bus->number) &&
  13192. (bridge->subordinate->busn_res.end >=
  13193. tp->pdev->bus->number)) {
  13194. tg3_flag_set(tp, 5701_DMA_BUG);
  13195. pci_dev_put(bridge);
  13196. break;
  13197. }
  13198. }
  13199. }
  13200. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  13201. * DMA addresses > 40-bit. This bridge may have other additional
  13202. * 57xx devices behind it in some 4-port NIC designs for example.
  13203. * Any tg3 device found behind the bridge will also need the 40-bit
  13204. * DMA workaround.
  13205. */
  13206. if (tg3_flag(tp, 5780_CLASS)) {
  13207. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13208. tp->msi_cap = tp->pdev->msi_cap;
  13209. } else {
  13210. struct pci_dev *bridge = NULL;
  13211. do {
  13212. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  13213. PCI_DEVICE_ID_SERVERWORKS_EPB,
  13214. bridge);
  13215. if (bridge && bridge->subordinate &&
  13216. (bridge->subordinate->number <=
  13217. tp->pdev->bus->number) &&
  13218. (bridge->subordinate->busn_res.end >=
  13219. tp->pdev->bus->number)) {
  13220. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13221. pci_dev_put(bridge);
  13222. break;
  13223. }
  13224. } while (bridge);
  13225. }
  13226. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13227. tg3_asic_rev(tp) == ASIC_REV_5714)
  13228. tp->pdev_peer = tg3_find_peer(tp);
  13229. /* Determine TSO capabilities */
  13230. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
  13231. ; /* Do nothing. HW bug. */
  13232. else if (tg3_flag(tp, 57765_PLUS))
  13233. tg3_flag_set(tp, HW_TSO_3);
  13234. else if (tg3_flag(tp, 5755_PLUS) ||
  13235. tg3_asic_rev(tp) == ASIC_REV_5906)
  13236. tg3_flag_set(tp, HW_TSO_2);
  13237. else if (tg3_flag(tp, 5750_PLUS)) {
  13238. tg3_flag_set(tp, HW_TSO_1);
  13239. tg3_flag_set(tp, TSO_BUG);
  13240. if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
  13241. tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
  13242. tg3_flag_clear(tp, TSO_BUG);
  13243. } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13244. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13245. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  13246. tg3_flag_set(tp, FW_TSO);
  13247. tg3_flag_set(tp, TSO_BUG);
  13248. if (tg3_asic_rev(tp) == ASIC_REV_5705)
  13249. tp->fw_needed = FIRMWARE_TG3TSO5;
  13250. else
  13251. tp->fw_needed = FIRMWARE_TG3TSO;
  13252. }
  13253. /* Selectively allow TSO based on operating conditions */
  13254. if (tg3_flag(tp, HW_TSO_1) ||
  13255. tg3_flag(tp, HW_TSO_2) ||
  13256. tg3_flag(tp, HW_TSO_3) ||
  13257. tg3_flag(tp, FW_TSO)) {
  13258. /* For firmware TSO, assume ASF is disabled.
  13259. * We'll disable TSO later if we discover ASF
  13260. * is enabled in tg3_get_eeprom_hw_cfg().
  13261. */
  13262. tg3_flag_set(tp, TSO_CAPABLE);
  13263. } else {
  13264. tg3_flag_clear(tp, TSO_CAPABLE);
  13265. tg3_flag_clear(tp, TSO_BUG);
  13266. tp->fw_needed = NULL;
  13267. }
  13268. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
  13269. tp->fw_needed = FIRMWARE_TG3;
  13270. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  13271. tp->fw_needed = FIRMWARE_TG357766;
  13272. tp->irq_max = 1;
  13273. if (tg3_flag(tp, 5750_PLUS)) {
  13274. tg3_flag_set(tp, SUPPORT_MSI);
  13275. if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
  13276. tg3_chip_rev(tp) == CHIPREV_5750_BX ||
  13277. (tg3_asic_rev(tp) == ASIC_REV_5714 &&
  13278. tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
  13279. tp->pdev_peer == tp->pdev))
  13280. tg3_flag_clear(tp, SUPPORT_MSI);
  13281. if (tg3_flag(tp, 5755_PLUS) ||
  13282. tg3_asic_rev(tp) == ASIC_REV_5906) {
  13283. tg3_flag_set(tp, 1SHOT_MSI);
  13284. }
  13285. if (tg3_flag(tp, 57765_PLUS)) {
  13286. tg3_flag_set(tp, SUPPORT_MSIX);
  13287. tp->irq_max = TG3_IRQ_MAX_VECS;
  13288. }
  13289. }
  13290. tp->txq_max = 1;
  13291. tp->rxq_max = 1;
  13292. if (tp->irq_max > 1) {
  13293. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  13294. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  13295. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13296. tg3_asic_rev(tp) == ASIC_REV_5720)
  13297. tp->txq_max = tp->irq_max - 1;
  13298. }
  13299. if (tg3_flag(tp, 5755_PLUS) ||
  13300. tg3_asic_rev(tp) == ASIC_REV_5906)
  13301. tg3_flag_set(tp, SHORT_DMA_BUG);
  13302. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  13303. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  13304. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13305. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13306. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13307. tg3_asic_rev(tp) == ASIC_REV_5762)
  13308. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  13309. if (tg3_flag(tp, 57765_PLUS) &&
  13310. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
  13311. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  13312. if (!tg3_flag(tp, 5705_PLUS) ||
  13313. tg3_flag(tp, 5780_CLASS) ||
  13314. tg3_flag(tp, USE_JUMBO_BDFLAG))
  13315. tg3_flag_set(tp, JUMBO_CAPABLE);
  13316. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13317. &pci_state_reg);
  13318. if (pci_is_pcie(tp->pdev)) {
  13319. u16 lnkctl;
  13320. tg3_flag_set(tp, PCI_EXPRESS);
  13321. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  13322. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  13323. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13324. tg3_flag_clear(tp, HW_TSO_2);
  13325. tg3_flag_clear(tp, TSO_CAPABLE);
  13326. }
  13327. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13328. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13329. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
  13330. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
  13331. tg3_flag_set(tp, CLKREQ_BUG);
  13332. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
  13333. tg3_flag_set(tp, L1PLLPD_EN);
  13334. }
  13335. } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  13336. /* BCM5785 devices are effectively PCIe devices, and should
  13337. * follow PCIe codepaths, but do not have a PCIe capabilities
  13338. * section.
  13339. */
  13340. tg3_flag_set(tp, PCI_EXPRESS);
  13341. } else if (!tg3_flag(tp, 5705_PLUS) ||
  13342. tg3_flag(tp, 5780_CLASS)) {
  13343. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  13344. if (!tp->pcix_cap) {
  13345. dev_err(&tp->pdev->dev,
  13346. "Cannot find PCI-X capability, aborting\n");
  13347. return -EIO;
  13348. }
  13349. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  13350. tg3_flag_set(tp, PCIX_MODE);
  13351. }
  13352. /* If we have an AMD 762 or VIA K8T800 chipset, write
  13353. * reordering to the mailbox registers done by the host
  13354. * controller can cause major troubles. We read back from
  13355. * every mailbox register write to force the writes to be
  13356. * posted to the chip in order.
  13357. */
  13358. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  13359. !tg3_flag(tp, PCI_EXPRESS))
  13360. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  13361. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  13362. &tp->pci_cacheline_sz);
  13363. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13364. &tp->pci_lat_timer);
  13365. if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13366. tp->pci_lat_timer < 64) {
  13367. tp->pci_lat_timer = 64;
  13368. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13369. tp->pci_lat_timer);
  13370. }
  13371. /* Important! -- It is critical that the PCI-X hw workaround
  13372. * situation is decided before the first MMIO register access.
  13373. */
  13374. if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
  13375. /* 5700 BX chips need to have their TX producer index
  13376. * mailboxes written twice to workaround a bug.
  13377. */
  13378. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  13379. /* If we are in PCI-X mode, enable register write workaround.
  13380. *
  13381. * The workaround is to use indirect register accesses
  13382. * for all chip writes not to mailbox registers.
  13383. */
  13384. if (tg3_flag(tp, PCIX_MODE)) {
  13385. u32 pm_reg;
  13386. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13387. /* The chip can have it's power management PCI config
  13388. * space registers clobbered due to this bug.
  13389. * So explicitly force the chip into D0 here.
  13390. */
  13391. pci_read_config_dword(tp->pdev,
  13392. tp->pdev->pm_cap + PCI_PM_CTRL,
  13393. &pm_reg);
  13394. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  13395. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  13396. pci_write_config_dword(tp->pdev,
  13397. tp->pdev->pm_cap + PCI_PM_CTRL,
  13398. pm_reg);
  13399. /* Also, force SERR#/PERR# in PCI command. */
  13400. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13401. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  13402. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13403. }
  13404. }
  13405. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  13406. tg3_flag_set(tp, PCI_HIGH_SPEED);
  13407. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  13408. tg3_flag_set(tp, PCI_32BIT);
  13409. /* Chip-specific fixup from Broadcom driver */
  13410. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
  13411. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  13412. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  13413. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  13414. }
  13415. /* Default fast path register access methods */
  13416. tp->read32 = tg3_read32;
  13417. tp->write32 = tg3_write32;
  13418. tp->read32_mbox = tg3_read32;
  13419. tp->write32_mbox = tg3_write32;
  13420. tp->write32_tx_mbox = tg3_write32;
  13421. tp->write32_rx_mbox = tg3_write32;
  13422. /* Various workaround register access methods */
  13423. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  13424. tp->write32 = tg3_write_indirect_reg32;
  13425. else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
  13426. (tg3_flag(tp, PCI_EXPRESS) &&
  13427. tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
  13428. /*
  13429. * Back to back register writes can cause problems on these
  13430. * chips, the workaround is to read back all reg writes
  13431. * except those to mailbox regs.
  13432. *
  13433. * See tg3_write_indirect_reg32().
  13434. */
  13435. tp->write32 = tg3_write_flush_reg32;
  13436. }
  13437. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  13438. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  13439. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  13440. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13441. }
  13442. if (tg3_flag(tp, ICH_WORKAROUND)) {
  13443. tp->read32 = tg3_read_indirect_reg32;
  13444. tp->write32 = tg3_write_indirect_reg32;
  13445. tp->read32_mbox = tg3_read_indirect_mbox;
  13446. tp->write32_mbox = tg3_write_indirect_mbox;
  13447. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  13448. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  13449. iounmap(tp->regs);
  13450. tp->regs = NULL;
  13451. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13452. pci_cmd &= ~PCI_COMMAND_MEMORY;
  13453. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13454. }
  13455. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13456. tp->read32_mbox = tg3_read32_mbox_5906;
  13457. tp->write32_mbox = tg3_write32_mbox_5906;
  13458. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  13459. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  13460. }
  13461. if (tp->write32 == tg3_write_indirect_reg32 ||
  13462. (tg3_flag(tp, PCIX_MODE) &&
  13463. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13464. tg3_asic_rev(tp) == ASIC_REV_5701)))
  13465. tg3_flag_set(tp, SRAM_USE_CONFIG);
  13466. /* The memory arbiter has to be enabled in order for SRAM accesses
  13467. * to succeed. Normally on powerup the tg3 chip firmware will make
  13468. * sure it is enabled, but other entities such as system netboot
  13469. * code might disable it.
  13470. */
  13471. val = tr32(MEMARB_MODE);
  13472. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  13473. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  13474. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13475. tg3_flag(tp, 5780_CLASS)) {
  13476. if (tg3_flag(tp, PCIX_MODE)) {
  13477. pci_read_config_dword(tp->pdev,
  13478. tp->pcix_cap + PCI_X_STATUS,
  13479. &val);
  13480. tp->pci_fn = val & 0x7;
  13481. }
  13482. } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13483. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13484. tg3_asic_rev(tp) == ASIC_REV_5720) {
  13485. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  13486. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  13487. val = tr32(TG3_CPMU_STATUS);
  13488. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  13489. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  13490. else
  13491. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  13492. TG3_CPMU_STATUS_FSHFT_5719;
  13493. }
  13494. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  13495. tp->write32_tx_mbox = tg3_write_flush_reg32;
  13496. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13497. }
  13498. /* Get eeprom hw config before calling tg3_set_power_state().
  13499. * In particular, the TG3_FLAG_IS_NIC flag must be
  13500. * determined before calling tg3_set_power_state() so that
  13501. * we know whether or not to switch out of Vaux power.
  13502. * When the flag is set, it means that GPIO1 is used for eeprom
  13503. * write protect and also implies that it is a LOM where GPIOs
  13504. * are not used to switch power.
  13505. */
  13506. tg3_get_eeprom_hw_cfg(tp);
  13507. if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
  13508. tg3_flag_clear(tp, TSO_CAPABLE);
  13509. tg3_flag_clear(tp, TSO_BUG);
  13510. tp->fw_needed = NULL;
  13511. }
  13512. if (tg3_flag(tp, ENABLE_APE)) {
  13513. /* Allow reads and writes to the
  13514. * APE register and memory space.
  13515. */
  13516. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  13517. PCISTATE_ALLOW_APE_SHMEM_WR |
  13518. PCISTATE_ALLOW_APE_PSPACE_WR;
  13519. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13520. pci_state_reg);
  13521. tg3_ape_lock_init(tp);
  13522. }
  13523. /* Set up tp->grc_local_ctrl before calling
  13524. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  13525. * will bring 5700's external PHY out of reset.
  13526. * It is also used as eeprom write protect on LOMs.
  13527. */
  13528. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  13529. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13530. tg3_flag(tp, EEPROM_WRITE_PROT))
  13531. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  13532. GRC_LCLCTRL_GPIO_OUTPUT1);
  13533. /* Unused GPIO3 must be driven as output on 5752 because there
  13534. * are no pull-up resistors on unused GPIO pins.
  13535. */
  13536. else if (tg3_asic_rev(tp) == ASIC_REV_5752)
  13537. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  13538. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13539. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13540. tg3_flag(tp, 57765_CLASS))
  13541. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13542. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13543. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  13544. /* Turn off the debug UART. */
  13545. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13546. if (tg3_flag(tp, IS_NIC))
  13547. /* Keep VMain power. */
  13548. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  13549. GRC_LCLCTRL_GPIO_OUTPUT0;
  13550. }
  13551. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  13552. tp->grc_local_ctrl |=
  13553. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  13554. /* Switch out of Vaux if it is a NIC */
  13555. tg3_pwrsrc_switch_to_vmain(tp);
  13556. /* Derive initial jumbo mode from MTU assigned in
  13557. * ether_setup() via the alloc_etherdev() call
  13558. */
  13559. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  13560. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  13561. /* Determine WakeOnLan speed to use. */
  13562. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13563. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13564. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13565. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
  13566. tg3_flag_clear(tp, WOL_SPEED_100MB);
  13567. } else {
  13568. tg3_flag_set(tp, WOL_SPEED_100MB);
  13569. }
  13570. if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13571. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  13572. /* A few boards don't want Ethernet@WireSpeed phy feature */
  13573. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13574. (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13575. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
  13576. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
  13577. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  13578. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  13579. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  13580. if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
  13581. tg3_chip_rev(tp) == CHIPREV_5704_AX)
  13582. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  13583. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
  13584. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  13585. if (tg3_flag(tp, 5705_PLUS) &&
  13586. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  13587. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  13588. tg3_asic_rev(tp) != ASIC_REV_57780 &&
  13589. !tg3_flag(tp, 57765_PLUS)) {
  13590. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13591. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13592. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13593. tg3_asic_rev(tp) == ASIC_REV_5761) {
  13594. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  13595. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  13596. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  13597. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  13598. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  13599. } else
  13600. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  13601. }
  13602. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13603. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  13604. tp->phy_otp = tg3_read_otp_phycfg(tp);
  13605. if (tp->phy_otp == 0)
  13606. tp->phy_otp = TG3_OTP_DEFAULT;
  13607. }
  13608. if (tg3_flag(tp, CPMU_PRESENT))
  13609. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  13610. else
  13611. tp->mi_mode = MAC_MI_MODE_BASE;
  13612. tp->coalesce_mode = 0;
  13613. if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
  13614. tg3_chip_rev(tp) != CHIPREV_5700_BX)
  13615. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  13616. /* Set these bits to enable statistics workaround. */
  13617. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13618. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  13619. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
  13620. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  13621. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  13622. }
  13623. if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13624. tg3_asic_rev(tp) == ASIC_REV_57780)
  13625. tg3_flag_set(tp, USE_PHYLIB);
  13626. err = tg3_mdio_init(tp);
  13627. if (err)
  13628. return err;
  13629. /* Initialize data/descriptor byte/word swapping. */
  13630. val = tr32(GRC_MODE);
  13631. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13632. tg3_asic_rev(tp) == ASIC_REV_5762)
  13633. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  13634. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  13635. GRC_MODE_B2HRX_ENABLE |
  13636. GRC_MODE_HTX2B_ENABLE |
  13637. GRC_MODE_HOST_STACKUP);
  13638. else
  13639. val &= GRC_MODE_HOST_STACKUP;
  13640. tw32(GRC_MODE, val | tp->grc_mode);
  13641. tg3_switch_clocks(tp);
  13642. /* Clear this out for sanity. */
  13643. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13644. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13645. &pci_state_reg);
  13646. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  13647. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  13648. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13649. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13650. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
  13651. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
  13652. void __iomem *sram_base;
  13653. /* Write some dummy words into the SRAM status block
  13654. * area, see if it reads back correctly. If the return
  13655. * value is bad, force enable the PCIX workaround.
  13656. */
  13657. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  13658. writel(0x00000000, sram_base);
  13659. writel(0x00000000, sram_base + 4);
  13660. writel(0xffffffff, sram_base + 4);
  13661. if (readl(sram_base) != 0x00000000)
  13662. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13663. }
  13664. }
  13665. udelay(50);
  13666. tg3_nvram_init(tp);
  13667. /* If the device has an NVRAM, no need to load patch firmware */
  13668. if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
  13669. !tg3_flag(tp, NO_NVRAM))
  13670. tp->fw_needed = NULL;
  13671. grc_misc_cfg = tr32(GRC_MISC_CFG);
  13672. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  13673. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13674. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  13675. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  13676. tg3_flag_set(tp, IS_5788);
  13677. if (!tg3_flag(tp, IS_5788) &&
  13678. tg3_asic_rev(tp) != ASIC_REV_5700)
  13679. tg3_flag_set(tp, TAGGED_STATUS);
  13680. if (tg3_flag(tp, TAGGED_STATUS)) {
  13681. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  13682. HOSTCC_MODE_CLRTICK_TXBD);
  13683. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  13684. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13685. tp->misc_host_ctrl);
  13686. }
  13687. /* Preserve the APE MAC_MODE bits */
  13688. if (tg3_flag(tp, ENABLE_APE))
  13689. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  13690. else
  13691. tp->mac_mode = 0;
  13692. if (tg3_10_100_only_device(tp, ent))
  13693. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  13694. err = tg3_phy_probe(tp);
  13695. if (err) {
  13696. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13697. /* ... but do not return immediately ... */
  13698. tg3_mdio_fini(tp);
  13699. }
  13700. tg3_read_vpd(tp);
  13701. tg3_read_fw_ver(tp);
  13702. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  13703. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13704. } else {
  13705. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13706. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13707. else
  13708. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13709. }
  13710. /* 5700 {AX,BX} chips have a broken status block link
  13711. * change bit implementation, so we must use the
  13712. * status register in those cases.
  13713. */
  13714. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13715. tg3_flag_set(tp, USE_LINKCHG_REG);
  13716. else
  13717. tg3_flag_clear(tp, USE_LINKCHG_REG);
  13718. /* The led_ctrl is set during tg3_phy_probe, here we might
  13719. * have to force the link status polling mechanism based
  13720. * upon subsystem IDs.
  13721. */
  13722. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  13723. tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13724. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  13725. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13726. tg3_flag_set(tp, USE_LINKCHG_REG);
  13727. }
  13728. /* For all SERDES we poll the MAC status register. */
  13729. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  13730. tg3_flag_set(tp, POLL_SERDES);
  13731. else
  13732. tg3_flag_clear(tp, POLL_SERDES);
  13733. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  13734. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  13735. if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13736. tg3_flag(tp, PCIX_MODE)) {
  13737. tp->rx_offset = NET_SKB_PAD;
  13738. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  13739. tp->rx_copy_thresh = ~(u16)0;
  13740. #endif
  13741. }
  13742. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  13743. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  13744. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  13745. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  13746. /* Increment the rx prod index on the rx std ring by at most
  13747. * 8 for these chips to workaround hw errata.
  13748. */
  13749. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13750. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13751. tg3_asic_rev(tp) == ASIC_REV_5755)
  13752. tp->rx_std_max_post = 8;
  13753. if (tg3_flag(tp, ASPM_WORKAROUND))
  13754. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  13755. PCIE_PWR_MGMT_L1_THRESH_MSK;
  13756. return err;
  13757. }
  13758. #ifdef CONFIG_SPARC
  13759. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  13760. {
  13761. struct net_device *dev = tp->dev;
  13762. struct pci_dev *pdev = tp->pdev;
  13763. struct device_node *dp = pci_device_to_OF_node(pdev);
  13764. const unsigned char *addr;
  13765. int len;
  13766. addr = of_get_property(dp, "local-mac-address", &len);
  13767. if (addr && len == 6) {
  13768. memcpy(dev->dev_addr, addr, 6);
  13769. return 0;
  13770. }
  13771. return -ENODEV;
  13772. }
  13773. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  13774. {
  13775. struct net_device *dev = tp->dev;
  13776. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  13777. return 0;
  13778. }
  13779. #endif
  13780. static int tg3_get_device_address(struct tg3 *tp)
  13781. {
  13782. struct net_device *dev = tp->dev;
  13783. u32 hi, lo, mac_offset;
  13784. int addr_ok = 0;
  13785. int err;
  13786. #ifdef CONFIG_SPARC
  13787. if (!tg3_get_macaddr_sparc(tp))
  13788. return 0;
  13789. #endif
  13790. if (tg3_flag(tp, IS_SSB_CORE)) {
  13791. err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
  13792. if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
  13793. return 0;
  13794. }
  13795. mac_offset = 0x7c;
  13796. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13797. tg3_flag(tp, 5780_CLASS)) {
  13798. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  13799. mac_offset = 0xcc;
  13800. if (tg3_nvram_lock(tp))
  13801. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  13802. else
  13803. tg3_nvram_unlock(tp);
  13804. } else if (tg3_flag(tp, 5717_PLUS)) {
  13805. if (tp->pci_fn & 1)
  13806. mac_offset = 0xcc;
  13807. if (tp->pci_fn > 1)
  13808. mac_offset += 0x18c;
  13809. } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13810. mac_offset = 0x10;
  13811. /* First try to get it from MAC address mailbox. */
  13812. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  13813. if ((hi >> 16) == 0x484b) {
  13814. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13815. dev->dev_addr[1] = (hi >> 0) & 0xff;
  13816. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  13817. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13818. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13819. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13820. dev->dev_addr[5] = (lo >> 0) & 0xff;
  13821. /* Some old bootcode may report a 0 MAC address in SRAM */
  13822. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  13823. }
  13824. if (!addr_ok) {
  13825. /* Next, try NVRAM. */
  13826. if (!tg3_flag(tp, NO_NVRAM) &&
  13827. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  13828. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  13829. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  13830. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  13831. }
  13832. /* Finally just fetch it out of the MAC control regs. */
  13833. else {
  13834. hi = tr32(MAC_ADDR_0_HIGH);
  13835. lo = tr32(MAC_ADDR_0_LOW);
  13836. dev->dev_addr[5] = lo & 0xff;
  13837. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13838. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13839. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13840. dev->dev_addr[1] = hi & 0xff;
  13841. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13842. }
  13843. }
  13844. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  13845. #ifdef CONFIG_SPARC
  13846. if (!tg3_get_default_macaddr_sparc(tp))
  13847. return 0;
  13848. #endif
  13849. return -EINVAL;
  13850. }
  13851. return 0;
  13852. }
  13853. #define BOUNDARY_SINGLE_CACHELINE 1
  13854. #define BOUNDARY_MULTI_CACHELINE 2
  13855. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  13856. {
  13857. int cacheline_size;
  13858. u8 byte;
  13859. int goal;
  13860. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  13861. if (byte == 0)
  13862. cacheline_size = 1024;
  13863. else
  13864. cacheline_size = (int) byte * 4;
  13865. /* On 5703 and later chips, the boundary bits have no
  13866. * effect.
  13867. */
  13868. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13869. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13870. !tg3_flag(tp, PCI_EXPRESS))
  13871. goto out;
  13872. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  13873. goal = BOUNDARY_MULTI_CACHELINE;
  13874. #else
  13875. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  13876. goal = BOUNDARY_SINGLE_CACHELINE;
  13877. #else
  13878. goal = 0;
  13879. #endif
  13880. #endif
  13881. if (tg3_flag(tp, 57765_PLUS)) {
  13882. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  13883. goto out;
  13884. }
  13885. if (!goal)
  13886. goto out;
  13887. /* PCI controllers on most RISC systems tend to disconnect
  13888. * when a device tries to burst across a cache-line boundary.
  13889. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  13890. *
  13891. * Unfortunately, for PCI-E there are only limited
  13892. * write-side controls for this, and thus for reads
  13893. * we will still get the disconnects. We'll also waste
  13894. * these PCI cycles for both read and write for chips
  13895. * other than 5700 and 5701 which do not implement the
  13896. * boundary bits.
  13897. */
  13898. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  13899. switch (cacheline_size) {
  13900. case 16:
  13901. case 32:
  13902. case 64:
  13903. case 128:
  13904. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13905. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  13906. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  13907. } else {
  13908. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13909. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13910. }
  13911. break;
  13912. case 256:
  13913. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  13914. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  13915. break;
  13916. default:
  13917. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13918. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13919. break;
  13920. }
  13921. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  13922. switch (cacheline_size) {
  13923. case 16:
  13924. case 32:
  13925. case 64:
  13926. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13927. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13928. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  13929. break;
  13930. }
  13931. /* fallthrough */
  13932. case 128:
  13933. default:
  13934. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13935. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  13936. break;
  13937. }
  13938. } else {
  13939. switch (cacheline_size) {
  13940. case 16:
  13941. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13942. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  13943. DMA_RWCTRL_WRITE_BNDRY_16);
  13944. break;
  13945. }
  13946. /* fallthrough */
  13947. case 32:
  13948. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13949. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  13950. DMA_RWCTRL_WRITE_BNDRY_32);
  13951. break;
  13952. }
  13953. /* fallthrough */
  13954. case 64:
  13955. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13956. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  13957. DMA_RWCTRL_WRITE_BNDRY_64);
  13958. break;
  13959. }
  13960. /* fallthrough */
  13961. case 128:
  13962. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13963. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  13964. DMA_RWCTRL_WRITE_BNDRY_128);
  13965. break;
  13966. }
  13967. /* fallthrough */
  13968. case 256:
  13969. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  13970. DMA_RWCTRL_WRITE_BNDRY_256);
  13971. break;
  13972. case 512:
  13973. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  13974. DMA_RWCTRL_WRITE_BNDRY_512);
  13975. break;
  13976. case 1024:
  13977. default:
  13978. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  13979. DMA_RWCTRL_WRITE_BNDRY_1024);
  13980. break;
  13981. }
  13982. }
  13983. out:
  13984. return val;
  13985. }
  13986. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  13987. int size, bool to_device)
  13988. {
  13989. struct tg3_internal_buffer_desc test_desc;
  13990. u32 sram_dma_descs;
  13991. int i, ret;
  13992. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  13993. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  13994. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  13995. tw32(RDMAC_STATUS, 0);
  13996. tw32(WDMAC_STATUS, 0);
  13997. tw32(BUFMGR_MODE, 0);
  13998. tw32(FTQ_RESET, 0);
  13999. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  14000. test_desc.addr_lo = buf_dma & 0xffffffff;
  14001. test_desc.nic_mbuf = 0x00002100;
  14002. test_desc.len = size;
  14003. /*
  14004. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  14005. * the *second* time the tg3 driver was getting loaded after an
  14006. * initial scan.
  14007. *
  14008. * Broadcom tells me:
  14009. * ...the DMA engine is connected to the GRC block and a DMA
  14010. * reset may affect the GRC block in some unpredictable way...
  14011. * The behavior of resets to individual blocks has not been tested.
  14012. *
  14013. * Broadcom noted the GRC reset will also reset all sub-components.
  14014. */
  14015. if (to_device) {
  14016. test_desc.cqid_sqid = (13 << 8) | 2;
  14017. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  14018. udelay(40);
  14019. } else {
  14020. test_desc.cqid_sqid = (16 << 8) | 7;
  14021. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  14022. udelay(40);
  14023. }
  14024. test_desc.flags = 0x00000005;
  14025. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  14026. u32 val;
  14027. val = *(((u32 *)&test_desc) + i);
  14028. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  14029. sram_dma_descs + (i * sizeof(u32)));
  14030. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  14031. }
  14032. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  14033. if (to_device)
  14034. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  14035. else
  14036. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  14037. ret = -ENODEV;
  14038. for (i = 0; i < 40; i++) {
  14039. u32 val;
  14040. if (to_device)
  14041. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  14042. else
  14043. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  14044. if ((val & 0xffff) == sram_dma_descs) {
  14045. ret = 0;
  14046. break;
  14047. }
  14048. udelay(100);
  14049. }
  14050. return ret;
  14051. }
  14052. #define TEST_BUFFER_SIZE 0x2000
  14053. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  14054. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  14055. { },
  14056. };
  14057. static int tg3_test_dma(struct tg3 *tp)
  14058. {
  14059. dma_addr_t buf_dma;
  14060. u32 *buf, saved_dma_rwctrl;
  14061. int ret = 0;
  14062. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  14063. &buf_dma, GFP_KERNEL);
  14064. if (!buf) {
  14065. ret = -ENOMEM;
  14066. goto out_nofree;
  14067. }
  14068. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  14069. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  14070. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  14071. if (tg3_flag(tp, 57765_PLUS))
  14072. goto out;
  14073. if (tg3_flag(tp, PCI_EXPRESS)) {
  14074. /* DMA read watermark not used on PCIE */
  14075. tp->dma_rwctrl |= 0x00180000;
  14076. } else if (!tg3_flag(tp, PCIX_MODE)) {
  14077. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  14078. tg3_asic_rev(tp) == ASIC_REV_5750)
  14079. tp->dma_rwctrl |= 0x003f0000;
  14080. else
  14081. tp->dma_rwctrl |= 0x003f000f;
  14082. } else {
  14083. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14084. tg3_asic_rev(tp) == ASIC_REV_5704) {
  14085. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  14086. u32 read_water = 0x7;
  14087. /* If the 5704 is behind the EPB bridge, we can
  14088. * do the less restrictive ONE_DMA workaround for
  14089. * better performance.
  14090. */
  14091. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  14092. tg3_asic_rev(tp) == ASIC_REV_5704)
  14093. tp->dma_rwctrl |= 0x8000;
  14094. else if (ccval == 0x6 || ccval == 0x7)
  14095. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14096. if (tg3_asic_rev(tp) == ASIC_REV_5703)
  14097. read_water = 4;
  14098. /* Set bit 23 to enable PCIX hw bug fix */
  14099. tp->dma_rwctrl |=
  14100. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  14101. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  14102. (1 << 23);
  14103. } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
  14104. /* 5780 always in PCIX mode */
  14105. tp->dma_rwctrl |= 0x00144000;
  14106. } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  14107. /* 5714 always in PCIX mode */
  14108. tp->dma_rwctrl |= 0x00148000;
  14109. } else {
  14110. tp->dma_rwctrl |= 0x001b000f;
  14111. }
  14112. }
  14113. if (tg3_flag(tp, ONE_DMA_AT_ONCE))
  14114. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14115. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14116. tg3_asic_rev(tp) == ASIC_REV_5704)
  14117. tp->dma_rwctrl &= 0xfffffff0;
  14118. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  14119. tg3_asic_rev(tp) == ASIC_REV_5701) {
  14120. /* Remove this if it causes problems for some boards. */
  14121. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  14122. /* On 5700/5701 chips, we need to set this bit.
  14123. * Otherwise the chip will issue cacheline transactions
  14124. * to streamable DMA memory with not all the byte
  14125. * enables turned on. This is an error on several
  14126. * RISC PCI controllers, in particular sparc64.
  14127. *
  14128. * On 5703/5704 chips, this bit has been reassigned
  14129. * a different meaning. In particular, it is used
  14130. * on those chips to enable a PCI-X workaround.
  14131. */
  14132. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  14133. }
  14134. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14135. #if 0
  14136. /* Unneeded, already done by tg3_get_invariants. */
  14137. tg3_switch_clocks(tp);
  14138. #endif
  14139. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  14140. tg3_asic_rev(tp) != ASIC_REV_5701)
  14141. goto out;
  14142. /* It is best to perform DMA test with maximum write burst size
  14143. * to expose the 5700/5701 write DMA bug.
  14144. */
  14145. saved_dma_rwctrl = tp->dma_rwctrl;
  14146. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14147. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14148. while (1) {
  14149. u32 *p = buf, i;
  14150. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  14151. p[i] = i;
  14152. /* Send the buffer to the chip. */
  14153. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
  14154. if (ret) {
  14155. dev_err(&tp->pdev->dev,
  14156. "%s: Buffer write failed. err = %d\n",
  14157. __func__, ret);
  14158. break;
  14159. }
  14160. #if 0
  14161. /* validate data reached card RAM correctly. */
  14162. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  14163. u32 val;
  14164. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  14165. if (le32_to_cpu(val) != p[i]) {
  14166. dev_err(&tp->pdev->dev,
  14167. "%s: Buffer corrupted on device! "
  14168. "(%d != %d)\n", __func__, val, i);
  14169. /* ret = -ENODEV here? */
  14170. }
  14171. p[i] = 0;
  14172. }
  14173. #endif
  14174. /* Now read it back. */
  14175. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
  14176. if (ret) {
  14177. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  14178. "err = %d\n", __func__, ret);
  14179. break;
  14180. }
  14181. /* Verify it. */
  14182. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  14183. if (p[i] == i)
  14184. continue;
  14185. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14186. DMA_RWCTRL_WRITE_BNDRY_16) {
  14187. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14188. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14189. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14190. break;
  14191. } else {
  14192. dev_err(&tp->pdev->dev,
  14193. "%s: Buffer corrupted on read back! "
  14194. "(%d != %d)\n", __func__, p[i], i);
  14195. ret = -ENODEV;
  14196. goto out;
  14197. }
  14198. }
  14199. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  14200. /* Success. */
  14201. ret = 0;
  14202. break;
  14203. }
  14204. }
  14205. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14206. DMA_RWCTRL_WRITE_BNDRY_16) {
  14207. /* DMA test passed without adjusting DMA boundary,
  14208. * now look for chipsets that are known to expose the
  14209. * DMA bug without failing the test.
  14210. */
  14211. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  14212. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14213. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14214. } else {
  14215. /* Safe to use the calculated DMA boundary. */
  14216. tp->dma_rwctrl = saved_dma_rwctrl;
  14217. }
  14218. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14219. }
  14220. out:
  14221. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  14222. out_nofree:
  14223. return ret;
  14224. }
  14225. static void tg3_init_bufmgr_config(struct tg3 *tp)
  14226. {
  14227. if (tg3_flag(tp, 57765_PLUS)) {
  14228. tp->bufmgr_config.mbuf_read_dma_low_water =
  14229. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14230. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14231. DEFAULT_MB_MACRX_LOW_WATER_57765;
  14232. tp->bufmgr_config.mbuf_high_water =
  14233. DEFAULT_MB_HIGH_WATER_57765;
  14234. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14235. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14236. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14237. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  14238. tp->bufmgr_config.mbuf_high_water_jumbo =
  14239. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  14240. } else if (tg3_flag(tp, 5705_PLUS)) {
  14241. tp->bufmgr_config.mbuf_read_dma_low_water =
  14242. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14243. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14244. DEFAULT_MB_MACRX_LOW_WATER_5705;
  14245. tp->bufmgr_config.mbuf_high_water =
  14246. DEFAULT_MB_HIGH_WATER_5705;
  14247. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  14248. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14249. DEFAULT_MB_MACRX_LOW_WATER_5906;
  14250. tp->bufmgr_config.mbuf_high_water =
  14251. DEFAULT_MB_HIGH_WATER_5906;
  14252. }
  14253. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14254. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  14255. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14256. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  14257. tp->bufmgr_config.mbuf_high_water_jumbo =
  14258. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  14259. } else {
  14260. tp->bufmgr_config.mbuf_read_dma_low_water =
  14261. DEFAULT_MB_RDMA_LOW_WATER;
  14262. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14263. DEFAULT_MB_MACRX_LOW_WATER;
  14264. tp->bufmgr_config.mbuf_high_water =
  14265. DEFAULT_MB_HIGH_WATER;
  14266. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14267. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  14268. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14269. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  14270. tp->bufmgr_config.mbuf_high_water_jumbo =
  14271. DEFAULT_MB_HIGH_WATER_JUMBO;
  14272. }
  14273. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  14274. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  14275. }
  14276. static char *tg3_phy_string(struct tg3 *tp)
  14277. {
  14278. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  14279. case TG3_PHY_ID_BCM5400: return "5400";
  14280. case TG3_PHY_ID_BCM5401: return "5401";
  14281. case TG3_PHY_ID_BCM5411: return "5411";
  14282. case TG3_PHY_ID_BCM5701: return "5701";
  14283. case TG3_PHY_ID_BCM5703: return "5703";
  14284. case TG3_PHY_ID_BCM5704: return "5704";
  14285. case TG3_PHY_ID_BCM5705: return "5705";
  14286. case TG3_PHY_ID_BCM5750: return "5750";
  14287. case TG3_PHY_ID_BCM5752: return "5752";
  14288. case TG3_PHY_ID_BCM5714: return "5714";
  14289. case TG3_PHY_ID_BCM5780: return "5780";
  14290. case TG3_PHY_ID_BCM5755: return "5755";
  14291. case TG3_PHY_ID_BCM5787: return "5787";
  14292. case TG3_PHY_ID_BCM5784: return "5784";
  14293. case TG3_PHY_ID_BCM5756: return "5722/5756";
  14294. case TG3_PHY_ID_BCM5906: return "5906";
  14295. case TG3_PHY_ID_BCM5761: return "5761";
  14296. case TG3_PHY_ID_BCM5718C: return "5718C";
  14297. case TG3_PHY_ID_BCM5718S: return "5718S";
  14298. case TG3_PHY_ID_BCM57765: return "57765";
  14299. case TG3_PHY_ID_BCM5719C: return "5719C";
  14300. case TG3_PHY_ID_BCM5720C: return "5720C";
  14301. case TG3_PHY_ID_BCM5762: return "5762C";
  14302. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  14303. case 0: return "serdes";
  14304. default: return "unknown";
  14305. }
  14306. }
  14307. static char *tg3_bus_string(struct tg3 *tp, char *str)
  14308. {
  14309. if (tg3_flag(tp, PCI_EXPRESS)) {
  14310. strcpy(str, "PCI Express");
  14311. return str;
  14312. } else if (tg3_flag(tp, PCIX_MODE)) {
  14313. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  14314. strcpy(str, "PCIX:");
  14315. if ((clock_ctrl == 7) ||
  14316. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  14317. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  14318. strcat(str, "133MHz");
  14319. else if (clock_ctrl == 0)
  14320. strcat(str, "33MHz");
  14321. else if (clock_ctrl == 2)
  14322. strcat(str, "50MHz");
  14323. else if (clock_ctrl == 4)
  14324. strcat(str, "66MHz");
  14325. else if (clock_ctrl == 6)
  14326. strcat(str, "100MHz");
  14327. } else {
  14328. strcpy(str, "PCI:");
  14329. if (tg3_flag(tp, PCI_HIGH_SPEED))
  14330. strcat(str, "66MHz");
  14331. else
  14332. strcat(str, "33MHz");
  14333. }
  14334. if (tg3_flag(tp, PCI_32BIT))
  14335. strcat(str, ":32-bit");
  14336. else
  14337. strcat(str, ":64-bit");
  14338. return str;
  14339. }
  14340. static void tg3_init_coal(struct tg3 *tp)
  14341. {
  14342. struct ethtool_coalesce *ec = &tp->coal;
  14343. memset(ec, 0, sizeof(*ec));
  14344. ec->cmd = ETHTOOL_GCOALESCE;
  14345. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  14346. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  14347. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  14348. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  14349. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  14350. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  14351. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  14352. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  14353. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  14354. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  14355. HOSTCC_MODE_CLRTICK_TXBD)) {
  14356. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  14357. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  14358. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  14359. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  14360. }
  14361. if (tg3_flag(tp, 5705_PLUS)) {
  14362. ec->rx_coalesce_usecs_irq = 0;
  14363. ec->tx_coalesce_usecs_irq = 0;
  14364. ec->stats_block_coalesce_usecs = 0;
  14365. }
  14366. }
  14367. static int tg3_init_one(struct pci_dev *pdev,
  14368. const struct pci_device_id *ent)
  14369. {
  14370. struct net_device *dev;
  14371. struct tg3 *tp;
  14372. int i, err;
  14373. u32 sndmbx, rcvmbx, intmbx;
  14374. char str[40];
  14375. u64 dma_mask, persist_dma_mask;
  14376. netdev_features_t features = 0;
  14377. printk_once(KERN_INFO "%s\n", version);
  14378. err = pci_enable_device(pdev);
  14379. if (err) {
  14380. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  14381. return err;
  14382. }
  14383. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  14384. if (err) {
  14385. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  14386. goto err_out_disable_pdev;
  14387. }
  14388. pci_set_master(pdev);
  14389. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  14390. if (!dev) {
  14391. err = -ENOMEM;
  14392. goto err_out_free_res;
  14393. }
  14394. SET_NETDEV_DEV(dev, &pdev->dev);
  14395. tp = netdev_priv(dev);
  14396. tp->pdev = pdev;
  14397. tp->dev = dev;
  14398. tp->rx_mode = TG3_DEF_RX_MODE;
  14399. tp->tx_mode = TG3_DEF_TX_MODE;
  14400. tp->irq_sync = 1;
  14401. if (tg3_debug > 0)
  14402. tp->msg_enable = tg3_debug;
  14403. else
  14404. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  14405. if (pdev_is_ssb_gige_core(pdev)) {
  14406. tg3_flag_set(tp, IS_SSB_CORE);
  14407. if (ssb_gige_must_flush_posted_writes(pdev))
  14408. tg3_flag_set(tp, FLUSH_POSTED_WRITES);
  14409. if (ssb_gige_one_dma_at_once(pdev))
  14410. tg3_flag_set(tp, ONE_DMA_AT_ONCE);
  14411. if (ssb_gige_have_roboswitch(pdev))
  14412. tg3_flag_set(tp, ROBOSWITCH);
  14413. if (ssb_gige_is_rgmii(pdev))
  14414. tg3_flag_set(tp, RGMII_MODE);
  14415. }
  14416. /* The word/byte swap controls here control register access byte
  14417. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  14418. * setting below.
  14419. */
  14420. tp->misc_host_ctrl =
  14421. MISC_HOST_CTRL_MASK_PCI_INT |
  14422. MISC_HOST_CTRL_WORD_SWAP |
  14423. MISC_HOST_CTRL_INDIR_ACCESS |
  14424. MISC_HOST_CTRL_PCISTATE_RW;
  14425. /* The NONFRM (non-frame) byte/word swap controls take effect
  14426. * on descriptor entries, anything which isn't packet data.
  14427. *
  14428. * The StrongARM chips on the board (one for tx, one for rx)
  14429. * are running in big-endian mode.
  14430. */
  14431. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  14432. GRC_MODE_WSWAP_NONFRM_DATA);
  14433. #ifdef __BIG_ENDIAN
  14434. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  14435. #endif
  14436. spin_lock_init(&tp->lock);
  14437. spin_lock_init(&tp->indirect_lock);
  14438. INIT_WORK(&tp->reset_task, tg3_reset_task);
  14439. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  14440. if (!tp->regs) {
  14441. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  14442. err = -ENOMEM;
  14443. goto err_out_free_dev;
  14444. }
  14445. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  14446. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  14447. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  14448. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  14449. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  14450. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  14451. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  14452. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  14453. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  14454. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  14455. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  14456. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
  14457. tg3_flag_set(tp, ENABLE_APE);
  14458. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  14459. if (!tp->aperegs) {
  14460. dev_err(&pdev->dev,
  14461. "Cannot map APE registers, aborting\n");
  14462. err = -ENOMEM;
  14463. goto err_out_iounmap;
  14464. }
  14465. }
  14466. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  14467. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  14468. dev->ethtool_ops = &tg3_ethtool_ops;
  14469. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  14470. dev->netdev_ops = &tg3_netdev_ops;
  14471. dev->irq = pdev->irq;
  14472. err = tg3_get_invariants(tp, ent);
  14473. if (err) {
  14474. dev_err(&pdev->dev,
  14475. "Problem fetching invariants of chip, aborting\n");
  14476. goto err_out_apeunmap;
  14477. }
  14478. /* The EPB bridge inside 5714, 5715, and 5780 and any
  14479. * device behind the EPB cannot support DMA addresses > 40-bit.
  14480. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  14481. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  14482. * do DMA address check in tg3_start_xmit().
  14483. */
  14484. if (tg3_flag(tp, IS_5788))
  14485. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  14486. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  14487. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  14488. #ifdef CONFIG_HIGHMEM
  14489. dma_mask = DMA_BIT_MASK(64);
  14490. #endif
  14491. } else
  14492. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  14493. /* Configure DMA attributes. */
  14494. if (dma_mask > DMA_BIT_MASK(32)) {
  14495. err = pci_set_dma_mask(pdev, dma_mask);
  14496. if (!err) {
  14497. features |= NETIF_F_HIGHDMA;
  14498. err = pci_set_consistent_dma_mask(pdev,
  14499. persist_dma_mask);
  14500. if (err < 0) {
  14501. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  14502. "DMA for consistent allocations\n");
  14503. goto err_out_apeunmap;
  14504. }
  14505. }
  14506. }
  14507. if (err || dma_mask == DMA_BIT_MASK(32)) {
  14508. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  14509. if (err) {
  14510. dev_err(&pdev->dev,
  14511. "No usable DMA configuration, aborting\n");
  14512. goto err_out_apeunmap;
  14513. }
  14514. }
  14515. tg3_init_bufmgr_config(tp);
  14516. features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
  14517. /* 5700 B0 chips do not support checksumming correctly due
  14518. * to hardware bugs.
  14519. */
  14520. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
  14521. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  14522. if (tg3_flag(tp, 5755_PLUS))
  14523. features |= NETIF_F_IPV6_CSUM;
  14524. }
  14525. /* TSO is on by default on chips that support hardware TSO.
  14526. * Firmware TSO on older chips gives lower performance, so it
  14527. * is off by default, but can be enabled using ethtool.
  14528. */
  14529. if ((tg3_flag(tp, HW_TSO_1) ||
  14530. tg3_flag(tp, HW_TSO_2) ||
  14531. tg3_flag(tp, HW_TSO_3)) &&
  14532. (features & NETIF_F_IP_CSUM))
  14533. features |= NETIF_F_TSO;
  14534. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  14535. if (features & NETIF_F_IPV6_CSUM)
  14536. features |= NETIF_F_TSO6;
  14537. if (tg3_flag(tp, HW_TSO_3) ||
  14538. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  14539. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  14540. tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
  14541. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  14542. tg3_asic_rev(tp) == ASIC_REV_57780)
  14543. features |= NETIF_F_TSO_ECN;
  14544. }
  14545. dev->features |= features;
  14546. dev->vlan_features |= features;
  14547. /*
  14548. * Add loopback capability only for a subset of devices that support
  14549. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  14550. * loopback for the remaining devices.
  14551. */
  14552. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  14553. !tg3_flag(tp, CPMU_PRESENT))
  14554. /* Add the loopback capability */
  14555. features |= NETIF_F_LOOPBACK;
  14556. dev->hw_features |= features;
  14557. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
  14558. !tg3_flag(tp, TSO_CAPABLE) &&
  14559. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  14560. tg3_flag_set(tp, MAX_RXPEND_64);
  14561. tp->rx_pending = 63;
  14562. }
  14563. err = tg3_get_device_address(tp);
  14564. if (err) {
  14565. dev_err(&pdev->dev,
  14566. "Could not obtain valid ethernet address, aborting\n");
  14567. goto err_out_apeunmap;
  14568. }
  14569. /*
  14570. * Reset chip in case UNDI or EFI driver did not shutdown
  14571. * DMA self test will enable WDMAC and we'll see (spurious)
  14572. * pending DMA on the PCI bus at that point.
  14573. */
  14574. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  14575. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  14576. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  14577. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14578. }
  14579. err = tg3_test_dma(tp);
  14580. if (err) {
  14581. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  14582. goto err_out_apeunmap;
  14583. }
  14584. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  14585. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  14586. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  14587. for (i = 0; i < tp->irq_max; i++) {
  14588. struct tg3_napi *tnapi = &tp->napi[i];
  14589. tnapi->tp = tp;
  14590. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  14591. tnapi->int_mbox = intmbx;
  14592. if (i <= 4)
  14593. intmbx += 0x8;
  14594. else
  14595. intmbx += 0x4;
  14596. tnapi->consmbox = rcvmbx;
  14597. tnapi->prodmbox = sndmbx;
  14598. if (i)
  14599. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  14600. else
  14601. tnapi->coal_now = HOSTCC_MODE_NOW;
  14602. if (!tg3_flag(tp, SUPPORT_MSIX))
  14603. break;
  14604. /*
  14605. * If we support MSIX, we'll be using RSS. If we're using
  14606. * RSS, the first vector only handles link interrupts and the
  14607. * remaining vectors handle rx and tx interrupts. Reuse the
  14608. * mailbox values for the next iteration. The values we setup
  14609. * above are still useful for the single vectored mode.
  14610. */
  14611. if (!i)
  14612. continue;
  14613. rcvmbx += 0x8;
  14614. if (sndmbx & 0x4)
  14615. sndmbx -= 0x4;
  14616. else
  14617. sndmbx += 0xc;
  14618. }
  14619. tg3_init_coal(tp);
  14620. pci_set_drvdata(pdev, dev);
  14621. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  14622. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  14623. tg3_asic_rev(tp) == ASIC_REV_5762)
  14624. tg3_flag_set(tp, PTP_CAPABLE);
  14625. tg3_timer_init(tp);
  14626. tg3_carrier_off(tp);
  14627. err = register_netdev(dev);
  14628. if (err) {
  14629. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  14630. goto err_out_apeunmap;
  14631. }
  14632. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  14633. tp->board_part_number,
  14634. tg3_chip_rev_id(tp),
  14635. tg3_bus_string(tp, str),
  14636. dev->dev_addr);
  14637. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  14638. struct phy_device *phydev;
  14639. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  14640. netdev_info(dev,
  14641. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  14642. phydev->drv->name, dev_name(&phydev->dev));
  14643. } else {
  14644. char *ethtype;
  14645. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  14646. ethtype = "10/100Base-TX";
  14647. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  14648. ethtype = "1000Base-SX";
  14649. else
  14650. ethtype = "10/100/1000Base-T";
  14651. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  14652. "(WireSpeed[%d], EEE[%d])\n",
  14653. tg3_phy_string(tp), ethtype,
  14654. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  14655. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  14656. }
  14657. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  14658. (dev->features & NETIF_F_RXCSUM) != 0,
  14659. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  14660. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  14661. tg3_flag(tp, ENABLE_ASF) != 0,
  14662. tg3_flag(tp, TSO_CAPABLE) != 0);
  14663. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  14664. tp->dma_rwctrl,
  14665. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  14666. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  14667. pci_save_state(pdev);
  14668. return 0;
  14669. err_out_apeunmap:
  14670. if (tp->aperegs) {
  14671. iounmap(tp->aperegs);
  14672. tp->aperegs = NULL;
  14673. }
  14674. err_out_iounmap:
  14675. if (tp->regs) {
  14676. iounmap(tp->regs);
  14677. tp->regs = NULL;
  14678. }
  14679. err_out_free_dev:
  14680. free_netdev(dev);
  14681. err_out_free_res:
  14682. pci_release_regions(pdev);
  14683. err_out_disable_pdev:
  14684. if (pci_is_enabled(pdev))
  14685. pci_disable_device(pdev);
  14686. pci_set_drvdata(pdev, NULL);
  14687. return err;
  14688. }
  14689. static void tg3_remove_one(struct pci_dev *pdev)
  14690. {
  14691. struct net_device *dev = pci_get_drvdata(pdev);
  14692. if (dev) {
  14693. struct tg3 *tp = netdev_priv(dev);
  14694. release_firmware(tp->fw);
  14695. tg3_reset_task_cancel(tp);
  14696. if (tg3_flag(tp, USE_PHYLIB)) {
  14697. tg3_phy_fini(tp);
  14698. tg3_mdio_fini(tp);
  14699. }
  14700. unregister_netdev(dev);
  14701. if (tp->aperegs) {
  14702. iounmap(tp->aperegs);
  14703. tp->aperegs = NULL;
  14704. }
  14705. if (tp->regs) {
  14706. iounmap(tp->regs);
  14707. tp->regs = NULL;
  14708. }
  14709. free_netdev(dev);
  14710. pci_release_regions(pdev);
  14711. pci_disable_device(pdev);
  14712. pci_set_drvdata(pdev, NULL);
  14713. }
  14714. }
  14715. #ifdef CONFIG_PM_SLEEP
  14716. static int tg3_suspend(struct device *device)
  14717. {
  14718. struct pci_dev *pdev = to_pci_dev(device);
  14719. struct net_device *dev = pci_get_drvdata(pdev);
  14720. struct tg3 *tp = netdev_priv(dev);
  14721. int err;
  14722. if (!netif_running(dev))
  14723. return 0;
  14724. tg3_reset_task_cancel(tp);
  14725. tg3_phy_stop(tp);
  14726. tg3_netif_stop(tp);
  14727. tg3_timer_stop(tp);
  14728. tg3_full_lock(tp, 1);
  14729. tg3_disable_ints(tp);
  14730. tg3_full_unlock(tp);
  14731. netif_device_detach(dev);
  14732. tg3_full_lock(tp, 0);
  14733. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14734. tg3_flag_clear(tp, INIT_COMPLETE);
  14735. tg3_full_unlock(tp);
  14736. err = tg3_power_down_prepare(tp);
  14737. if (err) {
  14738. int err2;
  14739. tg3_full_lock(tp, 0);
  14740. tg3_flag_set(tp, INIT_COMPLETE);
  14741. err2 = tg3_restart_hw(tp, true);
  14742. if (err2)
  14743. goto out;
  14744. tg3_timer_start(tp);
  14745. netif_device_attach(dev);
  14746. tg3_netif_start(tp);
  14747. out:
  14748. tg3_full_unlock(tp);
  14749. if (!err2)
  14750. tg3_phy_start(tp);
  14751. }
  14752. return err;
  14753. }
  14754. static int tg3_resume(struct device *device)
  14755. {
  14756. struct pci_dev *pdev = to_pci_dev(device);
  14757. struct net_device *dev = pci_get_drvdata(pdev);
  14758. struct tg3 *tp = netdev_priv(dev);
  14759. int err;
  14760. if (!netif_running(dev))
  14761. return 0;
  14762. netif_device_attach(dev);
  14763. tg3_full_lock(tp, 0);
  14764. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  14765. tg3_flag_set(tp, INIT_COMPLETE);
  14766. err = tg3_restart_hw(tp,
  14767. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
  14768. if (err)
  14769. goto out;
  14770. tg3_timer_start(tp);
  14771. tg3_netif_start(tp);
  14772. out:
  14773. tg3_full_unlock(tp);
  14774. if (!err)
  14775. tg3_phy_start(tp);
  14776. return err;
  14777. }
  14778. #endif /* CONFIG_PM_SLEEP */
  14779. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  14780. static void tg3_shutdown(struct pci_dev *pdev)
  14781. {
  14782. struct net_device *dev = pci_get_drvdata(pdev);
  14783. struct tg3 *tp = netdev_priv(dev);
  14784. rtnl_lock();
  14785. netif_device_detach(dev);
  14786. if (netif_running(dev))
  14787. dev_close(dev);
  14788. if (system_state == SYSTEM_POWER_OFF)
  14789. tg3_power_down(tp);
  14790. rtnl_unlock();
  14791. }
  14792. /**
  14793. * tg3_io_error_detected - called when PCI error is detected
  14794. * @pdev: Pointer to PCI device
  14795. * @state: The current pci connection state
  14796. *
  14797. * This function is called after a PCI bus error affecting
  14798. * this device has been detected.
  14799. */
  14800. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  14801. pci_channel_state_t state)
  14802. {
  14803. struct net_device *netdev = pci_get_drvdata(pdev);
  14804. struct tg3 *tp = netdev_priv(netdev);
  14805. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  14806. netdev_info(netdev, "PCI I/O error detected\n");
  14807. rtnl_lock();
  14808. /* We probably don't have netdev yet */
  14809. if (!netdev || !netif_running(netdev))
  14810. goto done;
  14811. tg3_phy_stop(tp);
  14812. tg3_netif_stop(tp);
  14813. tg3_timer_stop(tp);
  14814. /* Want to make sure that the reset task doesn't run */
  14815. tg3_reset_task_cancel(tp);
  14816. netif_device_detach(netdev);
  14817. /* Clean up software state, even if MMIO is blocked */
  14818. tg3_full_lock(tp, 0);
  14819. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  14820. tg3_full_unlock(tp);
  14821. done:
  14822. if (state == pci_channel_io_perm_failure) {
  14823. if (netdev) {
  14824. tg3_napi_enable(tp);
  14825. dev_close(netdev);
  14826. }
  14827. err = PCI_ERS_RESULT_DISCONNECT;
  14828. } else {
  14829. pci_disable_device(pdev);
  14830. }
  14831. rtnl_unlock();
  14832. return err;
  14833. }
  14834. /**
  14835. * tg3_io_slot_reset - called after the pci bus has been reset.
  14836. * @pdev: Pointer to PCI device
  14837. *
  14838. * Restart the card from scratch, as if from a cold-boot.
  14839. * At this point, the card has exprienced a hard reset,
  14840. * followed by fixups by BIOS, and has its config space
  14841. * set up identically to what it was at cold boot.
  14842. */
  14843. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  14844. {
  14845. struct net_device *netdev = pci_get_drvdata(pdev);
  14846. struct tg3 *tp = netdev_priv(netdev);
  14847. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  14848. int err;
  14849. rtnl_lock();
  14850. if (pci_enable_device(pdev)) {
  14851. dev_err(&pdev->dev,
  14852. "Cannot re-enable PCI device after reset.\n");
  14853. goto done;
  14854. }
  14855. pci_set_master(pdev);
  14856. pci_restore_state(pdev);
  14857. pci_save_state(pdev);
  14858. if (!netdev || !netif_running(netdev)) {
  14859. rc = PCI_ERS_RESULT_RECOVERED;
  14860. goto done;
  14861. }
  14862. err = tg3_power_up(tp);
  14863. if (err)
  14864. goto done;
  14865. rc = PCI_ERS_RESULT_RECOVERED;
  14866. done:
  14867. if (rc != PCI_ERS_RESULT_RECOVERED && netdev && netif_running(netdev)) {
  14868. tg3_napi_enable(tp);
  14869. dev_close(netdev);
  14870. }
  14871. rtnl_unlock();
  14872. return rc;
  14873. }
  14874. /**
  14875. * tg3_io_resume - called when traffic can start flowing again.
  14876. * @pdev: Pointer to PCI device
  14877. *
  14878. * This callback is called when the error recovery driver tells
  14879. * us that its OK to resume normal operation.
  14880. */
  14881. static void tg3_io_resume(struct pci_dev *pdev)
  14882. {
  14883. struct net_device *netdev = pci_get_drvdata(pdev);
  14884. struct tg3 *tp = netdev_priv(netdev);
  14885. int err;
  14886. rtnl_lock();
  14887. if (!netif_running(netdev))
  14888. goto done;
  14889. tg3_full_lock(tp, 0);
  14890. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  14891. tg3_flag_set(tp, INIT_COMPLETE);
  14892. err = tg3_restart_hw(tp, true);
  14893. if (err) {
  14894. tg3_full_unlock(tp);
  14895. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  14896. goto done;
  14897. }
  14898. netif_device_attach(netdev);
  14899. tg3_timer_start(tp);
  14900. tg3_netif_start(tp);
  14901. tg3_full_unlock(tp);
  14902. tg3_phy_start(tp);
  14903. done:
  14904. rtnl_unlock();
  14905. }
  14906. static const struct pci_error_handlers tg3_err_handler = {
  14907. .error_detected = tg3_io_error_detected,
  14908. .slot_reset = tg3_io_slot_reset,
  14909. .resume = tg3_io_resume
  14910. };
  14911. static struct pci_driver tg3_driver = {
  14912. .name = DRV_MODULE_NAME,
  14913. .id_table = tg3_pci_tbl,
  14914. .probe = tg3_init_one,
  14915. .remove = tg3_remove_one,
  14916. .err_handler = &tg3_err_handler,
  14917. .driver.pm = &tg3_pm_ops,
  14918. .shutdown = tg3_shutdown,
  14919. };
  14920. module_pci_driver(tg3_driver);