mv88e6131.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398
  1. /*
  2. * net/dsa/mv88e6131.c - Marvell 88e6095/6095f/6131 switch chip support
  3. * Copyright (c) 2008-2009 Marvell Semiconductor
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/jiffies.h>
  12. #include <linux/list.h>
  13. #include <linux/module.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/phy.h>
  16. #include <net/dsa.h>
  17. #include "mv88e6xxx.h"
  18. /* Switch product IDs */
  19. #define ID_6085 0x04a0
  20. #define ID_6095 0x0950
  21. #define ID_6131 0x1060
  22. static char *mv88e6131_probe(struct mii_bus *bus, int sw_addr)
  23. {
  24. int ret;
  25. ret = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), 0x03);
  26. if (ret >= 0) {
  27. ret &= 0xfff0;
  28. if (ret == ID_6085)
  29. return "Marvell 88E6085";
  30. if (ret == ID_6095)
  31. return "Marvell 88E6095/88E6095F";
  32. if (ret == ID_6131)
  33. return "Marvell 88E6131";
  34. }
  35. return NULL;
  36. }
  37. static int mv88e6131_switch_reset(struct dsa_switch *ds)
  38. {
  39. int i;
  40. int ret;
  41. unsigned long timeout;
  42. /* Set all ports to the disabled state. */
  43. for (i = 0; i < 11; i++) {
  44. ret = REG_READ(REG_PORT(i), 0x04);
  45. REG_WRITE(REG_PORT(i), 0x04, ret & 0xfffc);
  46. }
  47. /* Wait for transmit queues to drain. */
  48. usleep_range(2000, 4000);
  49. /* Reset the switch. */
  50. REG_WRITE(REG_GLOBAL, 0x04, 0xc400);
  51. /* Wait up to one second for reset to complete. */
  52. timeout = jiffies + 1 * HZ;
  53. while (time_before(jiffies, timeout)) {
  54. ret = REG_READ(REG_GLOBAL, 0x00);
  55. if ((ret & 0xc800) == 0xc800)
  56. break;
  57. usleep_range(1000, 2000);
  58. }
  59. if (time_after(jiffies, timeout))
  60. return -ETIMEDOUT;
  61. return 0;
  62. }
  63. static int mv88e6131_setup_global(struct dsa_switch *ds)
  64. {
  65. int ret;
  66. int i;
  67. /* Enable the PHY polling unit, don't discard packets with
  68. * excessive collisions, use a weighted fair queueing scheme
  69. * to arbitrate between packet queues, set the maximum frame
  70. * size to 1632, and mask all interrupt sources.
  71. */
  72. REG_WRITE(REG_GLOBAL, 0x04, 0x4400);
  73. /* Set the default address aging time to 5 minutes, and
  74. * enable address learn messages to be sent to all message
  75. * ports.
  76. */
  77. REG_WRITE(REG_GLOBAL, 0x0a, 0x0148);
  78. /* Configure the priority mapping registers. */
  79. ret = mv88e6xxx_config_prio(ds);
  80. if (ret < 0)
  81. return ret;
  82. /* Set the VLAN ethertype to 0x8100. */
  83. REG_WRITE(REG_GLOBAL, 0x19, 0x8100);
  84. /* Disable ARP mirroring, and configure the upstream port as
  85. * the port to which ingress and egress monitor frames are to
  86. * be sent.
  87. */
  88. REG_WRITE(REG_GLOBAL, 0x1a, (dsa_upstream_port(ds) * 0x1100) | 0x00f0);
  89. /* Disable cascade port functionality unless this device
  90. * is used in a cascade configuration, and set the switch's
  91. * DSA device number.
  92. */
  93. if (ds->dst->pd->nr_chips > 1)
  94. REG_WRITE(REG_GLOBAL, 0x1c, 0xf000 | (ds->index & 0x1f));
  95. else
  96. REG_WRITE(REG_GLOBAL, 0x1c, 0xe000 | (ds->index & 0x1f));
  97. /* Send all frames with destination addresses matching
  98. * 01:80:c2:00:00:0x to the CPU port.
  99. */
  100. REG_WRITE(REG_GLOBAL2, 0x03, 0xffff);
  101. /* Ignore removed tag data on doubly tagged packets, disable
  102. * flow control messages, force flow control priority to the
  103. * highest, and send all special multicast frames to the CPU
  104. * port at the highest priority.
  105. */
  106. REG_WRITE(REG_GLOBAL2, 0x05, 0x00ff);
  107. /* Program the DSA routing table. */
  108. for (i = 0; i < 32; i++) {
  109. int nexthop;
  110. nexthop = 0x1f;
  111. if (i != ds->index && i < ds->dst->pd->nr_chips)
  112. nexthop = ds->pd->rtable[i] & 0x1f;
  113. REG_WRITE(REG_GLOBAL2, 0x06, 0x8000 | (i << 8) | nexthop);
  114. }
  115. /* Clear all trunk masks. */
  116. for (i = 0; i < 8; i++)
  117. REG_WRITE(REG_GLOBAL2, 0x07, 0x8000 | (i << 12) | 0x7ff);
  118. /* Clear all trunk mappings. */
  119. for (i = 0; i < 16; i++)
  120. REG_WRITE(REG_GLOBAL2, 0x08, 0x8000 | (i << 11));
  121. /* Force the priority of IGMP/MLD snoop frames and ARP frames
  122. * to the highest setting.
  123. */
  124. REG_WRITE(REG_GLOBAL2, 0x0f, 0x00ff);
  125. return 0;
  126. }
  127. static int mv88e6131_setup_port(struct dsa_switch *ds, int p)
  128. {
  129. struct mv88e6xxx_priv_state *ps = (void *)(ds + 1);
  130. int addr = REG_PORT(p);
  131. u16 val;
  132. /* MAC Forcing register: don't force link, speed, duplex
  133. * or flow control state to any particular values on physical
  134. * ports, but force the CPU port and all DSA ports to 1000 Mb/s
  135. * (100 Mb/s on 6085) full duplex.
  136. */
  137. if (dsa_is_cpu_port(ds, p) || ds->dsa_port_mask & (1 << p))
  138. if (ps->id == ID_6085)
  139. REG_WRITE(addr, 0x01, 0x003d); /* 100 Mb/s */
  140. else
  141. REG_WRITE(addr, 0x01, 0x003e); /* 1000 Mb/s */
  142. else
  143. REG_WRITE(addr, 0x01, 0x0003);
  144. /* Port Control: disable Core Tag, disable Drop-on-Lock,
  145. * transmit frames unmodified, disable Header mode,
  146. * enable IGMP/MLD snoop, disable DoubleTag, disable VLAN
  147. * tunneling, determine priority by looking at 802.1p and
  148. * IP priority fields (IP prio has precedence), and set STP
  149. * state to Forwarding.
  150. *
  151. * If this is the upstream port for this switch, enable
  152. * forwarding of unknown unicasts, and enable DSA tagging
  153. * mode.
  154. *
  155. * If this is the link to another switch, use DSA tagging
  156. * mode, but do not enable forwarding of unknown unicasts.
  157. */
  158. val = 0x0433;
  159. if (p == dsa_upstream_port(ds)) {
  160. val |= 0x0104;
  161. /* On 6085, unknown multicast forward is controlled
  162. * here rather than in Port Control 2 register.
  163. */
  164. if (ps->id == ID_6085)
  165. val |= 0x0008;
  166. }
  167. if (ds->dsa_port_mask & (1 << p))
  168. val |= 0x0100;
  169. REG_WRITE(addr, 0x04, val);
  170. /* Port Control 1: disable trunking. Also, if this is the
  171. * CPU port, enable learn messages to be sent to this port.
  172. */
  173. REG_WRITE(addr, 0x05, dsa_is_cpu_port(ds, p) ? 0x8000 : 0x0000);
  174. /* Port based VLAN map: give each port its own address
  175. * database, allow the CPU port to talk to each of the 'real'
  176. * ports, and allow each of the 'real' ports to only talk to
  177. * the upstream port.
  178. */
  179. val = (p & 0xf) << 12;
  180. if (dsa_is_cpu_port(ds, p))
  181. val |= ds->phys_port_mask;
  182. else
  183. val |= 1 << dsa_upstream_port(ds);
  184. REG_WRITE(addr, 0x06, val);
  185. /* Default VLAN ID and priority: don't set a default VLAN
  186. * ID, and set the default packet priority to zero.
  187. */
  188. REG_WRITE(addr, 0x07, 0x0000);
  189. /* Port Control 2: don't force a good FCS, don't use
  190. * VLAN-based, source address-based or destination
  191. * address-based priority overrides, don't let the switch
  192. * add or strip 802.1q tags, don't discard tagged or
  193. * untagged frames on this port, do a destination address
  194. * lookup on received packets as usual, don't send a copy
  195. * of all transmitted/received frames on this port to the
  196. * CPU, and configure the upstream port number.
  197. *
  198. * If this is the upstream port for this switch, enable
  199. * forwarding of unknown multicast addresses.
  200. */
  201. if (ps->id == ID_6085)
  202. /* on 6085, bits 3:0 are reserved, bit 6 control ARP
  203. * mirroring, and multicast forward is handled in
  204. * Port Control register.
  205. */
  206. REG_WRITE(addr, 0x08, 0x0080);
  207. else {
  208. val = 0x0080 | dsa_upstream_port(ds);
  209. if (p == dsa_upstream_port(ds))
  210. val |= 0x0040;
  211. REG_WRITE(addr, 0x08, val);
  212. }
  213. /* Rate Control: disable ingress rate limiting. */
  214. REG_WRITE(addr, 0x09, 0x0000);
  215. /* Rate Control 2: disable egress rate limiting. */
  216. REG_WRITE(addr, 0x0a, 0x0000);
  217. /* Port Association Vector: when learning source addresses
  218. * of packets, add the address to the address database using
  219. * a port bitmap that has only the bit for this port set and
  220. * the other bits clear.
  221. */
  222. REG_WRITE(addr, 0x0b, 1 << p);
  223. /* Tag Remap: use an identity 802.1p prio -> switch prio
  224. * mapping.
  225. */
  226. REG_WRITE(addr, 0x18, 0x3210);
  227. /* Tag Remap 2: use an identity 802.1p prio -> switch prio
  228. * mapping.
  229. */
  230. REG_WRITE(addr, 0x19, 0x7654);
  231. return 0;
  232. }
  233. static int mv88e6131_setup(struct dsa_switch *ds)
  234. {
  235. struct mv88e6xxx_priv_state *ps = (void *)(ds + 1);
  236. int i;
  237. int ret;
  238. mutex_init(&ps->smi_mutex);
  239. mv88e6xxx_ppu_state_init(ds);
  240. mutex_init(&ps->stats_mutex);
  241. ps->id = REG_READ(REG_PORT(0), 0x03) & 0xfff0;
  242. ret = mv88e6131_switch_reset(ds);
  243. if (ret < 0)
  244. return ret;
  245. /* @@@ initialise vtu and atu */
  246. ret = mv88e6131_setup_global(ds);
  247. if (ret < 0)
  248. return ret;
  249. for (i = 0; i < 11; i++) {
  250. ret = mv88e6131_setup_port(ds, i);
  251. if (ret < 0)
  252. return ret;
  253. }
  254. return 0;
  255. }
  256. static int mv88e6131_port_to_phy_addr(int port)
  257. {
  258. if (port >= 0 && port <= 11)
  259. return port;
  260. return -1;
  261. }
  262. static int
  263. mv88e6131_phy_read(struct dsa_switch *ds, int port, int regnum)
  264. {
  265. int addr = mv88e6131_port_to_phy_addr(port);
  266. return mv88e6xxx_phy_read_ppu(ds, addr, regnum);
  267. }
  268. static int
  269. mv88e6131_phy_write(struct dsa_switch *ds,
  270. int port, int regnum, u16 val)
  271. {
  272. int addr = mv88e6131_port_to_phy_addr(port);
  273. return mv88e6xxx_phy_write_ppu(ds, addr, regnum, val);
  274. }
  275. static struct mv88e6xxx_hw_stat mv88e6131_hw_stats[] = {
  276. { "in_good_octets", 8, 0x00, },
  277. { "in_bad_octets", 4, 0x02, },
  278. { "in_unicast", 4, 0x04, },
  279. { "in_broadcasts", 4, 0x06, },
  280. { "in_multicasts", 4, 0x07, },
  281. { "in_pause", 4, 0x16, },
  282. { "in_undersize", 4, 0x18, },
  283. { "in_fragments", 4, 0x19, },
  284. { "in_oversize", 4, 0x1a, },
  285. { "in_jabber", 4, 0x1b, },
  286. { "in_rx_error", 4, 0x1c, },
  287. { "in_fcs_error", 4, 0x1d, },
  288. { "out_octets", 8, 0x0e, },
  289. { "out_unicast", 4, 0x10, },
  290. { "out_broadcasts", 4, 0x13, },
  291. { "out_multicasts", 4, 0x12, },
  292. { "out_pause", 4, 0x15, },
  293. { "excessive", 4, 0x11, },
  294. { "collisions", 4, 0x1e, },
  295. { "deferred", 4, 0x05, },
  296. { "single", 4, 0x14, },
  297. { "multiple", 4, 0x17, },
  298. { "out_fcs_error", 4, 0x03, },
  299. { "late", 4, 0x1f, },
  300. { "hist_64bytes", 4, 0x08, },
  301. { "hist_65_127bytes", 4, 0x09, },
  302. { "hist_128_255bytes", 4, 0x0a, },
  303. { "hist_256_511bytes", 4, 0x0b, },
  304. { "hist_512_1023bytes", 4, 0x0c, },
  305. { "hist_1024_max_bytes", 4, 0x0d, },
  306. };
  307. static void
  308. mv88e6131_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
  309. {
  310. mv88e6xxx_get_strings(ds, ARRAY_SIZE(mv88e6131_hw_stats),
  311. mv88e6131_hw_stats, port, data);
  312. }
  313. static void
  314. mv88e6131_get_ethtool_stats(struct dsa_switch *ds,
  315. int port, uint64_t *data)
  316. {
  317. mv88e6xxx_get_ethtool_stats(ds, ARRAY_SIZE(mv88e6131_hw_stats),
  318. mv88e6131_hw_stats, port, data);
  319. }
  320. static int mv88e6131_get_sset_count(struct dsa_switch *ds)
  321. {
  322. return ARRAY_SIZE(mv88e6131_hw_stats);
  323. }
  324. struct dsa_switch_driver mv88e6131_switch_driver = {
  325. .tag_protocol = cpu_to_be16(ETH_P_DSA),
  326. .priv_size = sizeof(struct mv88e6xxx_priv_state),
  327. .probe = mv88e6131_probe,
  328. .setup = mv88e6131_setup,
  329. .set_addr = mv88e6xxx_set_addr_direct,
  330. .phy_read = mv88e6131_phy_read,
  331. .phy_write = mv88e6131_phy_write,
  332. .poll_link = mv88e6xxx_poll_link,
  333. .get_strings = mv88e6131_get_strings,
  334. .get_ethtool_stats = mv88e6131_get_ethtool_stats,
  335. .get_sset_count = mv88e6131_get_sset_count,
  336. };
  337. MODULE_ALIAS("platform:mv88e6085");
  338. MODULE_ALIAS("platform:mv88e6095");
  339. MODULE_ALIAS("platform:mv88e6095f");
  340. MODULE_ALIAS("platform:mv88e6131");