flexcan.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164
  1. /*
  2. * flexcan.c - FLEXCAN CAN controller driver
  3. *
  4. * Copyright (c) 2005-2006 Varma Electronics Oy
  5. * Copyright (c) 2009 Sascha Hauer, Pengutronix
  6. * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
  7. *
  8. * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
  9. *
  10. * LICENCE:
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation version 2.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. */
  21. #include <linux/netdevice.h>
  22. #include <linux/can.h>
  23. #include <linux/can/dev.h>
  24. #include <linux/can/error.h>
  25. #include <linux/can/led.h>
  26. #include <linux/clk.h>
  27. #include <linux/delay.h>
  28. #include <linux/if_arp.h>
  29. #include <linux/if_ether.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/io.h>
  32. #include <linux/kernel.h>
  33. #include <linux/list.h>
  34. #include <linux/module.h>
  35. #include <linux/of.h>
  36. #include <linux/of_device.h>
  37. #include <linux/platform_device.h>
  38. #include <linux/regulator/consumer.h>
  39. #define DRV_NAME "flexcan"
  40. /* 8 for RX fifo and 2 error handling */
  41. #define FLEXCAN_NAPI_WEIGHT (8 + 2)
  42. /* FLEXCAN module configuration register (CANMCR) bits */
  43. #define FLEXCAN_MCR_MDIS BIT(31)
  44. #define FLEXCAN_MCR_FRZ BIT(30)
  45. #define FLEXCAN_MCR_FEN BIT(29)
  46. #define FLEXCAN_MCR_HALT BIT(28)
  47. #define FLEXCAN_MCR_NOT_RDY BIT(27)
  48. #define FLEXCAN_MCR_WAK_MSK BIT(26)
  49. #define FLEXCAN_MCR_SOFTRST BIT(25)
  50. #define FLEXCAN_MCR_FRZ_ACK BIT(24)
  51. #define FLEXCAN_MCR_SUPV BIT(23)
  52. #define FLEXCAN_MCR_SLF_WAK BIT(22)
  53. #define FLEXCAN_MCR_WRN_EN BIT(21)
  54. #define FLEXCAN_MCR_LPM_ACK BIT(20)
  55. #define FLEXCAN_MCR_WAK_SRC BIT(19)
  56. #define FLEXCAN_MCR_DOZE BIT(18)
  57. #define FLEXCAN_MCR_SRX_DIS BIT(17)
  58. #define FLEXCAN_MCR_BCC BIT(16)
  59. #define FLEXCAN_MCR_LPRIO_EN BIT(13)
  60. #define FLEXCAN_MCR_AEN BIT(12)
  61. #define FLEXCAN_MCR_MAXMB(x) ((x) & 0x1f)
  62. #define FLEXCAN_MCR_IDAM_A (0 << 8)
  63. #define FLEXCAN_MCR_IDAM_B (1 << 8)
  64. #define FLEXCAN_MCR_IDAM_C (2 << 8)
  65. #define FLEXCAN_MCR_IDAM_D (3 << 8)
  66. /* FLEXCAN control register (CANCTRL) bits */
  67. #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
  68. #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
  69. #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
  70. #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
  71. #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
  72. #define FLEXCAN_CTRL_ERR_MSK BIT(14)
  73. #define FLEXCAN_CTRL_CLK_SRC BIT(13)
  74. #define FLEXCAN_CTRL_LPB BIT(12)
  75. #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
  76. #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
  77. #define FLEXCAN_CTRL_SMP BIT(7)
  78. #define FLEXCAN_CTRL_BOFF_REC BIT(6)
  79. #define FLEXCAN_CTRL_TSYN BIT(5)
  80. #define FLEXCAN_CTRL_LBUF BIT(4)
  81. #define FLEXCAN_CTRL_LOM BIT(3)
  82. #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
  83. #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
  84. #define FLEXCAN_CTRL_ERR_STATE \
  85. (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
  86. FLEXCAN_CTRL_BOFF_MSK)
  87. #define FLEXCAN_CTRL_ERR_ALL \
  88. (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
  89. /* FLEXCAN error and status register (ESR) bits */
  90. #define FLEXCAN_ESR_TWRN_INT BIT(17)
  91. #define FLEXCAN_ESR_RWRN_INT BIT(16)
  92. #define FLEXCAN_ESR_BIT1_ERR BIT(15)
  93. #define FLEXCAN_ESR_BIT0_ERR BIT(14)
  94. #define FLEXCAN_ESR_ACK_ERR BIT(13)
  95. #define FLEXCAN_ESR_CRC_ERR BIT(12)
  96. #define FLEXCAN_ESR_FRM_ERR BIT(11)
  97. #define FLEXCAN_ESR_STF_ERR BIT(10)
  98. #define FLEXCAN_ESR_TX_WRN BIT(9)
  99. #define FLEXCAN_ESR_RX_WRN BIT(8)
  100. #define FLEXCAN_ESR_IDLE BIT(7)
  101. #define FLEXCAN_ESR_TXRX BIT(6)
  102. #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
  103. #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
  104. #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
  105. #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
  106. #define FLEXCAN_ESR_BOFF_INT BIT(2)
  107. #define FLEXCAN_ESR_ERR_INT BIT(1)
  108. #define FLEXCAN_ESR_WAK_INT BIT(0)
  109. #define FLEXCAN_ESR_ERR_BUS \
  110. (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
  111. FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
  112. FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
  113. #define FLEXCAN_ESR_ERR_STATE \
  114. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
  115. #define FLEXCAN_ESR_ERR_ALL \
  116. (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
  117. #define FLEXCAN_ESR_ALL_INT \
  118. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
  119. FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
  120. /* FLEXCAN interrupt flag register (IFLAG) bits */
  121. #define FLEXCAN_TX_BUF_ID 8
  122. #define FLEXCAN_IFLAG_BUF(x) BIT(x)
  123. #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
  124. #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
  125. #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
  126. #define FLEXCAN_IFLAG_DEFAULT \
  127. (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
  128. FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
  129. /* FLEXCAN message buffers */
  130. #define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
  131. #define FLEXCAN_MB_CNT_SRR BIT(22)
  132. #define FLEXCAN_MB_CNT_IDE BIT(21)
  133. #define FLEXCAN_MB_CNT_RTR BIT(20)
  134. #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
  135. #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
  136. #define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
  137. /*
  138. * FLEXCAN hardware feature flags
  139. *
  140. * Below is some version info we got:
  141. * SOC Version IP-Version Glitch- [TR]WRN_INT
  142. * Filter? connected?
  143. * MX25 FlexCAN2 03.00.00.00 no no
  144. * MX28 FlexCAN2 03.00.04.00 yes yes
  145. * MX35 FlexCAN2 03.00.00.00 no no
  146. * MX53 FlexCAN2 03.00.00.00 yes no
  147. * MX6s FlexCAN3 10.00.12.00 yes yes
  148. *
  149. * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
  150. */
  151. #define FLEXCAN_HAS_V10_FEATURES BIT(1) /* For core version >= 10 */
  152. #define FLEXCAN_HAS_BROKEN_ERR_STATE BIT(2) /* [TR]WRN_INT not connected */
  153. /* Structure of the message buffer */
  154. struct flexcan_mb {
  155. u32 can_ctrl;
  156. u32 can_id;
  157. u32 data[2];
  158. };
  159. /* Structure of the hardware registers */
  160. struct flexcan_regs {
  161. u32 mcr; /* 0x00 */
  162. u32 ctrl; /* 0x04 */
  163. u32 timer; /* 0x08 */
  164. u32 _reserved1; /* 0x0c */
  165. u32 rxgmask; /* 0x10 */
  166. u32 rx14mask; /* 0x14 */
  167. u32 rx15mask; /* 0x18 */
  168. u32 ecr; /* 0x1c */
  169. u32 esr; /* 0x20 */
  170. u32 imask2; /* 0x24 */
  171. u32 imask1; /* 0x28 */
  172. u32 iflag2; /* 0x2c */
  173. u32 iflag1; /* 0x30 */
  174. u32 crl2; /* 0x34 */
  175. u32 esr2; /* 0x38 */
  176. u32 imeur; /* 0x3c */
  177. u32 lrfr; /* 0x40 */
  178. u32 crcr; /* 0x44 */
  179. u32 rxfgmask; /* 0x48 */
  180. u32 rxfir; /* 0x4c */
  181. u32 _reserved3[12];
  182. struct flexcan_mb cantxfg[64];
  183. };
  184. struct flexcan_devtype_data {
  185. u32 features; /* hardware controller features */
  186. };
  187. struct flexcan_priv {
  188. struct can_priv can;
  189. struct net_device *dev;
  190. struct napi_struct napi;
  191. void __iomem *base;
  192. u32 reg_esr;
  193. u32 reg_ctrl_default;
  194. struct clk *clk_ipg;
  195. struct clk *clk_per;
  196. struct flexcan_platform_data *pdata;
  197. const struct flexcan_devtype_data *devtype_data;
  198. struct regulator *reg_xceiver;
  199. };
  200. static struct flexcan_devtype_data fsl_p1010_devtype_data = {
  201. .features = FLEXCAN_HAS_BROKEN_ERR_STATE,
  202. };
  203. static struct flexcan_devtype_data fsl_imx28_devtype_data;
  204. static struct flexcan_devtype_data fsl_imx6q_devtype_data = {
  205. .features = FLEXCAN_HAS_V10_FEATURES,
  206. };
  207. static const struct can_bittiming_const flexcan_bittiming_const = {
  208. .name = DRV_NAME,
  209. .tseg1_min = 4,
  210. .tseg1_max = 16,
  211. .tseg2_min = 2,
  212. .tseg2_max = 8,
  213. .sjw_max = 4,
  214. .brp_min = 1,
  215. .brp_max = 256,
  216. .brp_inc = 1,
  217. };
  218. /*
  219. * Abstract off the read/write for arm versus ppc.
  220. */
  221. #if defined(__BIG_ENDIAN)
  222. static inline u32 flexcan_read(void __iomem *addr)
  223. {
  224. return in_be32(addr);
  225. }
  226. static inline void flexcan_write(u32 val, void __iomem *addr)
  227. {
  228. out_be32(addr, val);
  229. }
  230. #else
  231. static inline u32 flexcan_read(void __iomem *addr)
  232. {
  233. return readl(addr);
  234. }
  235. static inline void flexcan_write(u32 val, void __iomem *addr)
  236. {
  237. writel(val, addr);
  238. }
  239. #endif
  240. static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
  241. u32 reg_esr)
  242. {
  243. return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
  244. (reg_esr & FLEXCAN_ESR_ERR_BUS);
  245. }
  246. static inline void flexcan_chip_enable(struct flexcan_priv *priv)
  247. {
  248. struct flexcan_regs __iomem *regs = priv->base;
  249. u32 reg;
  250. reg = flexcan_read(&regs->mcr);
  251. reg &= ~FLEXCAN_MCR_MDIS;
  252. flexcan_write(reg, &regs->mcr);
  253. udelay(10);
  254. }
  255. static inline void flexcan_chip_disable(struct flexcan_priv *priv)
  256. {
  257. struct flexcan_regs __iomem *regs = priv->base;
  258. u32 reg;
  259. reg = flexcan_read(&regs->mcr);
  260. reg |= FLEXCAN_MCR_MDIS;
  261. flexcan_write(reg, &regs->mcr);
  262. }
  263. static int flexcan_get_berr_counter(const struct net_device *dev,
  264. struct can_berr_counter *bec)
  265. {
  266. const struct flexcan_priv *priv = netdev_priv(dev);
  267. struct flexcan_regs __iomem *regs = priv->base;
  268. u32 reg = flexcan_read(&regs->ecr);
  269. bec->txerr = (reg >> 0) & 0xff;
  270. bec->rxerr = (reg >> 8) & 0xff;
  271. return 0;
  272. }
  273. static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  274. {
  275. const struct flexcan_priv *priv = netdev_priv(dev);
  276. struct flexcan_regs __iomem *regs = priv->base;
  277. struct can_frame *cf = (struct can_frame *)skb->data;
  278. u32 can_id;
  279. u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
  280. if (can_dropped_invalid_skb(dev, skb))
  281. return NETDEV_TX_OK;
  282. netif_stop_queue(dev);
  283. if (cf->can_id & CAN_EFF_FLAG) {
  284. can_id = cf->can_id & CAN_EFF_MASK;
  285. ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
  286. } else {
  287. can_id = (cf->can_id & CAN_SFF_MASK) << 18;
  288. }
  289. if (cf->can_id & CAN_RTR_FLAG)
  290. ctrl |= FLEXCAN_MB_CNT_RTR;
  291. if (cf->can_dlc > 0) {
  292. u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
  293. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
  294. }
  295. if (cf->can_dlc > 3) {
  296. u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
  297. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
  298. }
  299. can_put_echo_skb(skb, dev, 0);
  300. flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
  301. flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  302. return NETDEV_TX_OK;
  303. }
  304. static void do_bus_err(struct net_device *dev,
  305. struct can_frame *cf, u32 reg_esr)
  306. {
  307. struct flexcan_priv *priv = netdev_priv(dev);
  308. int rx_errors = 0, tx_errors = 0;
  309. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  310. if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
  311. netdev_dbg(dev, "BIT1_ERR irq\n");
  312. cf->data[2] |= CAN_ERR_PROT_BIT1;
  313. tx_errors = 1;
  314. }
  315. if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
  316. netdev_dbg(dev, "BIT0_ERR irq\n");
  317. cf->data[2] |= CAN_ERR_PROT_BIT0;
  318. tx_errors = 1;
  319. }
  320. if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
  321. netdev_dbg(dev, "ACK_ERR irq\n");
  322. cf->can_id |= CAN_ERR_ACK;
  323. cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
  324. tx_errors = 1;
  325. }
  326. if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
  327. netdev_dbg(dev, "CRC_ERR irq\n");
  328. cf->data[2] |= CAN_ERR_PROT_BIT;
  329. cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
  330. rx_errors = 1;
  331. }
  332. if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
  333. netdev_dbg(dev, "FRM_ERR irq\n");
  334. cf->data[2] |= CAN_ERR_PROT_FORM;
  335. rx_errors = 1;
  336. }
  337. if (reg_esr & FLEXCAN_ESR_STF_ERR) {
  338. netdev_dbg(dev, "STF_ERR irq\n");
  339. cf->data[2] |= CAN_ERR_PROT_STUFF;
  340. rx_errors = 1;
  341. }
  342. priv->can.can_stats.bus_error++;
  343. if (rx_errors)
  344. dev->stats.rx_errors++;
  345. if (tx_errors)
  346. dev->stats.tx_errors++;
  347. }
  348. static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
  349. {
  350. struct sk_buff *skb;
  351. struct can_frame *cf;
  352. skb = alloc_can_err_skb(dev, &cf);
  353. if (unlikely(!skb))
  354. return 0;
  355. do_bus_err(dev, cf, reg_esr);
  356. netif_receive_skb(skb);
  357. dev->stats.rx_packets++;
  358. dev->stats.rx_bytes += cf->can_dlc;
  359. return 1;
  360. }
  361. static void do_state(struct net_device *dev,
  362. struct can_frame *cf, enum can_state new_state)
  363. {
  364. struct flexcan_priv *priv = netdev_priv(dev);
  365. struct can_berr_counter bec;
  366. flexcan_get_berr_counter(dev, &bec);
  367. switch (priv->can.state) {
  368. case CAN_STATE_ERROR_ACTIVE:
  369. /*
  370. * from: ERROR_ACTIVE
  371. * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
  372. * => : there was a warning int
  373. */
  374. if (new_state >= CAN_STATE_ERROR_WARNING &&
  375. new_state <= CAN_STATE_BUS_OFF) {
  376. netdev_dbg(dev, "Error Warning IRQ\n");
  377. priv->can.can_stats.error_warning++;
  378. cf->can_id |= CAN_ERR_CRTL;
  379. cf->data[1] = (bec.txerr > bec.rxerr) ?
  380. CAN_ERR_CRTL_TX_WARNING :
  381. CAN_ERR_CRTL_RX_WARNING;
  382. }
  383. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  384. /*
  385. * from: ERROR_ACTIVE, ERROR_WARNING
  386. * to : ERROR_PASSIVE, BUS_OFF
  387. * => : error passive int
  388. */
  389. if (new_state >= CAN_STATE_ERROR_PASSIVE &&
  390. new_state <= CAN_STATE_BUS_OFF) {
  391. netdev_dbg(dev, "Error Passive IRQ\n");
  392. priv->can.can_stats.error_passive++;
  393. cf->can_id |= CAN_ERR_CRTL;
  394. cf->data[1] = (bec.txerr > bec.rxerr) ?
  395. CAN_ERR_CRTL_TX_PASSIVE :
  396. CAN_ERR_CRTL_RX_PASSIVE;
  397. }
  398. break;
  399. case CAN_STATE_BUS_OFF:
  400. netdev_err(dev, "BUG! "
  401. "hardware recovered automatically from BUS_OFF\n");
  402. break;
  403. default:
  404. break;
  405. }
  406. /* process state changes depending on the new state */
  407. switch (new_state) {
  408. case CAN_STATE_ERROR_ACTIVE:
  409. netdev_dbg(dev, "Error Active\n");
  410. cf->can_id |= CAN_ERR_PROT;
  411. cf->data[2] = CAN_ERR_PROT_ACTIVE;
  412. break;
  413. case CAN_STATE_BUS_OFF:
  414. cf->can_id |= CAN_ERR_BUSOFF;
  415. can_bus_off(dev);
  416. break;
  417. default:
  418. break;
  419. }
  420. }
  421. static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
  422. {
  423. struct flexcan_priv *priv = netdev_priv(dev);
  424. struct sk_buff *skb;
  425. struct can_frame *cf;
  426. enum can_state new_state;
  427. int flt;
  428. flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
  429. if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
  430. if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
  431. FLEXCAN_ESR_RX_WRN))))
  432. new_state = CAN_STATE_ERROR_ACTIVE;
  433. else
  434. new_state = CAN_STATE_ERROR_WARNING;
  435. } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
  436. new_state = CAN_STATE_ERROR_PASSIVE;
  437. else
  438. new_state = CAN_STATE_BUS_OFF;
  439. /* state hasn't changed */
  440. if (likely(new_state == priv->can.state))
  441. return 0;
  442. skb = alloc_can_err_skb(dev, &cf);
  443. if (unlikely(!skb))
  444. return 0;
  445. do_state(dev, cf, new_state);
  446. priv->can.state = new_state;
  447. netif_receive_skb(skb);
  448. dev->stats.rx_packets++;
  449. dev->stats.rx_bytes += cf->can_dlc;
  450. return 1;
  451. }
  452. static void flexcan_read_fifo(const struct net_device *dev,
  453. struct can_frame *cf)
  454. {
  455. const struct flexcan_priv *priv = netdev_priv(dev);
  456. struct flexcan_regs __iomem *regs = priv->base;
  457. struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
  458. u32 reg_ctrl, reg_id;
  459. reg_ctrl = flexcan_read(&mb->can_ctrl);
  460. reg_id = flexcan_read(&mb->can_id);
  461. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  462. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  463. else
  464. cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
  465. if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
  466. cf->can_id |= CAN_RTR_FLAG;
  467. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  468. *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
  469. *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
  470. /* mark as read */
  471. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  472. flexcan_read(&regs->timer);
  473. }
  474. static int flexcan_read_frame(struct net_device *dev)
  475. {
  476. struct net_device_stats *stats = &dev->stats;
  477. struct can_frame *cf;
  478. struct sk_buff *skb;
  479. skb = alloc_can_skb(dev, &cf);
  480. if (unlikely(!skb)) {
  481. stats->rx_dropped++;
  482. return 0;
  483. }
  484. flexcan_read_fifo(dev, cf);
  485. netif_receive_skb(skb);
  486. stats->rx_packets++;
  487. stats->rx_bytes += cf->can_dlc;
  488. can_led_event(dev, CAN_LED_EVENT_RX);
  489. return 1;
  490. }
  491. static int flexcan_poll(struct napi_struct *napi, int quota)
  492. {
  493. struct net_device *dev = napi->dev;
  494. const struct flexcan_priv *priv = netdev_priv(dev);
  495. struct flexcan_regs __iomem *regs = priv->base;
  496. u32 reg_iflag1, reg_esr;
  497. int work_done = 0;
  498. /*
  499. * The error bits are cleared on read,
  500. * use saved value from irq handler.
  501. */
  502. reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
  503. /* handle state changes */
  504. work_done += flexcan_poll_state(dev, reg_esr);
  505. /* handle RX-FIFO */
  506. reg_iflag1 = flexcan_read(&regs->iflag1);
  507. while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
  508. work_done < quota) {
  509. work_done += flexcan_read_frame(dev);
  510. reg_iflag1 = flexcan_read(&regs->iflag1);
  511. }
  512. /* report bus errors */
  513. if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
  514. work_done += flexcan_poll_bus_err(dev, reg_esr);
  515. if (work_done < quota) {
  516. napi_complete(napi);
  517. /* enable IRQs */
  518. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  519. flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  520. }
  521. return work_done;
  522. }
  523. static irqreturn_t flexcan_irq(int irq, void *dev_id)
  524. {
  525. struct net_device *dev = dev_id;
  526. struct net_device_stats *stats = &dev->stats;
  527. struct flexcan_priv *priv = netdev_priv(dev);
  528. struct flexcan_regs __iomem *regs = priv->base;
  529. u32 reg_iflag1, reg_esr;
  530. reg_iflag1 = flexcan_read(&regs->iflag1);
  531. reg_esr = flexcan_read(&regs->esr);
  532. /* ACK all bus error and state change IRQ sources */
  533. if (reg_esr & FLEXCAN_ESR_ALL_INT)
  534. flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  535. /*
  536. * schedule NAPI in case of:
  537. * - rx IRQ
  538. * - state change IRQ
  539. * - bus error IRQ and bus error reporting is activated
  540. */
  541. if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
  542. (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
  543. flexcan_has_and_handle_berr(priv, reg_esr)) {
  544. /*
  545. * The error bits are cleared on read,
  546. * save them for later use.
  547. */
  548. priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
  549. flexcan_write(FLEXCAN_IFLAG_DEFAULT &
  550. ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
  551. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  552. &regs->ctrl);
  553. napi_schedule(&priv->napi);
  554. }
  555. /* FIFO overflow */
  556. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  557. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  558. dev->stats.rx_over_errors++;
  559. dev->stats.rx_errors++;
  560. }
  561. /* transmission complete interrupt */
  562. if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
  563. stats->tx_bytes += can_get_echo_skb(dev, 0);
  564. stats->tx_packets++;
  565. can_led_event(dev, CAN_LED_EVENT_TX);
  566. flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
  567. netif_wake_queue(dev);
  568. }
  569. return IRQ_HANDLED;
  570. }
  571. static void flexcan_set_bittiming(struct net_device *dev)
  572. {
  573. const struct flexcan_priv *priv = netdev_priv(dev);
  574. const struct can_bittiming *bt = &priv->can.bittiming;
  575. struct flexcan_regs __iomem *regs = priv->base;
  576. u32 reg;
  577. reg = flexcan_read(&regs->ctrl);
  578. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  579. FLEXCAN_CTRL_RJW(0x3) |
  580. FLEXCAN_CTRL_PSEG1(0x7) |
  581. FLEXCAN_CTRL_PSEG2(0x7) |
  582. FLEXCAN_CTRL_PROPSEG(0x7) |
  583. FLEXCAN_CTRL_LPB |
  584. FLEXCAN_CTRL_SMP |
  585. FLEXCAN_CTRL_LOM);
  586. reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
  587. FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
  588. FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
  589. FLEXCAN_CTRL_RJW(bt->sjw - 1) |
  590. FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
  591. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
  592. reg |= FLEXCAN_CTRL_LPB;
  593. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  594. reg |= FLEXCAN_CTRL_LOM;
  595. if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
  596. reg |= FLEXCAN_CTRL_SMP;
  597. netdev_info(dev, "writing ctrl=0x%08x\n", reg);
  598. flexcan_write(reg, &regs->ctrl);
  599. /* print chip status */
  600. netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  601. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  602. }
  603. /*
  604. * flexcan_chip_start
  605. *
  606. * this functions is entered with clocks enabled
  607. *
  608. */
  609. static int flexcan_chip_start(struct net_device *dev)
  610. {
  611. struct flexcan_priv *priv = netdev_priv(dev);
  612. struct flexcan_regs __iomem *regs = priv->base;
  613. int err;
  614. u32 reg_mcr, reg_ctrl;
  615. /* enable module */
  616. flexcan_chip_enable(priv);
  617. /* soft reset */
  618. flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  619. udelay(10);
  620. reg_mcr = flexcan_read(&regs->mcr);
  621. if (reg_mcr & FLEXCAN_MCR_SOFTRST) {
  622. netdev_err(dev, "Failed to softreset can module (mcr=0x%08x)\n",
  623. reg_mcr);
  624. err = -ENODEV;
  625. goto out;
  626. }
  627. flexcan_set_bittiming(dev);
  628. /*
  629. * MCR
  630. *
  631. * enable freeze
  632. * enable fifo
  633. * halt now
  634. * only supervisor access
  635. * enable warning int
  636. * choose format C
  637. * disable local echo
  638. *
  639. */
  640. reg_mcr = flexcan_read(&regs->mcr);
  641. reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
  642. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
  643. FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
  644. FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS |
  645. FLEXCAN_MCR_MAXMB(FLEXCAN_TX_BUF_ID);
  646. netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  647. flexcan_write(reg_mcr, &regs->mcr);
  648. /*
  649. * CTRL
  650. *
  651. * disable timer sync feature
  652. *
  653. * disable auto busoff recovery
  654. * transmit lowest buffer first
  655. *
  656. * enable tx and rx warning interrupt
  657. * enable bus off interrupt
  658. * (== FLEXCAN_CTRL_ERR_STATE)
  659. */
  660. reg_ctrl = flexcan_read(&regs->ctrl);
  661. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  662. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  663. FLEXCAN_CTRL_ERR_STATE;
  664. /*
  665. * enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
  666. * on most Flexcan cores, too. Otherwise we don't get
  667. * any error warning or passive interrupts.
  668. */
  669. if (priv->devtype_data->features & FLEXCAN_HAS_BROKEN_ERR_STATE ||
  670. priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
  671. reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
  672. /* save for later use */
  673. priv->reg_ctrl_default = reg_ctrl;
  674. netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  675. flexcan_write(reg_ctrl, &regs->ctrl);
  676. /* Abort any pending TX, mark Mailbox as INACTIVE */
  677. flexcan_write(FLEXCAN_MB_CNT_CODE(0x4),
  678. &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  679. /* acceptance mask/acceptance code (accept everything) */
  680. flexcan_write(0x0, &regs->rxgmask);
  681. flexcan_write(0x0, &regs->rx14mask);
  682. flexcan_write(0x0, &regs->rx15mask);
  683. if (priv->devtype_data->features & FLEXCAN_HAS_V10_FEATURES)
  684. flexcan_write(0x0, &regs->rxfgmask);
  685. if (priv->reg_xceiver) {
  686. err = regulator_enable(priv->reg_xceiver);
  687. if (err)
  688. goto out;
  689. }
  690. /* synchronize with the can bus */
  691. reg_mcr = flexcan_read(&regs->mcr);
  692. reg_mcr &= ~FLEXCAN_MCR_HALT;
  693. flexcan_write(reg_mcr, &regs->mcr);
  694. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  695. /* enable FIFO interrupts */
  696. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  697. /* print chip status */
  698. netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
  699. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  700. return 0;
  701. out:
  702. flexcan_chip_disable(priv);
  703. return err;
  704. }
  705. /*
  706. * flexcan_chip_stop
  707. *
  708. * this functions is entered with clocks enabled
  709. *
  710. */
  711. static void flexcan_chip_stop(struct net_device *dev)
  712. {
  713. struct flexcan_priv *priv = netdev_priv(dev);
  714. struct flexcan_regs __iomem *regs = priv->base;
  715. u32 reg;
  716. /* Disable all interrupts */
  717. flexcan_write(0, &regs->imask1);
  718. /* Disable + halt module */
  719. reg = flexcan_read(&regs->mcr);
  720. reg |= FLEXCAN_MCR_MDIS | FLEXCAN_MCR_HALT;
  721. flexcan_write(reg, &regs->mcr);
  722. if (priv->reg_xceiver)
  723. regulator_disable(priv->reg_xceiver);
  724. priv->can.state = CAN_STATE_STOPPED;
  725. return;
  726. }
  727. static int flexcan_open(struct net_device *dev)
  728. {
  729. struct flexcan_priv *priv = netdev_priv(dev);
  730. int err;
  731. err = clk_prepare_enable(priv->clk_ipg);
  732. if (err)
  733. return err;
  734. err = clk_prepare_enable(priv->clk_per);
  735. if (err)
  736. goto out_disable_ipg;
  737. err = open_candev(dev);
  738. if (err)
  739. goto out_disable_per;
  740. err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
  741. if (err)
  742. goto out_close;
  743. /* start chip and queuing */
  744. err = flexcan_chip_start(dev);
  745. if (err)
  746. goto out_close;
  747. can_led_event(dev, CAN_LED_EVENT_OPEN);
  748. napi_enable(&priv->napi);
  749. netif_start_queue(dev);
  750. return 0;
  751. out_close:
  752. close_candev(dev);
  753. out_disable_per:
  754. clk_disable_unprepare(priv->clk_per);
  755. out_disable_ipg:
  756. clk_disable_unprepare(priv->clk_ipg);
  757. return err;
  758. }
  759. static int flexcan_close(struct net_device *dev)
  760. {
  761. struct flexcan_priv *priv = netdev_priv(dev);
  762. netif_stop_queue(dev);
  763. napi_disable(&priv->napi);
  764. flexcan_chip_stop(dev);
  765. free_irq(dev->irq, dev);
  766. clk_disable_unprepare(priv->clk_per);
  767. clk_disable_unprepare(priv->clk_ipg);
  768. close_candev(dev);
  769. can_led_event(dev, CAN_LED_EVENT_STOP);
  770. return 0;
  771. }
  772. static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
  773. {
  774. int err;
  775. switch (mode) {
  776. case CAN_MODE_START:
  777. err = flexcan_chip_start(dev);
  778. if (err)
  779. return err;
  780. netif_wake_queue(dev);
  781. break;
  782. default:
  783. return -EOPNOTSUPP;
  784. }
  785. return 0;
  786. }
  787. static const struct net_device_ops flexcan_netdev_ops = {
  788. .ndo_open = flexcan_open,
  789. .ndo_stop = flexcan_close,
  790. .ndo_start_xmit = flexcan_start_xmit,
  791. };
  792. static int register_flexcandev(struct net_device *dev)
  793. {
  794. struct flexcan_priv *priv = netdev_priv(dev);
  795. struct flexcan_regs __iomem *regs = priv->base;
  796. u32 reg, err;
  797. err = clk_prepare_enable(priv->clk_ipg);
  798. if (err)
  799. return err;
  800. err = clk_prepare_enable(priv->clk_per);
  801. if (err)
  802. goto out_disable_ipg;
  803. /* select "bus clock", chip must be disabled */
  804. flexcan_chip_disable(priv);
  805. reg = flexcan_read(&regs->ctrl);
  806. reg |= FLEXCAN_CTRL_CLK_SRC;
  807. flexcan_write(reg, &regs->ctrl);
  808. flexcan_chip_enable(priv);
  809. /* set freeze, halt and activate FIFO, restrict register access */
  810. reg = flexcan_read(&regs->mcr);
  811. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
  812. FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  813. flexcan_write(reg, &regs->mcr);
  814. /*
  815. * Currently we only support newer versions of this core
  816. * featuring a RX FIFO. Older cores found on some Coldfire
  817. * derivates are not yet supported.
  818. */
  819. reg = flexcan_read(&regs->mcr);
  820. if (!(reg & FLEXCAN_MCR_FEN)) {
  821. netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
  822. err = -ENODEV;
  823. goto out_disable_per;
  824. }
  825. err = register_candev(dev);
  826. out_disable_per:
  827. /* disable core and turn off clocks */
  828. flexcan_chip_disable(priv);
  829. clk_disable_unprepare(priv->clk_per);
  830. out_disable_ipg:
  831. clk_disable_unprepare(priv->clk_ipg);
  832. return err;
  833. }
  834. static void unregister_flexcandev(struct net_device *dev)
  835. {
  836. unregister_candev(dev);
  837. }
  838. static const struct of_device_id flexcan_of_match[] = {
  839. { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
  840. { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
  841. { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
  842. { /* sentinel */ },
  843. };
  844. MODULE_DEVICE_TABLE(of, flexcan_of_match);
  845. static const struct platform_device_id flexcan_id_table[] = {
  846. { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
  847. { /* sentinel */ },
  848. };
  849. MODULE_DEVICE_TABLE(platform, flexcan_id_table);
  850. static int flexcan_probe(struct platform_device *pdev)
  851. {
  852. const struct of_device_id *of_id;
  853. const struct flexcan_devtype_data *devtype_data;
  854. struct net_device *dev;
  855. struct flexcan_priv *priv;
  856. struct resource *mem;
  857. struct clk *clk_ipg = NULL, *clk_per = NULL;
  858. void __iomem *base;
  859. int err, irq;
  860. u32 clock_freq = 0;
  861. if (pdev->dev.of_node)
  862. of_property_read_u32(pdev->dev.of_node,
  863. "clock-frequency", &clock_freq);
  864. if (!clock_freq) {
  865. clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  866. if (IS_ERR(clk_ipg)) {
  867. dev_err(&pdev->dev, "no ipg clock defined\n");
  868. return PTR_ERR(clk_ipg);
  869. }
  870. clock_freq = clk_get_rate(clk_ipg);
  871. clk_per = devm_clk_get(&pdev->dev, "per");
  872. if (IS_ERR(clk_per)) {
  873. dev_err(&pdev->dev, "no per clock defined\n");
  874. return PTR_ERR(clk_per);
  875. }
  876. }
  877. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  878. irq = platform_get_irq(pdev, 0);
  879. if (irq <= 0)
  880. return -ENODEV;
  881. base = devm_ioremap_resource(&pdev->dev, mem);
  882. if (IS_ERR(base))
  883. return PTR_ERR(base);
  884. of_id = of_match_device(flexcan_of_match, &pdev->dev);
  885. if (of_id) {
  886. devtype_data = of_id->data;
  887. } else if (pdev->id_entry->driver_data) {
  888. devtype_data = (struct flexcan_devtype_data *)
  889. pdev->id_entry->driver_data;
  890. } else {
  891. return -ENODEV;
  892. }
  893. dev = alloc_candev(sizeof(struct flexcan_priv), 1);
  894. if (!dev)
  895. return -ENOMEM;
  896. dev->netdev_ops = &flexcan_netdev_ops;
  897. dev->irq = irq;
  898. dev->flags |= IFF_ECHO;
  899. priv = netdev_priv(dev);
  900. priv->can.clock.freq = clock_freq;
  901. priv->can.bittiming_const = &flexcan_bittiming_const;
  902. priv->can.do_set_mode = flexcan_set_mode;
  903. priv->can.do_get_berr_counter = flexcan_get_berr_counter;
  904. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  905. CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
  906. CAN_CTRLMODE_BERR_REPORTING;
  907. priv->base = base;
  908. priv->dev = dev;
  909. priv->clk_ipg = clk_ipg;
  910. priv->clk_per = clk_per;
  911. priv->pdata = pdev->dev.platform_data;
  912. priv->devtype_data = devtype_data;
  913. priv->reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
  914. if (IS_ERR(priv->reg_xceiver))
  915. priv->reg_xceiver = NULL;
  916. netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
  917. platform_set_drvdata(pdev, dev);
  918. SET_NETDEV_DEV(dev, &pdev->dev);
  919. err = register_flexcandev(dev);
  920. if (err) {
  921. dev_err(&pdev->dev, "registering netdev failed\n");
  922. goto failed_register;
  923. }
  924. devm_can_led_init(dev);
  925. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  926. priv->base, dev->irq);
  927. return 0;
  928. failed_register:
  929. free_candev(dev);
  930. return err;
  931. }
  932. static int flexcan_remove(struct platform_device *pdev)
  933. {
  934. struct net_device *dev = platform_get_drvdata(pdev);
  935. unregister_flexcandev(dev);
  936. free_candev(dev);
  937. return 0;
  938. }
  939. #ifdef CONFIG_PM_SLEEP
  940. static int flexcan_suspend(struct device *device)
  941. {
  942. struct net_device *dev = dev_get_drvdata(device);
  943. struct flexcan_priv *priv = netdev_priv(dev);
  944. flexcan_chip_disable(priv);
  945. if (netif_running(dev)) {
  946. netif_stop_queue(dev);
  947. netif_device_detach(dev);
  948. }
  949. priv->can.state = CAN_STATE_SLEEPING;
  950. return 0;
  951. }
  952. static int flexcan_resume(struct device *device)
  953. {
  954. struct net_device *dev = dev_get_drvdata(device);
  955. struct flexcan_priv *priv = netdev_priv(dev);
  956. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  957. if (netif_running(dev)) {
  958. netif_device_attach(dev);
  959. netif_start_queue(dev);
  960. }
  961. flexcan_chip_enable(priv);
  962. return 0;
  963. }
  964. #endif /* CONFIG_PM_SLEEP */
  965. static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
  966. static struct platform_driver flexcan_driver = {
  967. .driver = {
  968. .name = DRV_NAME,
  969. .owner = THIS_MODULE,
  970. .pm = &flexcan_pm_ops,
  971. .of_match_table = flexcan_of_match,
  972. },
  973. .probe = flexcan_probe,
  974. .remove = flexcan_remove,
  975. .id_table = flexcan_id_table,
  976. };
  977. module_platform_driver(flexcan_driver);
  978. MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
  979. "Marc Kleine-Budde <kernel@pengutronix.de>");
  980. MODULE_LICENSE("GPL v2");
  981. MODULE_DESCRIPTION("CAN port driver for flexcan based chip");