intel-gtt.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <linux/intel-gtt.h>
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. /* Max amount of stolen space, anything above will be returned to Linux */
  40. int intel_max_stolen = 32 * 1024 * 1024;
  41. EXPORT_SYMBOL(intel_max_stolen);
  42. static const struct aper_size_info_fixed intel_i810_sizes[] =
  43. {
  44. {64, 16384, 4},
  45. /* The 32M mode still requires a 64k gatt */
  46. {32, 8192, 4}
  47. };
  48. #define AGP_DCACHE_MEMORY 1
  49. #define AGP_PHYS_MEMORY 2
  50. #define INTEL_AGP_CACHED_MEMORY 3
  51. static struct gatt_mask intel_i810_masks[] =
  52. {
  53. {.mask = I810_PTE_VALID, .type = 0},
  54. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  55. {.mask = I810_PTE_VALID, .type = 0},
  56. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  57. .type = INTEL_AGP_CACHED_MEMORY}
  58. };
  59. #define INTEL_AGP_UNCACHED_MEMORY 0
  60. #define INTEL_AGP_CACHED_MEMORY_LLC 1
  61. #define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
  62. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
  63. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
  64. struct intel_gtt_driver {
  65. unsigned int gen : 8;
  66. unsigned int is_g33 : 1;
  67. unsigned int is_pineview : 1;
  68. unsigned int is_ironlake : 1;
  69. /* Chipset specific GTT setup */
  70. int (*setup)(void);
  71. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  72. /* Flags is a more or less chipset specific opaque value.
  73. * For chipsets that need to support old ums (non-gem) code, this
  74. * needs to be identical to the various supported agp memory types! */
  75. bool (*check_flags)(unsigned int flags);
  76. void (*chipset_flush)(void);
  77. };
  78. static struct _intel_private {
  79. struct intel_gtt base;
  80. const struct intel_gtt_driver *driver;
  81. struct pci_dev *pcidev; /* device one */
  82. struct pci_dev *bridge_dev;
  83. u8 __iomem *registers;
  84. phys_addr_t gtt_bus_addr;
  85. phys_addr_t gma_bus_addr;
  86. phys_addr_t pte_bus_addr;
  87. u32 __iomem *gtt; /* I915G */
  88. int num_dcache_entries;
  89. union {
  90. void __iomem *i9xx_flush_page;
  91. void *i8xx_flush_page;
  92. };
  93. struct page *i8xx_page;
  94. struct resource ifp_resource;
  95. int resource_valid;
  96. struct page *scratch_page;
  97. dma_addr_t scratch_page_dma;
  98. } intel_private;
  99. #define INTEL_GTT_GEN intel_private.driver->gen
  100. #define IS_G33 intel_private.driver->is_g33
  101. #define IS_PINEVIEW intel_private.driver->is_pineview
  102. #define IS_IRONLAKE intel_private.driver->is_ironlake
  103. static void intel_agp_free_sglist(struct agp_memory *mem)
  104. {
  105. struct sg_table st;
  106. st.sgl = mem->sg_list;
  107. st.orig_nents = st.nents = mem->page_count;
  108. sg_free_table(&st);
  109. mem->sg_list = NULL;
  110. mem->num_sg = 0;
  111. }
  112. static int intel_agp_map_memory(struct agp_memory *mem)
  113. {
  114. struct sg_table st;
  115. struct scatterlist *sg;
  116. int i;
  117. if (mem->sg_list)
  118. return 0; /* already mapped (for e.g. resume */
  119. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  120. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  121. goto err;
  122. mem->sg_list = sg = st.sgl;
  123. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  124. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  125. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  126. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  127. if (unlikely(!mem->num_sg))
  128. goto err;
  129. return 0;
  130. err:
  131. sg_free_table(&st);
  132. return -ENOMEM;
  133. }
  134. static void intel_agp_unmap_memory(struct agp_memory *mem)
  135. {
  136. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  137. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  138. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  139. intel_agp_free_sglist(mem);
  140. }
  141. static int intel_i810_fetch_size(void)
  142. {
  143. u32 smram_miscc;
  144. struct aper_size_info_fixed *values;
  145. pci_read_config_dword(intel_private.bridge_dev,
  146. I810_SMRAM_MISCC, &smram_miscc);
  147. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  148. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  149. dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
  150. return 0;
  151. }
  152. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  153. agp_bridge->current_size = (void *) (values + 1);
  154. agp_bridge->aperture_size_idx = 1;
  155. return values[1].size;
  156. } else {
  157. agp_bridge->current_size = (void *) (values);
  158. agp_bridge->aperture_size_idx = 0;
  159. return values[0].size;
  160. }
  161. return 0;
  162. }
  163. static int intel_i810_configure(void)
  164. {
  165. struct aper_size_info_fixed *current_size;
  166. u32 temp;
  167. int i;
  168. current_size = A_SIZE_FIX(agp_bridge->current_size);
  169. if (!intel_private.registers) {
  170. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  171. temp &= 0xfff80000;
  172. intel_private.registers = ioremap(temp, 128 * 4096);
  173. if (!intel_private.registers) {
  174. dev_err(&intel_private.pcidev->dev,
  175. "can't remap memory\n");
  176. return -ENOMEM;
  177. }
  178. }
  179. if ((readl(intel_private.registers+I810_DRAM_CTL)
  180. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  181. /* This will need to be dynamically assigned */
  182. dev_info(&intel_private.pcidev->dev,
  183. "detected 4MB dedicated video ram\n");
  184. intel_private.num_dcache_entries = 1024;
  185. }
  186. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  187. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  188. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  189. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  190. if (agp_bridge->driver->needs_scratch_page) {
  191. for (i = 0; i < current_size->num_entries; i++) {
  192. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  193. }
  194. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  195. }
  196. global_cache_flush();
  197. return 0;
  198. }
  199. static void intel_i810_cleanup(void)
  200. {
  201. writel(0, intel_private.registers+I810_PGETBL_CTL);
  202. readl(intel_private.registers); /* PCI Posting. */
  203. iounmap(intel_private.registers);
  204. }
  205. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  206. {
  207. return;
  208. }
  209. /* Exists to support ARGB cursors */
  210. static struct page *i8xx_alloc_pages(void)
  211. {
  212. struct page *page;
  213. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  214. if (page == NULL)
  215. return NULL;
  216. if (set_pages_uc(page, 4) < 0) {
  217. set_pages_wb(page, 4);
  218. __free_pages(page, 2);
  219. return NULL;
  220. }
  221. get_page(page);
  222. atomic_inc(&agp_bridge->current_memory_agp);
  223. return page;
  224. }
  225. static void i8xx_destroy_pages(struct page *page)
  226. {
  227. if (page == NULL)
  228. return;
  229. set_pages_wb(page, 4);
  230. put_page(page);
  231. __free_pages(page, 2);
  232. atomic_dec(&agp_bridge->current_memory_agp);
  233. }
  234. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  235. int type)
  236. {
  237. int i, j, num_entries;
  238. void *temp;
  239. int ret = -EINVAL;
  240. int mask_type;
  241. if (mem->page_count == 0)
  242. goto out;
  243. temp = agp_bridge->current_size;
  244. num_entries = A_SIZE_FIX(temp)->num_entries;
  245. if ((pg_start + mem->page_count) > num_entries)
  246. goto out_err;
  247. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  248. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  249. ret = -EBUSY;
  250. goto out_err;
  251. }
  252. }
  253. if (type != mem->type)
  254. goto out_err;
  255. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  256. switch (mask_type) {
  257. case AGP_DCACHE_MEMORY:
  258. if (!mem->is_flushed)
  259. global_cache_flush();
  260. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  261. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  262. intel_private.registers+I810_PTE_BASE+(i*4));
  263. }
  264. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  265. break;
  266. case AGP_PHYS_MEMORY:
  267. case AGP_NORMAL_MEMORY:
  268. if (!mem->is_flushed)
  269. global_cache_flush();
  270. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  271. writel(agp_bridge->driver->mask_memory(agp_bridge,
  272. page_to_phys(mem->pages[i]), mask_type),
  273. intel_private.registers+I810_PTE_BASE+(j*4));
  274. }
  275. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  276. break;
  277. default:
  278. goto out_err;
  279. }
  280. out:
  281. ret = 0;
  282. out_err:
  283. mem->is_flushed = true;
  284. return ret;
  285. }
  286. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  287. int type)
  288. {
  289. int i;
  290. if (mem->page_count == 0)
  291. return 0;
  292. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  293. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  294. }
  295. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  296. return 0;
  297. }
  298. /*
  299. * The i810/i830 requires a physical address to program its mouse
  300. * pointer into hardware.
  301. * However the Xserver still writes to it through the agp aperture.
  302. */
  303. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  304. {
  305. struct agp_memory *new;
  306. struct page *page;
  307. switch (pg_count) {
  308. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  309. break;
  310. case 4:
  311. /* kludge to get 4 physical pages for ARGB cursor */
  312. page = i8xx_alloc_pages();
  313. break;
  314. default:
  315. return NULL;
  316. }
  317. if (page == NULL)
  318. return NULL;
  319. new = agp_create_memory(pg_count);
  320. if (new == NULL)
  321. return NULL;
  322. new->pages[0] = page;
  323. if (pg_count == 4) {
  324. /* kludge to get 4 physical pages for ARGB cursor */
  325. new->pages[1] = new->pages[0] + 1;
  326. new->pages[2] = new->pages[1] + 1;
  327. new->pages[3] = new->pages[2] + 1;
  328. }
  329. new->page_count = pg_count;
  330. new->num_scratch_pages = pg_count;
  331. new->type = AGP_PHYS_MEMORY;
  332. new->physical = page_to_phys(new->pages[0]);
  333. return new;
  334. }
  335. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  336. {
  337. struct agp_memory *new;
  338. if (type == AGP_DCACHE_MEMORY) {
  339. if (pg_count != intel_private.num_dcache_entries)
  340. return NULL;
  341. new = agp_create_memory(1);
  342. if (new == NULL)
  343. return NULL;
  344. new->type = AGP_DCACHE_MEMORY;
  345. new->page_count = pg_count;
  346. new->num_scratch_pages = 0;
  347. agp_free_page_array(new);
  348. return new;
  349. }
  350. if (type == AGP_PHYS_MEMORY)
  351. return alloc_agpphysmem_i8xx(pg_count, type);
  352. return NULL;
  353. }
  354. static void intel_i810_free_by_type(struct agp_memory *curr)
  355. {
  356. agp_free_key(curr->key);
  357. if (curr->type == AGP_PHYS_MEMORY) {
  358. if (curr->page_count == 4)
  359. i8xx_destroy_pages(curr->pages[0]);
  360. else {
  361. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  362. AGP_PAGE_DESTROY_UNMAP);
  363. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  364. AGP_PAGE_DESTROY_FREE);
  365. }
  366. agp_free_page_array(curr);
  367. }
  368. kfree(curr);
  369. }
  370. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  371. dma_addr_t addr, int type)
  372. {
  373. /* Type checking must be done elsewhere */
  374. return addr | bridge->driver->masks[type].mask;
  375. }
  376. static int intel_gtt_setup_scratch_page(void)
  377. {
  378. struct page *page;
  379. dma_addr_t dma_addr;
  380. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  381. if (page == NULL)
  382. return -ENOMEM;
  383. get_page(page);
  384. set_pages_uc(page, 1);
  385. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  386. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  387. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  388. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  389. return -EINVAL;
  390. intel_private.scratch_page_dma = dma_addr;
  391. } else
  392. intel_private.scratch_page_dma = page_to_phys(page);
  393. intel_private.scratch_page = page;
  394. return 0;
  395. }
  396. static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
  397. {128, 32768, 5},
  398. /* The 64M mode still requires a 128k gatt */
  399. {64, 16384, 5},
  400. {256, 65536, 6},
  401. {512, 131072, 7},
  402. };
  403. static unsigned int intel_gtt_stolen_entries(void)
  404. {
  405. u16 gmch_ctrl;
  406. u8 rdct;
  407. int local = 0;
  408. static const int ddt[4] = { 0, 16, 32, 64 };
  409. unsigned int overhead_entries, stolen_entries;
  410. unsigned int stolen_size = 0;
  411. pci_read_config_word(intel_private.bridge_dev,
  412. I830_GMCH_CTRL, &gmch_ctrl);
  413. if (INTEL_GTT_GEN > 4 || IS_PINEVIEW)
  414. overhead_entries = 0;
  415. else
  416. overhead_entries = intel_private.base.gtt_mappable_entries
  417. / 1024;
  418. overhead_entries += 1; /* BIOS popup */
  419. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  420. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  421. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  422. case I830_GMCH_GMS_STOLEN_512:
  423. stolen_size = KB(512);
  424. break;
  425. case I830_GMCH_GMS_STOLEN_1024:
  426. stolen_size = MB(1);
  427. break;
  428. case I830_GMCH_GMS_STOLEN_8192:
  429. stolen_size = MB(8);
  430. break;
  431. case I830_GMCH_GMS_LOCAL:
  432. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  433. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  434. MB(ddt[I830_RDRAM_DDT(rdct)]);
  435. local = 1;
  436. break;
  437. default:
  438. stolen_size = 0;
  439. break;
  440. }
  441. } else if (INTEL_GTT_GEN == 6) {
  442. /*
  443. * SandyBridge has new memory control reg at 0x50.w
  444. */
  445. u16 snb_gmch_ctl;
  446. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  447. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  448. case SNB_GMCH_GMS_STOLEN_32M:
  449. stolen_size = MB(32);
  450. break;
  451. case SNB_GMCH_GMS_STOLEN_64M:
  452. stolen_size = MB(64);
  453. break;
  454. case SNB_GMCH_GMS_STOLEN_96M:
  455. stolen_size = MB(96);
  456. break;
  457. case SNB_GMCH_GMS_STOLEN_128M:
  458. stolen_size = MB(128);
  459. break;
  460. case SNB_GMCH_GMS_STOLEN_160M:
  461. stolen_size = MB(160);
  462. break;
  463. case SNB_GMCH_GMS_STOLEN_192M:
  464. stolen_size = MB(192);
  465. break;
  466. case SNB_GMCH_GMS_STOLEN_224M:
  467. stolen_size = MB(224);
  468. break;
  469. case SNB_GMCH_GMS_STOLEN_256M:
  470. stolen_size = MB(256);
  471. break;
  472. case SNB_GMCH_GMS_STOLEN_288M:
  473. stolen_size = MB(288);
  474. break;
  475. case SNB_GMCH_GMS_STOLEN_320M:
  476. stolen_size = MB(320);
  477. break;
  478. case SNB_GMCH_GMS_STOLEN_352M:
  479. stolen_size = MB(352);
  480. break;
  481. case SNB_GMCH_GMS_STOLEN_384M:
  482. stolen_size = MB(384);
  483. break;
  484. case SNB_GMCH_GMS_STOLEN_416M:
  485. stolen_size = MB(416);
  486. break;
  487. case SNB_GMCH_GMS_STOLEN_448M:
  488. stolen_size = MB(448);
  489. break;
  490. case SNB_GMCH_GMS_STOLEN_480M:
  491. stolen_size = MB(480);
  492. break;
  493. case SNB_GMCH_GMS_STOLEN_512M:
  494. stolen_size = MB(512);
  495. break;
  496. }
  497. } else {
  498. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  499. case I855_GMCH_GMS_STOLEN_1M:
  500. stolen_size = MB(1);
  501. break;
  502. case I855_GMCH_GMS_STOLEN_4M:
  503. stolen_size = MB(4);
  504. break;
  505. case I855_GMCH_GMS_STOLEN_8M:
  506. stolen_size = MB(8);
  507. break;
  508. case I855_GMCH_GMS_STOLEN_16M:
  509. stolen_size = MB(16);
  510. break;
  511. case I855_GMCH_GMS_STOLEN_32M:
  512. stolen_size = MB(32);
  513. break;
  514. case I915_GMCH_GMS_STOLEN_48M:
  515. stolen_size = MB(48);
  516. break;
  517. case I915_GMCH_GMS_STOLEN_64M:
  518. stolen_size = MB(64);
  519. break;
  520. case G33_GMCH_GMS_STOLEN_128M:
  521. stolen_size = MB(128);
  522. break;
  523. case G33_GMCH_GMS_STOLEN_256M:
  524. stolen_size = MB(256);
  525. break;
  526. case INTEL_GMCH_GMS_STOLEN_96M:
  527. stolen_size = MB(96);
  528. break;
  529. case INTEL_GMCH_GMS_STOLEN_160M:
  530. stolen_size = MB(160);
  531. break;
  532. case INTEL_GMCH_GMS_STOLEN_224M:
  533. stolen_size = MB(224);
  534. break;
  535. case INTEL_GMCH_GMS_STOLEN_352M:
  536. stolen_size = MB(352);
  537. break;
  538. default:
  539. stolen_size = 0;
  540. break;
  541. }
  542. }
  543. if (!local && stolen_size > intel_max_stolen) {
  544. dev_info(&intel_private.bridge_dev->dev,
  545. "detected %dK stolen memory, trimming to %dK\n",
  546. stolen_size / KB(1), intel_max_stolen / KB(1));
  547. stolen_size = intel_max_stolen;
  548. } else if (stolen_size > 0) {
  549. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  550. stolen_size / KB(1), local ? "local" : "stolen");
  551. } else {
  552. dev_info(&intel_private.bridge_dev->dev,
  553. "no pre-allocated video memory detected\n");
  554. stolen_size = 0;
  555. }
  556. stolen_entries = stolen_size/KB(4) - overhead_entries;
  557. return stolen_entries;
  558. }
  559. static unsigned int intel_gtt_total_entries(void)
  560. {
  561. int size;
  562. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5) {
  563. u32 pgetbl_ctl;
  564. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  565. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  566. case I965_PGETBL_SIZE_128KB:
  567. size = KB(128);
  568. break;
  569. case I965_PGETBL_SIZE_256KB:
  570. size = KB(256);
  571. break;
  572. case I965_PGETBL_SIZE_512KB:
  573. size = KB(512);
  574. break;
  575. case I965_PGETBL_SIZE_1MB:
  576. size = KB(1024);
  577. break;
  578. case I965_PGETBL_SIZE_2MB:
  579. size = KB(2048);
  580. break;
  581. case I965_PGETBL_SIZE_1_5MB:
  582. size = KB(1024 + 512);
  583. break;
  584. default:
  585. dev_info(&intel_private.pcidev->dev,
  586. "unknown page table size, assuming 512KB\n");
  587. size = KB(512);
  588. }
  589. return size/4;
  590. } else if (INTEL_GTT_GEN == 6) {
  591. u16 snb_gmch_ctl;
  592. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  593. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  594. default:
  595. case SNB_GTT_SIZE_0M:
  596. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  597. size = MB(0);
  598. break;
  599. case SNB_GTT_SIZE_1M:
  600. size = MB(1);
  601. break;
  602. case SNB_GTT_SIZE_2M:
  603. size = MB(2);
  604. break;
  605. }
  606. return size/4;
  607. } else {
  608. /* On previous hardware, the GTT size was just what was
  609. * required to map the aperture.
  610. */
  611. return intel_private.base.gtt_mappable_entries;
  612. }
  613. }
  614. static unsigned int intel_gtt_mappable_entries(void)
  615. {
  616. unsigned int aperture_size;
  617. if (INTEL_GTT_GEN == 2) {
  618. u16 gmch_ctrl;
  619. pci_read_config_word(intel_private.bridge_dev,
  620. I830_GMCH_CTRL, &gmch_ctrl);
  621. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  622. aperture_size = MB(64);
  623. else
  624. aperture_size = MB(128);
  625. } else {
  626. /* 9xx supports large sizes, just look at the length */
  627. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  628. }
  629. return aperture_size >> PAGE_SHIFT;
  630. }
  631. static void intel_gtt_teardown_scratch_page(void)
  632. {
  633. set_pages_wb(intel_private.scratch_page, 1);
  634. pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
  635. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  636. put_page(intel_private.scratch_page);
  637. __free_page(intel_private.scratch_page);
  638. }
  639. static void intel_gtt_cleanup(void)
  640. {
  641. if (intel_private.i9xx_flush_page)
  642. iounmap(intel_private.i9xx_flush_page);
  643. if (intel_private.resource_valid)
  644. release_resource(&intel_private.ifp_resource);
  645. intel_private.ifp_resource.start = 0;
  646. intel_private.resource_valid = 0;
  647. iounmap(intel_private.gtt);
  648. iounmap(intel_private.registers);
  649. intel_gtt_teardown_scratch_page();
  650. }
  651. static int intel_gtt_init(void)
  652. {
  653. u32 gtt_map_size;
  654. int ret;
  655. ret = intel_private.driver->setup();
  656. if (ret != 0)
  657. return ret;
  658. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  659. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  660. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  661. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  662. gtt_map_size);
  663. if (!intel_private.gtt) {
  664. iounmap(intel_private.registers);
  665. return -ENOMEM;
  666. }
  667. global_cache_flush(); /* FIXME: ? */
  668. /* we have to call this as early as possible after the MMIO base address is known */
  669. intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
  670. if (intel_private.base.gtt_stolen_entries == 0) {
  671. iounmap(intel_private.registers);
  672. iounmap(intel_private.gtt);
  673. return -ENOMEM;
  674. }
  675. ret = intel_gtt_setup_scratch_page();
  676. if (ret != 0) {
  677. intel_gtt_cleanup();
  678. return ret;
  679. }
  680. return 0;
  681. }
  682. static int intel_fake_agp_fetch_size(void)
  683. {
  684. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  685. unsigned int aper_size;
  686. int i;
  687. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  688. / MB(1);
  689. for (i = 0; i < num_sizes; i++) {
  690. if (aper_size == intel_fake_agp_sizes[i].size) {
  691. agp_bridge->current_size =
  692. (void *) (intel_fake_agp_sizes + i);
  693. return aper_size;
  694. }
  695. }
  696. return 0;
  697. }
  698. static void intel_i830_fini_flush(void)
  699. {
  700. kunmap(intel_private.i8xx_page);
  701. intel_private.i8xx_flush_page = NULL;
  702. unmap_page_from_agp(intel_private.i8xx_page);
  703. __free_page(intel_private.i8xx_page);
  704. intel_private.i8xx_page = NULL;
  705. }
  706. static void intel_i830_setup_flush(void)
  707. {
  708. /* return if we've already set the flush mechanism up */
  709. if (intel_private.i8xx_page)
  710. return;
  711. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  712. if (!intel_private.i8xx_page)
  713. return;
  714. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  715. if (!intel_private.i8xx_flush_page)
  716. intel_i830_fini_flush();
  717. }
  718. /* The chipset_flush interface needs to get data that has already been
  719. * flushed out of the CPU all the way out to main memory, because the GPU
  720. * doesn't snoop those buffers.
  721. *
  722. * The 8xx series doesn't have the same lovely interface for flushing the
  723. * chipset write buffers that the later chips do. According to the 865
  724. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  725. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  726. * that it'll push whatever was in there out. It appears to work.
  727. */
  728. static void i830_chipset_flush(void)
  729. {
  730. unsigned int *pg = intel_private.i8xx_flush_page;
  731. memset(pg, 0, 1024);
  732. if (cpu_has_clflush)
  733. clflush_cache_range(pg, 1024);
  734. else if (wbinvd_on_all_cpus() != 0)
  735. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  736. }
  737. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  738. unsigned int flags)
  739. {
  740. u32 pte_flags = I810_PTE_VALID;
  741. switch (flags) {
  742. case AGP_DCACHE_MEMORY:
  743. pte_flags |= I810_PTE_LOCAL;
  744. break;
  745. case AGP_USER_CACHED_MEMORY:
  746. pte_flags |= I830_PTE_SYSTEM_CACHED;
  747. break;
  748. }
  749. writel(addr | pte_flags, intel_private.gtt + entry);
  750. }
  751. static void intel_enable_gtt(void)
  752. {
  753. u32 gma_addr;
  754. u16 gmch_ctrl;
  755. if (INTEL_GTT_GEN == 2)
  756. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  757. &gma_addr);
  758. else
  759. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  760. &gma_addr);
  761. intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  762. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  763. gmch_ctrl |= I830_GMCH_ENABLED;
  764. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  765. writel(intel_private.pte_bus_addr|I810_PGETBL_ENABLED,
  766. intel_private.registers+I810_PGETBL_CTL);
  767. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  768. }
  769. static int i830_setup(void)
  770. {
  771. u32 reg_addr;
  772. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  773. reg_addr &= 0xfff80000;
  774. intel_private.registers = ioremap(reg_addr, KB(64));
  775. if (!intel_private.registers)
  776. return -ENOMEM;
  777. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  778. intel_private.pte_bus_addr =
  779. readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  780. intel_i830_setup_flush();
  781. return 0;
  782. }
  783. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  784. {
  785. agp_bridge->gatt_table_real = NULL;
  786. agp_bridge->gatt_table = NULL;
  787. agp_bridge->gatt_bus_addr = 0;
  788. return 0;
  789. }
  790. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  791. {
  792. return 0;
  793. }
  794. static int intel_fake_agp_configure(void)
  795. {
  796. int i;
  797. intel_enable_gtt();
  798. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  799. for (i = intel_private.base.gtt_stolen_entries;
  800. i < intel_private.base.gtt_total_entries; i++) {
  801. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  802. i, 0);
  803. }
  804. readl(intel_private.gtt+i-1); /* PCI Posting. */
  805. global_cache_flush();
  806. return 0;
  807. }
  808. static bool i830_check_flags(unsigned int flags)
  809. {
  810. switch (flags) {
  811. case 0:
  812. case AGP_PHYS_MEMORY:
  813. case AGP_USER_CACHED_MEMORY:
  814. case AGP_USER_MEMORY:
  815. return true;
  816. }
  817. return false;
  818. }
  819. static void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
  820. unsigned int sg_len,
  821. unsigned int pg_start,
  822. unsigned int flags)
  823. {
  824. struct scatterlist *sg;
  825. unsigned int len, m;
  826. int i, j;
  827. j = pg_start;
  828. /* sg may merge pages, but we have to separate
  829. * per-page addr for GTT */
  830. for_each_sg(sg_list, sg, sg_len, i) {
  831. len = sg_dma_len(sg) >> PAGE_SHIFT;
  832. for (m = 0; m < len; m++) {
  833. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  834. intel_private.driver->write_entry(addr,
  835. j, flags);
  836. j++;
  837. }
  838. }
  839. readl(intel_private.gtt+j-1);
  840. }
  841. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  842. off_t pg_start, int type)
  843. {
  844. int i, j;
  845. int ret = -EINVAL;
  846. if (mem->page_count == 0)
  847. goto out;
  848. if (pg_start < intel_private.base.gtt_stolen_entries) {
  849. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  850. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  851. pg_start, intel_private.base.gtt_stolen_entries);
  852. dev_info(&intel_private.pcidev->dev,
  853. "trying to insert into local/stolen memory\n");
  854. goto out_err;
  855. }
  856. if ((pg_start + mem->page_count) > intel_private.base.gtt_total_entries)
  857. goto out_err;
  858. if (type != mem->type)
  859. goto out_err;
  860. if (!intel_private.driver->check_flags(type))
  861. goto out_err;
  862. if (!mem->is_flushed)
  863. global_cache_flush();
  864. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  865. ret = intel_agp_map_memory(mem);
  866. if (ret != 0)
  867. return ret;
  868. intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
  869. pg_start, type);
  870. } else {
  871. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  872. dma_addr_t addr = page_to_phys(mem->pages[i]);
  873. intel_private.driver->write_entry(addr,
  874. j, type);
  875. }
  876. readl(intel_private.gtt+j-1);
  877. }
  878. out:
  879. ret = 0;
  880. out_err:
  881. mem->is_flushed = true;
  882. return ret;
  883. }
  884. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  885. off_t pg_start, int type)
  886. {
  887. int i;
  888. if (mem->page_count == 0)
  889. return 0;
  890. if (pg_start < intel_private.base.gtt_stolen_entries) {
  891. dev_info(&intel_private.pcidev->dev,
  892. "trying to disable local/stolen memory\n");
  893. return -EINVAL;
  894. }
  895. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2)
  896. intel_agp_unmap_memory(mem);
  897. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  898. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  899. i, 0);
  900. }
  901. readl(intel_private.gtt+i-1);
  902. return 0;
  903. }
  904. static void intel_fake_agp_chipset_flush(struct agp_bridge_data *bridge)
  905. {
  906. intel_private.driver->chipset_flush();
  907. }
  908. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  909. int type)
  910. {
  911. if (type == AGP_PHYS_MEMORY)
  912. return alloc_agpphysmem_i8xx(pg_count, type);
  913. /* always return NULL for other allocation types for now */
  914. return NULL;
  915. }
  916. static int intel_alloc_chipset_flush_resource(void)
  917. {
  918. int ret;
  919. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  920. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  921. pcibios_align_resource, intel_private.bridge_dev);
  922. return ret;
  923. }
  924. static void intel_i915_setup_chipset_flush(void)
  925. {
  926. int ret;
  927. u32 temp;
  928. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  929. if (!(temp & 0x1)) {
  930. intel_alloc_chipset_flush_resource();
  931. intel_private.resource_valid = 1;
  932. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  933. } else {
  934. temp &= ~1;
  935. intel_private.resource_valid = 1;
  936. intel_private.ifp_resource.start = temp;
  937. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  938. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  939. /* some BIOSes reserve this area in a pnp some don't */
  940. if (ret)
  941. intel_private.resource_valid = 0;
  942. }
  943. }
  944. static void intel_i965_g33_setup_chipset_flush(void)
  945. {
  946. u32 temp_hi, temp_lo;
  947. int ret;
  948. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  949. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  950. if (!(temp_lo & 0x1)) {
  951. intel_alloc_chipset_flush_resource();
  952. intel_private.resource_valid = 1;
  953. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  954. upper_32_bits(intel_private.ifp_resource.start));
  955. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  956. } else {
  957. u64 l64;
  958. temp_lo &= ~0x1;
  959. l64 = ((u64)temp_hi << 32) | temp_lo;
  960. intel_private.resource_valid = 1;
  961. intel_private.ifp_resource.start = l64;
  962. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  963. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  964. /* some BIOSes reserve this area in a pnp some don't */
  965. if (ret)
  966. intel_private.resource_valid = 0;
  967. }
  968. }
  969. static void intel_i9xx_setup_flush(void)
  970. {
  971. /* return if already configured */
  972. if (intel_private.ifp_resource.start)
  973. return;
  974. if (INTEL_GTT_GEN == 6)
  975. return;
  976. /* setup a resource for this object */
  977. intel_private.ifp_resource.name = "Intel Flush Page";
  978. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  979. /* Setup chipset flush for 915 */
  980. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  981. intel_i965_g33_setup_chipset_flush();
  982. } else {
  983. intel_i915_setup_chipset_flush();
  984. }
  985. if (intel_private.ifp_resource.start)
  986. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  987. if (!intel_private.i9xx_flush_page)
  988. dev_err(&intel_private.pcidev->dev,
  989. "can't ioremap flush page - no chipset flushing\n");
  990. }
  991. static void i9xx_chipset_flush(void)
  992. {
  993. if (intel_private.i9xx_flush_page)
  994. writel(1, intel_private.i9xx_flush_page);
  995. }
  996. static void i965_write_entry(dma_addr_t addr, unsigned int entry,
  997. unsigned int flags)
  998. {
  999. /* Shift high bits down */
  1000. addr |= (addr >> 28) & 0xf0;
  1001. writel(addr | I810_PTE_VALID, intel_private.gtt + entry);
  1002. }
  1003. static bool gen6_check_flags(unsigned int flags)
  1004. {
  1005. return true;
  1006. }
  1007. static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
  1008. unsigned int flags)
  1009. {
  1010. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  1011. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  1012. u32 pte_flags;
  1013. if (type_mask == AGP_USER_UNCACHED_MEMORY)
  1014. pte_flags = GEN6_PTE_UNCACHED;
  1015. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
  1016. pte_flags = GEN6_PTE_LLC;
  1017. if (gfdt)
  1018. pte_flags |= GEN6_PTE_GFDT;
  1019. } else { /* set 'normal'/'cached' to LLC by default */
  1020. pte_flags = GEN6_PTE_LLC_MLC;
  1021. if (gfdt)
  1022. pte_flags |= GEN6_PTE_GFDT;
  1023. }
  1024. /* gen6 has bit11-4 for physical addr bit39-32 */
  1025. addr |= (addr >> 28) & 0xff0;
  1026. writel(addr | pte_flags, intel_private.gtt + entry);
  1027. }
  1028. static int i9xx_setup(void)
  1029. {
  1030. u32 reg_addr;
  1031. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  1032. reg_addr &= 0xfff80000;
  1033. intel_private.registers = ioremap(reg_addr, 128 * 4096);
  1034. if (!intel_private.registers)
  1035. return -ENOMEM;
  1036. if (INTEL_GTT_GEN == 3) {
  1037. u32 gtt_addr;
  1038. pci_read_config_dword(intel_private.pcidev,
  1039. I915_PTEADDR, &gtt_addr);
  1040. intel_private.gtt_bus_addr = gtt_addr;
  1041. } else {
  1042. u32 gtt_offset;
  1043. switch (INTEL_GTT_GEN) {
  1044. case 5:
  1045. case 6:
  1046. gtt_offset = MB(2);
  1047. break;
  1048. case 4:
  1049. default:
  1050. gtt_offset = KB(512);
  1051. break;
  1052. }
  1053. intel_private.gtt_bus_addr = reg_addr + gtt_offset;
  1054. }
  1055. intel_private.pte_bus_addr =
  1056. readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1057. intel_i9xx_setup_flush();
  1058. return 0;
  1059. }
  1060. static const struct agp_bridge_driver intel_810_driver = {
  1061. .owner = THIS_MODULE,
  1062. .aperture_sizes = intel_i810_sizes,
  1063. .size_type = FIXED_APER_SIZE,
  1064. .num_aperture_sizes = 2,
  1065. .needs_scratch_page = true,
  1066. .configure = intel_i810_configure,
  1067. .fetch_size = intel_i810_fetch_size,
  1068. .cleanup = intel_i810_cleanup,
  1069. .mask_memory = intel_i810_mask_memory,
  1070. .masks = intel_i810_masks,
  1071. .agp_enable = intel_fake_agp_enable,
  1072. .cache_flush = global_cache_flush,
  1073. .create_gatt_table = agp_generic_create_gatt_table,
  1074. .free_gatt_table = agp_generic_free_gatt_table,
  1075. .insert_memory = intel_i810_insert_entries,
  1076. .remove_memory = intel_i810_remove_entries,
  1077. .alloc_by_type = intel_i810_alloc_by_type,
  1078. .free_by_type = intel_i810_free_by_type,
  1079. .agp_alloc_page = agp_generic_alloc_page,
  1080. .agp_alloc_pages = agp_generic_alloc_pages,
  1081. .agp_destroy_page = agp_generic_destroy_page,
  1082. .agp_destroy_pages = agp_generic_destroy_pages,
  1083. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1084. };
  1085. static const struct agp_bridge_driver intel_fake_agp_driver = {
  1086. .owner = THIS_MODULE,
  1087. .size_type = FIXED_APER_SIZE,
  1088. .aperture_sizes = intel_fake_agp_sizes,
  1089. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1090. .configure = intel_fake_agp_configure,
  1091. .fetch_size = intel_fake_agp_fetch_size,
  1092. .cleanup = intel_gtt_cleanup,
  1093. .agp_enable = intel_fake_agp_enable,
  1094. .cache_flush = global_cache_flush,
  1095. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1096. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1097. .insert_memory = intel_fake_agp_insert_entries,
  1098. .remove_memory = intel_fake_agp_remove_entries,
  1099. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1100. .free_by_type = intel_i810_free_by_type,
  1101. .agp_alloc_page = agp_generic_alloc_page,
  1102. .agp_alloc_pages = agp_generic_alloc_pages,
  1103. .agp_destroy_page = agp_generic_destroy_page,
  1104. .agp_destroy_pages = agp_generic_destroy_pages,
  1105. .chipset_flush = intel_fake_agp_chipset_flush,
  1106. };
  1107. static const struct intel_gtt_driver i81x_gtt_driver = {
  1108. .gen = 1,
  1109. };
  1110. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1111. .gen = 2,
  1112. .setup = i830_setup,
  1113. .write_entry = i830_write_entry,
  1114. .check_flags = i830_check_flags,
  1115. .chipset_flush = i830_chipset_flush,
  1116. };
  1117. static const struct intel_gtt_driver i915_gtt_driver = {
  1118. .gen = 3,
  1119. .setup = i9xx_setup,
  1120. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  1121. .write_entry = i830_write_entry,
  1122. .check_flags = i830_check_flags,
  1123. .chipset_flush = i9xx_chipset_flush,
  1124. };
  1125. static const struct intel_gtt_driver g33_gtt_driver = {
  1126. .gen = 3,
  1127. .is_g33 = 1,
  1128. .setup = i9xx_setup,
  1129. .write_entry = i965_write_entry,
  1130. .check_flags = i830_check_flags,
  1131. .chipset_flush = i9xx_chipset_flush,
  1132. };
  1133. static const struct intel_gtt_driver pineview_gtt_driver = {
  1134. .gen = 3,
  1135. .is_pineview = 1, .is_g33 = 1,
  1136. .setup = i9xx_setup,
  1137. .write_entry = i965_write_entry,
  1138. .check_flags = i830_check_flags,
  1139. .chipset_flush = i9xx_chipset_flush,
  1140. };
  1141. static const struct intel_gtt_driver i965_gtt_driver = {
  1142. .gen = 4,
  1143. .setup = i9xx_setup,
  1144. .write_entry = i965_write_entry,
  1145. .check_flags = i830_check_flags,
  1146. .chipset_flush = i9xx_chipset_flush,
  1147. };
  1148. static const struct intel_gtt_driver g4x_gtt_driver = {
  1149. .gen = 5,
  1150. .setup = i9xx_setup,
  1151. .write_entry = i965_write_entry,
  1152. .check_flags = i830_check_flags,
  1153. .chipset_flush = i9xx_chipset_flush,
  1154. };
  1155. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1156. .gen = 5,
  1157. .is_ironlake = 1,
  1158. .setup = i9xx_setup,
  1159. .write_entry = i965_write_entry,
  1160. .check_flags = i830_check_flags,
  1161. .chipset_flush = i9xx_chipset_flush,
  1162. };
  1163. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1164. .gen = 6,
  1165. .setup = i9xx_setup,
  1166. .write_entry = gen6_write_entry,
  1167. .check_flags = gen6_check_flags,
  1168. .chipset_flush = i9xx_chipset_flush,
  1169. };
  1170. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1171. * driver and gmch_driver must be non-null, and find_gmch will determine
  1172. * which one should be used if a gmch_chip_id is present.
  1173. */
  1174. static const struct intel_gtt_driver_description {
  1175. unsigned int gmch_chip_id;
  1176. char *name;
  1177. const struct agp_bridge_driver *gmch_driver;
  1178. const struct intel_gtt_driver *gtt_driver;
  1179. } intel_gtt_chipsets[] = {
  1180. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver,
  1181. &i81x_gtt_driver},
  1182. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver,
  1183. &i81x_gtt_driver},
  1184. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver,
  1185. &i81x_gtt_driver},
  1186. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver,
  1187. &i81x_gtt_driver},
  1188. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1189. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1190. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
  1191. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1192. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1193. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1194. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1195. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1196. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1197. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1198. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1199. &intel_fake_agp_driver, &i915_gtt_driver },
  1200. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1201. &intel_fake_agp_driver, &i915_gtt_driver },
  1202. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1203. &intel_fake_agp_driver, &i915_gtt_driver },
  1204. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1205. &intel_fake_agp_driver, &i915_gtt_driver },
  1206. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1207. &intel_fake_agp_driver, &i915_gtt_driver },
  1208. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1209. &intel_fake_agp_driver, &i915_gtt_driver },
  1210. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1211. &intel_fake_agp_driver, &i965_gtt_driver },
  1212. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1213. &intel_fake_agp_driver, &i965_gtt_driver },
  1214. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1215. &intel_fake_agp_driver, &i965_gtt_driver },
  1216. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1217. &intel_fake_agp_driver, &i965_gtt_driver },
  1218. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1219. &intel_fake_agp_driver, &i965_gtt_driver },
  1220. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1221. &intel_fake_agp_driver, &i965_gtt_driver },
  1222. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1223. &intel_fake_agp_driver, &g33_gtt_driver },
  1224. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1225. &intel_fake_agp_driver, &g33_gtt_driver },
  1226. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1227. &intel_fake_agp_driver, &g33_gtt_driver },
  1228. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1229. &intel_fake_agp_driver, &pineview_gtt_driver },
  1230. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1231. &intel_fake_agp_driver, &pineview_gtt_driver },
  1232. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1233. &intel_fake_agp_driver, &g4x_gtt_driver },
  1234. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1235. &intel_fake_agp_driver, &g4x_gtt_driver },
  1236. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1237. &intel_fake_agp_driver, &g4x_gtt_driver },
  1238. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1239. &intel_fake_agp_driver, &g4x_gtt_driver },
  1240. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1241. &intel_fake_agp_driver, &g4x_gtt_driver },
  1242. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1243. &intel_fake_agp_driver, &g4x_gtt_driver },
  1244. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1245. &intel_fake_agp_driver, &g4x_gtt_driver },
  1246. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1247. "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
  1248. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1249. "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
  1250. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1251. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1252. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1253. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1254. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1255. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1256. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1257. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1258. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1259. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1260. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1261. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1262. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1263. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1264. { 0, NULL, NULL }
  1265. };
  1266. static int find_gmch(u16 device)
  1267. {
  1268. struct pci_dev *gmch_device;
  1269. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1270. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1271. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1272. device, gmch_device);
  1273. }
  1274. if (!gmch_device)
  1275. return 0;
  1276. intel_private.pcidev = gmch_device;
  1277. return 1;
  1278. }
  1279. int intel_gmch_probe(struct pci_dev *pdev,
  1280. struct agp_bridge_data *bridge)
  1281. {
  1282. int i, mask;
  1283. bridge->driver = NULL;
  1284. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1285. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1286. bridge->driver =
  1287. intel_gtt_chipsets[i].gmch_driver;
  1288. intel_private.driver =
  1289. intel_gtt_chipsets[i].gtt_driver;
  1290. break;
  1291. }
  1292. }
  1293. if (!bridge->driver)
  1294. return 0;
  1295. bridge->dev_private_data = &intel_private;
  1296. bridge->dev = pdev;
  1297. intel_private.bridge_dev = pci_dev_get(pdev);
  1298. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1299. if (intel_private.driver->write_entry == gen6_write_entry)
  1300. mask = 40;
  1301. else if (intel_private.driver->write_entry == i965_write_entry)
  1302. mask = 36;
  1303. else
  1304. mask = 32;
  1305. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1306. dev_err(&intel_private.pcidev->dev,
  1307. "set gfx device dma mask %d-bit failed!\n", mask);
  1308. else
  1309. pci_set_consistent_dma_mask(intel_private.pcidev,
  1310. DMA_BIT_MASK(mask));
  1311. if (bridge->driver == &intel_810_driver)
  1312. return 1;
  1313. if (intel_gtt_init() != 0)
  1314. return 0;
  1315. return 1;
  1316. }
  1317. EXPORT_SYMBOL(intel_gmch_probe);
  1318. struct intel_gtt *intel_gtt_get(void)
  1319. {
  1320. return &intel_private.base;
  1321. }
  1322. EXPORT_SYMBOL(intel_gtt_get);
  1323. void intel_gmch_remove(struct pci_dev *pdev)
  1324. {
  1325. if (intel_private.pcidev)
  1326. pci_dev_put(intel_private.pcidev);
  1327. if (intel_private.bridge_dev)
  1328. pci_dev_put(intel_private.bridge_dev);
  1329. }
  1330. EXPORT_SYMBOL(intel_gmch_remove);
  1331. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1332. MODULE_LICENSE("GPL and additional rights");