dm365.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969
  1. /*
  2. * TI DaVinci DM365 chip specific setup
  3. *
  4. * Copyright (C) 2009 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation version 2.
  9. *
  10. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  11. * kind, whether express or implied; without even the implied warranty
  12. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/clk.h>
  18. #include <linux/serial_8250.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/dma-mapping.h>
  21. #include <linux/gpio.h>
  22. #include <asm/mach/map.h>
  23. #include <mach/dm365.h>
  24. #include <mach/clock.h>
  25. #include <mach/cputype.h>
  26. #include <mach/edma.h>
  27. #include <mach/psc.h>
  28. #include <mach/mux.h>
  29. #include <mach/irqs.h>
  30. #include <mach/time.h>
  31. #include <mach/serial.h>
  32. #include <mach/common.h>
  33. #include <mach/asp.h>
  34. #include "clock.h"
  35. #include "mux.h"
  36. #define DM365_REF_FREQ 24000000 /* 24 MHz on the DM365 EVM */
  37. static struct pll_data pll1_data = {
  38. .num = 1,
  39. .phys_base = DAVINCI_PLL1_BASE,
  40. .flags = PLL_HAS_POSTDIV | PLL_HAS_PREDIV,
  41. };
  42. static struct pll_data pll2_data = {
  43. .num = 2,
  44. .phys_base = DAVINCI_PLL2_BASE,
  45. .flags = PLL_HAS_POSTDIV | PLL_HAS_PREDIV,
  46. };
  47. static struct clk ref_clk = {
  48. .name = "ref_clk",
  49. .rate = DM365_REF_FREQ,
  50. };
  51. static struct clk pll1_clk = {
  52. .name = "pll1",
  53. .parent = &ref_clk,
  54. .flags = CLK_PLL,
  55. .pll_data = &pll1_data,
  56. };
  57. static struct clk pll1_aux_clk = {
  58. .name = "pll1_aux_clk",
  59. .parent = &pll1_clk,
  60. .flags = CLK_PLL | PRE_PLL,
  61. };
  62. static struct clk pll1_sysclkbp = {
  63. .name = "pll1_sysclkbp",
  64. .parent = &pll1_clk,
  65. .flags = CLK_PLL | PRE_PLL,
  66. .div_reg = BPDIV
  67. };
  68. static struct clk clkout0_clk = {
  69. .name = "clkout0",
  70. .parent = &pll1_clk,
  71. .flags = CLK_PLL | PRE_PLL,
  72. };
  73. static struct clk pll1_sysclk1 = {
  74. .name = "pll1_sysclk1",
  75. .parent = &pll1_clk,
  76. .flags = CLK_PLL,
  77. .div_reg = PLLDIV1,
  78. };
  79. static struct clk pll1_sysclk2 = {
  80. .name = "pll1_sysclk2",
  81. .parent = &pll1_clk,
  82. .flags = CLK_PLL,
  83. .div_reg = PLLDIV2,
  84. };
  85. static struct clk pll1_sysclk3 = {
  86. .name = "pll1_sysclk3",
  87. .parent = &pll1_clk,
  88. .flags = CLK_PLL,
  89. .div_reg = PLLDIV3,
  90. };
  91. static struct clk pll1_sysclk4 = {
  92. .name = "pll1_sysclk4",
  93. .parent = &pll1_clk,
  94. .flags = CLK_PLL,
  95. .div_reg = PLLDIV4,
  96. };
  97. static struct clk pll1_sysclk5 = {
  98. .name = "pll1_sysclk5",
  99. .parent = &pll1_clk,
  100. .flags = CLK_PLL,
  101. .div_reg = PLLDIV5,
  102. };
  103. static struct clk pll1_sysclk6 = {
  104. .name = "pll1_sysclk6",
  105. .parent = &pll1_clk,
  106. .flags = CLK_PLL,
  107. .div_reg = PLLDIV6,
  108. };
  109. static struct clk pll1_sysclk7 = {
  110. .name = "pll1_sysclk7",
  111. .parent = &pll1_clk,
  112. .flags = CLK_PLL,
  113. .div_reg = PLLDIV7,
  114. };
  115. static struct clk pll1_sysclk8 = {
  116. .name = "pll1_sysclk8",
  117. .parent = &pll1_clk,
  118. .flags = CLK_PLL,
  119. .div_reg = PLLDIV8,
  120. };
  121. static struct clk pll1_sysclk9 = {
  122. .name = "pll1_sysclk9",
  123. .parent = &pll1_clk,
  124. .flags = CLK_PLL,
  125. .div_reg = PLLDIV9,
  126. };
  127. static struct clk pll2_clk = {
  128. .name = "pll2",
  129. .parent = &ref_clk,
  130. .flags = CLK_PLL,
  131. .pll_data = &pll2_data,
  132. };
  133. static struct clk pll2_aux_clk = {
  134. .name = "pll2_aux_clk",
  135. .parent = &pll2_clk,
  136. .flags = CLK_PLL | PRE_PLL,
  137. };
  138. static struct clk clkout1_clk = {
  139. .name = "clkout1",
  140. .parent = &pll2_clk,
  141. .flags = CLK_PLL | PRE_PLL,
  142. };
  143. static struct clk pll2_sysclk1 = {
  144. .name = "pll2_sysclk1",
  145. .parent = &pll2_clk,
  146. .flags = CLK_PLL,
  147. .div_reg = PLLDIV1,
  148. };
  149. static struct clk pll2_sysclk2 = {
  150. .name = "pll2_sysclk2",
  151. .parent = &pll2_clk,
  152. .flags = CLK_PLL,
  153. .div_reg = PLLDIV2,
  154. };
  155. static struct clk pll2_sysclk3 = {
  156. .name = "pll2_sysclk3",
  157. .parent = &pll2_clk,
  158. .flags = CLK_PLL,
  159. .div_reg = PLLDIV3,
  160. };
  161. static struct clk pll2_sysclk4 = {
  162. .name = "pll2_sysclk4",
  163. .parent = &pll2_clk,
  164. .flags = CLK_PLL,
  165. .div_reg = PLLDIV4,
  166. };
  167. static struct clk pll2_sysclk5 = {
  168. .name = "pll2_sysclk5",
  169. .parent = &pll2_clk,
  170. .flags = CLK_PLL,
  171. .div_reg = PLLDIV5,
  172. };
  173. static struct clk pll2_sysclk6 = {
  174. .name = "pll2_sysclk6",
  175. .parent = &pll2_clk,
  176. .flags = CLK_PLL,
  177. .div_reg = PLLDIV6,
  178. };
  179. static struct clk pll2_sysclk7 = {
  180. .name = "pll2_sysclk7",
  181. .parent = &pll2_clk,
  182. .flags = CLK_PLL,
  183. .div_reg = PLLDIV7,
  184. };
  185. static struct clk pll2_sysclk8 = {
  186. .name = "pll2_sysclk8",
  187. .parent = &pll2_clk,
  188. .flags = CLK_PLL,
  189. .div_reg = PLLDIV8,
  190. };
  191. static struct clk pll2_sysclk9 = {
  192. .name = "pll2_sysclk9",
  193. .parent = &pll2_clk,
  194. .flags = CLK_PLL,
  195. .div_reg = PLLDIV9,
  196. };
  197. static struct clk vpss_dac_clk = {
  198. .name = "vpss_dac",
  199. .parent = &pll1_sysclk3,
  200. .lpsc = DM365_LPSC_DAC_CLK,
  201. };
  202. static struct clk vpss_master_clk = {
  203. .name = "vpss_master",
  204. .parent = &pll1_sysclk5,
  205. .lpsc = DM365_LPSC_VPSSMSTR,
  206. .flags = CLK_PSC,
  207. };
  208. static struct clk arm_clk = {
  209. .name = "arm_clk",
  210. .parent = &pll2_sysclk2,
  211. .lpsc = DAVINCI_LPSC_ARM,
  212. .flags = ALWAYS_ENABLED,
  213. };
  214. static struct clk uart0_clk = {
  215. .name = "uart0",
  216. .parent = &pll1_aux_clk,
  217. .lpsc = DAVINCI_LPSC_UART0,
  218. };
  219. static struct clk uart1_clk = {
  220. .name = "uart1",
  221. .parent = &pll1_sysclk4,
  222. .lpsc = DAVINCI_LPSC_UART1,
  223. };
  224. static struct clk i2c_clk = {
  225. .name = "i2c",
  226. .parent = &pll1_aux_clk,
  227. .lpsc = DAVINCI_LPSC_I2C,
  228. };
  229. static struct clk mmcsd0_clk = {
  230. .name = "mmcsd0",
  231. .parent = &pll1_sysclk8,
  232. .lpsc = DAVINCI_LPSC_MMC_SD,
  233. };
  234. static struct clk mmcsd1_clk = {
  235. .name = "mmcsd1",
  236. .parent = &pll1_sysclk4,
  237. .lpsc = DM365_LPSC_MMC_SD1,
  238. };
  239. static struct clk spi0_clk = {
  240. .name = "spi0",
  241. .parent = &pll1_sysclk4,
  242. .lpsc = DAVINCI_LPSC_SPI,
  243. };
  244. static struct clk spi1_clk = {
  245. .name = "spi1",
  246. .parent = &pll1_sysclk4,
  247. .lpsc = DM365_LPSC_SPI1,
  248. };
  249. static struct clk spi2_clk = {
  250. .name = "spi2",
  251. .parent = &pll1_sysclk4,
  252. .lpsc = DM365_LPSC_SPI2,
  253. };
  254. static struct clk spi3_clk = {
  255. .name = "spi3",
  256. .parent = &pll1_sysclk4,
  257. .lpsc = DM365_LPSC_SPI3,
  258. };
  259. static struct clk spi4_clk = {
  260. .name = "spi4",
  261. .parent = &pll1_aux_clk,
  262. .lpsc = DM365_LPSC_SPI4,
  263. };
  264. static struct clk gpio_clk = {
  265. .name = "gpio",
  266. .parent = &pll1_sysclk4,
  267. .lpsc = DAVINCI_LPSC_GPIO,
  268. };
  269. static struct clk aemif_clk = {
  270. .name = "aemif",
  271. .parent = &pll1_sysclk4,
  272. .lpsc = DAVINCI_LPSC_AEMIF,
  273. };
  274. static struct clk pwm0_clk = {
  275. .name = "pwm0",
  276. .parent = &pll1_aux_clk,
  277. .lpsc = DAVINCI_LPSC_PWM0,
  278. };
  279. static struct clk pwm1_clk = {
  280. .name = "pwm1",
  281. .parent = &pll1_aux_clk,
  282. .lpsc = DAVINCI_LPSC_PWM1,
  283. };
  284. static struct clk pwm2_clk = {
  285. .name = "pwm2",
  286. .parent = &pll1_aux_clk,
  287. .lpsc = DAVINCI_LPSC_PWM2,
  288. };
  289. static struct clk pwm3_clk = {
  290. .name = "pwm3",
  291. .parent = &ref_clk,
  292. .lpsc = DM365_LPSC_PWM3,
  293. };
  294. static struct clk timer0_clk = {
  295. .name = "timer0",
  296. .parent = &pll1_aux_clk,
  297. .lpsc = DAVINCI_LPSC_TIMER0,
  298. };
  299. static struct clk timer1_clk = {
  300. .name = "timer1",
  301. .parent = &pll1_aux_clk,
  302. .lpsc = DAVINCI_LPSC_TIMER1,
  303. };
  304. static struct clk timer2_clk = {
  305. .name = "timer2",
  306. .parent = &pll1_aux_clk,
  307. .lpsc = DAVINCI_LPSC_TIMER2,
  308. .usecount = 1,
  309. };
  310. static struct clk timer3_clk = {
  311. .name = "timer3",
  312. .parent = &pll1_aux_clk,
  313. .lpsc = DM365_LPSC_TIMER3,
  314. };
  315. static struct clk usb_clk = {
  316. .name = "usb",
  317. .parent = &pll1_aux_clk,
  318. .lpsc = DAVINCI_LPSC_USB,
  319. };
  320. static struct clk emac_clk = {
  321. .name = "emac",
  322. .parent = &pll1_sysclk4,
  323. .lpsc = DM365_LPSC_EMAC,
  324. };
  325. static struct clk voicecodec_clk = {
  326. .name = "voice_codec",
  327. .parent = &pll2_sysclk4,
  328. .lpsc = DM365_LPSC_VOICE_CODEC,
  329. };
  330. static struct clk asp0_clk = {
  331. .name = "asp0",
  332. .parent = &pll1_sysclk4,
  333. .lpsc = DM365_LPSC_McBSP1,
  334. };
  335. static struct clk rto_clk = {
  336. .name = "rto",
  337. .parent = &pll1_sysclk4,
  338. .lpsc = DM365_LPSC_RTO,
  339. };
  340. static struct clk mjcp_clk = {
  341. .name = "mjcp",
  342. .parent = &pll1_sysclk3,
  343. .lpsc = DM365_LPSC_MJCP,
  344. };
  345. static struct davinci_clk dm365_clks[] = {
  346. CLK(NULL, "ref", &ref_clk),
  347. CLK(NULL, "pll1", &pll1_clk),
  348. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  349. CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
  350. CLK(NULL, "clkout0", &clkout0_clk),
  351. CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
  352. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  353. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  354. CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
  355. CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
  356. CLK(NULL, "pll1_sysclk6", &pll1_sysclk6),
  357. CLK(NULL, "pll1_sysclk7", &pll1_sysclk7),
  358. CLK(NULL, "pll1_sysclk8", &pll1_sysclk8),
  359. CLK(NULL, "pll1_sysclk9", &pll1_sysclk9),
  360. CLK(NULL, "pll2", &pll2_clk),
  361. CLK(NULL, "pll2_aux", &pll2_aux_clk),
  362. CLK(NULL, "clkout1", &clkout1_clk),
  363. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  364. CLK(NULL, "pll2_sysclk2", &pll2_sysclk2),
  365. CLK(NULL, "pll2_sysclk3", &pll2_sysclk3),
  366. CLK(NULL, "pll2_sysclk4", &pll2_sysclk4),
  367. CLK(NULL, "pll2_sysclk5", &pll2_sysclk5),
  368. CLK(NULL, "pll2_sysclk6", &pll2_sysclk6),
  369. CLK(NULL, "pll2_sysclk7", &pll2_sysclk7),
  370. CLK(NULL, "pll2_sysclk8", &pll2_sysclk8),
  371. CLK(NULL, "pll2_sysclk9", &pll2_sysclk9),
  372. CLK(NULL, "vpss_dac", &vpss_dac_clk),
  373. CLK(NULL, "vpss_master", &vpss_master_clk),
  374. CLK(NULL, "arm", &arm_clk),
  375. CLK(NULL, "uart0", &uart0_clk),
  376. CLK(NULL, "uart1", &uart1_clk),
  377. CLK("i2c_davinci.1", NULL, &i2c_clk),
  378. CLK("davinci_mmc.0", NULL, &mmcsd0_clk),
  379. CLK("davinci_mmc.1", NULL, &mmcsd1_clk),
  380. CLK("spi_davinci.0", NULL, &spi0_clk),
  381. CLK("spi_davinci.1", NULL, &spi1_clk),
  382. CLK("spi_davinci.2", NULL, &spi2_clk),
  383. CLK("spi_davinci.3", NULL, &spi3_clk),
  384. CLK("spi_davinci.4", NULL, &spi4_clk),
  385. CLK(NULL, "gpio", &gpio_clk),
  386. CLK(NULL, "aemif", &aemif_clk),
  387. CLK(NULL, "pwm0", &pwm0_clk),
  388. CLK(NULL, "pwm1", &pwm1_clk),
  389. CLK(NULL, "pwm2", &pwm2_clk),
  390. CLK(NULL, "pwm3", &pwm3_clk),
  391. CLK(NULL, "timer0", &timer0_clk),
  392. CLK(NULL, "timer1", &timer1_clk),
  393. CLK("watchdog", NULL, &timer2_clk),
  394. CLK(NULL, "timer3", &timer3_clk),
  395. CLK(NULL, "usb", &usb_clk),
  396. CLK("davinci_emac.1", NULL, &emac_clk),
  397. CLK("voice_codec", NULL, &voicecodec_clk),
  398. CLK("davinci-asp.0", NULL, &asp0_clk),
  399. CLK(NULL, "rto", &rto_clk),
  400. CLK(NULL, "mjcp", &mjcp_clk),
  401. CLK(NULL, NULL, NULL),
  402. };
  403. /*----------------------------------------------------------------------*/
  404. #define PINMUX0 0x00
  405. #define PINMUX1 0x04
  406. #define PINMUX2 0x08
  407. #define PINMUX3 0x0c
  408. #define PINMUX4 0x10
  409. #define INTMUX 0x18
  410. #define EVTMUX 0x1c
  411. static const struct mux_config dm365_pins[] = {
  412. #ifdef CONFIG_DAVINCI_MUX
  413. MUX_CFG(DM365, MMCSD0, 0, 24, 1, 0, false)
  414. MUX_CFG(DM365, SD1_CLK, 0, 16, 3, 1, false)
  415. MUX_CFG(DM365, SD1_CMD, 4, 30, 3, 1, false)
  416. MUX_CFG(DM365, SD1_DATA3, 4, 28, 3, 1, false)
  417. MUX_CFG(DM365, SD1_DATA2, 4, 26, 3, 1, false)
  418. MUX_CFG(DM365, SD1_DATA1, 4, 24, 3, 1, false)
  419. MUX_CFG(DM365, SD1_DATA0, 4, 22, 3, 1, false)
  420. MUX_CFG(DM365, I2C_SDA, 3, 23, 3, 2, false)
  421. MUX_CFG(DM365, I2C_SCL, 3, 21, 3, 2, false)
  422. MUX_CFG(DM365, AEMIF_AR, 2, 0, 3, 1, false)
  423. MUX_CFG(DM365, AEMIF_A3, 2, 2, 3, 1, false)
  424. MUX_CFG(DM365, AEMIF_A7, 2, 4, 3, 1, false)
  425. MUX_CFG(DM365, AEMIF_D15_8, 2, 6, 1, 1, false)
  426. MUX_CFG(DM365, AEMIF_CE0, 2, 7, 1, 0, false)
  427. MUX_CFG(DM365, MCBSP0_BDX, 0, 23, 1, 1, false)
  428. MUX_CFG(DM365, MCBSP0_X, 0, 22, 1, 1, false)
  429. MUX_CFG(DM365, MCBSP0_BFSX, 0, 21, 1, 1, false)
  430. MUX_CFG(DM365, MCBSP0_BDR, 0, 20, 1, 1, false)
  431. MUX_CFG(DM365, MCBSP0_R, 0, 19, 1, 1, false)
  432. MUX_CFG(DM365, MCBSP0_BFSR, 0, 18, 1, 1, false)
  433. MUX_CFG(DM365, SPI0_SCLK, 3, 28, 1, 1, false)
  434. MUX_CFG(DM365, SPI0_SDI, 3, 26, 3, 1, false)
  435. MUX_CFG(DM365, SPI0_SDO, 3, 25, 1, 1, false)
  436. MUX_CFG(DM365, SPI0_SDENA0, 3, 29, 3, 1, false)
  437. MUX_CFG(DM365, SPI0_SDENA1, 3, 26, 3, 2, false)
  438. MUX_CFG(DM365, UART0_RXD, 3, 20, 1, 1, false)
  439. MUX_CFG(DM365, UART0_TXD, 3, 19, 1, 1, false)
  440. MUX_CFG(DM365, UART1_RXD, 3, 17, 3, 2, false)
  441. MUX_CFG(DM365, UART1_TXD, 3, 15, 3, 2, false)
  442. MUX_CFG(DM365, UART1_RTS, 3, 23, 3, 1, false)
  443. MUX_CFG(DM365, UART1_CTS, 3, 21, 3, 1, false)
  444. MUX_CFG(DM365, EMAC_TX_EN, 3, 17, 3, 1, false)
  445. MUX_CFG(DM365, EMAC_TX_CLK, 3, 15, 3, 1, false)
  446. MUX_CFG(DM365, EMAC_COL, 3, 14, 1, 1, false)
  447. MUX_CFG(DM365, EMAC_TXD3, 3, 13, 1, 1, false)
  448. MUX_CFG(DM365, EMAC_TXD2, 3, 12, 1, 1, false)
  449. MUX_CFG(DM365, EMAC_TXD1, 3, 11, 1, 1, false)
  450. MUX_CFG(DM365, EMAC_TXD0, 3, 10, 1, 1, false)
  451. MUX_CFG(DM365, EMAC_RXD3, 3, 9, 1, 1, false)
  452. MUX_CFG(DM365, EMAC_RXD2, 3, 8, 1, 1, false)
  453. MUX_CFG(DM365, EMAC_RXD1, 3, 7, 1, 1, false)
  454. MUX_CFG(DM365, EMAC_RXD0, 3, 6, 1, 1, false)
  455. MUX_CFG(DM365, EMAC_RX_CLK, 3, 5, 1, 1, false)
  456. MUX_CFG(DM365, EMAC_RX_DV, 3, 4, 1, 1, false)
  457. MUX_CFG(DM365, EMAC_RX_ER, 3, 3, 1, 1, false)
  458. MUX_CFG(DM365, EMAC_CRS, 3, 2, 1, 1, false)
  459. MUX_CFG(DM365, EMAC_MDIO, 3, 1, 1, 1, false)
  460. MUX_CFG(DM365, EMAC_MDCLK, 3, 0, 1, 1, false)
  461. MUX_CFG(DM365, KEYPAD, 2, 0, 0x3f, 0x3f, false)
  462. MUX_CFG(DM365, PWM0, 1, 0, 3, 2, false)
  463. MUX_CFG(DM365, PWM0_G23, 3, 26, 3, 3, false)
  464. MUX_CFG(DM365, PWM1, 1, 2, 3, 2, false)
  465. MUX_CFG(DM365, PWM1_G25, 3, 29, 3, 2, false)
  466. MUX_CFG(DM365, PWM2_G87, 1, 10, 3, 2, false)
  467. MUX_CFG(DM365, PWM2_G88, 1, 8, 3, 2, false)
  468. MUX_CFG(DM365, PWM2_G89, 1, 6, 3, 2, false)
  469. MUX_CFG(DM365, PWM2_G90, 1, 4, 3, 2, false)
  470. MUX_CFG(DM365, PWM3_G80, 1, 20, 3, 3, false)
  471. MUX_CFG(DM365, PWM3_G81, 1, 18, 3, 3, false)
  472. MUX_CFG(DM365, PWM3_G85, 1, 14, 3, 2, false)
  473. MUX_CFG(DM365, PWM3_G86, 1, 12, 3, 2, false)
  474. MUX_CFG(DM365, SPI1_SCLK, 4, 2, 3, 1, false)
  475. MUX_CFG(DM365, SPI1_SDI, 3, 31, 1, 1, false)
  476. MUX_CFG(DM365, SPI1_SDO, 4, 0, 3, 1, false)
  477. MUX_CFG(DM365, SPI1_SDENA0, 4, 4, 3, 1, false)
  478. MUX_CFG(DM365, SPI1_SDENA1, 4, 0, 3, 2, false)
  479. MUX_CFG(DM365, SPI2_SCLK, 4, 10, 3, 1, false)
  480. MUX_CFG(DM365, SPI2_SDI, 4, 6, 3, 1, false)
  481. MUX_CFG(DM365, SPI2_SDO, 4, 8, 3, 1, false)
  482. MUX_CFG(DM365, SPI2_SDENA0, 4, 12, 3, 1, false)
  483. MUX_CFG(DM365, SPI2_SDENA1, 4, 8, 3, 2, false)
  484. MUX_CFG(DM365, SPI3_SCLK, 0, 0, 3, 2, false)
  485. MUX_CFG(DM365, SPI3_SDI, 0, 2, 3, 2, false)
  486. MUX_CFG(DM365, SPI3_SDO, 0, 6, 3, 2, false)
  487. MUX_CFG(DM365, SPI3_SDENA0, 0, 4, 3, 2, false)
  488. MUX_CFG(DM365, SPI3_SDENA1, 0, 6, 3, 3, false)
  489. MUX_CFG(DM365, SPI4_SCLK, 4, 18, 3, 1, false)
  490. MUX_CFG(DM365, SPI4_SDI, 4, 14, 3, 1, false)
  491. MUX_CFG(DM365, SPI4_SDO, 4, 16, 3, 1, false)
  492. MUX_CFG(DM365, SPI4_SDENA0, 4, 20, 3, 1, false)
  493. MUX_CFG(DM365, SPI4_SDENA1, 4, 16, 3, 2, false)
  494. MUX_CFG(DM365, GPIO20, 3, 21, 3, 0, false)
  495. MUX_CFG(DM365, GPIO33, 4, 12, 3, 0, false)
  496. MUX_CFG(DM365, GPIO40, 4, 26, 3, 0, false)
  497. MUX_CFG(DM365, VOUT_FIELD, 1, 18, 3, 1, false)
  498. MUX_CFG(DM365, VOUT_FIELD_G81, 1, 18, 3, 0, false)
  499. MUX_CFG(DM365, VOUT_HVSYNC, 1, 16, 1, 0, false)
  500. MUX_CFG(DM365, VOUT_COUTL_EN, 1, 0, 0xff, 0x55, false)
  501. MUX_CFG(DM365, VOUT_COUTH_EN, 1, 8, 0xff, 0x55, false)
  502. MUX_CFG(DM365, VIN_CAM_WEN, 0, 14, 3, 0, false)
  503. MUX_CFG(DM365, VIN_CAM_VD, 0, 13, 1, 0, false)
  504. MUX_CFG(DM365, VIN_CAM_HD, 0, 12, 1, 0, false)
  505. MUX_CFG(DM365, VIN_YIN4_7_EN, 0, 0, 0xff, 0, false)
  506. MUX_CFG(DM365, VIN_YIN0_3_EN, 0, 8, 0xf, 0, false)
  507. INT_CFG(DM365, INT_EDMA_CC, 2, 1, 1, false)
  508. INT_CFG(DM365, INT_EDMA_TC0_ERR, 3, 1, 1, false)
  509. INT_CFG(DM365, INT_EDMA_TC1_ERR, 4, 1, 1, false)
  510. INT_CFG(DM365, INT_EDMA_TC2_ERR, 22, 1, 1, false)
  511. INT_CFG(DM365, INT_EDMA_TC3_ERR, 23, 1, 1, false)
  512. INT_CFG(DM365, INT_PRTCSS, 10, 1, 1, false)
  513. INT_CFG(DM365, INT_EMAC_RXTHRESH, 14, 1, 1, false)
  514. INT_CFG(DM365, INT_EMAC_RXPULSE, 15, 1, 1, false)
  515. INT_CFG(DM365, INT_EMAC_TXPULSE, 16, 1, 1, false)
  516. INT_CFG(DM365, INT_EMAC_MISCPULSE, 17, 1, 1, false)
  517. INT_CFG(DM365, INT_IMX0_ENABLE, 0, 1, 0, false)
  518. INT_CFG(DM365, INT_IMX0_DISABLE, 0, 1, 1, false)
  519. INT_CFG(DM365, INT_HDVICP_ENABLE, 0, 1, 1, false)
  520. INT_CFG(DM365, INT_HDVICP_DISABLE, 0, 1, 0, false)
  521. INT_CFG(DM365, INT_IMX1_ENABLE, 24, 1, 1, false)
  522. INT_CFG(DM365, INT_IMX1_DISABLE, 24, 1, 0, false)
  523. INT_CFG(DM365, INT_NSF_ENABLE, 25, 1, 1, false)
  524. INT_CFG(DM365, INT_NSF_DISABLE, 25, 1, 0, false)
  525. EVT_CFG(DM365, EVT2_ASP_TX, 0, 1, 0, false)
  526. EVT_CFG(DM365, EVT3_ASP_RX, 1, 1, 0, false)
  527. #endif
  528. };
  529. static struct emac_platform_data dm365_emac_pdata = {
  530. .ctrl_reg_offset = DM365_EMAC_CNTRL_OFFSET,
  531. .ctrl_mod_reg_offset = DM365_EMAC_CNTRL_MOD_OFFSET,
  532. .ctrl_ram_offset = DM365_EMAC_CNTRL_RAM_OFFSET,
  533. .mdio_reg_offset = DM365_EMAC_MDIO_OFFSET,
  534. .ctrl_ram_size = DM365_EMAC_CNTRL_RAM_SIZE,
  535. .version = EMAC_VERSION_2,
  536. };
  537. static struct resource dm365_emac_resources[] = {
  538. {
  539. .start = DM365_EMAC_BASE,
  540. .end = DM365_EMAC_BASE + 0x47ff,
  541. .flags = IORESOURCE_MEM,
  542. },
  543. {
  544. .start = IRQ_DM365_EMAC_RXTHRESH,
  545. .end = IRQ_DM365_EMAC_RXTHRESH,
  546. .flags = IORESOURCE_IRQ,
  547. },
  548. {
  549. .start = IRQ_DM365_EMAC_RXPULSE,
  550. .end = IRQ_DM365_EMAC_RXPULSE,
  551. .flags = IORESOURCE_IRQ,
  552. },
  553. {
  554. .start = IRQ_DM365_EMAC_TXPULSE,
  555. .end = IRQ_DM365_EMAC_TXPULSE,
  556. .flags = IORESOURCE_IRQ,
  557. },
  558. {
  559. .start = IRQ_DM365_EMAC_MISCPULSE,
  560. .end = IRQ_DM365_EMAC_MISCPULSE,
  561. .flags = IORESOURCE_IRQ,
  562. },
  563. };
  564. static struct platform_device dm365_emac_device = {
  565. .name = "davinci_emac",
  566. .id = 1,
  567. .dev = {
  568. .platform_data = &dm365_emac_pdata,
  569. },
  570. .num_resources = ARRAY_SIZE(dm365_emac_resources),
  571. .resource = dm365_emac_resources,
  572. };
  573. static u8 dm365_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  574. [IRQ_VDINT0] = 2,
  575. [IRQ_VDINT1] = 6,
  576. [IRQ_VDINT2] = 6,
  577. [IRQ_HISTINT] = 6,
  578. [IRQ_H3AINT] = 6,
  579. [IRQ_PRVUINT] = 6,
  580. [IRQ_RSZINT] = 6,
  581. [IRQ_DM365_INSFINT] = 7,
  582. [IRQ_VENCINT] = 6,
  583. [IRQ_ASQINT] = 6,
  584. [IRQ_IMXINT] = 6,
  585. [IRQ_DM365_IMCOPINT] = 4,
  586. [IRQ_USBINT] = 4,
  587. [IRQ_DM365_RTOINT] = 7,
  588. [IRQ_DM365_TINT5] = 7,
  589. [IRQ_DM365_TINT6] = 5,
  590. [IRQ_CCINT0] = 5,
  591. [IRQ_CCERRINT] = 5,
  592. [IRQ_TCERRINT0] = 5,
  593. [IRQ_TCERRINT] = 7,
  594. [IRQ_PSCIN] = 4,
  595. [IRQ_DM365_SPINT2_1] = 7,
  596. [IRQ_DM365_TINT7] = 7,
  597. [IRQ_DM365_SDIOINT0] = 7,
  598. [IRQ_MBXINT] = 7,
  599. [IRQ_MBRINT] = 7,
  600. [IRQ_MMCINT] = 7,
  601. [IRQ_DM365_MMCINT1] = 7,
  602. [IRQ_DM365_PWMINT3] = 7,
  603. [IRQ_DDRINT] = 4,
  604. [IRQ_AEMIFINT] = 2,
  605. [IRQ_DM365_SDIOINT1] = 2,
  606. [IRQ_TINT0_TINT12] = 7,
  607. [IRQ_TINT0_TINT34] = 7,
  608. [IRQ_TINT1_TINT12] = 7,
  609. [IRQ_TINT1_TINT34] = 7,
  610. [IRQ_PWMINT0] = 7,
  611. [IRQ_PWMINT1] = 3,
  612. [IRQ_PWMINT2] = 3,
  613. [IRQ_I2C] = 3,
  614. [IRQ_UARTINT0] = 3,
  615. [IRQ_UARTINT1] = 3,
  616. [IRQ_DM365_SPIINT0_0] = 3,
  617. [IRQ_DM365_SPIINT3_0] = 3,
  618. [IRQ_DM365_GPIO0] = 3,
  619. [IRQ_DM365_GPIO1] = 7,
  620. [IRQ_DM365_GPIO2] = 4,
  621. [IRQ_DM365_GPIO3] = 4,
  622. [IRQ_DM365_GPIO4] = 7,
  623. [IRQ_DM365_GPIO5] = 7,
  624. [IRQ_DM365_GPIO6] = 7,
  625. [IRQ_DM365_GPIO7] = 7,
  626. [IRQ_DM365_EMAC_RXTHRESH] = 7,
  627. [IRQ_DM365_EMAC_RXPULSE] = 7,
  628. [IRQ_DM365_EMAC_TXPULSE] = 7,
  629. [IRQ_DM365_EMAC_MISCPULSE] = 7,
  630. [IRQ_DM365_GPIO12] = 7,
  631. [IRQ_DM365_GPIO13] = 7,
  632. [IRQ_DM365_GPIO14] = 7,
  633. [IRQ_DM365_GPIO15] = 7,
  634. [IRQ_DM365_KEYINT] = 7,
  635. [IRQ_DM365_TCERRINT2] = 7,
  636. [IRQ_DM365_TCERRINT3] = 7,
  637. [IRQ_DM365_EMUINT] = 7,
  638. };
  639. /* Four Transfer Controllers on DM365 */
  640. static const s8
  641. dm365_queue_tc_mapping[][2] = {
  642. /* {event queue no, TC no} */
  643. {0, 0},
  644. {1, 1},
  645. {2, 2},
  646. {3, 3},
  647. {-1, -1},
  648. };
  649. static const s8
  650. dm365_queue_priority_mapping[][2] = {
  651. /* {event queue no, Priority} */
  652. {0, 7},
  653. {1, 7},
  654. {2, 7},
  655. {3, 0},
  656. {-1, -1},
  657. };
  658. static struct edma_soc_info dm365_edma_info[] = {
  659. {
  660. .n_channel = 64,
  661. .n_region = 4,
  662. .n_slot = 256,
  663. .n_tc = 4,
  664. .n_cc = 1,
  665. .queue_tc_mapping = dm365_queue_tc_mapping,
  666. .queue_priority_mapping = dm365_queue_priority_mapping,
  667. .default_queue = EVENTQ_2,
  668. },
  669. };
  670. static struct resource edma_resources[] = {
  671. {
  672. .name = "edma_cc0",
  673. .start = 0x01c00000,
  674. .end = 0x01c00000 + SZ_64K - 1,
  675. .flags = IORESOURCE_MEM,
  676. },
  677. {
  678. .name = "edma_tc0",
  679. .start = 0x01c10000,
  680. .end = 0x01c10000 + SZ_1K - 1,
  681. .flags = IORESOURCE_MEM,
  682. },
  683. {
  684. .name = "edma_tc1",
  685. .start = 0x01c10400,
  686. .end = 0x01c10400 + SZ_1K - 1,
  687. .flags = IORESOURCE_MEM,
  688. },
  689. {
  690. .name = "edma_tc2",
  691. .start = 0x01c10800,
  692. .end = 0x01c10800 + SZ_1K - 1,
  693. .flags = IORESOURCE_MEM,
  694. },
  695. {
  696. .name = "edma_tc3",
  697. .start = 0x01c10c00,
  698. .end = 0x01c10c00 + SZ_1K - 1,
  699. .flags = IORESOURCE_MEM,
  700. },
  701. {
  702. .name = "edma0",
  703. .start = IRQ_CCINT0,
  704. .flags = IORESOURCE_IRQ,
  705. },
  706. {
  707. .name = "edma0_err",
  708. .start = IRQ_CCERRINT,
  709. .flags = IORESOURCE_IRQ,
  710. },
  711. /* not using TC*_ERR */
  712. };
  713. static struct platform_device dm365_edma_device = {
  714. .name = "edma",
  715. .id = 0,
  716. .dev.platform_data = dm365_edma_info,
  717. .num_resources = ARRAY_SIZE(edma_resources),
  718. .resource = edma_resources,
  719. };
  720. static struct resource dm365_asp_resources[] = {
  721. {
  722. .start = DAVINCI_DM365_ASP0_BASE,
  723. .end = DAVINCI_DM365_ASP0_BASE + SZ_8K - 1,
  724. .flags = IORESOURCE_MEM,
  725. },
  726. {
  727. .start = DAVINCI_DMA_ASP0_TX,
  728. .end = DAVINCI_DMA_ASP0_TX,
  729. .flags = IORESOURCE_DMA,
  730. },
  731. {
  732. .start = DAVINCI_DMA_ASP0_RX,
  733. .end = DAVINCI_DMA_ASP0_RX,
  734. .flags = IORESOURCE_DMA,
  735. },
  736. };
  737. static struct platform_device dm365_asp_device = {
  738. .name = "davinci-asp",
  739. .id = 0,
  740. .num_resources = ARRAY_SIZE(dm365_asp_resources),
  741. .resource = dm365_asp_resources,
  742. };
  743. static struct map_desc dm365_io_desc[] = {
  744. {
  745. .virtual = IO_VIRT,
  746. .pfn = __phys_to_pfn(IO_PHYS),
  747. .length = IO_SIZE,
  748. .type = MT_DEVICE
  749. },
  750. {
  751. .virtual = SRAM_VIRT,
  752. .pfn = __phys_to_pfn(0x00010000),
  753. .length = SZ_32K,
  754. /* MT_MEMORY_NONCACHED requires supersection alignment */
  755. .type = MT_DEVICE,
  756. },
  757. };
  758. /* Contents of JTAG ID register used to identify exact cpu type */
  759. static struct davinci_id dm365_ids[] = {
  760. {
  761. .variant = 0x0,
  762. .part_no = 0xb83e,
  763. .manufacturer = 0x017,
  764. .cpu_id = DAVINCI_CPU_ID_DM365,
  765. .name = "dm365_rev1.1",
  766. },
  767. {
  768. .variant = 0x8,
  769. .part_no = 0xb83e,
  770. .manufacturer = 0x017,
  771. .cpu_id = DAVINCI_CPU_ID_DM365,
  772. .name = "dm365_rev1.2",
  773. },
  774. };
  775. static void __iomem *dm365_psc_bases[] = {
  776. IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE),
  777. };
  778. struct davinci_timer_info dm365_timer_info = {
  779. .timers = davinci_timer_instance,
  780. .clockevent_id = T0_BOT,
  781. .clocksource_id = T0_TOP,
  782. };
  783. static struct plat_serial8250_port dm365_serial_platform_data[] = {
  784. {
  785. .mapbase = DAVINCI_UART0_BASE,
  786. .irq = IRQ_UARTINT0,
  787. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  788. UPF_IOREMAP,
  789. .iotype = UPIO_MEM,
  790. .regshift = 2,
  791. },
  792. {
  793. .mapbase = DAVINCI_UART1_BASE,
  794. .irq = IRQ_UARTINT1,
  795. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  796. UPF_IOREMAP,
  797. .iotype = UPIO_MEM,
  798. .regshift = 2,
  799. },
  800. {
  801. .flags = 0
  802. },
  803. };
  804. static struct platform_device dm365_serial_device = {
  805. .name = "serial8250",
  806. .id = PLAT8250_DEV_PLATFORM,
  807. .dev = {
  808. .platform_data = dm365_serial_platform_data,
  809. },
  810. };
  811. static struct davinci_soc_info davinci_soc_info_dm365 = {
  812. .io_desc = dm365_io_desc,
  813. .io_desc_num = ARRAY_SIZE(dm365_io_desc),
  814. .jtag_id_base = IO_ADDRESS(0x01c40028),
  815. .ids = dm365_ids,
  816. .ids_num = ARRAY_SIZE(dm365_ids),
  817. .cpu_clks = dm365_clks,
  818. .psc_bases = dm365_psc_bases,
  819. .psc_bases_num = ARRAY_SIZE(dm365_psc_bases),
  820. .pinmux_base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE),
  821. .pinmux_pins = dm365_pins,
  822. .pinmux_pins_num = ARRAY_SIZE(dm365_pins),
  823. .intc_base = IO_ADDRESS(DAVINCI_ARM_INTC_BASE),
  824. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  825. .intc_irq_prios = dm365_default_priorities,
  826. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  827. .timer_info = &dm365_timer_info,
  828. .gpio_base = IO_ADDRESS(DAVINCI_GPIO_BASE),
  829. .gpio_num = 104,
  830. .gpio_irq = IRQ_DM365_GPIO0,
  831. .gpio_unbanked = 8, /* really 16 ... skip muxed GPIOs */
  832. .serial_dev = &dm365_serial_device,
  833. .emac_pdata = &dm365_emac_pdata,
  834. .sram_dma = 0x00010000,
  835. .sram_len = SZ_32K,
  836. };
  837. void __init dm365_init_asp(struct snd_platform_data *pdata)
  838. {
  839. davinci_cfg_reg(DM365_MCBSP0_BDX);
  840. davinci_cfg_reg(DM365_MCBSP0_X);
  841. davinci_cfg_reg(DM365_MCBSP0_BFSX);
  842. davinci_cfg_reg(DM365_MCBSP0_BDR);
  843. davinci_cfg_reg(DM365_MCBSP0_R);
  844. davinci_cfg_reg(DM365_MCBSP0_BFSR);
  845. davinci_cfg_reg(DM365_EVT2_ASP_TX);
  846. davinci_cfg_reg(DM365_EVT3_ASP_RX);
  847. dm365_asp_device.dev.platform_data = pdata;
  848. platform_device_register(&dm365_asp_device);
  849. }
  850. void __init dm365_init(void)
  851. {
  852. davinci_common_init(&davinci_soc_info_dm365);
  853. }
  854. static int __init dm365_init_devices(void)
  855. {
  856. if (!cpu_is_davinci_dm365())
  857. return 0;
  858. davinci_cfg_reg(DM365_INT_EDMA_CC);
  859. platform_device_register(&dm365_edma_device);
  860. platform_device_register(&dm365_emac_device);
  861. return 0;
  862. }
  863. postcore_initcall(dm365_init_devices);