hardware.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332
  1. /*
  2. * linux/include/asm-arm/arch-omap/hardware.h
  3. *
  4. * Hardware definitions for TI OMAP processors and boards
  5. *
  6. * NOTE: Please put device driver specific defines into a separate header
  7. * file for each driver.
  8. *
  9. * Copyright (C) 2001 RidgeRun, Inc.
  10. * Author: RidgeRun, Inc. Greg Lonnon <glonnon@ridgerun.com>
  11. *
  12. * Reorganized for Linux-2.6 by Tony Lindgren <tony@atomide.com>
  13. * and Dirk Behme <dirk.behme@de.bosch.com>
  14. *
  15. * This program is free software; you can redistribute it and/or modify it
  16. * under the terms of the GNU General Public License as published by the
  17. * Free Software Foundation; either version 2 of the License, or (at your
  18. * option) any later version.
  19. *
  20. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  21. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  22. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  23. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  24. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  25. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  26. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  27. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  28. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  29. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  30. *
  31. * You should have received a copy of the GNU General Public License along
  32. * with this program; if not, write to the Free Software Foundation, Inc.,
  33. * 675 Mass Ave, Cambridge, MA 02139, USA.
  34. */
  35. #ifndef __ASM_ARCH_OMAP_HARDWARE_H
  36. #define __ASM_ARCH_OMAP_HARDWARE_H
  37. #include <asm/sizes.h>
  38. #include <linux/config.h>
  39. #ifndef __ASSEMBLER__
  40. #include <asm/types.h>
  41. #include <asm/arch/cpu.h>
  42. #endif
  43. #include <asm/arch/io.h>
  44. /*
  45. * ---------------------------------------------------------------------------
  46. * Common definitions for all OMAP processors
  47. * NOTE: Put all processor or board specific parts to the special header
  48. * files.
  49. * ---------------------------------------------------------------------------
  50. */
  51. /*
  52. * ----------------------------------------------------------------------------
  53. * Timers
  54. * ----------------------------------------------------------------------------
  55. */
  56. #define OMAP_MPU_TIMER1_BASE (0xfffec500)
  57. #define OMAP_MPU_TIMER2_BASE (0xfffec600)
  58. #define OMAP_MPU_TIMER3_BASE (0xfffec700)
  59. #define MPU_TIMER_FREE (1 << 6)
  60. #define MPU_TIMER_CLOCK_ENABLE (1 << 5)
  61. #define MPU_TIMER_AR (1 << 1)
  62. #define MPU_TIMER_ST (1 << 0)
  63. /*
  64. * ----------------------------------------------------------------------------
  65. * Clocks
  66. * ----------------------------------------------------------------------------
  67. */
  68. #define CLKGEN_REG_BASE (0xfffece00)
  69. #define ARM_CKCTL (CLKGEN_REG_BASE + 0x0)
  70. #define ARM_IDLECT1 (CLKGEN_REG_BASE + 0x4)
  71. #define ARM_IDLECT2 (CLKGEN_REG_BASE + 0x8)
  72. #define ARM_EWUPCT (CLKGEN_REG_BASE + 0xC)
  73. #define ARM_RSTCT1 (CLKGEN_REG_BASE + 0x10)
  74. #define ARM_RSTCT2 (CLKGEN_REG_BASE + 0x14)
  75. #define ARM_SYSST (CLKGEN_REG_BASE + 0x18)
  76. #define ARM_IDLECT3 (CLKGEN_REG_BASE + 0x24)
  77. #define CK_RATEF 1
  78. #define CK_IDLEF 2
  79. #define CK_ENABLEF 4
  80. #define CK_SELECTF 8
  81. #define SETARM_IDLE_SHIFT
  82. /* DPLL control registers */
  83. #define DPLL_CTL (0xfffecf00)
  84. /* DSP clock control */
  85. #define DSP_CONFIG_REG_BASE (0xe1008000)
  86. #define DSP_CKCTL (DSP_CONFIG_REG_BASE + 0x0)
  87. #define DSP_IDLECT1 (DSP_CONFIG_REG_BASE + 0x4)
  88. #define DSP_IDLECT2 (DSP_CONFIG_REG_BASE + 0x8)
  89. /*
  90. * ---------------------------------------------------------------------------
  91. * UPLD
  92. * ---------------------------------------------------------------------------
  93. */
  94. #define ULPD_REG_BASE (0xfffe0800)
  95. #define ULPD_IT_STATUS (ULPD_REG_BASE + 0x14)
  96. #define ULPD_SETUP_ANALOG_CELL_3 (ULPD_REG_BASE + 0x24)
  97. #define ULPD_CLOCK_CTRL (ULPD_REG_BASE + 0x30)
  98. # define DIS_USB_PVCI_CLK (1 << 5) /* no USB/FAC synch */
  99. # define USB_MCLK_EN (1 << 4) /* enable W4_USB_CLKO */
  100. #define ULPD_SOFT_REQ (ULPD_REG_BASE + 0x34)
  101. # define SOFT_UDC_REQ (1 << 4)
  102. # define SOFT_USB_CLK_REQ (1 << 3)
  103. # define SOFT_DPLL_REQ (1 << 0)
  104. #define ULPD_DPLL_CTRL (ULPD_REG_BASE + 0x3c)
  105. #define ULPD_STATUS_REQ (ULPD_REG_BASE + 0x40)
  106. #define ULPD_APLL_CTRL (ULPD_REG_BASE + 0x4c)
  107. #define ULPD_POWER_CTRL (ULPD_REG_BASE + 0x50)
  108. #define ULPD_SOFT_DISABLE_REQ_REG (ULPD_REG_BASE + 0x68)
  109. # define DIS_MMC2_DPLL_REQ (1 << 11)
  110. # define DIS_MMC1_DPLL_REQ (1 << 10)
  111. # define DIS_UART3_DPLL_REQ (1 << 9)
  112. # define DIS_UART2_DPLL_REQ (1 << 8)
  113. # define DIS_UART1_DPLL_REQ (1 << 7)
  114. # define DIS_USB_HOST_DPLL_REQ (1 << 6)
  115. #define ULPD_SDW_CLK_DIV_CTRL_SEL (ULPD_REG_BASE + 0x74)
  116. #define ULPD_CAM_CLK_CTRL (ULPD_REG_BASE + 0x7c)
  117. /*
  118. * ---------------------------------------------------------------------------
  119. * Watchdog timer
  120. * ---------------------------------------------------------------------------
  121. */
  122. /* Watchdog timer within the OMAP3.2 gigacell */
  123. #define OMAP_MPU_WATCHDOG_BASE (0xfffec800)
  124. #define OMAP_WDT_TIMER (OMAP_MPU_WATCHDOG_BASE + 0x0)
  125. #define OMAP_WDT_LOAD_TIM (OMAP_MPU_WATCHDOG_BASE + 0x4)
  126. #define OMAP_WDT_READ_TIM (OMAP_MPU_WATCHDOG_BASE + 0x4)
  127. #define OMAP_WDT_TIMER_MODE (OMAP_MPU_WATCHDOG_BASE + 0x8)
  128. /*
  129. * ---------------------------------------------------------------------------
  130. * Interrupts
  131. * ---------------------------------------------------------------------------
  132. */
  133. #define OMAP_IH1_BASE 0xfffecb00
  134. #define OMAP_IH2_BASE 0xfffe0000
  135. #define OMAP_IH1_ITR (OMAP_IH1_BASE + 0x00)
  136. #define OMAP_IH1_MIR (OMAP_IH1_BASE + 0x04)
  137. #define OMAP_IH1_SIR_IRQ (OMAP_IH1_BASE + 0x10)
  138. #define OMAP_IH1_SIR_FIQ (OMAP_IH1_BASE + 0x14)
  139. #define OMAP_IH1_CONTROL (OMAP_IH1_BASE + 0x18)
  140. #define OMAP_IH1_ILR0 (OMAP_IH1_BASE + 0x1c)
  141. #define OMAP_IH1_ISR (OMAP_IH1_BASE + 0x9c)
  142. #define OMAP_IH2_ITR (OMAP_IH2_BASE + 0x00)
  143. #define OMAP_IH2_MIR (OMAP_IH2_BASE + 0x04)
  144. #define OMAP_IH2_SIR_IRQ (OMAP_IH2_BASE + 0x10)
  145. #define OMAP_IH2_SIR_FIQ (OMAP_IH2_BASE + 0x14)
  146. #define OMAP_IH2_CONTROL (OMAP_IH2_BASE + 0x18)
  147. #define OMAP_IH2_ILR0 (OMAP_IH2_BASE + 0x1c)
  148. #define OMAP_IH2_ISR (OMAP_IH2_BASE + 0x9c)
  149. #define IRQ_ITR_REG_OFFSET 0x00
  150. #define IRQ_MIR_REG_OFFSET 0x04
  151. #define IRQ_SIR_IRQ_REG_OFFSET 0x10
  152. #define IRQ_SIR_FIQ_REG_OFFSET 0x14
  153. #define IRQ_CONTROL_REG_OFFSET 0x18
  154. #define IRQ_ISR_REG_OFFSET 0x9c
  155. #define IRQ_ILR0_REG_OFFSET 0x1c
  156. #define IRQ_GMR_REG_OFFSET 0xa0
  157. /*
  158. * ----------------------------------------------------------------------------
  159. * System control registers
  160. * ----------------------------------------------------------------------------
  161. */
  162. #define MOD_CONF_CTRL_0 0xfffe1080
  163. #define MOD_CONF_CTRL_1 0xfffe1110
  164. /*
  165. * ----------------------------------------------------------------------------
  166. * Pin multiplexing registers
  167. * ----------------------------------------------------------------------------
  168. */
  169. #define FUNC_MUX_CTRL_0 0xfffe1000
  170. #define FUNC_MUX_CTRL_1 0xfffe1004
  171. #define FUNC_MUX_CTRL_2 0xfffe1008
  172. #define COMP_MODE_CTRL_0 0xfffe100c
  173. #define FUNC_MUX_CTRL_3 0xfffe1010
  174. #define FUNC_MUX_CTRL_4 0xfffe1014
  175. #define FUNC_MUX_CTRL_5 0xfffe1018
  176. #define FUNC_MUX_CTRL_6 0xfffe101C
  177. #define FUNC_MUX_CTRL_7 0xfffe1020
  178. #define FUNC_MUX_CTRL_8 0xfffe1024
  179. #define FUNC_MUX_CTRL_9 0xfffe1028
  180. #define FUNC_MUX_CTRL_A 0xfffe102C
  181. #define FUNC_MUX_CTRL_B 0xfffe1030
  182. #define FUNC_MUX_CTRL_C 0xfffe1034
  183. #define FUNC_MUX_CTRL_D 0xfffe1038
  184. #define PULL_DWN_CTRL_0 0xfffe1040
  185. #define PULL_DWN_CTRL_1 0xfffe1044
  186. #define PULL_DWN_CTRL_2 0xfffe1048
  187. #define PULL_DWN_CTRL_3 0xfffe104c
  188. #define PULL_DWN_CTRL_4 0xfffe10ac
  189. /* OMAP-1610 specific multiplexing registers */
  190. #define FUNC_MUX_CTRL_E 0xfffe1090
  191. #define FUNC_MUX_CTRL_F 0xfffe1094
  192. #define FUNC_MUX_CTRL_10 0xfffe1098
  193. #define FUNC_MUX_CTRL_11 0xfffe109c
  194. #define FUNC_MUX_CTRL_12 0xfffe10a0
  195. #define PU_PD_SEL_0 0xfffe10b4
  196. #define PU_PD_SEL_1 0xfffe10b8
  197. #define PU_PD_SEL_2 0xfffe10bc
  198. #define PU_PD_SEL_3 0xfffe10c0
  199. #define PU_PD_SEL_4 0xfffe10c4
  200. /* Timer32K for 1610 and 1710*/
  201. #define OMAP_TIMER32K_BASE 0xFFFBC400
  202. /*
  203. * ---------------------------------------------------------------------------
  204. * TIPB bus interface
  205. * ---------------------------------------------------------------------------
  206. */
  207. #define TIPB_PUBLIC_CNTL_BASE 0xfffed300
  208. #define MPU_PUBLIC_TIPB_CNTL (TIPB_PUBLIC_CNTL_BASE + 0x8)
  209. #define TIPB_PRIVATE_CNTL_BASE 0xfffeca00
  210. #define MPU_PRIVATE_TIPB_CNTL (TIPB_PRIVATE_CNTL_BASE + 0x8)
  211. /*
  212. * ----------------------------------------------------------------------------
  213. * MPUI interface
  214. * ----------------------------------------------------------------------------
  215. */
  216. #define MPUI_BASE (0xfffec900)
  217. #define MPUI_CTRL (MPUI_BASE + 0x0)
  218. #define MPUI_DEBUG_ADDR (MPUI_BASE + 0x4)
  219. #define MPUI_DEBUG_DATA (MPUI_BASE + 0x8)
  220. #define MPUI_DEBUG_FLAG (MPUI_BASE + 0xc)
  221. #define MPUI_STATUS_REG (MPUI_BASE + 0x10)
  222. #define MPUI_DSP_STATUS (MPUI_BASE + 0x14)
  223. #define MPUI_DSP_BOOT_CONFIG (MPUI_BASE + 0x18)
  224. #define MPUI_DSP_API_CONFIG (MPUI_BASE + 0x1c)
  225. /*
  226. * ----------------------------------------------------------------------------
  227. * LED Pulse Generator
  228. * ----------------------------------------------------------------------------
  229. */
  230. #define OMAP_LPG1_BASE 0xfffbd000
  231. #define OMAP_LPG2_BASE 0xfffbd800
  232. #define OMAP_LPG1_LCR (OMAP_LPG1_BASE + 0x00)
  233. #define OMAP_LPG1_PMR (OMAP_LPG1_BASE + 0x04)
  234. #define OMAP_LPG2_LCR (OMAP_LPG2_BASE + 0x00)
  235. #define OMAP_LPG2_PMR (OMAP_LPG2_BASE + 0x04)
  236. #ifndef __ASSEMBLER__
  237. /*
  238. * ---------------------------------------------------------------------------
  239. * Serial ports
  240. * ---------------------------------------------------------------------------
  241. */
  242. #define OMAP_UART1_BASE (unsigned char *)0xfffb0000
  243. #define OMAP_UART2_BASE (unsigned char *)0xfffb0800
  244. #define OMAP_UART3_BASE (unsigned char *)0xfffb9800
  245. #define OMAP_MAX_NR_PORTS 3
  246. #define OMAP1510_BASE_BAUD (12000000/16)
  247. #define OMAP16XX_BASE_BAUD (48000000/16)
  248. #define is_omap_port(p) ({int __ret = 0; \
  249. if (p == IO_ADDRESS(OMAP_UART1_BASE) || \
  250. p == IO_ADDRESS(OMAP_UART2_BASE) || \
  251. p == IO_ADDRESS(OMAP_UART3_BASE)) \
  252. __ret = 1; \
  253. __ret; \
  254. })
  255. /*
  256. * ---------------------------------------------------------------------------
  257. * Processor specific defines
  258. * ---------------------------------------------------------------------------
  259. */
  260. #include "omap730.h"
  261. #include "omap1510.h"
  262. #include "omap16xx.h"
  263. /*
  264. * ---------------------------------------------------------------------------
  265. * Board specific defines
  266. * ---------------------------------------------------------------------------
  267. */
  268. #ifdef CONFIG_MACH_OMAP_INNOVATOR
  269. #include "board-innovator.h"
  270. #endif
  271. #ifdef CONFIG_MACH_OMAP_H2
  272. #include "board-h2.h"
  273. #endif
  274. #ifdef CONFIG_MACH_OMAP_PERSEUS2
  275. #include "board-perseus2.h"
  276. #endif
  277. #ifdef CONFIG_MACH_OMAP_H3
  278. #include "board-h3.h"
  279. #endif
  280. #ifdef CONFIG_MACH_OMAP_H4
  281. #include "board-h4.h"
  282. #error "Support for H4 board not yet implemented."
  283. #endif
  284. #ifdef CONFIG_MACH_OMAP_OSK
  285. #include "board-osk.h"
  286. #endif
  287. #ifdef CONFIG_MACH_VOICEBLUE
  288. #include "board-voiceblue.h"
  289. #endif
  290. #ifdef CONFIG_MACH_NETSTAR
  291. #include "board-netstar.h"
  292. #endif
  293. #endif /* !__ASSEMBLER__ */
  294. #endif /* __ASM_ARCH_OMAP_HARDWARE_H */