quirks.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * The bridge optimization stuff has been removed. If you really
  11. * have a silly BIOS which is unable to set your host bridge right,
  12. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  13. */
  14. #include <linux/config.h>
  15. #include <linux/types.h>
  16. #include <linux/kernel.h>
  17. #include <linux/pci.h>
  18. #include <linux/init.h>
  19. #include <linux/delay.h>
  20. #include <linux/acpi.h>
  21. #include "pci.h"
  22. /* Deal with broken BIOS'es that neglect to enable passive release,
  23. which can cause problems in combination with the 82441FX/PPro MTRRs */
  24. static void __devinit quirk_passive_release(struct pci_dev *dev)
  25. {
  26. struct pci_dev *d = NULL;
  27. unsigned char dlc;
  28. /* We have to make sure a particular bit is set in the PIIX3
  29. ISA bridge, so we have to go out and find it. */
  30. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  31. pci_read_config_byte(d, 0x82, &dlc);
  32. if (!(dlc & 1<<1)) {
  33. printk(KERN_ERR "PCI: PIIX3: Enabling Passive Release on %s\n", pci_name(d));
  34. dlc |= 1<<1;
  35. pci_write_config_byte(d, 0x82, dlc);
  36. }
  37. }
  38. }
  39. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
  40. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  41. but VIA don't answer queries. If you happen to have good contacts at VIA
  42. ask them for me please -- Alan
  43. This appears to be BIOS not version dependent. So presumably there is a
  44. chipset level fix */
  45. int isa_dma_bridge_buggy; /* Exported */
  46. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  47. {
  48. if (!isa_dma_bridge_buggy) {
  49. isa_dma_bridge_buggy=1;
  50. printk(KERN_INFO "Activating ISA DMA hang workarounds.\n");
  51. }
  52. }
  53. /*
  54. * Its not totally clear which chipsets are the problematic ones
  55. * We know 82C586 and 82C596 variants are affected.
  56. */
  57. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs );
  58. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs );
  59. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs );
  60. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs );
  61. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs );
  62. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs );
  63. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs );
  64. int pci_pci_problems;
  65. /*
  66. * Chipsets where PCI->PCI transfers vanish or hang
  67. */
  68. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  69. {
  70. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  71. printk(KERN_INFO "Disabling direct PCI/PCI transfers.\n");
  72. pci_pci_problems |= PCIPCI_FAIL;
  73. }
  74. }
  75. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci );
  76. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci );
  77. /*
  78. * Triton requires workarounds to be used by the drivers
  79. */
  80. static void __devinit quirk_triton(struct pci_dev *dev)
  81. {
  82. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  83. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  84. pci_pci_problems |= PCIPCI_TRITON;
  85. }
  86. }
  87. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton );
  88. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton );
  89. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton );
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton );
  91. /*
  92. * VIA Apollo KT133 needs PCI latency patch
  93. * Made according to a windows driver based patch by George E. Breese
  94. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  95. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  96. * the info on which Mr Breese based his work.
  97. *
  98. * Updated based on further information from the site and also on
  99. * information provided by VIA
  100. */
  101. static void __devinit quirk_vialatency(struct pci_dev *dev)
  102. {
  103. struct pci_dev *p;
  104. u8 rev;
  105. u8 busarb;
  106. /* Ok we have a potential problem chipset here. Now see if we have
  107. a buggy southbridge */
  108. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  109. if (p!=NULL) {
  110. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  111. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  112. /* Check for buggy part revisions */
  113. if (rev < 0x40 || rev > 0x42)
  114. goto exit;
  115. } else {
  116. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  117. if (p==NULL) /* No problem parts */
  118. goto exit;
  119. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  120. /* Check for buggy part revisions */
  121. if (rev < 0x10 || rev > 0x12)
  122. goto exit;
  123. }
  124. /*
  125. * Ok we have the problem. Now set the PCI master grant to
  126. * occur every master grant. The apparent bug is that under high
  127. * PCI load (quite common in Linux of course) you can get data
  128. * loss when the CPU is held off the bus for 3 bus master requests
  129. * This happens to include the IDE controllers....
  130. *
  131. * VIA only apply this fix when an SB Live! is present but under
  132. * both Linux and Windows this isnt enough, and we have seen
  133. * corruption without SB Live! but with things like 3 UDMA IDE
  134. * controllers. So we ignore that bit of the VIA recommendation..
  135. */
  136. pci_read_config_byte(dev, 0x76, &busarb);
  137. /* Set bit 4 and bi 5 of byte 76 to 0x01
  138. "Master priority rotation on every PCI master grant */
  139. busarb &= ~(1<<5);
  140. busarb |= (1<<4);
  141. pci_write_config_byte(dev, 0x76, busarb);
  142. printk(KERN_INFO "Applying VIA southbridge workaround.\n");
  143. exit:
  144. pci_dev_put(p);
  145. }
  146. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
  147. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
  148. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
  149. /*
  150. * VIA Apollo VP3 needs ETBF on BT848/878
  151. */
  152. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  153. {
  154. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  155. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  156. pci_pci_problems |= PCIPCI_VIAETBF;
  157. }
  158. }
  159. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf );
  160. static void __devinit quirk_vsfx(struct pci_dev *dev)
  161. {
  162. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  163. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  164. pci_pci_problems |= PCIPCI_VSFX;
  165. }
  166. }
  167. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx );
  168. /*
  169. * Ali Magik requires workarounds to be used by the drivers
  170. * that DMA to AGP space. Latency must be set to 0xA and triton
  171. * workaround applied too
  172. * [Info kindly provided by ALi]
  173. */
  174. static void __init quirk_alimagik(struct pci_dev *dev)
  175. {
  176. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  177. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  178. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  179. }
  180. }
  181. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik );
  182. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik );
  183. /*
  184. * Natoma has some interesting boundary conditions with Zoran stuff
  185. * at least
  186. */
  187. static void __devinit quirk_natoma(struct pci_dev *dev)
  188. {
  189. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  190. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  191. pci_pci_problems |= PCIPCI_NATOMA;
  192. }
  193. }
  194. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma );
  195. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma );
  196. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma );
  197. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma );
  198. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma );
  199. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma );
  200. /*
  201. * This chip can cause PCI parity errors if config register 0xA0 is read
  202. * while DMAs are occurring.
  203. */
  204. static void __devinit quirk_citrine(struct pci_dev *dev)
  205. {
  206. dev->cfg_size = 0xA0;
  207. }
  208. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine );
  209. /*
  210. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  211. * If it's needed, re-allocate the region.
  212. */
  213. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  214. {
  215. struct resource *r = &dev->resource[0];
  216. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  217. r->start = 0;
  218. r->end = 0x3ffffff;
  219. }
  220. }
  221. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M );
  222. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M );
  223. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region, unsigned size, int nr)
  224. {
  225. region &= ~(size-1);
  226. if (region) {
  227. struct resource *res = dev->resource + nr;
  228. res->name = pci_name(dev);
  229. res->start = region;
  230. res->end = region + size - 1;
  231. res->flags = IORESOURCE_IO;
  232. pci_claim_resource(dev, nr);
  233. }
  234. }
  235. /*
  236. * ATI Northbridge setups MCE the processor if you even
  237. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  238. */
  239. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  240. {
  241. printk(KERN_INFO "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb.\n");
  242. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  243. request_region(0x3b0, 0x0C, "RadeonIGP");
  244. request_region(0x3d3, 0x01, "RadeonIGP");
  245. }
  246. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce );
  247. /*
  248. * Let's make the southbridge information explicit instead
  249. * of having to worry about people probing the ACPI areas,
  250. * for example.. (Yes, it happens, and if you read the wrong
  251. * ACPI register it will put the machine to sleep with no
  252. * way of waking it up again. Bummer).
  253. *
  254. * ALI M7101: Two IO regions pointed to by words at
  255. * 0xE0 (64 bytes of ACPI registers)
  256. * 0xE2 (32 bytes of SMB registers)
  257. */
  258. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  259. {
  260. u16 region;
  261. pci_read_config_word(dev, 0xE0, &region);
  262. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES);
  263. pci_read_config_word(dev, 0xE2, &region);
  264. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1);
  265. }
  266. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi );
  267. /*
  268. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  269. * 0x40 (64 bytes of ACPI registers)
  270. * 0x90 (32 bytes of SMB registers)
  271. */
  272. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  273. {
  274. u32 region;
  275. pci_read_config_dword(dev, 0x40, &region);
  276. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES);
  277. pci_read_config_dword(dev, 0x90, &region);
  278. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1);
  279. }
  280. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi );
  281. /*
  282. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  283. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  284. * 0x58 (64 bytes of GPIO I/O space)
  285. */
  286. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  287. {
  288. u32 region;
  289. pci_read_config_dword(dev, 0x40, &region);
  290. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES);
  291. pci_read_config_dword(dev, 0x58, &region);
  292. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1);
  293. }
  294. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi );
  295. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi );
  296. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi );
  297. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi );
  298. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi );
  299. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi );
  300. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi );
  301. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi );
  302. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi );
  303. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi );
  304. /*
  305. * VIA ACPI: One IO region pointed to by longword at
  306. * 0x48 or 0x20 (256 bytes of ACPI registers)
  307. */
  308. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  309. {
  310. u8 rev;
  311. u32 region;
  312. pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
  313. if (rev & 0x10) {
  314. pci_read_config_dword(dev, 0x48, &region);
  315. region &= PCI_BASE_ADDRESS_IO_MASK;
  316. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES);
  317. }
  318. }
  319. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi );
  320. /*
  321. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  322. * 0x48 (256 bytes of ACPI registers)
  323. * 0x70 (128 bytes of hardware monitoring register)
  324. * 0x90 (16 bytes of SMB registers)
  325. */
  326. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  327. {
  328. u16 hm;
  329. u32 smb;
  330. quirk_vt82c586_acpi(dev);
  331. pci_read_config_word(dev, 0x70, &hm);
  332. hm &= PCI_BASE_ADDRESS_IO_MASK;
  333. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1);
  334. pci_read_config_dword(dev, 0x90, &smb);
  335. smb &= PCI_BASE_ADDRESS_IO_MASK;
  336. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2);
  337. }
  338. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi );
  339. #ifdef CONFIG_X86_IO_APIC
  340. #include <asm/io_apic.h>
  341. /*
  342. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  343. * devices to the external APIC.
  344. *
  345. * TODO: When we have device-specific interrupt routers,
  346. * this code will go away from quirks.
  347. */
  348. static void __devinit quirk_via_ioapic(struct pci_dev *dev)
  349. {
  350. u8 tmp;
  351. if (nr_ioapics < 1)
  352. tmp = 0; /* nothing routed to external APIC */
  353. else
  354. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  355. printk(KERN_INFO "PCI: %sbling Via external APIC routing\n",
  356. tmp == 0 ? "Disa" : "Ena");
  357. /* Offset 0x58: External APIC IRQ output control */
  358. pci_write_config_byte (dev, 0x58, tmp);
  359. }
  360. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
  361. /*
  362. * The AMD io apic can hang the box when an apic irq is masked.
  363. * We check all revs >= B0 (yet not in the pre production!) as the bug
  364. * is currently marked NoFix
  365. *
  366. * We have multiple reports of hangs with this chipset that went away with
  367. * noapic specified. For the moment we assume its the errata. We may be wrong
  368. * of course. However the advice is demonstrably good even if so..
  369. */
  370. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  371. {
  372. u8 rev;
  373. pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
  374. if (rev >= 0x02) {
  375. printk(KERN_WARNING "I/O APIC: AMD Errata #22 may be present. In the event of instability try\n");
  376. printk(KERN_WARNING " : booting with the \"noapic\" option.\n");
  377. }
  378. }
  379. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic );
  380. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  381. {
  382. if (dev->devfn == 0 && dev->bus->number == 0)
  383. sis_apic_bug = 1;
  384. }
  385. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw );
  386. int pci_msi_quirk;
  387. #define AMD8131_revA0 0x01
  388. #define AMD8131_revB0 0x11
  389. #define AMD8131_MISC 0x40
  390. #define AMD8131_NIOAMODE_BIT 0
  391. static void __init quirk_amd_8131_ioapic(struct pci_dev *dev)
  392. {
  393. unsigned char revid, tmp;
  394. pci_msi_quirk = 1;
  395. printk(KERN_WARNING "PCI: MSI quirk detected. pci_msi_quirk set.\n");
  396. if (nr_ioapics == 0)
  397. return;
  398. pci_read_config_byte(dev, PCI_REVISION_ID, &revid);
  399. if (revid == AMD8131_revA0 || revid == AMD8131_revB0) {
  400. printk(KERN_INFO "Fixing up AMD8131 IOAPIC mode\n");
  401. pci_read_config_byte( dev, AMD8131_MISC, &tmp);
  402. tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
  403. pci_write_config_byte( dev, AMD8131_MISC, tmp);
  404. }
  405. }
  406. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_APIC, quirk_amd_8131_ioapic );
  407. static void __init quirk_svw_msi(struct pci_dev *dev)
  408. {
  409. pci_msi_quirk = 1;
  410. printk(KERN_WARNING "PCI: MSI quirk detected. pci_msi_quirk set.\n");
  411. }
  412. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_svw_msi );
  413. #endif /* CONFIG_X86_IO_APIC */
  414. /*
  415. * FIXME: it is questionable that quirk_via_acpi
  416. * is needed. It shows up as an ISA bridge, and does not
  417. * support the PCI_INTERRUPT_LINE register at all. Therefore
  418. * it seems like setting the pci_dev's 'irq' to the
  419. * value of the ACPI SCI interrupt is only done for convenience.
  420. * -jgarzik
  421. */
  422. static void __devinit quirk_via_acpi(struct pci_dev *d)
  423. {
  424. /*
  425. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  426. */
  427. u8 irq;
  428. pci_read_config_byte(d, 0x42, &irq);
  429. irq &= 0xf;
  430. if (irq && (irq != 2))
  431. d->irq = irq;
  432. }
  433. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi );
  434. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi );
  435. /*
  436. * Via 686A/B: The PCI_INTERRUPT_LINE register for the on-chip
  437. * devices, USB0/1, AC97, MC97, and ACPI, has an unusual feature:
  438. * when written, it makes an internal connection to the PIC.
  439. * For these devices, this register is defined to be 4 bits wide.
  440. * Normally this is fine. However for IO-APIC motherboards, or
  441. * non-x86 architectures (yes Via exists on PPC among other places),
  442. * we must mask the PCI_INTERRUPT_LINE value versus 0xf to get
  443. * interrupts delivered properly.
  444. */
  445. static void quirk_via_irq(struct pci_dev *dev)
  446. {
  447. u8 irq, new_irq;
  448. new_irq = dev->irq & 0xf;
  449. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  450. if (new_irq != irq) {
  451. printk(KERN_INFO "PCI: Via IRQ fixup for %s, from %d to %d\n",
  452. pci_name(dev), irq, new_irq);
  453. udelay(15); /* unknown if delay really needed */
  454. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  455. }
  456. }
  457. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_irq);
  458. /*
  459. * PIIX3 USB: We have to disable USB interrupts that are
  460. * hardwired to PIRQD# and may be shared with an
  461. * external device.
  462. *
  463. * Legacy Support Register (LEGSUP):
  464. * bit13: USB PIRQ Enable (USBPIRQDEN),
  465. * bit4: Trap/SMI On IRQ Enable (USBSMIEN).
  466. *
  467. * We mask out all r/wc bits, too.
  468. */
  469. static void __devinit quirk_piix3_usb(struct pci_dev *dev)
  470. {
  471. u16 legsup;
  472. pci_read_config_word(dev, 0xc0, &legsup);
  473. legsup &= 0x50ef;
  474. pci_write_config_word(dev, 0xc0, legsup);
  475. }
  476. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_2, quirk_piix3_usb );
  477. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_2, quirk_piix3_usb );
  478. /*
  479. * VIA VT82C598 has its device ID settable and many BIOSes
  480. * set it to the ID of VT82C597 for backward compatibility.
  481. * We need to switch it off to be able to recognize the real
  482. * type of the chip.
  483. */
  484. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  485. {
  486. pci_write_config_byte(dev, 0xfc, 0);
  487. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  488. }
  489. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id );
  490. /*
  491. * CardBus controllers have a legacy base address that enables them
  492. * to respond as i82365 pcmcia controllers. We don't want them to
  493. * do this even if the Linux CardBus driver is not loaded, because
  494. * the Linux i82365 driver does not (and should not) handle CardBus.
  495. */
  496. static void __devinit quirk_cardbus_legacy(struct pci_dev *dev)
  497. {
  498. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  499. return;
  500. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  501. }
  502. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  503. /*
  504. * Following the PCI ordering rules is optional on the AMD762. I'm not
  505. * sure what the designers were smoking but let's not inhale...
  506. *
  507. * To be fair to AMD, it follows the spec by default, its BIOS people
  508. * who turn it off!
  509. */
  510. static void __devinit quirk_amd_ordering(struct pci_dev *dev)
  511. {
  512. u32 pcic;
  513. pci_read_config_dword(dev, 0x4C, &pcic);
  514. if ((pcic&6)!=6) {
  515. pcic |= 6;
  516. printk(KERN_WARNING "BIOS failed to enable PCI standards compliance, fixing this error.\n");
  517. pci_write_config_dword(dev, 0x4C, pcic);
  518. pci_read_config_dword(dev, 0x84, &pcic);
  519. pcic |= (1<<23); /* Required in this mode */
  520. pci_write_config_dword(dev, 0x84, pcic);
  521. }
  522. }
  523. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
  524. /*
  525. * DreamWorks provided workaround for Dunord I-3000 problem
  526. *
  527. * This card decodes and responds to addresses not apparently
  528. * assigned to it. We force a larger allocation to ensure that
  529. * nothing gets put too close to it.
  530. */
  531. static void __devinit quirk_dunord ( struct pci_dev * dev )
  532. {
  533. struct resource *r = &dev->resource [1];
  534. r->start = 0;
  535. r->end = 0xffffff;
  536. }
  537. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord );
  538. /*
  539. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  540. * is subtractive decoding (transparent), and does indicate this
  541. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  542. * instead of 0x01.
  543. */
  544. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  545. {
  546. dev->transparent = 1;
  547. }
  548. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge );
  549. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge );
  550. /*
  551. * Common misconfiguration of the MediaGX/Geode PCI master that will
  552. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  553. * datasheets found at http://www.national.com/ds/GX for info on what
  554. * these bits do. <christer@weinigel.se>
  555. */
  556. static void __init quirk_mediagx_master(struct pci_dev *dev)
  557. {
  558. u8 reg;
  559. pci_read_config_byte(dev, 0x41, &reg);
  560. if (reg & 2) {
  561. reg &= ~2;
  562. printk(KERN_INFO "PCI: Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  563. pci_write_config_byte(dev, 0x41, reg);
  564. }
  565. }
  566. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
  567. /*
  568. * As per PCI spec, ignore base address registers 0-3 of the IDE controllers
  569. * running in Compatible mode (bits 0 and 2 in the ProgIf for primary and
  570. * secondary channels respectively). If the device reports Compatible mode
  571. * but does use BAR0-3 for address decoding, we assume that firmware has
  572. * programmed these BARs with standard values (0x1f0,0x3f4 and 0x170,0x374).
  573. * Exceptions (if they exist) must be handled in chip/architecture specific
  574. * fixups.
  575. *
  576. * Note: for non x86 people. You may need an arch specific quirk to handle
  577. * moving IDE devices to native mode as well. Some plug in card devices power
  578. * up in compatible mode and assume the BIOS will adjust them.
  579. *
  580. * Q: should we load the 0x1f0,0x3f4 into the registers or zap them as
  581. * we do now ? We don't want is pci_enable_device to come along
  582. * and assign new resources. Both approaches work for that.
  583. */
  584. static void __devinit quirk_ide_bases(struct pci_dev *dev)
  585. {
  586. struct resource *res;
  587. int first_bar = 2, last_bar = 0;
  588. if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE)
  589. return;
  590. res = &dev->resource[0];
  591. /* primary channel: ProgIf bit 0, BAR0, BAR1 */
  592. if (!(dev->class & 1) && (res[0].flags || res[1].flags)) {
  593. res[0].start = res[0].end = res[0].flags = 0;
  594. res[1].start = res[1].end = res[1].flags = 0;
  595. first_bar = 0;
  596. last_bar = 1;
  597. }
  598. /* secondary channel: ProgIf bit 2, BAR2, BAR3 */
  599. if (!(dev->class & 4) && (res[2].flags || res[3].flags)) {
  600. res[2].start = res[2].end = res[2].flags = 0;
  601. res[3].start = res[3].end = res[3].flags = 0;
  602. last_bar = 3;
  603. }
  604. if (!last_bar)
  605. return;
  606. printk(KERN_INFO "PCI: Ignoring BAR%d-%d of IDE controller %s\n",
  607. first_bar, last_bar, pci_name(dev));
  608. }
  609. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_ide_bases);
  610. /*
  611. * Ensure C0 rev restreaming is off. This is normally done by
  612. * the BIOS but in the odd case it is not the results are corruption
  613. * hence the presence of a Linux check
  614. */
  615. static void __init quirk_disable_pxb(struct pci_dev *pdev)
  616. {
  617. u16 config;
  618. u8 rev;
  619. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  620. if (rev != 0x04) /* Only C0 requires this */
  621. return;
  622. pci_read_config_word(pdev, 0x40, &config);
  623. if (config & (1<<6)) {
  624. config &= ~(1<<6);
  625. pci_write_config_word(pdev, 0x40, config);
  626. printk(KERN_INFO "PCI: C0 revision 450NX. Disabling PCI restreaming.\n");
  627. }
  628. }
  629. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
  630. /*
  631. * Serverworks CSB5 IDE does not fully support native mode
  632. */
  633. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  634. {
  635. u8 prog;
  636. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  637. if (prog & 5) {
  638. prog &= ~5;
  639. pdev->class &= ~5;
  640. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  641. /* need to re-assign BARs for compat mode */
  642. quirk_ide_bases(pdev);
  643. }
  644. }
  645. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide );
  646. /*
  647. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  648. */
  649. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  650. {
  651. u8 prog;
  652. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  653. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  654. printk(KERN_INFO "PCI: IDE mode mismatch; forcing legacy mode\n");
  655. prog &= ~5;
  656. pdev->class &= ~5;
  657. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  658. /* need to re-assign BARs for compat mode */
  659. quirk_ide_bases(pdev);
  660. }
  661. }
  662. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  663. /* This was originally an Alpha specific thing, but it really fits here.
  664. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  665. */
  666. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  667. {
  668. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  669. }
  670. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge );
  671. /*
  672. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  673. * is not activated. The myth is that Asus said that they do not want the
  674. * users to be irritated by just another PCI Device in the Win98 device
  675. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  676. * package 2.7.0 for details)
  677. *
  678. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  679. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  680. * becomes necessary to do this tweak in two steps -- I've chosen the Host
  681. * bridge as trigger.
  682. */
  683. static int __initdata asus_hides_smbus = 0;
  684. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  685. {
  686. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  687. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  688. switch(dev->subsystem_device) {
  689. case 0x8025: /* P4B-LX */
  690. case 0x8070: /* P4B */
  691. case 0x8088: /* P4B533 */
  692. case 0x1626: /* L3C notebook */
  693. asus_hides_smbus = 1;
  694. }
  695. if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  696. switch(dev->subsystem_device) {
  697. case 0x80b1: /* P4GE-V */
  698. case 0x80b2: /* P4PE */
  699. case 0x8093: /* P4B533-V */
  700. asus_hides_smbus = 1;
  701. }
  702. if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  703. switch(dev->subsystem_device) {
  704. case 0x8030: /* P4T533 */
  705. asus_hides_smbus = 1;
  706. }
  707. if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  708. switch (dev->subsystem_device) {
  709. case 0x8070: /* P4G8X Deluxe */
  710. asus_hides_smbus = 1;
  711. }
  712. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  713. switch (dev->subsystem_device) {
  714. case 0x1751: /* M2N notebook */
  715. case 0x1821: /* M5N notebook */
  716. asus_hides_smbus = 1;
  717. }
  718. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  719. switch (dev->subsystem_device) {
  720. case 0x184b: /* W1N notebook */
  721. case 0x186a: /* M6Ne notebook */
  722. asus_hides_smbus = 1;
  723. }
  724. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  725. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  726. switch(dev->subsystem_device) {
  727. case 0x088C: /* HP Compaq nc8000 */
  728. case 0x0890: /* HP Compaq nc6000 */
  729. asus_hides_smbus = 1;
  730. }
  731. if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  732. switch (dev->subsystem_device) {
  733. case 0x12bc: /* HP D330L */
  734. asus_hides_smbus = 1;
  735. }
  736. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_TOSHIBA)) {
  737. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  738. switch(dev->subsystem_device) {
  739. case 0x0001: /* Toshiba Satellite A40 */
  740. asus_hides_smbus = 1;
  741. }
  742. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  743. switch(dev->subsystem_device) {
  744. case 0x0001: /* Toshiba Tecra M2 */
  745. asus_hides_smbus = 1;
  746. }
  747. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  748. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  749. switch(dev->subsystem_device) {
  750. case 0xC00C: /* Samsung P35 notebook */
  751. asus_hides_smbus = 1;
  752. }
  753. }
  754. }
  755. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge );
  756. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge );
  757. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge );
  758. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge );
  759. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge );
  760. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge );
  761. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge );
  762. static void __init asus_hides_smbus_lpc(struct pci_dev *dev)
  763. {
  764. u16 val;
  765. if (likely(!asus_hides_smbus))
  766. return;
  767. pci_read_config_word(dev, 0xF2, &val);
  768. if (val & 0x8) {
  769. pci_write_config_word(dev, 0xF2, val & (~0x8));
  770. pci_read_config_word(dev, 0xF2, &val);
  771. if (val & 0x8)
  772. printk(KERN_INFO "PCI: i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  773. else
  774. printk(KERN_INFO "PCI: Enabled i801 SMBus device\n");
  775. }
  776. }
  777. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
  778. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
  779. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
  780. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
  781. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
  782. /*
  783. * SiS 96x south bridge: BIOS typically hides SMBus device...
  784. */
  785. static void __init quirk_sis_96x_smbus(struct pci_dev *dev)
  786. {
  787. u8 val = 0;
  788. printk(KERN_INFO "Enabling SiS 96x SMBus.\n");
  789. pci_read_config_byte(dev, 0x77, &val);
  790. pci_write_config_byte(dev, 0x77, val & ~0x10);
  791. pci_read_config_byte(dev, 0x77, &val);
  792. }
  793. #define UHCI_USBLEGSUP 0xc0 /* legacy support */
  794. #define UHCI_USBCMD 0 /* command register */
  795. #define UHCI_USBSTS 2 /* status register */
  796. #define UHCI_USBINTR 4 /* interrupt register */
  797. #define UHCI_USBLEGSUP_DEFAULT 0x2000 /* only PIRQ enable set */
  798. #define UHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
  799. #define UHCI_USBCMD_GRESET (1 << 2) /* Global reset */
  800. #define UHCI_USBCMD_CONFIGURE (1 << 6) /* config semaphore */
  801. #define UHCI_USBSTS_HALTED (1 << 5) /* HCHalted bit */
  802. #define OHCI_CONTROL 0x04
  803. #define OHCI_CMDSTATUS 0x08
  804. #define OHCI_INTRSTATUS 0x0c
  805. #define OHCI_INTRENABLE 0x10
  806. #define OHCI_INTRDISABLE 0x14
  807. #define OHCI_OCR (1 << 3) /* ownership change request */
  808. #define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
  809. #define OHCI_INTR_OC (1 << 30) /* ownership change */
  810. #define EHCI_HCC_PARAMS 0x08 /* extended capabilities */
  811. #define EHCI_USBCMD 0 /* command register */
  812. #define EHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
  813. #define EHCI_USBSTS 4 /* status register */
  814. #define EHCI_USBSTS_HALTED (1 << 12) /* HCHalted bit */
  815. #define EHCI_USBINTR 8 /* interrupt register */
  816. #define EHCI_USBLEGSUP 0 /* legacy support register */
  817. #define EHCI_USBLEGSUP_BIOS (1 << 16) /* BIOS semaphore */
  818. #define EHCI_USBLEGSUP_OS (1 << 24) /* OS semaphore */
  819. #define EHCI_USBLEGCTLSTS 4 /* legacy control/status */
  820. #define EHCI_USBLEGCTLSTS_SOOE (1 << 13) /* SMI on ownership change */
  821. int usb_early_handoff __devinitdata = 0;
  822. static int __init usb_handoff_early(char *str)
  823. {
  824. usb_early_handoff = 1;
  825. return 0;
  826. }
  827. __setup("usb-handoff", usb_handoff_early);
  828. static void __devinit quirk_usb_handoff_uhci(struct pci_dev *pdev)
  829. {
  830. unsigned long base = 0;
  831. int wait_time, delta;
  832. u16 val, sts;
  833. int i;
  834. for (i = 0; i < PCI_ROM_RESOURCE; i++)
  835. if ((pci_resource_flags(pdev, i) & IORESOURCE_IO)) {
  836. base = pci_resource_start(pdev, i);
  837. break;
  838. }
  839. if (!base)
  840. return;
  841. /*
  842. * stop controller
  843. */
  844. sts = inw(base + UHCI_USBSTS);
  845. val = inw(base + UHCI_USBCMD);
  846. val &= ~(u16)(UHCI_USBCMD_RUN | UHCI_USBCMD_CONFIGURE);
  847. outw(val, base + UHCI_USBCMD);
  848. /*
  849. * wait while it stops if it was running
  850. */
  851. if ((sts & UHCI_USBSTS_HALTED) == 0)
  852. {
  853. wait_time = 1000;
  854. delta = 100;
  855. do {
  856. outw(0x1f, base + UHCI_USBSTS);
  857. udelay(delta);
  858. wait_time -= delta;
  859. val = inw(base + UHCI_USBSTS);
  860. if (val & UHCI_USBSTS_HALTED)
  861. break;
  862. } while (wait_time > 0);
  863. }
  864. /*
  865. * disable interrupts & legacy support
  866. */
  867. outw(0, base + UHCI_USBINTR);
  868. outw(0x1f, base + UHCI_USBSTS);
  869. pci_read_config_word(pdev, UHCI_USBLEGSUP, &val);
  870. if (val & 0xbf)
  871. pci_write_config_word(pdev, UHCI_USBLEGSUP, UHCI_USBLEGSUP_DEFAULT);
  872. }
  873. static void __devinit quirk_usb_handoff_ohci(struct pci_dev *pdev)
  874. {
  875. void __iomem *base;
  876. int wait_time;
  877. base = ioremap_nocache(pci_resource_start(pdev, 0),
  878. pci_resource_len(pdev, 0));
  879. if (base == NULL) return;
  880. if (readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
  881. wait_time = 500; /* 0.5 seconds */
  882. writel(OHCI_INTR_OC, base + OHCI_INTRENABLE);
  883. writel(OHCI_OCR, base + OHCI_CMDSTATUS);
  884. while (wait_time > 0 &&
  885. readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
  886. wait_time -= 10;
  887. msleep(10);
  888. }
  889. }
  890. /*
  891. * disable interrupts
  892. */
  893. writel(~(u32)0, base + OHCI_INTRDISABLE);
  894. writel(~(u32)0, base + OHCI_INTRSTATUS);
  895. iounmap(base);
  896. }
  897. static void __devinit quirk_usb_disable_ehci(struct pci_dev *pdev)
  898. {
  899. int wait_time, delta;
  900. void __iomem *base, *op_reg_base;
  901. u32 hcc_params, val, temp;
  902. u8 cap_length;
  903. base = ioremap_nocache(pci_resource_start(pdev, 0),
  904. pci_resource_len(pdev, 0));
  905. if (base == NULL) return;
  906. cap_length = readb(base);
  907. op_reg_base = base + cap_length;
  908. hcc_params = readl(base + EHCI_HCC_PARAMS);
  909. hcc_params = (hcc_params >> 8) & 0xff;
  910. if (hcc_params) {
  911. pci_read_config_dword(pdev,
  912. hcc_params + EHCI_USBLEGSUP,
  913. &val);
  914. if (((val & 0xff) == 1) && (val & EHCI_USBLEGSUP_BIOS)) {
  915. /*
  916. * Ok, BIOS is in smm mode, try to hand off...
  917. */
  918. pci_read_config_dword(pdev,
  919. hcc_params + EHCI_USBLEGCTLSTS,
  920. &temp);
  921. pci_write_config_dword(pdev,
  922. hcc_params + EHCI_USBLEGCTLSTS,
  923. temp | EHCI_USBLEGCTLSTS_SOOE);
  924. val |= EHCI_USBLEGSUP_OS;
  925. pci_write_config_dword(pdev,
  926. hcc_params + EHCI_USBLEGSUP,
  927. val);
  928. wait_time = 500;
  929. do {
  930. msleep(10);
  931. wait_time -= 10;
  932. pci_read_config_dword(pdev,
  933. hcc_params + EHCI_USBLEGSUP,
  934. &val);
  935. } while (wait_time && (val & EHCI_USBLEGSUP_BIOS));
  936. if (!wait_time) {
  937. /*
  938. * well, possibly buggy BIOS...
  939. */
  940. printk(KERN_WARNING "EHCI early BIOS handoff "
  941. "failed (BIOS bug ?)\n");
  942. pci_write_config_dword(pdev,
  943. hcc_params + EHCI_USBLEGSUP,
  944. EHCI_USBLEGSUP_OS);
  945. pci_write_config_dword(pdev,
  946. hcc_params + EHCI_USBLEGCTLSTS,
  947. 0);
  948. }
  949. }
  950. }
  951. /*
  952. * halt EHCI & disable its interrupts in any case
  953. */
  954. val = readl(op_reg_base + EHCI_USBSTS);
  955. if ((val & EHCI_USBSTS_HALTED) == 0) {
  956. val = readl(op_reg_base + EHCI_USBCMD);
  957. val &= ~EHCI_USBCMD_RUN;
  958. writel(val, op_reg_base + EHCI_USBCMD);
  959. wait_time = 2000;
  960. delta = 100;
  961. do {
  962. writel(0x3f, op_reg_base + EHCI_USBSTS);
  963. udelay(delta);
  964. wait_time -= delta;
  965. val = readl(op_reg_base + EHCI_USBSTS);
  966. if ((val == ~(u32)0) || (val & EHCI_USBSTS_HALTED)) {
  967. break;
  968. }
  969. } while (wait_time > 0);
  970. }
  971. writel(0, op_reg_base + EHCI_USBINTR);
  972. writel(0x3f, op_reg_base + EHCI_USBSTS);
  973. iounmap(base);
  974. return;
  975. }
  976. static void __devinit quirk_usb_early_handoff(struct pci_dev *pdev)
  977. {
  978. if (!usb_early_handoff)
  979. return;
  980. if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x00)) { /* UHCI */
  981. quirk_usb_handoff_uhci(pdev);
  982. } else if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x10)) { /* OHCI */
  983. quirk_usb_handoff_ohci(pdev);
  984. } else if (pdev->class == ((PCI_CLASS_SERIAL_USB << 8) | 0x20)) { /* EHCI */
  985. quirk_usb_disable_ehci(pdev);
  986. }
  987. return;
  988. }
  989. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_usb_early_handoff);
  990. /*
  991. * ... This is further complicated by the fact that some SiS96x south
  992. * bridges pretend to be 85C503/5513 instead. In that case see if we
  993. * spotted a compatible north bridge to make sure.
  994. * (pci_find_device doesn't work yet)
  995. *
  996. * We can also enable the sis96x bit in the discovery register..
  997. */
  998. static int __devinitdata sis_96x_compatible = 0;
  999. #define SIS_DETECT_REGISTER 0x40
  1000. static void __init quirk_sis_503(struct pci_dev *dev)
  1001. {
  1002. u8 reg;
  1003. u16 devid;
  1004. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1005. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1006. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1007. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1008. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1009. return;
  1010. }
  1011. /* Make people aware that we changed the config.. */
  1012. printk(KERN_WARNING "Uncovering SIS%x that hid as a SIS503 (compatible=%d)\n", devid, sis_96x_compatible);
  1013. /*
  1014. * Ok, it now shows up as a 96x.. The 96x quirks are after
  1015. * the 503 quirk in the quirk table, so they'll automatically
  1016. * run and enable things like the SMBus device
  1017. */
  1018. dev->device = devid;
  1019. }
  1020. static void __init quirk_sis_96x_compatible(struct pci_dev *dev)
  1021. {
  1022. sis_96x_compatible = 1;
  1023. }
  1024. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_645, quirk_sis_96x_compatible );
  1025. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_646, quirk_sis_96x_compatible );
  1026. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_648, quirk_sis_96x_compatible );
  1027. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_650, quirk_sis_96x_compatible );
  1028. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_651, quirk_sis_96x_compatible );
  1029. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_735, quirk_sis_96x_compatible );
  1030. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
  1031. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
  1032. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
  1033. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
  1034. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
  1035. #ifdef CONFIG_X86_IO_APIC
  1036. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1037. {
  1038. int i;
  1039. if ((pdev->class >> 8) != 0xff00)
  1040. return;
  1041. /* the first BAR is the location of the IO APIC...we must
  1042. * not touch this (and it's already covered by the fixmap), so
  1043. * forcibly insert it into the resource tree */
  1044. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1045. insert_resource(&iomem_resource, &pdev->resource[0]);
  1046. /* The next five BARs all seem to be rubbish, so just clean
  1047. * them out */
  1048. for (i=1; i < 6; i++) {
  1049. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1050. }
  1051. }
  1052. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic );
  1053. #endif
  1054. #ifdef CONFIG_SCSI_SATA
  1055. static void __devinit quirk_intel_ide_combined(struct pci_dev *pdev)
  1056. {
  1057. u8 prog, comb, tmp;
  1058. int ich = 0;
  1059. /*
  1060. * Narrow down to Intel SATA PCI devices.
  1061. */
  1062. switch (pdev->device) {
  1063. /* PCI ids taken from drivers/scsi/ata_piix.c */
  1064. case 0x24d1:
  1065. case 0x24df:
  1066. case 0x25a3:
  1067. case 0x25b0:
  1068. ich = 5;
  1069. break;
  1070. case 0x2651:
  1071. case 0x2652:
  1072. case 0x2653:
  1073. case 0x2680: /* ESB2 */
  1074. ich = 6;
  1075. break;
  1076. case 0x27c0:
  1077. case 0x27c4:
  1078. ich = 7;
  1079. break;
  1080. default:
  1081. /* we do not handle this PCI device */
  1082. return;
  1083. }
  1084. /*
  1085. * Read combined mode register.
  1086. */
  1087. pci_read_config_byte(pdev, 0x90, &tmp); /* combined mode reg */
  1088. if (ich == 5) {
  1089. tmp &= 0x6; /* interesting bits 2:1, PATA primary/secondary */
  1090. if (tmp == 0x4) /* bits 10x */
  1091. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1092. else if (tmp == 0x6) /* bits 11x */
  1093. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1094. else
  1095. return; /* not in combined mode */
  1096. } else {
  1097. WARN_ON((ich != 6) && (ich != 7));
  1098. tmp &= 0x3; /* interesting bits 1:0 */
  1099. if (tmp & (1 << 0))
  1100. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1101. else if (tmp & (1 << 1))
  1102. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1103. else
  1104. return; /* not in combined mode */
  1105. }
  1106. /*
  1107. * Read programming interface register.
  1108. * (Tells us if it's legacy or native mode)
  1109. */
  1110. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1111. /* if SATA port is in native mode, we're ok. */
  1112. if (prog & comb)
  1113. return;
  1114. /* SATA port is in legacy mode. Reserve port so that
  1115. * IDE driver does not attempt to use it. If request_region
  1116. * fails, it will be obvious at boot time, so we don't bother
  1117. * checking return values.
  1118. */
  1119. if (comb == (1 << 0))
  1120. request_region(0x1f0, 8, "libata"); /* port 0 */
  1121. else
  1122. request_region(0x170, 8, "libata"); /* port 1 */
  1123. }
  1124. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_intel_ide_combined );
  1125. #endif /* CONFIG_SCSI_SATA */
  1126. int pcie_mch_quirk;
  1127. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1128. {
  1129. pcie_mch_quirk = 1;
  1130. }
  1131. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch );
  1132. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch );
  1133. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch );
  1134. static void __devinit quirk_netmos(struct pci_dev *dev)
  1135. {
  1136. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1137. unsigned int num_serial = dev->subsystem_device & 0xf;
  1138. /*
  1139. * These Netmos parts are multiport serial devices with optional
  1140. * parallel ports. Even when parallel ports are present, they
  1141. * are identified as class SERIAL, which means the serial driver
  1142. * will claim them. To prevent this, mark them as class OTHER.
  1143. * These combo devices should be claimed by parport_serial.
  1144. *
  1145. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1146. * of parallel ports and <S> is the number of serial ports.
  1147. */
  1148. switch (dev->device) {
  1149. case PCI_DEVICE_ID_NETMOS_9735:
  1150. case PCI_DEVICE_ID_NETMOS_9745:
  1151. case PCI_DEVICE_ID_NETMOS_9835:
  1152. case PCI_DEVICE_ID_NETMOS_9845:
  1153. case PCI_DEVICE_ID_NETMOS_9855:
  1154. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1155. num_parallel) {
  1156. printk(KERN_INFO "PCI: Netmos %04x (%u parallel, "
  1157. "%u serial); changing class SERIAL to OTHER "
  1158. "(use parport_serial)\n",
  1159. dev->device, num_parallel, num_serial);
  1160. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1161. (dev->class & 0xff);
  1162. }
  1163. }
  1164. }
  1165. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1166. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
  1167. {
  1168. while (f < end) {
  1169. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1170. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1171. pr_debug("PCI: Calling quirk %p for %s\n", f->hook, pci_name(dev));
  1172. f->hook(dev);
  1173. }
  1174. f++;
  1175. }
  1176. }
  1177. extern struct pci_fixup __start_pci_fixups_early[];
  1178. extern struct pci_fixup __end_pci_fixups_early[];
  1179. extern struct pci_fixup __start_pci_fixups_header[];
  1180. extern struct pci_fixup __end_pci_fixups_header[];
  1181. extern struct pci_fixup __start_pci_fixups_final[];
  1182. extern struct pci_fixup __end_pci_fixups_final[];
  1183. extern struct pci_fixup __start_pci_fixups_enable[];
  1184. extern struct pci_fixup __end_pci_fixups_enable[];
  1185. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  1186. {
  1187. struct pci_fixup *start, *end;
  1188. switch(pass) {
  1189. case pci_fixup_early:
  1190. start = __start_pci_fixups_early;
  1191. end = __end_pci_fixups_early;
  1192. break;
  1193. case pci_fixup_header:
  1194. start = __start_pci_fixups_header;
  1195. end = __end_pci_fixups_header;
  1196. break;
  1197. case pci_fixup_final:
  1198. start = __start_pci_fixups_final;
  1199. end = __end_pci_fixups_final;
  1200. break;
  1201. case pci_fixup_enable:
  1202. start = __start_pci_fixups_enable;
  1203. end = __end_pci_fixups_enable;
  1204. break;
  1205. default:
  1206. /* stupid compiler warning, you would think with an enum... */
  1207. return;
  1208. }
  1209. pci_do_fixups(dev, start, end);
  1210. }
  1211. EXPORT_SYMBOL(pcie_mch_quirk);
  1212. #ifdef CONFIG_HOTPLUG
  1213. EXPORT_SYMBOL(pci_fixup_device);
  1214. #endif